cpubase.pas 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604
  1. {
  2. $Id$
  3. Copyright (c) 1998-2002 by Florian Klaempfl and Peter Vreman
  4. Contains the base types for the i386
  5. * This code was inspired by the NASM sources
  6. The Netwide Assembler is Copyright (c) 1996 Simon Tatham and
  7. Julian Hall. All rights reserved.
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; if not, write to the Free Software
  18. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. ****************************************************************************
  20. }
  21. {# Base unit for processor information. This unit contains
  22. enumerations of registers, opcodes, sizes, and other
  23. such things which are processor specific.
  24. }
  25. unit cpubase;
  26. {$i fpcdefs.inc}
  27. interface
  28. uses
  29. cutils,cclasses,
  30. globals,
  31. cpuinfo,
  32. aasmbase,
  33. cginfo;
  34. {*****************************************************************************
  35. Assembler Opcodes
  36. *****************************************************************************}
  37. type
  38. TAsmOp={$i i386op.inc}
  39. {# This should define the array of instructions as string }
  40. op2strtable=array[tasmop] of string[11];
  41. Const
  42. {# First value of opcode enumeration }
  43. firstop = low(tasmop);
  44. {# Last value of opcode enumeration }
  45. lastop = high(tasmop);
  46. {*****************************************************************************
  47. Operand Sizes
  48. *****************************************************************************}
  49. type
  50. topsize = (S_NO,
  51. S_B,S_W,S_L,S_BW,S_BL,S_WL,
  52. S_IS,S_IL,S_IQ,
  53. S_FS,S_FL,S_FX,S_D,S_Q,S_FV,
  54. S_NEAR,S_FAR,S_SHORT
  55. );
  56. {*****************************************************************************
  57. Registers
  58. *****************************************************************************}
  59. type
  60. {# Enumeration for all possible registers for cpu. It
  61. is to note that all registers of the same type
  62. (for example all FPU registers), should be grouped
  63. together.
  64. }
  65. { don't change the order }
  66. { it's used by the register size conversions }
  67. tregister = (R_NO,
  68. R_EAX,R_ECX,R_EDX,R_EBX,R_ESP,R_EBP,R_ESI,R_EDI,
  69. R_AX,R_CX,R_DX,R_BX,R_SP,R_BP,R_SI,R_DI,
  70. R_AL,R_CL,R_DL,R_BL,R_AH,R_CH,R_BH,R_DH,
  71. R_CS,R_DS,R_ES,R_SS,R_FS,R_GS,
  72. R_ST,R_ST0,R_ST1,R_ST2,R_ST3,R_ST4,R_ST5,R_ST6,R_ST7,
  73. R_DR0,R_DR1,R_DR2,R_DR3,R_DR6,R_DR7,
  74. R_CR0,R_CR2,R_CR3,R_CR4,
  75. R_TR3,R_TR4,R_TR5,R_TR6,R_TR7,
  76. R_MM0,R_MM1,R_MM2,R_MM3,R_MM4,R_MM5,R_MM6,R_MM7,
  77. R_XMM0,R_XMM1,R_XMM2,R_XMM3,R_XMM4,R_XMM5,R_XMM6,R_XMM7
  78. );
  79. { A type to store register locations for 64 Bit values. }
  80. tregister64 = packed record
  81. reglo,reghi : tregister;
  82. end;
  83. { alias for compact code }
  84. treg64 = tregister64;
  85. {# Set type definition for registers }
  86. tregisterset = set of tregister;
  87. {# Type definition for the array of string of register names }
  88. reg2strtable = array[tregister] of string[6];
  89. const
  90. {# First register in the tregister enumeration }
  91. firstreg = low(tregister);
  92. {# Last register in the tregister enumeration }
  93. lastreg = high(tregister);
  94. firstsreg = R_CS;
  95. lastsreg = R_GS;
  96. regset8bit : tregisterset = [R_AL..R_DH];
  97. regset16bit : tregisterset = [R_AX..R_DI,R_CS..R_SS];
  98. regset32bit : tregisterset = [R_EAX..R_EDI];
  99. { Convert reg to opsize }
  100. reg2opsize : array[firstreg..lastreg] of topsize = (S_NO,
  101. S_L,S_L,S_L,S_L,S_L,S_L,S_L,S_L,
  102. S_W,S_W,S_W,S_W,S_W,S_W,S_W,S_W,
  103. S_B,S_B,S_B,S_B,S_B,S_B,S_B,S_B,
  104. S_W,S_W,S_W,S_W,S_W,S_W,
  105. S_FL,S_FL,S_FL,S_FL,S_FL,S_FL,S_FL,S_FL,S_FL,
  106. S_L,S_L,S_L,S_L,S_L,S_L,
  107. S_L,S_L,S_L,S_L,
  108. S_L,S_L,S_L,S_L,S_L,
  109. S_D,S_D,S_D,S_D,S_D,S_D,S_D,S_D,
  110. S_D,S_D,S_D,S_D,S_D,S_D,S_D,S_D
  111. );
  112. {# Standard opcode string table (for each tasmop enumeration). The
  113. opcode strings should conform to the names as defined by the
  114. processor manufacturer.
  115. }
  116. std_op2str:op2strtable={$i i386int.inc}
  117. {# Standard register table (for each tregister enumeration). The
  118. register strings should conform to the the names as defined
  119. by the processor manufacturer
  120. }
  121. std_reg2str : reg2strtable = ('',
  122. 'eax','ecx','edx','ebx','esp','ebp','esi','edi',
  123. 'ax','cx','dx','bx','sp','bp','si','di',
  124. 'al','cl','dl','bl','ah','ch','bh','dh',
  125. 'cs','ds','es','ss','fs','gs',
  126. 'st','st(0)','st(1)','st(2)','st(3)','st(4)','st(5)','st(6)','st(7)',
  127. 'dr0','dr1','dr2','dr3','dr6','dr7',
  128. 'cr0','cr2','cr3','cr4',
  129. 'tr3','tr4','tr5','tr6','tr7',
  130. 'mm0','mm1','mm2','mm3','mm4','mm5','mm6','mm7',
  131. 'xmm0','xmm1','xmm2','xmm3','xmm4','xmm5','xmm6','xmm7'
  132. );
  133. {*****************************************************************************
  134. Conditions
  135. *****************************************************************************}
  136. type
  137. TAsmCond=(C_None,
  138. C_A,C_AE,C_B,C_BE,C_C,C_E,C_G,C_GE,C_L,C_LE,C_NA,C_NAE,
  139. C_NB,C_NBE,C_NC,C_NE,C_NG,C_NGE,C_NL,C_NLE,C_NO,C_NP,
  140. C_NS,C_NZ,C_O,C_P,C_PE,C_PO,C_S,C_Z
  141. );
  142. const
  143. cond2str:array[TAsmCond] of string[3]=('',
  144. 'a','ae','b','be','c','e','g','ge','l','le','na','nae',
  145. 'nb','nbe','nc','ne','ng','nge','nl','nle','no','np',
  146. 'ns','nz','o','p','pe','po','s','z'
  147. );
  148. inverse_cond:array[TAsmCond] of TAsmCond=(C_None,
  149. C_NA,C_NAE,C_NB,C_NBE,C_NC,C_NE,C_NG,C_NGE,C_NL,C_NLE,C_A,C_AE,
  150. C_B,C_BE,C_C,C_E,C_G,C_GE,C_L,C_LE,C_O,C_P,
  151. C_S,C_Z,C_NO,C_NP,C_NP,C_P,C_NS,C_NZ
  152. );
  153. {*****************************************************************************
  154. Flags
  155. *****************************************************************************}
  156. type
  157. TResFlags = (F_E,F_NE,F_G,F_L,F_GE,F_LE,F_C,F_NC,F_A,F_AE,F_B,F_BE);
  158. {*****************************************************************************
  159. Reference
  160. *****************************************************************************}
  161. type
  162. trefoptions=(ref_none,ref_parafixup,ref_localfixup,ref_selffixup);
  163. { reference record }
  164. preference = ^treference;
  165. treference = packed record
  166. segment,
  167. base,
  168. index : tregister;
  169. scalefactor : byte;
  170. offset : longint;
  171. symbol : tasmsymbol;
  172. offsetfixup : longint;
  173. options : trefoptions;
  174. end;
  175. { reference record }
  176. pparareference = ^tparareference;
  177. tparareference = packed record
  178. index : tregister;
  179. offset : longint;
  180. end;
  181. {*****************************************************************************
  182. Operands
  183. *****************************************************************************}
  184. { Types of operand }
  185. toptype=(top_none,top_reg,top_ref,top_const,top_symbol);
  186. toper=record
  187. ot : longint;
  188. case typ : toptype of
  189. top_none : ();
  190. top_reg : (reg:tregister);
  191. top_ref : (ref:preference);
  192. top_const : (val:aword);
  193. top_symbol : (sym:tasmsymbol;symofs:longint);
  194. end;
  195. {*****************************************************************************
  196. Generic Location
  197. *****************************************************************************}
  198. type
  199. TLoc=(
  200. LOC_INVALID, { added for tracking problems}
  201. LOC_CONSTANT, { constant value }
  202. LOC_JUMP, { boolean results only, jump to false or true label }
  203. LOC_FLAGS, { boolean results only, flags are set }
  204. LOC_CREFERENCE, { in memory constant value reference (cannot change) }
  205. LOC_REFERENCE, { in memory value }
  206. LOC_REGISTER, { in a processor register }
  207. LOC_CREGISTER, { Constant register which shouldn't be modified }
  208. LOC_FPUREGISTER, { FPU stack }
  209. LOC_CFPUREGISTER, { if it is a FPU register variable on the fpu stack }
  210. LOC_MMXREGISTER, { MMX register }
  211. LOC_CMMXREGISTER, { MMX register variable }
  212. LOC_SSEREGISTER,
  213. LOC_CSSEREGISTER
  214. );
  215. { tparamlocation describes where a parameter for a procedure is stored.
  216. References are given from the caller's point of view. The usual
  217. TLocation isn't used, because contains a lot of unnessary fields.
  218. }
  219. tparalocation = packed record
  220. loc : TLoc;
  221. sp_fixup : longint;
  222. case TLoc of
  223. LOC_REFERENCE : (reference : tparareference);
  224. { segment in reference at the same place as in loc_register }
  225. LOC_REGISTER,LOC_CREGISTER : (
  226. case longint of
  227. 1 : (register,registerhigh : tregister);
  228. { overlay a registerlow }
  229. 2 : (registerlow : tregister);
  230. { overlay a 64 Bit register type }
  231. 3 : (reg64 : tregister64);
  232. 4 : (register64 : tregister64);
  233. );
  234. { it's only for better handling }
  235. LOC_MMXREGISTER,LOC_CMMXREGISTER : (mmxreg : tregister);
  236. end;
  237. tlocation = packed record
  238. loc : TLoc;
  239. size : TCGSize;
  240. case TLoc of
  241. LOC_FLAGS : (resflags : tresflags);
  242. LOC_CONSTANT : (
  243. case longint of
  244. 1 : (value : AWord);
  245. 2 : (valuelow, valuehigh:AWord);
  246. { overlay a complete 64 Bit value }
  247. 3 : (valueqword : qword);
  248. );
  249. LOC_CREFERENCE,
  250. LOC_REFERENCE : (reference : treference);
  251. { segment in reference at the same place as in loc_register }
  252. LOC_REGISTER,LOC_CREGISTER : (
  253. case longint of
  254. 1 : (register,registerhigh,segment : tregister);
  255. { overlay a registerlow }
  256. 2 : (registerlow : tregister);
  257. { overlay a 64 Bit register type }
  258. 3 : (reg64 : tregister64);
  259. 4 : (register64 : tregister64);
  260. );
  261. { it's only for better handling }
  262. LOC_MMXREGISTER,LOC_CMMXREGISTER : (mmxreg : tregister);
  263. end;
  264. {*****************************************************************************
  265. Constants
  266. *****************************************************************************}
  267. const
  268. { declare aliases }
  269. LOC_MMREGISTER = LOC_SSEREGISTER;
  270. LOC_CMMREGISTER = LOC_CSSEREGISTER;
  271. max_operands = 3;
  272. lvaluelocations = [LOC_REFERENCE,LOC_CFPUREGISTER,
  273. LOC_CREGISTER,LOC_MMXREGISTER,LOC_CMMXREGISTER];
  274. {# Constant defining possibly all registers which might require saving }
  275. ALL_REGISTERS = [firstreg..lastreg];
  276. general_registers = [R_EAX,R_EBX,R_ECX,R_EDX];
  277. {# low and high of the available maximum width integer general purpose }
  278. { registers }
  279. LoGPReg = R_EAX;
  280. HiGPReg = R_EDX;
  281. {# low and high of every possible width general purpose register (same as }
  282. { above on most architctures apart from the 80x86) }
  283. LoReg = R_EAX;
  284. HiReg = R_DH;
  285. {# Table of registers which can be allocated by the code generator
  286. internally, when generating the code.
  287. }
  288. { legend: }
  289. { xxxregs = set of all possibly used registers of that type in the code }
  290. { generator }
  291. { usableregsxxx = set of all 32bit components of registers that can be }
  292. { possible allocated to a regvar or using getregisterxxx (this }
  293. { excludes registers which can be only used for parameter }
  294. { passing on ABI's that define this) }
  295. { c_countusableregsxxx = amount of registers in the usableregsxxx set }
  296. maxintregs = 4;
  297. intregs = [R_EAX..R_BL];
  298. usableregsint = [R_EAX,R_EBX,R_ECX,R_EDX];
  299. c_countusableregsint = 4;
  300. maxfpuregs = 8;
  301. fpuregs = [R_ST0..R_ST7];
  302. usableregsfpu = [];
  303. c_countusableregsfpu = 0;
  304. mmregs = [R_MM0..R_MM7];
  305. usableregsmm = [R_MM0..R_MM7];
  306. c_countusableregsmm = 8;
  307. firstsaveintreg = R_EAX;
  308. lastsaveintreg = R_EBX;
  309. firstsavefpureg = R_NO;
  310. lastsavefpureg = R_NO;
  311. firstsavemmreg = R_MM0;
  312. lastsavemmreg = R_MM7;
  313. maxvarregs = 4;
  314. varregs : array[1..maxvarregs] of tregister =
  315. (R_EBX,R_EDX,R_ECX,R_EAX);
  316. maxfpuvarregs = 8;
  317. {# Registers which are defined as scratch and no need to save across
  318. routine calls or in assembler blocks.
  319. }
  320. max_scratch_regs = 1;
  321. scratch_regs : array[1..max_scratch_regs] of tregister = (R_EDI);
  322. {*****************************************************************************
  323. Default generic sizes
  324. *****************************************************************************}
  325. {# Defines the default address size for a processor, }
  326. OS_ADDR = OS_32;
  327. {# the natural int size for a processor, }
  328. OS_INT = OS_32;
  329. {# the maximum float size for a processor, }
  330. OS_FLOAT = OS_F80;
  331. {# the size of a vector register for a processor }
  332. OS_VECTOR = OS_M64;
  333. {*****************************************************************************
  334. Generic Register names
  335. *****************************************************************************}
  336. {# Stack pointer register }
  337. stack_pointer_reg = R_ESP;
  338. {# Frame pointer register }
  339. frame_pointer_reg = R_EBP;
  340. {# Self pointer register : contains the instance address of an
  341. object or class. }
  342. self_pointer_reg = R_ESI;
  343. {# Register for addressing absolute data in a position independant way,
  344. such as in PIC code. The exact meaning is ABI specific }
  345. pic_offset_reg = R_EBX;
  346. {# Results are returned in this register (32-bit values) }
  347. accumulator = R_EAX;
  348. {# Hi-Results are returned in this register (64-bit value high register) }
  349. accumulatorhigh = R_EDX;
  350. { WARNING: don't change to R_ST0!! See comments above implementation of }
  351. { a_loadfpu* methods in rgcpu (JM) }
  352. fpu_result_reg = R_ST;
  353. mmresultreg = R_MM0;
  354. {*****************************************************************************
  355. GCC /ABI linking information
  356. *****************************************************************************}
  357. const
  358. {# Registers which must be saved when calling a routine declared as
  359. cppdecl, cdecl, stdcall, safecall, palmossyscall. The registers
  360. saved should be the ones as defined in the target ABI and / or GCC.
  361. This value can be deduced from the CALLED_USED_REGISTERS array in the
  362. GCC source.
  363. }
  364. std_saved_registers = [R_ESI,R_EDI,R_EBX];
  365. {# Required parameter alignment when calling a routine declared as
  366. stdcall and cdecl. The alignment value should be the one defined
  367. by GCC or the target ABI.
  368. The value of this constant is equal to the constant
  369. PARM_BOUNDARY / BITS_PER_UNIT in the GCC source.
  370. }
  371. std_param_align = 4;
  372. {*****************************************************************************
  373. CPU Dependent Constants
  374. *****************************************************************************}
  375. {*****************************************************************************
  376. Helpers
  377. *****************************************************************************}
  378. function is_calljmp(o:tasmop):boolean;
  379. function flags_to_cond(const f: TResFlags) : TAsmCond;
  380. implementation
  381. {*****************************************************************************
  382. Helpers
  383. *****************************************************************************}
  384. function is_calljmp(o:tasmop):boolean;
  385. begin
  386. case o of
  387. A_CALL,
  388. A_JCXZ,
  389. A_JECXZ,
  390. A_JMP,
  391. A_LOOP,
  392. A_LOOPE,
  393. A_LOOPNE,
  394. A_LOOPNZ,
  395. A_LOOPZ,
  396. A_Jcc :
  397. is_calljmp:=true;
  398. else
  399. is_calljmp:=false;
  400. end;
  401. end;
  402. function flags_to_cond(const f: TResFlags) : TAsmCond;
  403. const
  404. flags_2_cond : array[TResFlags] of TAsmCond =
  405. (C_E,C_NE,C_G,C_L,C_GE,C_LE,C_C,C_NC,C_A,C_AE,C_B,C_BE);
  406. begin
  407. result := flags_2_cond[f];
  408. end;
  409. end.
  410. {
  411. $Log$
  412. Revision 1.28 2002-08-06 20:55:23 florian
  413. * first part of ppc calling conventions fix
  414. Revision 1.27 2002/07/25 18:01:29 carl
  415. + FPURESULTREG -> FPU_RESULT_REG
  416. Revision 1.26 2002/07/07 09:52:33 florian
  417. * powerpc target fixed, very simple units can be compiled
  418. * some basic stuff for better callparanode handling, far from being finished
  419. Revision 1.25 2002/07/01 18:46:30 peter
  420. * internal linker
  421. * reorganized aasm layer
  422. Revision 1.24 2002/07/01 16:23:55 peter
  423. * cg64 patch
  424. * basics for currency
  425. * asnode updates for class and interface (not finished)
  426. Revision 1.23 2002/05/18 13:34:22 peter
  427. * readded missing revisions
  428. Revision 1.22 2002/05/16 19:46:50 carl
  429. + defines.inc -> fpcdefs.inc to avoid conflicts if compiling by hand
  430. + try to fix temp allocation (still in ifdef)
  431. + generic constructor calls
  432. + start of tassembler / tmodulebase class cleanup
  433. Revision 1.19 2002/05/12 16:53:16 peter
  434. * moved entry and exitcode to ncgutil and cgobj
  435. * foreach gets extra argument for passing local data to the
  436. iterator function
  437. * -CR checks also class typecasts at runtime by changing them
  438. into as
  439. * fixed compiler to cycle with the -CR option
  440. * fixed stabs with elf writer, finally the global variables can
  441. be watched
  442. * removed a lot of routines from cga unit and replaced them by
  443. calls to cgobj
  444. * u32bit-s32bit updates for and,or,xor nodes. When one element is
  445. u32bit then the other is typecasted also to u32bit without giving
  446. a rangecheck warning/error.
  447. * fixed pascal calling method with reversing also the high tree in
  448. the parast, detected by tcalcst3 test
  449. Revision 1.18 2002/04/21 15:31:40 carl
  450. - removed some other stuff to their units
  451. Revision 1.17 2002/04/20 21:37:07 carl
  452. + generic FPC_CHECKPOINTER
  453. + first parameter offset in stack now portable
  454. * rename some constants
  455. + move some cpu stuff to other units
  456. - remove unused constents
  457. * fix stacksize for some targets
  458. * fix generic size problems which depend now on EXTEND_SIZE constant
  459. * removing frame pointer in routines is only available for : i386,m68k and vis targets
  460. Revision 1.16 2002/04/15 19:53:54 peter
  461. * fixed conflicts between the last 2 commits
  462. Revision 1.15 2002/04/15 19:44:20 peter
  463. * fixed stackcheck that would be called recursively when a stack
  464. error was found
  465. * generic changeregsize(reg,size) for i386 register resizing
  466. * removed some more routines from cga unit
  467. * fixed returnvalue handling
  468. * fixed default stacksize of linux and go32v2, 8kb was a bit small :-)
  469. Revision 1.14 2002/04/15 19:12:09 carl
  470. + target_info.size_of_pointer -> pointer_size
  471. + some cleanup of unused types/variables
  472. * move several constants from cpubase to their specific units
  473. (where they are used)
  474. + att_Reg2str -> gas_reg2str
  475. + int_reg2str -> std_reg2str
  476. Revision 1.13 2002/04/14 16:59:41 carl
  477. + att_reg2str -> gas_reg2str
  478. Revision 1.12 2002/04/02 17:11:34 peter
  479. * tlocation,treference update
  480. * LOC_CONSTANT added for better constant handling
  481. * secondadd splitted in multiple routines
  482. * location_force_reg added for loading a location to a register
  483. of a specified size
  484. * secondassignment parses now first the right and then the left node
  485. (this is compatible with Kylix). This saves a lot of push/pop especially
  486. with string operations
  487. * adapted some routines to use the new cg methods
  488. Revision 1.11 2002/03/31 20:26:37 jonas
  489. + a_loadfpu_* and a_loadmm_* methods in tcg
  490. * register allocation is now handled by a class and is mostly processor
  491. independent (+rgobj.pas and i386/rgcpu.pas)
  492. * temp allocation is now handled by a class (+tgobj.pas, -i386\tgcpu.pas)
  493. * some small improvements and fixes to the optimizer
  494. * some register allocation fixes
  495. * some fpuvaroffset fixes in the unary minus node
  496. * push/popusedregisters is now called rg.save/restoreusedregisters and
  497. (for i386) uses temps instead of push/pop's when using -Op3 (that code is
  498. also better optimizable)
  499. * fixed and optimized register saving/restoring for new/dispose nodes
  500. * LOC_FPU locations now also require their "register" field to be set to
  501. R_ST, not R_ST0 (the latter is used for LOC_CFPUREGISTER locations only)
  502. - list field removed of the tnode class because it's not used currently
  503. and can cause hard-to-find bugs
  504. Revision 1.10 2002/03/04 19:10:12 peter
  505. * removed compiler warnings
  506. }