cpubase.pas 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl and Peter Vreman
  3. Contains the base types for the i8086, i386 and x86-64 architecture
  4. * This code was inspired by the NASM sources
  5. The Netwide Assembler is Copyright (c) 1996 Simon Tatham and
  6. Julian Hall. All rights reserved.
  7. This program is free software; you can redistribute it and/or modify
  8. it under the terms of the GNU General Public License as published by
  9. the Free Software Foundation; either version 2 of the License, or
  10. (at your option) any later version.
  11. This program is distributed in the hope that it will be useful,
  12. but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. GNU General Public License for more details.
  15. You should have received a copy of the GNU General Public License
  16. along with this program; if not, write to the Free Software
  17. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  18. ****************************************************************************
  19. }
  20. {# Base unit for processor information. This unit contains
  21. enumerations of registers, opcodes, sizes, and other
  22. such things which are processor specific.
  23. }
  24. unit cpubase;
  25. {$i fpcdefs.inc}
  26. interface
  27. uses
  28. globals,
  29. cgbase
  30. ;
  31. {*****************************************************************************
  32. Assembler Opcodes
  33. *****************************************************************************}
  34. type
  35. {$if defined(x86_64)}
  36. TAsmOp={$i x8664op.inc}
  37. {$elseif defined(i386)}
  38. TAsmOp={$i i386op.inc}
  39. {$elseif defined(i8086)}
  40. TAsmOp={$i i8086op.inc}
  41. {$endif}
  42. { This should define the array of instructions as string }
  43. op2strtable=array[tasmop] of string[16];
  44. {$ifdef i8086}
  45. ImmInt = SmallInt;
  46. {$else i8086}
  47. ImmInt = Longint;
  48. {$endif i8086}
  49. const
  50. { First value of opcode enumeration }
  51. firstop = low(tasmop);
  52. { Last value of opcode enumeration }
  53. lastop = high(tasmop);
  54. {*****************************************************************************
  55. Registers
  56. *****************************************************************************}
  57. const
  58. { Integer Super registers }
  59. RS_NO = $ffffffff;
  60. RS_RAX = $00; {EAX}
  61. RS_RCX = $01; {ECX}
  62. RS_RDX = $02; {EDX}
  63. RS_RBX = $03; {EBX}
  64. RS_RSI = $04; {ESI}
  65. RS_RDI = $05; {EDI}
  66. RS_RBP = $06; {EBP}
  67. RS_RSP = $07; {ESP}
  68. RS_R8 = $08; {R8}
  69. RS_R9 = $09; {R9}
  70. RS_R10 = $0a; {R10}
  71. RS_R11 = $0b; {R11}
  72. RS_R12 = $0c; {R12}
  73. RS_R13 = $0d; {R13}
  74. RS_R14 = $0e; {R14}
  75. RS_R15 = $0f; {R15}
  76. { create aliases to allow code sharing between x86-64 and i386 }
  77. RS_EAX = RS_RAX;
  78. RS_EBX = RS_RBX;
  79. RS_ECX = RS_RCX;
  80. RS_EDX = RS_RDX;
  81. RS_ESI = RS_RSI;
  82. RS_EDI = RS_RDI;
  83. RS_EBP = RS_RBP;
  84. RS_ESP = RS_RSP;
  85. { create aliases to allow code sharing between i386 and i8086 }
  86. RS_AX = RS_RAX;
  87. RS_BX = RS_RBX;
  88. RS_CX = RS_RCX;
  89. RS_DX = RS_RDX;
  90. RS_SI = RS_RSI;
  91. RS_DI = RS_RDI;
  92. RS_BP = RS_RBP;
  93. RS_SP = RS_RSP;
  94. { Number of first imaginary register }
  95. first_int_imreg = $10;
  96. { Float Super registers }
  97. RS_ST0 = $00;
  98. RS_ST1 = $01;
  99. RS_ST2 = $02;
  100. RS_ST3 = $03;
  101. RS_ST4 = $04;
  102. RS_ST5 = $05;
  103. RS_ST6 = $06;
  104. RS_ST7 = $07;
  105. RS_ST = $08;
  106. { Number of first imaginary register }
  107. first_fpu_imreg = $09;
  108. { MM Super registers }
  109. RS_XMM0 = $00;
  110. RS_XMM1 = $01;
  111. RS_XMM2 = $02;
  112. RS_XMM3 = $03;
  113. RS_XMM4 = $04;
  114. RS_XMM5 = $05;
  115. RS_XMM6 = $06;
  116. RS_XMM7 = $07;
  117. RS_XMM8 = $08;
  118. RS_XMM9 = $09;
  119. RS_XMM10 = $0a;
  120. RS_XMM11 = $0b;
  121. RS_XMM12 = $0c;
  122. RS_XMM13 = $0d;
  123. RS_XMM14 = $0e;
  124. RS_XMM15 = $0f;
  125. {$if defined(x86_64)}
  126. RS_RFLAGS = $06;
  127. {$elseif defined(i386)}
  128. RS_EFLAGS = $06;
  129. {$elseif defined(i8086)}
  130. RS_FLAGS = $06;
  131. {$endif}
  132. { Number of first imaginary register }
  133. {$ifdef x86_64}
  134. first_mm_imreg = $10;
  135. {$else x86_64}
  136. first_mm_imreg = $08;
  137. {$endif x86_64}
  138. { The subregister that specifies the entire register and an address }
  139. {$if defined(x86_64)}
  140. { Hammer }
  141. R_SUBWHOLE = R_SUBQ;
  142. R_SUBADDR = R_SUBQ;
  143. {$elseif defined(i386)}
  144. { i386 }
  145. R_SUBWHOLE = R_SUBD;
  146. R_SUBADDR = R_SUBD;
  147. {$elseif defined(i8086)}
  148. { i8086 }
  149. R_SUBWHOLE = R_SUBW;
  150. R_SUBADDR = R_SUBW;
  151. {$endif}
  152. { Available Registers }
  153. {$if defined(x86_64)}
  154. {$i r8664con.inc}
  155. {$elseif defined(i386)}
  156. {$i r386con.inc}
  157. {$elseif defined(i8086)}
  158. {$i r8086con.inc}
  159. {$endif}
  160. type
  161. { Number of registers used for indexing in tables }
  162. {$if defined(x86_64)}
  163. tregisterindex=0..{$i r8664nor.inc}-1;
  164. {$elseif defined(i386)}
  165. tregisterindex=0..{$i r386nor.inc}-1;
  166. {$elseif defined(i8086)}
  167. tregisterindex=0..{$i r8086nor.inc}-1;
  168. {$endif}
  169. const
  170. regnumber_table : array[tregisterindex] of tregister = (
  171. {$if defined(x86_64)}
  172. {$i r8664num.inc}
  173. {$elseif defined(i386)}
  174. {$i r386num.inc}
  175. {$elseif defined(i8086)}
  176. {$i r8086num.inc}
  177. {$endif}
  178. );
  179. regstabs_table : array[tregisterindex] of shortint = (
  180. {$if defined(x86_64)}
  181. {$i r8664stab.inc}
  182. {$elseif defined(i386)}
  183. {$i r386stab.inc}
  184. {$elseif defined(i8086)}
  185. {$i r8086stab.inc}
  186. {$endif}
  187. );
  188. regdwarf_table : array[tregisterindex] of shortint = (
  189. {$if defined(x86_64)}
  190. {$i r8664dwrf.inc}
  191. {$elseif defined(i386)}
  192. {$i r386dwrf.inc}
  193. {$elseif defined(i8086)}
  194. {$i r8086dwrf.inc}
  195. {$endif}
  196. );
  197. {$if defined(x86_64)}
  198. RS_DEFAULTFLAGS = RS_RFLAGS;
  199. NR_DEFAULTFLAGS = NR_RFLAGS;
  200. {$elseif defined(i386)}
  201. RS_DEFAULTFLAGS = RS_EFLAGS;
  202. NR_DEFAULTFLAGS = NR_EFLAGS;
  203. {$elseif defined(i8086)}
  204. RS_DEFAULTFLAGS = RS_FLAGS;
  205. NR_DEFAULTFLAGS = NR_FLAGS;
  206. {$endif}
  207. type
  208. totherregisterset = set of tregisterindex;
  209. {*****************************************************************************
  210. Conditions
  211. *****************************************************************************}
  212. type
  213. TAsmCond=(C_None,
  214. C_A,C_AE,C_B,C_BE,C_C,C_E,C_G,C_GE,C_L,C_LE,C_NA,C_NAE,
  215. C_NB,C_NBE,C_NC,C_NE,C_NG,C_NGE,C_NL,C_NLE,C_NO,C_NP,
  216. C_NS,C_NZ,C_O,C_P,C_PE,C_PO,C_S,C_Z
  217. );
  218. const
  219. cond2str:array[TAsmCond] of string[3]=('',
  220. 'a','ae','b','be','c','e','g','ge','l','le','na','nae',
  221. 'nb','nbe','nc','ne','ng','nge','nl','nle','no','np',
  222. 'ns','nz','o','p','pe','po','s','z'
  223. );
  224. {*****************************************************************************
  225. Flags
  226. *****************************************************************************}
  227. type
  228. TResFlags = (F_E,F_NE,F_G,F_L,F_GE,F_LE,F_C,F_NC,
  229. F_A,F_AE,F_B,F_BE,
  230. F_S,F_NS,F_O,F_NO,
  231. { For IEEE-compliant floating-point compares,
  232. same as normal counterparts but additionally check PF }
  233. F_FE,F_FNE,F_FA,F_FAE,F_FB,F_FBE);
  234. const
  235. FPUFlags = [F_FE,F_FNE,F_FA,F_FAE,F_FB,F_FBE];
  236. FPUFlags2Flags: array[F_FE..F_FBE] of TResFlags = (
  237. F_E,F_NE,F_A,F_AE,F_B,F_BE
  238. );
  239. {*****************************************************************************
  240. Constants
  241. *****************************************************************************}
  242. const
  243. { declare aliases }
  244. LOC_SSEREGISTER = LOC_MMREGISTER;
  245. LOC_CSSEREGISTER = LOC_CMMREGISTER;
  246. max_operands = 4;
  247. maxfpuregs = 8;
  248. {*****************************************************************************
  249. CPU Dependent Constants
  250. *****************************************************************************}
  251. {$i cpubase.inc}
  252. const
  253. {$ifdef x86_64}
  254. topsize2memsize: array[topsize] of integer =
  255. (0, 8,16,32,64,8,8,16,8,16,32,
  256. 16,32,64,
  257. 16,32,64,0,0,
  258. 64,
  259. 0,0,0,
  260. 80,
  261. 128,
  262. 256,
  263. 512
  264. );
  265. {$else}
  266. topsize2memsize: array[topsize] of integer =
  267. (0, 8,16,32,64,8,8,16,
  268. 16,32,64,
  269. 16,32,64,0,0,
  270. 64,
  271. 0,0,0,
  272. 80,
  273. 128,
  274. 256,
  275. 512
  276. );
  277. {$endif}
  278. {*****************************************************************************
  279. Helpers
  280. *****************************************************************************}
  281. function cgsize2subreg(regtype: tregistertype; s:Tcgsize):Tsubregister;
  282. function reg2opsize(r:Tregister):topsize;
  283. function reg_cgsize(const reg: tregister): tcgsize;
  284. function is_calljmp(o:tasmop):boolean;
  285. procedure inverse_flags(var f: TResFlags);
  286. function flags_to_cond(const f: TResFlags) : TAsmCond;
  287. function is_segment_reg(r:tregister):boolean;
  288. function findreg_by_number(r:Tregister):tregisterindex;
  289. function std_regnum_search(const s:string):Tregister;
  290. function std_regname(r:Tregister):string;
  291. function dwarf_reg(r:tregister):shortint;
  292. function dwarf_reg_no_error(r:tregister):shortint;
  293. function inverse_cond(const c: TAsmCond): TAsmCond; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  294. function conditions_equal(const c1, c2: TAsmCond): boolean; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  295. { checks whether two segment registers are normally equal in the current memory model }
  296. function segment_regs_equal(r1,r2:tregister):boolean;
  297. { checks whether the specified op is an x86 string instruction (e.g. cmpsb, movsd, scasw, etc.) }
  298. function is_x86_string_op(op: TAsmOp): boolean;
  299. { checks whether the specified op is an x86 parameterless string instruction
  300. (e.g. returns true for movsb, cmpsw, etc, but returns false for movs, cmps, etc.) }
  301. function is_x86_parameterless_string_op(op: TAsmOp): boolean;
  302. { checks whether the specified op is an x86 parameterized string instruction
  303. (e.g. returns true for movs, cmps, etc, but returns false for movsb, cmpsb, etc.) }
  304. function is_x86_parameterized_string_op(op: TAsmOp): boolean;
  305. function x86_parameterized_string_op_param_count(op: TAsmOp): shortint;
  306. function x86_param2paramless_string_op(op: TAsmOp): TAsmOp;
  307. function get_x86_string_op_size(op: TAsmOp): TOpSize;
  308. { returns the 0-based operand number (intel syntax) of the ds:[si] param of
  309. a x86 string instruction }
  310. function get_x86_string_op_si_param(op: TAsmOp):shortint;
  311. { returns the 0-based operand number (intel syntax) of the es:[di] param of
  312. a x86 string instruction }
  313. function get_x86_string_op_di_param(op: TAsmOp):shortint;
  314. {$ifdef i8086}
  315. { return whether we need to add an extra FWAIT instruction before the given
  316. instruction, when we're targeting the i8087. This includes almost all x87
  317. instructions, but certain ones, which always have or have not a built in
  318. FWAIT prefix are excluded (e.g. FINIT,FNINIT,etc.). }
  319. function requires_fwait_on_8087(op: TAsmOp): boolean;
  320. {$endif i8086}
  321. implementation
  322. uses
  323. globtype,
  324. rgbase,verbose;
  325. const
  326. {$if defined(x86_64)}
  327. std_regname_table : TRegNameTable = (
  328. {$i r8664std.inc}
  329. );
  330. regnumber_index : array[tregisterindex] of tregisterindex = (
  331. {$i r8664rni.inc}
  332. );
  333. std_regname_index : array[tregisterindex] of tregisterindex = (
  334. {$i r8664sri.inc}
  335. );
  336. {$elseif defined(i386)}
  337. std_regname_table : TRegNameTable = (
  338. {$i r386std.inc}
  339. );
  340. regnumber_index : array[tregisterindex] of tregisterindex = (
  341. {$i r386rni.inc}
  342. );
  343. std_regname_index : array[tregisterindex] of tregisterindex = (
  344. {$i r386sri.inc}
  345. );
  346. {$elseif defined(i8086)}
  347. std_regname_table : TRegNameTable = (
  348. {$i r8086std.inc}
  349. );
  350. regnumber_index : array[tregisterindex] of tregisterindex = (
  351. {$i r8086rni.inc}
  352. );
  353. std_regname_index : array[tregisterindex] of tregisterindex = (
  354. {$i r8086sri.inc}
  355. );
  356. {$endif}
  357. {*****************************************************************************
  358. Helpers
  359. *****************************************************************************}
  360. function cgsize2subreg(regtype: tregistertype; s:Tcgsize):Tsubregister;
  361. begin
  362. case s of
  363. OS_8,OS_S8:
  364. cgsize2subreg:=R_SUBL;
  365. OS_16,OS_S16:
  366. cgsize2subreg:=R_SUBW;
  367. OS_32,OS_S32:
  368. cgsize2subreg:=R_SUBD;
  369. OS_64,OS_S64:
  370. cgsize2subreg:=R_SUBQ;
  371. OS_M64:
  372. cgsize2subreg:=R_SUBNONE;
  373. OS_F32,OS_F64,OS_C64:
  374. case regtype of
  375. R_FPUREGISTER:
  376. cgsize2subreg:=R_SUBWHOLE;
  377. R_MMREGISTER:
  378. case s of
  379. OS_F32:
  380. cgsize2subreg:=R_SUBMMS;
  381. OS_F64:
  382. cgsize2subreg:=R_SUBMMD;
  383. else
  384. internalerror(2009071901);
  385. end;
  386. else
  387. internalerror(2009071902);
  388. end;
  389. OS_M128,OS_MS128,OS_MF128,OS_MD128:
  390. cgsize2subreg:=R_SUBMMX;
  391. OS_M256,OS_MS256,OS_MF256,OS_MD256:
  392. cgsize2subreg:=R_SUBMMY;
  393. OS_M512,OS_MS512,OS_MF512,OS_MD512:
  394. cgsize2subreg:=R_SUBMMZ;
  395. OS_NO:
  396. { error message should have been thrown already before, so avoid only
  397. an internal error }
  398. cgsize2subreg:=R_SUBNONE;
  399. else
  400. internalerror(200301231);
  401. end;
  402. end;
  403. function reg_cgsize(const reg: tregister): tcgsize;
  404. const subreg2cgsize:array[Tsubregister] of Tcgsize =
  405. (OS_NO,OS_8,OS_8,OS_16,OS_32,OS_64,OS_NO,OS_NO,OS_NO,OS_F32,OS_F64,OS_NO,OS_M128,OS_M256,OS_M512,OS_NO,OS_NO,OS_NO,OS_NO,OS_NO,OS_NO,OS_NO,OS_NO);
  406. begin
  407. case getregtype(reg) of
  408. R_INTREGISTER :
  409. reg_cgsize:=subreg2cgsize[getsubreg(reg)];
  410. R_FPUREGISTER :
  411. reg_cgsize:=OS_F80;
  412. R_MMXREGISTER:
  413. reg_cgsize:=OS_M64;
  414. R_MMREGISTER:
  415. reg_cgsize:=subreg2cgsize[getsubreg(reg)];
  416. R_SPECIALREGISTER :
  417. case reg of
  418. NR_CS,NR_DS,NR_ES,NR_SS,NR_FS,NR_GS:
  419. reg_cgsize:=OS_16;
  420. {$ifdef x86_64}
  421. NR_DR0..NR_TR7:
  422. reg_cgsize:=OS_64;
  423. {$endif x86_64}
  424. else
  425. reg_cgsize:=OS_32
  426. end
  427. else
  428. internalerror(2003031801);
  429. end;
  430. end;
  431. function reg2opsize(r:Tregister):topsize;
  432. const
  433. subreg2opsize : array[tsubregister] of topsize =
  434. (S_NO,S_B,S_B,S_W,S_L,S_Q,S_NO,S_NO,S_NO,S_NO,S_NO,S_NO,S_NO,S_NO,S_NO,S_NO,S_NO,S_NO,S_NO,S_NO,S_NO,S_NO,S_NO);
  435. begin
  436. reg2opsize:=S_L;
  437. case getregtype(r) of
  438. R_INTREGISTER :
  439. reg2opsize:=subreg2opsize[getsubreg(r)];
  440. R_FPUREGISTER :
  441. reg2opsize:=S_FL;
  442. R_MMXREGISTER,
  443. R_MMREGISTER :
  444. reg2opsize:=S_MD;
  445. R_SPECIALREGISTER :
  446. begin
  447. case r of
  448. NR_CS,NR_DS,NR_ES,
  449. NR_SS,NR_FS,NR_GS :
  450. reg2opsize:=S_W;
  451. else
  452. ;
  453. end;
  454. end;
  455. else
  456. internalerror(200303181);
  457. end;
  458. end;
  459. function is_calljmp(o:tasmop):boolean;
  460. begin
  461. case o of
  462. A_CALL,
  463. {$if defined(i386) or defined(i8086)}
  464. A_JCXZ,
  465. {$endif defined(i386) or defined(i8086)}
  466. A_JECXZ,
  467. {$ifdef x86_64}
  468. A_JRCXZ,
  469. {$endif x86_64}
  470. A_JMP,
  471. A_LOOP,
  472. A_LOOPE,
  473. A_LOOPNE,
  474. A_LOOPNZ,
  475. A_LOOPZ,
  476. A_LCALL,
  477. A_LJMP,
  478. A_Jcc :
  479. is_calljmp:=true;
  480. else
  481. is_calljmp:=false;
  482. end;
  483. end;
  484. procedure inverse_flags(var f: TResFlags);
  485. const
  486. inv_flags: array[TResFlags] of TResFlags =
  487. (F_NE,F_E,F_LE,F_GE,F_L,F_G,F_NC,F_C,
  488. F_BE,F_B,F_AE,F_A,
  489. F_NS,F_S,F_NO,F_O,
  490. F_FNE,F_FE,F_FBE,F_FB,F_FAE,F_FA);
  491. begin
  492. f:=inv_flags[f];
  493. end;
  494. function flags_to_cond(const f: TResFlags) : TAsmCond;
  495. const
  496. flags_2_cond : array[TResFlags] of TAsmCond =
  497. (C_E,C_NE,C_G,C_L,C_GE,C_LE,C_C,C_NC,C_A,C_AE,C_B,C_BE,C_S,C_NS,C_O,C_NO,
  498. C_None,C_None,C_None,C_None,C_None,C_None);
  499. begin
  500. result := flags_2_cond[f];
  501. if (result=C_None) then
  502. InternalError(2014041301);
  503. end;
  504. function is_segment_reg(r:tregister):boolean;
  505. begin
  506. case r of
  507. NR_CS,NR_DS,NR_ES,
  508. NR_SS,NR_FS,NR_GS :
  509. result:=true;
  510. else
  511. result:=false;
  512. end;
  513. end;
  514. function findreg_by_number(r:Tregister):tregisterindex;
  515. var
  516. hr : tregister;
  517. begin
  518. { for the name the sub reg doesn't matter }
  519. hr:=r;
  520. if (getregtype(hr)=R_MMREGISTER) and
  521. (getsubreg(hr)<>R_SUBMMY) then
  522. setsubreg(hr,R_SUBMMX);
  523. result:=findreg_by_number_table(hr,regnumber_index);
  524. end;
  525. function std_regnum_search(const s:string):Tregister;
  526. begin
  527. result:=regnumber_table[findreg_by_name_table(s,std_regname_table,std_regname_index)];
  528. end;
  529. function std_regname(r:Tregister):string;
  530. var
  531. p : tregisterindex;
  532. begin
  533. if (getregtype(r)=R_MMXREGISTER) or
  534. ((getregtype(r)=R_MMREGISTER) and not(getsubreg(r) in [R_SUBMMX,R_SUBMMY])) then
  535. r:=newreg(getregtype(r),getsupreg(r),R_SUBNONE);
  536. p:=findreg_by_number(r);
  537. if p<>0 then
  538. result:=std_regname_table[p]
  539. else
  540. result:=generic_regname(r);
  541. end;
  542. function inverse_cond(const c: TAsmCond): TAsmCond; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  543. const
  544. inverse: array[TAsmCond] of TAsmCond=(C_None,
  545. C_NA,C_NAE,C_NB,C_NBE,C_NC,C_NE,C_NG,C_NGE,C_NL,C_NLE,C_A,C_AE,
  546. C_B,C_BE,C_C,C_E,C_G,C_GE,C_L,C_LE,C_O,C_P,
  547. C_S,C_Z,C_NO,C_NP,C_NP,C_P,C_NS,C_NZ
  548. );
  549. begin
  550. result := inverse[c];
  551. end;
  552. function conditions_equal(const c1, c2: TAsmCond): boolean; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  553. begin
  554. result := c1 = c2;
  555. end;
  556. function dwarf_reg(r:tregister):shortint;
  557. begin
  558. result:=regdwarf_table[findreg_by_number(r)];
  559. if result=-1 then
  560. internalerror(200603251);
  561. end;
  562. function dwarf_reg_no_error(r:tregister):shortint;
  563. begin
  564. result:=regdwarf_table[findreg_by_number(r)];
  565. end;
  566. function segment_regs_equal(r1, r2: tregister): boolean;
  567. begin
  568. if not is_segment_reg(r1) or not is_segment_reg(r2) then
  569. internalerror(2013062301);
  570. { every segment register is equal to itself }
  571. if r1=r2 then
  572. exit(true);
  573. {$if defined(i8086)}
  574. case current_settings.x86memorymodel of
  575. mm_tiny:
  576. begin
  577. { CS=DS=SS }
  578. if ((r1=NR_CS) or (r1=NR_DS) or (r1=NR_SS)) and
  579. ((r2=NR_CS) or (r2=NR_DS) or (r2=NR_SS)) then
  580. exit(true);
  581. { the remaining are distinct from each other }
  582. exit(false);
  583. end;
  584. mm_small,mm_medium:
  585. begin
  586. { DS=SS }
  587. if ((r1=NR_DS) or (r1=NR_SS)) and
  588. ((r2=NR_DS) or (r2=NR_SS)) then
  589. exit(true);
  590. { the remaining are distinct from each other }
  591. exit(false);
  592. end;
  593. mm_compact,mm_large,mm_huge:
  594. { all segment registers are different in these models }
  595. exit(false);
  596. end;
  597. {$elseif defined(i386) or defined(x86_64)}
  598. { DS=SS=ES }
  599. if ((r1=NR_DS) or (r1=NR_SS) or (r1=NR_ES)) and
  600. ((r2=NR_DS) or (r2=NR_SS) or (r2=NR_ES)) then
  601. exit(true);
  602. { the remaining are distinct from each other }
  603. exit(false);
  604. {$endif}
  605. end;
  606. function is_x86_string_op(op: TAsmOp): boolean;
  607. begin
  608. case op of
  609. {$ifdef x86_64}
  610. A_MOVSQ,
  611. A_CMPSQ,
  612. A_SCASQ,
  613. A_LODSQ,
  614. A_STOSQ,
  615. {$endif x86_64}
  616. A_MOVSB,A_MOVSW,A_MOVSD,
  617. A_CMPSB,A_CMPSW,A_CMPSD,
  618. A_SCASB,A_SCASW,A_SCASD,
  619. A_LODSB,A_LODSW,A_LODSD,
  620. A_STOSB,A_STOSW,A_STOSD,
  621. A_INSB, A_INSW, A_INSD,
  622. A_OUTSB,A_OUTSW,A_OUTSD,
  623. A_MOVS,A_CMPS,A_SCAS,A_LODS,A_STOS,A_INS,A_OUTS:
  624. result:=true;
  625. else
  626. result:=false;
  627. end;
  628. end;
  629. function is_x86_parameterless_string_op(op: TAsmOp): boolean;
  630. begin
  631. case op of
  632. {$ifdef x86_64}
  633. A_MOVSQ,
  634. A_CMPSQ,
  635. A_SCASQ,
  636. A_LODSQ,
  637. A_STOSQ,
  638. {$endif x86_64}
  639. A_MOVSB,A_MOVSW,A_MOVSD,
  640. A_CMPSB,A_CMPSW,A_CMPSD,
  641. A_SCASB,A_SCASW,A_SCASD,
  642. A_LODSB,A_LODSW,A_LODSD,
  643. A_STOSB,A_STOSW,A_STOSD,
  644. A_INSB, A_INSW, A_INSD,
  645. A_OUTSB,A_OUTSW,A_OUTSD:
  646. result:=true;
  647. else
  648. result:=false;
  649. end;
  650. end;
  651. function is_x86_parameterized_string_op(op: TAsmOp): boolean;
  652. begin
  653. case op of
  654. A_MOVS,A_CMPS,A_SCAS,A_LODS,A_STOS,A_INS,A_OUTS:
  655. result:=true;
  656. else
  657. result:=false;
  658. end;
  659. end;
  660. function x86_parameterized_string_op_param_count(op: TAsmOp): shortint;
  661. begin
  662. case op of
  663. A_MOVS,A_CMPS,A_INS,A_OUTS:
  664. result:=2;
  665. A_SCAS,A_LODS,A_STOS:
  666. result:=1;
  667. else
  668. internalerror(2017101203);
  669. end;
  670. end;
  671. function x86_param2paramless_string_op(op: TAsmOp): TAsmOp;
  672. begin
  673. case op of
  674. A_MOVSB,A_MOVSW,A_MOVSD{$ifdef x86_64},A_MOVSQ{$endif}:
  675. result:=A_MOVS;
  676. A_CMPSB,A_CMPSW,A_CMPSD{$ifdef x86_64},A_CMPSQ{$endif}:
  677. result:=A_CMPS;
  678. A_SCASB,A_SCASW,A_SCASD{$ifdef x86_64},A_SCASQ{$endif}:
  679. result:=A_SCAS;
  680. A_LODSB,A_LODSW,A_LODSD{$ifdef x86_64},A_LODSQ{$endif}:
  681. result:=A_LODS;
  682. A_STOSB,A_STOSW,A_STOSD{$ifdef x86_64},A_STOSQ{$endif}:
  683. result:=A_STOS;
  684. A_INSB, A_INSW, A_INSD:
  685. result:=A_INS;
  686. A_OUTSB,A_OUTSW,A_OUTSD:
  687. result:=A_OUTS;
  688. else
  689. internalerror(2017101201);
  690. end;
  691. end;
  692. function get_x86_string_op_size(op: TAsmOp): TOpSize;
  693. begin
  694. case op of
  695. A_MOVSB,A_CMPSB,A_SCASB,A_LODSB,A_STOSB,A_INSB,A_OUTSB:
  696. result:=S_B;
  697. A_MOVSW,A_CMPSW,A_SCASW,A_LODSW,A_STOSW,A_INSW,A_OUTSW:
  698. result:=S_W;
  699. A_MOVSD,A_CMPSD,A_SCASD,A_LODSD,A_STOSD,A_INSD,A_OUTSD:
  700. result:=S_L;
  701. {$ifdef x86_64}
  702. A_MOVSQ,A_CMPSQ,A_SCASQ,A_LODSQ,A_STOSQ:
  703. result:=S_Q;
  704. {$endif x86_64}
  705. else
  706. internalerror(2017101202);
  707. end;
  708. end;
  709. function get_x86_string_op_si_param(op: TAsmOp):shortint;
  710. begin
  711. case op of
  712. A_MOVS,A_OUTS:
  713. result:=1;
  714. A_CMPS,A_LODS:
  715. result:=0;
  716. A_SCAS,A_STOS,A_INS:
  717. result:=-1;
  718. else
  719. internalerror(2017101102);
  720. end;
  721. end;
  722. function get_x86_string_op_di_param(op: TAsmOp):shortint;
  723. begin
  724. case op of
  725. A_MOVS,A_SCAS,A_STOS,A_INS:
  726. result:=0;
  727. A_CMPS:
  728. result:=1;
  729. A_LODS,A_OUTS:
  730. result:=-1;
  731. else
  732. internalerror(2017101204);
  733. end;
  734. end;
  735. {$ifdef i8086}
  736. function requires_fwait_on_8087(op: TAsmOp): boolean;
  737. begin
  738. case op of
  739. A_F2XM1,A_FABS,A_FADD,A_FADDP,A_FBLD,A_FBSTP,A_FCHS,A_FCOM,A_FCOMP,
  740. A_FCOMPP,A_FDECSTP,A_FDIV,A_FDIVP,A_FDIVR,A_FDIVRP,
  741. A_FFREE,A_FIADD,A_FICOM,A_FICOMP,A_FIDIV,A_FIDIVR,A_FILD,
  742. A_FIMUL,A_FINCSTP,A_FIST,A_FISTP,A_FISUB,A_FISUBR,A_FLD,A_FLD1,
  743. A_FLDCW,A_FLDENV,A_FLDL2E,A_FLDL2T,A_FLDLG2,A_FLDLN2,A_FLDPI,A_FLDZ,
  744. A_FMUL,A_FMULP,A_FNOP,A_FPATAN,A_FPREM,A_FPTAN,A_FRNDINT,
  745. A_FRSTOR,A_FSCALE,A_FSQRT,A_FST,
  746. A_FSTP,A_FSUB,A_FSUBP,A_FSUBR,A_FSUBRP,A_FTST,
  747. A_FXAM,A_FXCH,A_FXTRACT,A_FYL2X,A_FYL2XP1:
  748. result:=true;
  749. else
  750. result:=false;
  751. end;
  752. end;
  753. {$endif i8086}
  754. end.