cpubase.pas 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl and Peter Vreman
  3. Contains the base types for the ARM
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. {# Base unit for processor information. This unit contains
  18. enumerations of registers, opcodes, sizes, and other
  19. such things which are processor specific.
  20. }
  21. unit cpubase;
  22. {$define USEINLINE}
  23. {$i fpcdefs.inc}
  24. interface
  25. uses
  26. cutils,cclasses,
  27. globtype,globals,
  28. cpuinfo,
  29. aasmbase,
  30. cgbase
  31. ;
  32. {*****************************************************************************
  33. Assembler Opcodes
  34. *****************************************************************************}
  35. type
  36. TAsmOp= {$i armop.inc}
  37. {This is a bit of a hack, because there are more than 256 ARM Assembly Ops
  38. But FPC currently can't handle more than 256 elements in a set.}
  39. TCommonAsmOps = Set of A_None .. A_UQSAX;
  40. { This should define the array of instructions as string }
  41. op2strtable=array[tasmop] of string[11];
  42. const
  43. { First value of opcode enumeration }
  44. firstop = low(tasmop);
  45. { Last value of opcode enumeration }
  46. lastop = high(tasmop);
  47. {*****************************************************************************
  48. Registers
  49. *****************************************************************************}
  50. type
  51. { Number of registers used for indexing in tables }
  52. tregisterindex=0..{$i rarmnor.inc}-1;
  53. const
  54. { Available Superregisters }
  55. {$i rarmsup.inc}
  56. RS_PC = RS_R15;
  57. { No Subregisters }
  58. R_SUBWHOLE = R_SUBNONE;
  59. { Available Registers }
  60. {$i rarmcon.inc}
  61. { aliases }
  62. NR_PC = NR_R15;
  63. { Integer Super registers first and last }
  64. first_int_supreg = RS_R0;
  65. first_int_imreg = $10;
  66. { Float Super register first and last }
  67. first_fpu_supreg = RS_F0;
  68. first_fpu_imreg = $08;
  69. { MM Super register first and last }
  70. first_mm_supreg = RS_S0;
  71. first_mm_imreg = $30;
  72. { TODO: Calculate bsstart}
  73. regnumber_count_bsstart = 64;
  74. regnumber_table : array[tregisterindex] of tregister = (
  75. {$i rarmnum.inc}
  76. );
  77. regstabs_table : array[tregisterindex] of shortint = (
  78. {$i rarmsta.inc}
  79. );
  80. regdwarf_table : array[tregisterindex] of shortint = (
  81. {$i rarmdwa.inc}
  82. );
  83. { registers which may be destroyed by calls }
  84. VOLATILE_INTREGISTERS = [RS_R0..RS_R3,RS_R12..RS_R14];
  85. VOLATILE_FPUREGISTERS = [RS_F0..RS_F3];
  86. VOLATILE_MMREGISTERS = [RS_D0..RS_D7,RS_D16..RS_D31,RS_S1..RS_S15];
  87. VOLATILE_INTREGISTERS_DARWIN = [RS_R0..RS_R3,RS_R9,RS_R12..RS_R14];
  88. type
  89. totherregisterset = set of tregisterindex;
  90. {*****************************************************************************
  91. Instruction post fixes
  92. *****************************************************************************}
  93. type
  94. { ARM instructions load/store and arithmetic instructions
  95. can have several instruction post fixes which are collected
  96. in this enumeration
  97. }
  98. TOpPostfix = (PF_None,
  99. { update condition flags
  100. or floating point single }
  101. PF_S,
  102. { floating point size }
  103. PF_D,PF_E,PF_P,PF_EP,
  104. { load/store }
  105. PF_B,PF_SB,PF_BT,PF_H,PF_SH,PF_T,
  106. { multiple load/store address modes }
  107. PF_IA,PF_IB,PF_DA,PF_DB,PF_FD,PF_FA,PF_ED,PF_EA,
  108. { multiple load/store vfp address modes }
  109. PF_IAD,PF_DBD,PF_FDD,PF_EAD,
  110. PF_IAS,PF_DBS,PF_FDS,PF_EAS,
  111. PF_IAX,PF_DBX,PF_FDX,PF_EAX
  112. );
  113. TOpPostfixes = set of TOpPostfix;
  114. TRoundingMode = (RM_None,RM_P,RM_M,RM_Z);
  115. const
  116. cgsize2fpuoppostfix : array[OS_NO..OS_F128] of toppostfix = (
  117. PF_None,
  118. PF_None,PF_None,PF_None,PF_None,PF_None,PF_None,PF_None,PF_None,PF_None,PF_None,
  119. PF_S,PF_D,PF_E,PF_None,PF_None);
  120. oppostfix2str : array[TOpPostfix] of string[3] = ('',
  121. 's',
  122. 'd','e','p','ep',
  123. 'b','sb','bt','h','sh','t',
  124. 'ia','ib','da','db','fd','fa','ed','ea',
  125. 'iad','dbd','fdd','ead',
  126. 'ias','dbs','fds','eas',
  127. 'iax','dbx','fdx','eax');
  128. roundingmode2str : array[TRoundingMode] of string[1] = ('',
  129. 'p','m','z');
  130. {*****************************************************************************
  131. Conditions
  132. *****************************************************************************}
  133. type
  134. TAsmCond=(C_None,
  135. C_EQ,C_NE,C_CS,C_CC,C_MI,C_PL,C_VS,C_VC,C_HI,C_LS,
  136. C_GE,C_LT,C_GT,C_LE,C_AL,C_NV
  137. );
  138. TAsmConds = set of TAsmCond;
  139. const
  140. cond2str : array[TAsmCond] of string[2]=('',
  141. 'eq','ne','cs','cc','mi','pl','vs','vc','hi','ls',
  142. 'ge','lt','gt','le','al','nv'
  143. );
  144. uppercond2str : array[TAsmCond] of string[2]=('',
  145. 'EQ','NE','CS','CC','MI','PL','VS','VC','HI','LS',
  146. 'GE','LT','GT','LE','AL','NV'
  147. );
  148. {*****************************************************************************
  149. Flags
  150. *****************************************************************************}
  151. type
  152. TResFlags = (F_EQ,F_NE,F_CS,F_CC,F_MI,F_PL,F_VS,F_VC,F_HI,F_LS,
  153. F_GE,F_LT,F_GT,F_LE);
  154. {*****************************************************************************
  155. Operands
  156. *****************************************************************************}
  157. taddressmode = (AM_OFFSET,AM_PREINDEXED,AM_POSTINDEXED);
  158. tshiftmode = (SM_None,SM_LSL,SM_LSR,SM_ASR,SM_ROR,SM_RRX);
  159. tupdatereg = (UR_None,UR_Update);
  160. pshifterop = ^tshifterop;
  161. tshifterop = record
  162. shiftmode : tshiftmode;
  163. rs : tregister;
  164. shiftimm : byte;
  165. end;
  166. tcpumodeflag = (mfA, mfI, mfF);
  167. tcpumodeflags = set of tcpumodeflag;
  168. tspecialregflag = (srC, srX, srS, srF);
  169. tspecialregflags = set of tspecialregflag;
  170. {*****************************************************************************
  171. Constants
  172. *****************************************************************************}
  173. const
  174. max_operands = 4;
  175. maxintregs = 15;
  176. maxfpuregs = 8;
  177. maxaddrregs = 0;
  178. {*****************************************************************************
  179. Operand Sizes
  180. *****************************************************************************}
  181. type
  182. topsize = (S_NO,
  183. S_B,S_W,S_L,S_BW,S_BL,S_WL,
  184. S_IS,S_IL,S_IQ,
  185. S_FS,S_FL,S_FX,S_D,S_Q,S_FV,S_FXX
  186. );
  187. {*****************************************************************************
  188. Constants
  189. *****************************************************************************}
  190. const
  191. maxvarregs = 7;
  192. varregs : Array [1..maxvarregs] of tsuperregister =
  193. (RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,RS_R9,RS_R10);
  194. maxfpuvarregs = 4;
  195. fpuvarregs : Array [1..maxfpuvarregs] of tsuperregister =
  196. (RS_F4,RS_F5,RS_F6,RS_F7);
  197. {*****************************************************************************
  198. Default generic sizes
  199. *****************************************************************************}
  200. { Defines the default address size for a processor, }
  201. OS_ADDR = OS_32;
  202. { the natural int size for a processor,
  203. has to match osuinttype/ossinttype as initialized in psystem }
  204. OS_INT = OS_32;
  205. OS_SINT = OS_S32;
  206. { the maximum float size for a processor, }
  207. OS_FLOAT = OS_F64;
  208. { the size of a vector register for a processor }
  209. OS_VECTOR = OS_M32;
  210. {*****************************************************************************
  211. Generic Register names
  212. *****************************************************************************}
  213. { Stack pointer register }
  214. NR_STACK_POINTER_REG = NR_R13;
  215. RS_STACK_POINTER_REG = RS_R13;
  216. { Frame pointer register (initialized in tarmprocinfo.init_framepointer) }
  217. RS_FRAME_POINTER_REG: tsuperregister = RS_NO;
  218. NR_FRAME_POINTER_REG: tregister = NR_NO;
  219. { Register for addressing absolute data in a position independant way,
  220. such as in PIC code. The exact meaning is ABI specific. For
  221. further information look at GCC source : PIC_OFFSET_TABLE_REGNUM
  222. }
  223. NR_PIC_OFFSET_REG = NR_R9;
  224. { Results are returned in this register (32-bit values) }
  225. NR_FUNCTION_RETURN_REG = NR_R0;
  226. RS_FUNCTION_RETURN_REG = RS_R0;
  227. { The value returned from a function is available in this register }
  228. NR_FUNCTION_RESULT_REG = NR_FUNCTION_RETURN_REG;
  229. RS_FUNCTION_RESULT_REG = RS_FUNCTION_RETURN_REG;
  230. NR_FPU_RESULT_REG = NR_F0;
  231. NR_MM_RESULT_REG = NR_D0;
  232. NR_RETURN_ADDRESS_REG = NR_FUNCTION_RETURN_REG;
  233. { Offset where the parent framepointer is pushed }
  234. PARENT_FRAMEPOINTER_OFFSET = 0;
  235. NR_DEFAULTFLAGS = NR_CPSR;
  236. RS_DEFAULTFLAGS = RS_CPSR;
  237. { Low part of 64bit return value }
  238. function NR_FUNCTION_RESULT64_LOW_REG: tregister;{$ifdef USEINLINE}inline;{$endif USEINLINE}
  239. function RS_FUNCTION_RESULT64_LOW_REG: shortint;{$ifdef USEINLINE}inline;{$endif USEINLINE}
  240. { High part of 64bit return value }
  241. function NR_FUNCTION_RESULT64_HIGH_REG: tregister;{$ifdef USEINLINE}inline;{$endif USEINLINE}
  242. function RS_FUNCTION_RESULT64_HIGH_REG: shortint;{$ifdef USEINLINE}inline;{$endif USEINLINE}
  243. {*****************************************************************************
  244. GCC /ABI linking information
  245. *****************************************************************************}
  246. const
  247. { Registers which must be saved when calling a routine declared as
  248. cppdecl, cdecl, stdcall, safecall, palmossyscall. The registers
  249. saved should be the ones as defined in the target ABI and / or GCC.
  250. This value can be deduced from the CALLED_USED_REGISTERS array in the
  251. GCC source.
  252. }
  253. saved_standard_registers : array[0..6] of tsuperregister =
  254. (RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,RS_R9,RS_R10);
  255. { this is only for the generic code which is not used for this architecture }
  256. saved_mm_registers : array[0..0] of tsuperregister = (RS_INVALID);
  257. { Required parameter alignment when calling a routine declared as
  258. stdcall and cdecl. The alignment value should be the one defined
  259. by GCC or the target ABI.
  260. The value of this constant is equal to the constant
  261. PARM_BOUNDARY / BITS_PER_UNIT in the GCC source.
  262. }
  263. std_param_align = 4;
  264. {*****************************************************************************
  265. Helpers
  266. *****************************************************************************}
  267. { Returns the tcgsize corresponding with the size of reg.}
  268. function reg_cgsize(const reg: tregister) : tcgsize;
  269. function cgsize2subreg(regtype: tregistertype; s:Tcgsize):Tsubregister;
  270. function is_calljmp(o:tasmop):boolean;{$ifdef USEINLINE}inline;{$endif USEINLINE}
  271. procedure inverse_flags(var f: TResFlags);
  272. function flags_to_cond(const f: TResFlags) : TAsmCond;
  273. function findreg_by_number(r:Tregister):tregisterindex;
  274. function std_regnum_search(const s:string):Tregister;
  275. function std_regname(r:Tregister):string;
  276. function inverse_cond(const c: TAsmCond): TAsmCond; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  277. function conditions_equal(const c1, c2: TAsmCond): boolean; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  278. procedure shifterop_reset(var so : tshifterop); {$ifdef USEINLINE}inline;{$endif USEINLINE}
  279. function is_pc(const r : tregister) : boolean; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  280. function is_shifter_const(d : aint;var imm_shift : byte) : boolean;
  281. function split_into_shifter_const(value : aint;var imm1: dword; var imm2: dword):boolean;
  282. function dwarf_reg(r:tregister):shortint;
  283. function IsIT(op: TAsmOp) : boolean;
  284. function GetITLevels(op: TAsmOp) : longint;
  285. implementation
  286. uses
  287. systems,rgBase,verbose;
  288. const
  289. std_regname_table : array[tregisterindex] of string[7] = (
  290. {$i rarmstd.inc}
  291. );
  292. regnumber_index : array[tregisterindex] of tregisterindex = (
  293. {$i rarmrni.inc}
  294. );
  295. std_regname_index : array[tregisterindex] of tregisterindex = (
  296. {$i rarmsri.inc}
  297. );
  298. function cgsize2subreg(regtype: tregistertype; s:Tcgsize):Tsubregister;
  299. begin
  300. case regtype of
  301. R_MMREGISTER:
  302. begin
  303. case s of
  304. OS_F32:
  305. cgsize2subreg:=R_SUBFS;
  306. OS_F64:
  307. cgsize2subreg:=R_SUBFD;
  308. else
  309. internalerror(2009112701);
  310. end;
  311. end;
  312. else
  313. cgsize2subreg:=R_SUBWHOLE;
  314. end;
  315. end;
  316. function reg_cgsize(const reg: tregister): tcgsize;
  317. begin
  318. case getregtype(reg) of
  319. R_INTREGISTER :
  320. reg_cgsize:=OS_32;
  321. R_FPUREGISTER :
  322. reg_cgsize:=OS_F80;
  323. R_MMREGISTER :
  324. begin
  325. case getsubreg(reg) of
  326. R_SUBFD,
  327. R_SUBWHOLE:
  328. result:=OS_F64;
  329. R_SUBFS:
  330. result:=OS_F32;
  331. else
  332. internalerror(2009112903);
  333. end;
  334. end;
  335. else
  336. internalerror(200303181);
  337. end;
  338. end;
  339. function is_calljmp(o:tasmop):boolean;{$ifdef USEINLINE}inline;{$endif USEINLINE}
  340. begin
  341. { This isn't 100% perfect because the arm allows jumps also by writing to PC=R15.
  342. To overcome this problem we simply forbid that FPC generates jumps by loading R15 }
  343. is_calljmp:= o in [A_B,A_BL,A_BX,A_BLX];
  344. end;
  345. procedure inverse_flags(var f: TResFlags);
  346. const
  347. inv_flags: array[TResFlags] of TResFlags =
  348. (F_NE,F_EQ,F_CC,F_CS,F_PL,F_MI,F_VC,F_VS,F_LS,F_HI,
  349. F_LT,F_GE,F_LE,F_GT);
  350. begin
  351. f:=inv_flags[f];
  352. end;
  353. function flags_to_cond(const f: TResFlags) : TAsmCond;
  354. const
  355. flag_2_cond: array[F_EQ..F_LE] of TAsmCond =
  356. (C_EQ,C_NE,C_CS,C_CC,C_MI,C_PL,C_VS,C_VC,C_HI,C_LS,
  357. C_GE,C_LT,C_GT,C_LE);
  358. begin
  359. if f>high(flag_2_cond) then
  360. internalerror(200112301);
  361. result:=flag_2_cond[f];
  362. end;
  363. function findreg_by_number(r:Tregister):tregisterindex;
  364. begin
  365. result:=rgBase.findreg_by_number_table(r,regnumber_index);
  366. end;
  367. function std_regnum_search(const s:string):Tregister;
  368. begin
  369. result:=regnumber_table[findreg_by_name_table(s,std_regname_table,std_regname_index)];
  370. end;
  371. function std_regname(r:Tregister):string;
  372. var
  373. p : tregisterindex;
  374. begin
  375. p:=findreg_by_number_table(r,regnumber_index);
  376. if p<>0 then
  377. result:=std_regname_table[p]
  378. else
  379. result:=generic_regname(r);
  380. end;
  381. procedure shifterop_reset(var so : tshifterop);{$ifdef USEINLINE}inline;{$endif USEINLINE}
  382. begin
  383. FillChar(so,sizeof(so),0);
  384. end;
  385. function is_pc(const r : tregister) : boolean; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  386. begin
  387. is_pc:=(r=NR_R15);
  388. end;
  389. function inverse_cond(const c: TAsmCond): TAsmCond; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  390. const
  391. inverse: array[TAsmCond] of TAsmCond=(C_None,
  392. C_NE,C_EQ,C_CC,C_CS,C_PL,C_MI,C_VC,C_VS,C_LS,C_HI,
  393. C_LT,C_GE,C_LE,C_GT,C_None,C_None
  394. );
  395. begin
  396. result := inverse[c];
  397. end;
  398. function conditions_equal(const c1, c2: TAsmCond): boolean; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  399. begin
  400. result := c1 = c2;
  401. end;
  402. function is_shifter_const(d : aint;var imm_shift : byte) : boolean;
  403. var
  404. i : longint;
  405. begin
  406. if current_settings.cputype in cpu_thumb2 then
  407. begin
  408. for i:=0 to 24 do
  409. begin
  410. if (dword(d) and not($ff shl i))=0 then
  411. begin
  412. imm_shift:=i;
  413. result:=true;
  414. exit;
  415. end;
  416. end;
  417. end
  418. else
  419. begin
  420. for i:=0 to 15 do
  421. begin
  422. if (dword(d) and not(roldword($ff,i*2)))=0 then
  423. begin
  424. imm_shift:=i*2;
  425. result:=true;
  426. exit;
  427. end;
  428. end;
  429. end;
  430. result:=false;
  431. end;
  432. function split_into_shifter_const(value : aint;var imm1: dword; var imm2: dword) : boolean;
  433. var
  434. d, i, i2: Dword;
  435. begin
  436. Result:=false;
  437. {Thumb2 is not supported (YET?)}
  438. if current_settings.cputype in cpu_thumb2 then exit;
  439. d:=DWord(value);
  440. for i:=0 to 15 do
  441. begin
  442. imm1:=d and rordword($FF, I*2);
  443. imm2:=d and not (imm1); {remove already found bits}
  444. {is the remainder a shifterconst? YAY! we've done it!}
  445. {Could we start from i instead of 0?}
  446. for i2:=0 to 15 do
  447. begin
  448. if (imm2 and not(rordword($FF,i2*2)))=0 then
  449. begin
  450. result:=true;
  451. exit;
  452. end;
  453. end;
  454. end;
  455. end;
  456. function dwarf_reg(r:tregister):shortint;
  457. begin
  458. result:=regdwarf_table[findreg_by_number(r)];
  459. if result=-1 then
  460. internalerror(200603251);
  461. end;
  462. { Low part of 64bit return value }
  463. function NR_FUNCTION_RESULT64_LOW_REG: tregister; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  464. begin
  465. if target_info.endian=endian_little then
  466. result:=NR_R0
  467. else
  468. result:=NR_R1;
  469. end;
  470. function RS_FUNCTION_RESULT64_LOW_REG: shortint; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  471. begin
  472. if target_info.endian=endian_little then
  473. result:=RS_R0
  474. else
  475. result:=RS_R1;
  476. end;
  477. { High part of 64bit return value }
  478. function NR_FUNCTION_RESULT64_HIGH_REG: tregister; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  479. begin
  480. if target_info.endian=endian_little then
  481. result:=NR_R1
  482. else
  483. result:=NR_R0;
  484. end;
  485. function RS_FUNCTION_RESULT64_HIGH_REG: shortint; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  486. begin
  487. if target_info.endian=endian_little then
  488. result:=RS_R1
  489. else
  490. result:=RS_R0;
  491. end;
  492. function IsIT(op: TAsmOp) : boolean;
  493. begin
  494. case op of
  495. A_IT,
  496. A_ITE, A_ITT,
  497. A_ITEE, A_ITTE, A_ITET, A_ITTT,
  498. A_ITEEE, A_ITTEE, A_ITETE, A_ITTTE,
  499. A_ITEET, A_ITTET, A_ITETT, A_ITTTT:
  500. result:=true;
  501. else
  502. result:=false;
  503. end;
  504. end;
  505. function GetITLevels(op: TAsmOp) : longint;
  506. begin
  507. case op of
  508. A_IT:
  509. result:=1;
  510. A_ITE, A_ITT:
  511. result:=2;
  512. A_ITEE, A_ITTE, A_ITET, A_ITTT:
  513. result:=3;
  514. A_ITEEE, A_ITTEE, A_ITETE, A_ITTTE,
  515. A_ITEET, A_ITTET, A_ITETT, A_ITTTT:
  516. result:=4;
  517. else
  518. result:=0;
  519. end;
  520. end;
  521. end.