nx86inl.pas 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. Generate x86 inline nodes
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit nx86inl;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. node,ninl,ncginl;
  22. type
  23. tx86inlinenode = class(tcginlinenode)
  24. { first pass override
  25. so that the code generator will actually generate
  26. these nodes.
  27. }
  28. function first_pi: tnode ; override;
  29. function first_arctan_real: tnode; override;
  30. function first_abs_real: tnode; override;
  31. function first_sqr_real: tnode; override;
  32. function first_sqrt_real: tnode; override;
  33. function first_ln_real: tnode; override;
  34. function first_cos_real: tnode; override;
  35. function first_sin_real: tnode; override;
  36. function first_round_real: tnode; override;
  37. function first_trunc_real: tnode; override;
  38. function first_popcnt: tnode; override;
  39. { second pass override to generate these nodes }
  40. procedure second_IncludeExclude;override;
  41. procedure second_pi; override;
  42. procedure second_arctan_real; override;
  43. procedure second_abs_real; override;
  44. procedure second_round_real; override;
  45. procedure second_sqr_real; override;
  46. procedure second_sqrt_real; override;
  47. procedure second_ln_real; override;
  48. procedure second_cos_real; override;
  49. procedure second_sin_real; override;
  50. procedure second_trunc_real; override;
  51. procedure second_prefetch;override;
  52. {$ifndef i8086}
  53. procedure second_abs_long;override;
  54. {$endif not i8086}
  55. procedure second_popcnt;override;
  56. private
  57. procedure load_fpu_location;
  58. end;
  59. implementation
  60. uses
  61. systems,
  62. globtype,globals,
  63. cutils,verbose,
  64. symconst,
  65. defutil,
  66. aasmbase,aasmtai,aasmdata,aasmcpu,
  67. symtype,symdef,
  68. cgbase,pass_2,
  69. cpuinfo,cpubase,paramgr,
  70. nbas,ncon,ncal,ncnv,nld,ncgutil,
  71. tgobj,
  72. cga,cgutils,cgx86,cgobj,hlcgobj;
  73. {*****************************************************************************
  74. TX86INLINENODE
  75. *****************************************************************************}
  76. function tx86inlinenode.first_pi : tnode;
  77. begin
  78. expectloc:=LOC_FPUREGISTER;
  79. first_pi := nil;
  80. end;
  81. function tx86inlinenode.first_arctan_real : tnode;
  82. begin
  83. expectloc:=LOC_FPUREGISTER;
  84. first_arctan_real := nil;
  85. end;
  86. function tx86inlinenode.first_abs_real : tnode;
  87. begin
  88. if use_vectorfpu(resultdef) then
  89. expectloc:=LOC_MMREGISTER
  90. else
  91. expectloc:=LOC_FPUREGISTER;
  92. first_abs_real := nil;
  93. end;
  94. function tx86inlinenode.first_sqr_real : tnode;
  95. begin
  96. expectloc:=LOC_FPUREGISTER;
  97. first_sqr_real := nil;
  98. end;
  99. function tx86inlinenode.first_sqrt_real : tnode;
  100. begin
  101. expectloc:=LOC_FPUREGISTER;
  102. first_sqrt_real := nil;
  103. end;
  104. function tx86inlinenode.first_ln_real : tnode;
  105. begin
  106. expectloc:=LOC_FPUREGISTER;
  107. first_ln_real := nil;
  108. end;
  109. function tx86inlinenode.first_cos_real : tnode;
  110. begin
  111. expectloc:=LOC_FPUREGISTER;
  112. first_cos_real := nil;
  113. end;
  114. function tx86inlinenode.first_sin_real : tnode;
  115. begin
  116. expectloc:=LOC_FPUREGISTER;
  117. first_sin_real := nil;
  118. end;
  119. function tx86inlinenode.first_round_real : tnode;
  120. begin
  121. {$ifdef x86_64}
  122. if use_vectorfpu(left.resultdef) then
  123. expectloc:=LOC_REGISTER
  124. else
  125. {$endif x86_64}
  126. expectloc:=LOC_REFERENCE;
  127. result:=nil;
  128. end;
  129. function tx86inlinenode.first_trunc_real: tnode;
  130. begin
  131. if (cs_opt_size in current_settings.optimizerswitches)
  132. {$ifdef x86_64}
  133. and not(use_vectorfpu(left.resultdef))
  134. {$endif x86_64}
  135. then
  136. result:=inherited
  137. else
  138. begin
  139. {$ifdef x86_64}
  140. if use_vectorfpu(left.resultdef) then
  141. expectloc:=LOC_REGISTER
  142. else
  143. {$endif x86_64}
  144. expectloc:=LOC_REFERENCE;
  145. result:=nil;
  146. end;
  147. end;
  148. function tx86inlinenode.first_popcnt: tnode;
  149. begin
  150. Result:=nil;
  151. if (current_settings.fputype<fpu_sse42)
  152. {$ifdef i386}
  153. or is_64bit(left.resultdef)
  154. {$endif i386}
  155. then
  156. Result:=inherited first_popcnt
  157. else
  158. expectloc:=LOC_REGISTER;
  159. end;
  160. procedure tx86inlinenode.second_Pi;
  161. begin
  162. location_reset(location,LOC_FPUREGISTER,def_cgsize(resultdef));
  163. emit_none(A_FLDPI,S_NO);
  164. tcgx86(cg).inc_fpu_stack;
  165. location.register:=NR_FPU_RESULT_REG;
  166. end;
  167. { load the FPU into the an fpu register }
  168. procedure tx86inlinenode.load_fpu_location;
  169. begin
  170. location_reset(location,LOC_FPUREGISTER,def_cgsize(resultdef));
  171. location.register:=NR_FPU_RESULT_REG;
  172. secondpass(left);
  173. case left.location.loc of
  174. LOC_FPUREGISTER:
  175. ;
  176. LOC_CFPUREGISTER:
  177. begin
  178. cg.a_loadfpu_reg_reg(current_asmdata.CurrAsmList,left.location.size,
  179. left.location.size,left.location.register,location.register);
  180. end;
  181. LOC_REFERENCE,LOC_CREFERENCE:
  182. begin
  183. cg.a_loadfpu_ref_reg(current_asmdata.CurrAsmList,
  184. left.location.size,left.location.size,
  185. left.location.reference,location.register);
  186. end;
  187. LOC_MMREGISTER,LOC_CMMREGISTER:
  188. begin
  189. location:=left.location;
  190. location_force_fpureg(current_asmdata.CurrAsmList,location,false);
  191. end;
  192. else
  193. internalerror(309991);
  194. end;
  195. end;
  196. procedure tx86inlinenode.second_arctan_real;
  197. begin
  198. load_fpu_location;
  199. emit_none(A_FLD1,S_NO);
  200. emit_none(A_FPATAN,S_NO);
  201. end;
  202. procedure tx86inlinenode.second_abs_real;
  203. var
  204. href : treference;
  205. begin
  206. if use_vectorfpu(resultdef) then
  207. begin
  208. secondpass(left);
  209. location_force_mmregscalar(current_asmdata.CurrAsmList,left.location,false);
  210. location:=left.location;
  211. case tfloatdef(resultdef).floattype of
  212. s32real:
  213. reference_reset_symbol(href,current_asmdata.RefAsmSymbol('FPC_ABSMASK_SINGLE'),0,4);
  214. s64real:
  215. reference_reset_symbol(href,current_asmdata.RefAsmSymbol('FPC_ABSMASK_DOUBLE'),0,4);
  216. else
  217. internalerror(200506081);
  218. end;
  219. tcgx86(cg).make_simple_ref(current_asmdata.CurrAsmList, href);
  220. current_asmdata.CurrAsmList.concat(taicpu.op_ref_reg(A_ANDPS,S_XMM,href,location.register))
  221. end
  222. else
  223. begin
  224. load_fpu_location;
  225. emit_none(A_FABS,S_NO);
  226. end;
  227. end;
  228. procedure tx86inlinenode.second_round_real;
  229. begin
  230. {$ifdef x86_64}
  231. if use_vectorfpu(left.resultdef) then
  232. begin
  233. secondpass(left);
  234. location_force_mmregscalar(current_asmdata.CurrAsmList,left.location,false);
  235. location_reset(location,LOC_REGISTER,OS_S64);
  236. location.register:=cg.getintregister(current_asmdata.CurrAsmList,OS_S64);
  237. case left.location.size of
  238. OS_F32:
  239. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_CVTSS2SI,S_Q,left.location.register,location.register));
  240. OS_F64:
  241. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_CVTSD2SI,S_Q,left.location.register,location.register));
  242. else
  243. internalerror(2007031402);
  244. end;
  245. end
  246. else
  247. {$endif x86_64}
  248. begin
  249. load_fpu_location;
  250. location_reset_ref(location,LOC_REFERENCE,OS_S64,0);
  251. tg.GetTemp(current_asmdata.CurrAsmList,resultdef.size,resultdef.alignment,tt_normal,location.reference);
  252. emit_ref(A_FISTP,S_IQ,location.reference);
  253. tcgx86(cg).dec_fpu_stack;
  254. emit_none(A_FWAIT,S_NO);
  255. end;
  256. end;
  257. procedure tx86inlinenode.second_trunc_real;
  258. var
  259. oldcw,newcw : treference;
  260. begin
  261. {$ifdef x86_64}
  262. if use_vectorfpu(left.resultdef) and
  263. not((left.location.loc=LOC_FPUREGISTER) and (current_settings.fputype>=fpu_sse3)) then
  264. begin
  265. secondpass(left);
  266. location_force_mmregscalar(current_asmdata.CurrAsmList,left.location,false);
  267. location_reset(location,LOC_REGISTER,OS_S64);
  268. location.register:=cg.getintregister(current_asmdata.CurrAsmList,OS_S64);
  269. case left.location.size of
  270. OS_F32:
  271. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_CVTTSS2SI,S_Q,left.location.register,location.register));
  272. OS_F64:
  273. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_CVTTSD2SI,S_Q,left.location.register,location.register));
  274. else
  275. internalerror(2007031401);
  276. end;
  277. end
  278. else
  279. {$endif x86_64}
  280. begin
  281. if (current_settings.fputype>=fpu_sse3) then
  282. begin
  283. load_fpu_location;
  284. location_reset_ref(location,LOC_REFERENCE,OS_S64,0);
  285. tg.GetTemp(current_asmdata.CurrAsmList,resultdef.size,resultdef.alignment,tt_normal,location.reference);
  286. emit_ref(A_FISTTP,S_IQ,location.reference);
  287. tcgx86(cg).dec_fpu_stack;
  288. end
  289. else
  290. begin
  291. tg.GetTemp(current_asmdata.CurrAsmList,2,2,tt_normal,oldcw);
  292. tg.GetTemp(current_asmdata.CurrAsmList,2,2,tt_normal,newcw);
  293. emit_ref(A_FNSTCW,S_NO,newcw);
  294. emit_ref(A_FNSTCW,S_NO,oldcw);
  295. emit_const_ref(A_OR,S_W,$0f00,newcw);
  296. load_fpu_location;
  297. emit_ref(A_FLDCW,S_NO,newcw);
  298. location_reset_ref(location,LOC_REFERENCE,OS_S64,0);
  299. tg.GetTemp(current_asmdata.CurrAsmList,resultdef.size,resultdef.alignment,tt_normal,location.reference);
  300. emit_ref(A_FISTP,S_IQ,location.reference);
  301. tcgx86(cg).dec_fpu_stack;
  302. emit_ref(A_FLDCW,S_NO,oldcw);
  303. emit_none(A_FWAIT,S_NO);
  304. tg.UnGetTemp(current_asmdata.CurrAsmList,oldcw);
  305. tg.UnGetTemp(current_asmdata.CurrAsmList,newcw);
  306. end;
  307. end;
  308. end;
  309. procedure tx86inlinenode.second_sqr_real;
  310. begin
  311. if use_vectorfpu(resultdef) then
  312. begin
  313. secondpass(left);
  314. location_force_mmregscalar(current_asmdata.CurrAsmList,left.location,false);
  315. location:=left.location;
  316. cg.a_opmm_loc_reg(current_asmdata.CurrAsmList,OP_MUL,left.location.size,left.location,left.location.register,mms_movescalar);
  317. end
  318. else
  319. begin
  320. load_fpu_location;
  321. emit_reg_reg(A_FMUL,S_NO,NR_ST0,NR_ST0);
  322. end;
  323. end;
  324. procedure tx86inlinenode.second_sqrt_real;
  325. begin
  326. if use_vectorfpu(resultdef) then
  327. begin
  328. secondpass(left);
  329. location_force_mmregscalar(current_asmdata.CurrAsmList,left.location,false);
  330. location:=left.location;
  331. case tfloatdef(resultdef).floattype of
  332. s32real:
  333. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_SQRTSS,S_XMM,location.register,location.register));
  334. s64real:
  335. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_SQRTSD,S_XMM,location.register,location.register));
  336. else
  337. internalerror(200510031);
  338. end;
  339. end
  340. else
  341. begin
  342. load_fpu_location;
  343. emit_none(A_FSQRT,S_NO);
  344. end;
  345. end;
  346. procedure tx86inlinenode.second_ln_real;
  347. begin
  348. load_fpu_location;
  349. emit_none(A_FLDLN2,S_NO);
  350. emit_none(A_FXCH,S_NO);
  351. emit_none(A_FYL2X,S_NO);
  352. end;
  353. procedure tx86inlinenode.second_cos_real;
  354. begin
  355. load_fpu_location;
  356. emit_none(A_FCOS,S_NO);
  357. end;
  358. procedure tx86inlinenode.second_sin_real;
  359. begin
  360. load_fpu_location;
  361. emit_none(A_FSIN,S_NO)
  362. end;
  363. procedure tx86inlinenode.second_prefetch;
  364. var
  365. ref : treference;
  366. r : tregister;
  367. begin
  368. {$if defined(i386) or defined(i8086)}
  369. if current_settings.cputype>=cpu_Pentium3 then
  370. {$endif i386 or i8086}
  371. begin
  372. secondpass(left);
  373. case left.location.loc of
  374. LOC_CREFERENCE,
  375. LOC_REFERENCE:
  376. begin
  377. r:=cg.getintregister(current_asmdata.CurrAsmList,OS_ADDR);
  378. cg.a_loadaddr_ref_reg(current_asmdata.CurrAsmList,left.location.reference,r);
  379. reference_reset_base(ref,r,0,left.location.reference.alignment);
  380. current_asmdata.CurrAsmList.concat(taicpu.op_ref(A_PREFETCHNTA,S_NO,ref));
  381. end;
  382. else
  383. internalerror(200402021);
  384. end;
  385. end;
  386. end;
  387. {$ifndef i8086}
  388. procedure tx86inlinenode.second_abs_long;
  389. var
  390. hregister : tregister;
  391. opsize : tcgsize;
  392. hp : taicpu;
  393. begin
  394. {$ifdef i386}
  395. if current_settings.cputype<cpu_Pentium2 then
  396. begin
  397. opsize:=def_cgsize(left.resultdef);
  398. secondpass(left);
  399. hlcg.location_force_reg(current_asmdata.CurrAsmList,left.location,left.resultdef,left.resultdef,false);
  400. location:=left.location;
  401. location.register:=cg.getintregister(current_asmdata.CurrAsmList,opsize);
  402. emit_reg_reg(A_MOV,S_L,left.location.register,location.register);
  403. emit_const_reg(A_SAR,tcgsize2opsize[opsize],31,left.location.register);
  404. emit_reg_reg(A_XOR,S_L,left.location.register,location.register);
  405. emit_reg_reg(A_SUB,S_L,left.location.register,location.register);
  406. end
  407. else
  408. {$endif i386}
  409. begin
  410. opsize:=def_cgsize(left.resultdef);
  411. secondpass(left);
  412. hlcg.location_force_reg(current_asmdata.CurrAsmList,left.location,left.resultdef,left.resultdef,true);
  413. hregister:=cg.getintregister(current_asmdata.CurrAsmList,opsize);
  414. location:=left.location;
  415. location.register:=cg.getintregister(current_asmdata.CurrAsmList,opsize);
  416. cg.a_load_reg_reg(current_asmdata.CurrAsmList,opsize,opsize,left.location.register,hregister);
  417. cg.a_load_reg_reg(current_asmdata.CurrAsmList,opsize,opsize,left.location.register,location.register);
  418. emit_reg(A_NEG,tcgsize2opsize[opsize],hregister);
  419. hp:=taicpu.op_reg_reg(A_CMOVcc,tcgsize2opsize[opsize],hregister,location.register);
  420. hp.condition:=C_NS;
  421. current_asmdata.CurrAsmList.concat(hp);
  422. end;
  423. end;
  424. {$endif not i8086}
  425. {*****************************************************************************
  426. INCLUDE/EXCLUDE GENERIC HANDLING
  427. *****************************************************************************}
  428. procedure tx86inlinenode.second_IncludeExclude;
  429. var
  430. hregister,
  431. hregister2: tregister;
  432. setbase : aint;
  433. bitsperop,l : longint;
  434. cgop : topcg;
  435. asmop : tasmop;
  436. opdef : tdef;
  437. opsize,
  438. orgsize: tcgsize;
  439. begin
  440. if is_smallset(tcallparanode(left).resultdef) then
  441. begin
  442. opdef:=tcallparanode(left).resultdef;
  443. opsize:=int_cgsize(opdef.size)
  444. end
  445. else
  446. begin
  447. opdef:=u32inttype;
  448. opsize:=OS_32;
  449. end;
  450. bitsperop:=(8*tcgsize2size[opsize]);
  451. secondpass(tcallparanode(left).left);
  452. secondpass(tcallparanode(tcallparanode(left).right).left);
  453. setbase:=tsetdef(tcallparanode(left).left.resultdef).setbase;
  454. if tcallparanode(tcallparanode(left).right).left.location.loc=LOC_CONSTANT then
  455. begin
  456. { calculate bit position }
  457. l:=1 shl ((tcallparanode(tcallparanode(left).right).left.location.value-setbase) mod bitsperop);
  458. { determine operator }
  459. if inlinenumber=in_include_x_y then
  460. cgop:=OP_OR
  461. else
  462. begin
  463. cgop:=OP_AND;
  464. l:=not(l);
  465. end;
  466. case tcallparanode(left).left.location.loc of
  467. LOC_REFERENCE :
  468. begin
  469. inc(tcallparanode(left).left.location.reference.offset,
  470. ((tcallparanode(tcallparanode(left).right).left.location.value-setbase) div bitsperop)*tcgsize2size[opsize]);
  471. cg.a_op_const_ref(current_asmdata.CurrAsmList,cgop,opsize,l,tcallparanode(left).left.location.reference);
  472. end;
  473. LOC_CREGISTER :
  474. cg.a_op_const_reg(current_asmdata.CurrAsmList,cgop,tcallparanode(left).left.location.size,l,tcallparanode(left).left.location.register);
  475. else
  476. internalerror(200405022);
  477. end;
  478. end
  479. else
  480. begin
  481. orgsize:=opsize;
  482. if opsize in [OS_8,OS_S8] then
  483. begin
  484. opdef:=u32inttype;
  485. opsize:=OS_32;
  486. end;
  487. { determine asm operator }
  488. if inlinenumber=in_include_x_y then
  489. asmop:=A_BTS
  490. else
  491. asmop:=A_BTR;
  492. hlcg.location_force_reg(current_asmdata.CurrAsmList,tcallparanode(tcallparanode(left).right).left.location,tcallparanode(tcallparanode(left).right).left.resultdef,opdef,true);
  493. register_maybe_adjust_setbase(current_asmdata.CurrAsmList,tcallparanode(tcallparanode(left).right).left.location,setbase);
  494. hregister:=tcallparanode(tcallparanode(left).right).left.location.register;
  495. if (tcallparanode(left).left.location.loc=LOC_REFERENCE) then
  496. emit_reg_ref(asmop,tcgsize2opsize[opsize],hregister,tcallparanode(left).left.location.reference)
  497. else
  498. begin
  499. { second argument can't be an 8 bit register either }
  500. hregister2:=tcallparanode(left).left.location.register;
  501. if (orgsize in [OS_8,OS_S8]) then
  502. hregister2:=cg.makeregsize(current_asmdata.CurrAsmList,hregister2,opsize);
  503. emit_reg_reg(asmop,tcgsize2opsize[opsize],hregister,hregister2);
  504. end;
  505. end;
  506. end;
  507. procedure tx86inlinenode.second_popcnt;
  508. var
  509. opsize: tcgsize;
  510. begin
  511. secondpass(left);
  512. opsize:=tcgsize2unsigned[left.location.size];
  513. { no 8 Bit popcont }
  514. if opsize=OS_8 then
  515. opsize:=OS_16;
  516. if not(left.location.loc in [LOC_REGISTER,LOC_CREGISTER,LOC_REFERENCE,LOC_CREFERENCE]) or
  517. (left.location.size<>opsize) then
  518. hlcg.location_force_reg(current_asmdata.CurrAsmList,left.location,left.resultdef,hlcg.tcgsize2orddef(opsize),true);
  519. location_reset(location,LOC_REGISTER,opsize);
  520. location.register:=cg.getintregister(current_asmdata.CurrAsmList,opsize);
  521. if left.location.loc in [LOC_REGISTER,LOC_CREGISTER] then
  522. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_POPCNT,TCGSize2OpSize[opsize],left.location.register,location.register))
  523. else
  524. current_asmdata.CurrAsmList.concat(taicpu.op_ref_reg(A_POPCNT,TCGSize2OpSize[opsize],left.location.reference,location.register));
  525. end;
  526. end.