cgcpu.pas 218 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427
  1. {
  2. Copyright (c) 2003 by Florian Klaempfl
  3. Member of the Free Pascal development team
  4. This unit implements the code generator for the ARM
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. unit cgcpu;
  19. {$i fpcdefs.inc}
  20. interface
  21. uses
  22. globtype,symtype,symdef,
  23. cgbase,cgutils,cgobj,
  24. aasmbase,aasmcpu,aasmtai,aasmdata,
  25. parabase,
  26. cpubase,cpuinfo,cg64f32,rgcpu;
  27. type
  28. { tbasecgarm is shared between all arm architectures }
  29. tbasecgarm = class(tcg)
  30. { true, if the next arithmetic operation should modify the flags }
  31. cgsetflags : boolean;
  32. procedure a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const paraloc : TCGPara);override;
  33. protected
  34. procedure a_load_ref_cgparalocref(list: TAsmList; sourcesize: tcgsize; sizeleft: tcgint; const ref, paralocref: treference; const cgpara: tcgpara; const location: PCGParaLocation); override;
  35. public
  36. procedure a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const paraloc : TCGPara);override;
  37. procedure a_call_name(list : TAsmList;const s : string; weak: boolean);override;
  38. procedure a_call_reg(list : TAsmList;reg: tregister);override;
  39. { move instructions }
  40. procedure a_load_reg_ref(list : TAsmList; fromsize, tosize: tcgsize; reg : tregister;const ref : treference);override;
  41. procedure a_load_reg_reg(list : TAsmList; fromsize, tosize : tcgsize;reg1,reg2 : tregister);override;
  42. function a_internal_load_reg_ref(list : TAsmList; fromsize, tosize: tcgsize; reg : tregister;const ref : treference):treference;
  43. function a_internal_load_ref_reg(list : TAsmList; fromsize, tosize : tcgsize;const Ref : treference;reg : tregister):treference;
  44. { fpu move instructions }
  45. procedure a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister); override;
  46. procedure a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister); override;
  47. procedure a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference); override;
  48. procedure g_check_for_fpu_exception(list : TAsmList; force,clear : boolean); override;
  49. procedure a_loadfpu_ref_cgpara(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);override;
  50. { comparison operations }
  51. procedure a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;reg : tregister;
  52. l : tasmlabel);override;
  53. procedure a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel); override;
  54. procedure a_jmp_name(list : TAsmList;const s : string); override;
  55. procedure a_jmp_always(list : TAsmList;l: tasmlabel); override;
  56. procedure a_jmp_flags(list : TAsmList;const f : TResFlags;l: tasmlabel); override;
  57. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: TResFlags; reg: TRegister); override;
  58. procedure g_profilecode(list : TAsmList); override;
  59. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  60. procedure g_proc_exit(list : TAsmList;parasize : longint;nostackframe:boolean); override;
  61. procedure g_maybe_got_init(list : TAsmList); override;
  62. procedure a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);override;
  63. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);override;
  64. procedure g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : tcgint);override;
  65. procedure g_concatcopy_move(list : TAsmList;const source,dest : treference;len : tcgint);
  66. procedure g_concatcopy_internal(list : TAsmList;const source,dest : treference;len : tcgint;aligned : boolean);
  67. procedure g_overflowcheck(list: TAsmList; const l: tlocation; def: tdef); override;
  68. procedure g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);override;
  69. procedure g_save_registers(list : TAsmList);override;
  70. procedure g_restore_registers(list : TAsmList);override;
  71. procedure a_jmp_cond(list : TAsmList;cond : TOpCmp;l: tasmlabel);
  72. procedure fixref(list : TAsmList;var ref : treference);
  73. function handle_load_store(list:TAsmList;op: tasmop;oppostfix : toppostfix;reg:tregister;ref: treference):treference; virtual;
  74. procedure a_loadmm_reg_reg(list: TAsmList; fromsize, tosize : tcgsize;reg1, reg2: tregister;shuffle : pmmshuffle); override;
  75. procedure a_loadmm_ref_reg(list: TAsmList; fromsize, tosize : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle); override;
  76. procedure a_loadmm_reg_ref(list: TAsmList; fromsize, tosize : tcgsize;reg: tregister; const ref: treference;shuffle : pmmshuffle); override;
  77. procedure a_loadmm_intreg_reg(list: TAsmList; fromsize, tosize : tcgsize;intreg, mmreg: tregister; shuffle: pmmshuffle); override;
  78. procedure a_loadmm_reg_intreg(list: TAsmList; fromsize, tosize : tcgsize;mmreg, intreg: tregister; shuffle : pmmshuffle); override;
  79. procedure a_opmm_reg_reg(list: TAsmList; Op: TOpCG; size : tcgsize;src,dst: tregister;shuffle : pmmshuffle); override;
  80. { Transform unsupported methods into Internal errors }
  81. procedure a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; srcsize, dstsize: TCGSize; src, dst: TRegister); override;
  82. { try to generate optimized 32 Bit multiplication, returns true if successful generated }
  83. function try_optimized_mul32_const_reg_reg(list: TAsmList; a: tcgint; src, dst: tregister) : boolean;
  84. { clear out potential overflow bits from 8 or 16 bit operations
  85. the upper 24/16 bits of a register after an operation }
  86. procedure maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  87. { mla for thumb requires that none of the registers is equal to r13/r15, this method ensures this }
  88. procedure safe_mla(list: TAsmList;op1,op2,op3,op4 : TRegister);
  89. procedure g_maybe_tls_init(list : TAsmList); override;
  90. end;
  91. { tcgarm is shared between normal arm and thumb-2 }
  92. tcgarm = class(tbasecgarm)
  93. procedure a_op_const_reg(list : TAsmList; Op: TOpCG; size: TCGSize; a: tcgint; reg: TRegister); override;
  94. procedure a_op_const_ref(list : TAsmList; Op: TOpCG; size: TCGSize; a: tcgint; const ref: TReference); override;
  95. procedure a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; src, dst: TRegister); override;
  96. procedure a_op_const_reg_reg(list: TAsmList; op: TOpCg;
  97. size: tcgsize; a: tcgint; src, dst: tregister); override;
  98. procedure a_op_reg_reg_reg(list: TAsmList; op: TOpCg;
  99. size: tcgsize; src1, src2, dst: tregister); override;
  100. procedure a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  101. procedure a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  102. procedure a_load_const_reg(list : TAsmList; size: tcgsize; a : tcgint;reg : tregister);override;
  103. procedure a_load_ref_reg(list : TAsmList; fromsize, tosize : tcgsize;const Ref : treference;reg : tregister);override;
  104. procedure g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: tcgint); override;
  105. {Multiply two 32-bit registers into lo and hi 32-bit registers}
  106. procedure a_mul_reg_reg_pair(list: tasmlist; size: tcgsize; src1,src2,dstlo,dsthi: tregister); override;
  107. end;
  108. { normal arm cg }
  109. tarmcgarm = class(tcgarm)
  110. procedure init_register_allocators;override;
  111. procedure done_register_allocators;override;
  112. end;
  113. { 64 bit cg for all arm flavours }
  114. tbasecg64farm = class(tcg64f32)
  115. end;
  116. { tcg64farm is shared between normal arm and thumb-2 }
  117. tcg64farm = class(tbasecg64farm)
  118. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  119. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);override;
  120. procedure a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);override;
  121. procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;
  122. procedure a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  123. procedure a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  124. procedure a_loadmm_intreg64_reg(list: TAsmList; mmsize: tcgsize; intreg: tregister64; mmreg: tregister);override;
  125. procedure a_loadmm_reg_intreg64(list: TAsmList; mmsize: tcgsize; mmreg: tregister; intreg: tregister64);override;
  126. end;
  127. tarmcg64farm = class(tcg64farm)
  128. end;
  129. tthumbcgarm = class(tbasecgarm)
  130. procedure init_register_allocators;override;
  131. procedure done_register_allocators;override;
  132. procedure g_proc_entry(list: TAsmList; localsize: longint; nostackframe: boolean);override;
  133. procedure g_proc_exit(list : TAsmList;parasize : longint;nostackframe:boolean); override;
  134. procedure a_op_reg_reg(list: TAsmList; Op: TOpCG; size: TCGSize; src,dst: TRegister);override;
  135. procedure a_op_const_reg(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; dst: tregister);override;
  136. procedure a_op_const_reg_reg(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister); override;
  137. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: TResFlags; reg: TRegister); override;
  138. procedure a_load_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const Ref: treference; reg: tregister);override;
  139. procedure a_load_const_reg(list: TAsmList; size: tcgsize; a: tcgint; reg: tregister);override;
  140. procedure g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: tcgint); override;
  141. function handle_load_store(list: TAsmList; op: tasmop; oppostfix: toppostfix; reg: tregister; ref: treference): treference; override;
  142. end;
  143. tthumbcg64farm = class(tbasecg64farm)
  144. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  145. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);override;
  146. end;
  147. tthumb2cgarm = class(tcgarm)
  148. procedure init_register_allocators;override;
  149. procedure done_register_allocators;override;
  150. procedure a_call_reg(list : TAsmList;reg: tregister);override;
  151. procedure a_load_const_reg(list : TAsmList; size: tcgsize; a : tcgint;reg : tregister);override;
  152. procedure a_load_ref_reg(list : TAsmList; fromsize, tosize : tcgsize;const Ref : treference;reg : tregister);override;
  153. procedure a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; src, dst: TRegister); override;
  154. procedure a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  155. procedure a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  156. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: TResFlags; reg: TRegister); override;
  157. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  158. procedure g_proc_exit(list : TAsmList;parasize : longint;nostackframe:boolean); override;
  159. function handle_load_store(list:TAsmList;op: tasmop;oppostfix : toppostfix;reg:tregister;ref: treference):treference; override;
  160. procedure a_loadmm_reg_reg(list: TAsmList; fromsize, tosize : tcgsize;reg1, reg2: tregister;shuffle : pmmshuffle); override;
  161. procedure a_loadmm_ref_reg(list: TAsmList; fromsize, tosize : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle); override;
  162. procedure a_loadmm_reg_ref(list: TAsmList; fromsize, tosize : tcgsize;reg: tregister; const ref: treference;shuffle : pmmshuffle); override;
  163. procedure a_loadmm_intreg_reg(list: TAsmList; fromsize, tosize : tcgsize;intreg, mmreg: tregister; shuffle: pmmshuffle); override;
  164. procedure a_loadmm_reg_intreg(list: TAsmList; fromsize, tosize : tcgsize;mmreg, intreg: tregister; shuffle : pmmshuffle); override;
  165. end;
  166. tthumb2cg64farm = class(tcg64farm)
  167. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  168. end;
  169. const
  170. OpCmp2AsmCond : Array[topcmp] of TAsmCond = (C_NONE,C_EQ,C_GT,
  171. C_LT,C_GE,C_LE,C_NE,C_LS,C_CC,C_CS,C_HI);
  172. winstackpagesize = 4096;
  173. function get_fpu_postfix(def : tdef) : toppostfix;
  174. procedure create_codegen;
  175. implementation
  176. uses
  177. globals,verbose,systems,cutils,
  178. aopt,aoptcpu,
  179. fmodule,
  180. symconst,symsym,symtable,
  181. tgobj,
  182. procinfo,cpupi,
  183. paramgr;
  184. { Range check must be disabled explicitly as conversions between signed and unsigned
  185. 32-bit values are done without explicit typecasts }
  186. {$R-}
  187. function get_fpu_postfix(def : tdef) : toppostfix;
  188. begin
  189. if def.typ=floatdef then
  190. begin
  191. case tfloatdef(def).floattype of
  192. s32real:
  193. result:=PF_S;
  194. s64real:
  195. result:=PF_D;
  196. s80real:
  197. result:=PF_E;
  198. else
  199. internalerror(200401272);
  200. end;
  201. end
  202. else
  203. internalerror(200401271);
  204. end;
  205. procedure tarmcgarm.init_register_allocators;
  206. begin
  207. inherited init_register_allocators;
  208. { currently, we always save R14, so we can use it }
  209. if (target_info.system<>system_arm_darwin) then
  210. begin
  211. if assigned(current_procinfo) and (current_procinfo.framepointer<>NR_R11) then
  212. rg[R_INTREGISTER]:=trgintcpu.create(R_INTREGISTER,R_SUBWHOLE,
  213. [RS_R0,RS_R1,RS_R2,RS_R3,RS_R12,RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,
  214. RS_R9,RS_R10,RS_R11,RS_R14],first_int_imreg,[])
  215. else
  216. rg[R_INTREGISTER]:=trgintcpu.create(R_INTREGISTER,R_SUBWHOLE,
  217. [RS_R0,RS_R1,RS_R2,RS_R3,RS_R12,RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,
  218. RS_R9,RS_R10,RS_R14],first_int_imreg,[])
  219. end
  220. else
  221. { r7 is not available on Darwin, it's used as frame pointer (always,
  222. for backtrace support -- also in gcc/clang -> R11 can be used).
  223. r9 is volatile }
  224. rg[R_INTREGISTER]:=trgintcpu.create(R_INTREGISTER,R_SUBWHOLE,
  225. [RS_R0,RS_R1,RS_R2,RS_R3,RS_R9,RS_R12,RS_R4,RS_R5,RS_R6,RS_R8,
  226. RS_R10,RS_R11,RS_R14],first_int_imreg,[]);
  227. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBNONE,
  228. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7],first_fpu_imreg,[]);
  229. { The register allocator currently cannot deal with multiple
  230. non-overlapping subregs per register, so we can only use
  231. half the single precision registers for now (as sub registers of the
  232. double precision ones). }
  233. if current_settings.fputype in [fpu_vfpv3,fpu_vfpv4] then
  234. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBFD,
  235. [RS_D0,RS_D1,RS_D2,RS_D3,RS_D4,RS_D5,RS_D6,RS_D7,
  236. RS_D16,RS_D17,RS_D18,RS_D19,RS_D20,RS_D21,RS_D22,RS_D23,RS_D24,RS_D25,RS_D26,RS_D27,RS_D28,RS_D29,RS_D30,RS_D31,
  237. RS_D8,RS_D9,RS_D10,RS_D11,RS_D12,RS_D13,RS_D14,RS_D15
  238. ],first_mm_imreg,[])
  239. else
  240. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBFD,
  241. [RS_D0,RS_D1,RS_D2,RS_D3,RS_D4,RS_D5,RS_D6,RS_D7,RS_D8,RS_D9,RS_D10,RS_D11,RS_D12,RS_D13,RS_D14,RS_D15],first_mm_imreg,[]);
  242. end;
  243. procedure tarmcgarm.done_register_allocators;
  244. begin
  245. rg[R_INTREGISTER].free;
  246. rg[R_FPUREGISTER].free;
  247. rg[R_MMREGISTER].free;
  248. inherited done_register_allocators;
  249. end;
  250. procedure tcgarm.a_load_const_reg(list : TAsmList; size: tcgsize; a : tcgint;reg : tregister);
  251. var
  252. imm_shift : byte;
  253. l : tasmlabel;
  254. hr : treference;
  255. imm1, imm2: DWord;
  256. begin
  257. if not(size in [OS_8,OS_S8,OS_16,OS_S16,OS_32,OS_S32]) then
  258. internalerror(2002090902);
  259. if is_shifter_const(a,imm_shift) then
  260. list.concat(taicpu.op_reg_const(A_MOV,reg,a))
  261. else if is_shifter_const(not(a),imm_shift) then
  262. list.concat(taicpu.op_reg_const(A_MVN,reg,not(a)))
  263. { loading of constants with mov and orr }
  264. else if (split_into_shifter_const(a,imm1, imm2)) then
  265. begin
  266. list.concat(taicpu.op_reg_const(A_MOV,reg, imm1));
  267. list.concat(taicpu.op_reg_reg_const(A_ORR,reg,reg, imm2));
  268. end
  269. { loading of constants with mvn and bic }
  270. else if (split_into_shifter_const(not(a), imm1, imm2)) then
  271. begin
  272. list.concat(taicpu.op_reg_const(A_MVN,reg, imm1));
  273. list.concat(taicpu.op_reg_reg_const(A_BIC,reg,reg, imm2));
  274. end
  275. else
  276. begin
  277. reference_reset(hr,4,[]);
  278. current_asmdata.getjumplabel(l);
  279. cg.a_label(current_procinfo.aktlocaldata,l);
  280. hr.symboldata:=current_procinfo.aktlocaldata.last;
  281. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(longint(a)));
  282. hr.symbol:=l;
  283. hr.base:=NR_PC;
  284. list.concat(taicpu.op_reg_ref(A_LDR,reg,hr));
  285. end;
  286. end;
  287. procedure tcgarm.a_load_ref_reg(list : TAsmList; fromsize, tosize : tcgsize;const Ref : treference;reg : tregister);
  288. var
  289. oppostfix:toppostfix;
  290. usedtmpref: treference;
  291. tmpreg,tmpreg2 : tregister;
  292. so : tshifterop;
  293. dir : integer;
  294. begin
  295. if (TCGSize2Size[FromSize] >= TCGSize2Size[ToSize]) then
  296. FromSize := ToSize;
  297. case FromSize of
  298. { signed integer registers }
  299. OS_8:
  300. oppostfix:=PF_B;
  301. OS_S8:
  302. oppostfix:=PF_SB;
  303. OS_16:
  304. oppostfix:=PF_H;
  305. OS_S16:
  306. oppostfix:=PF_SH;
  307. OS_32,
  308. OS_S32:
  309. oppostfix:=PF_None;
  310. else
  311. InternalError(200308297);
  312. end;
  313. if (fromsize=OS_S8) and
  314. (not (CPUARM_HAS_ALL_MEM in cpu_capabilities[current_settings.cputype])) then
  315. oppostfix:=PF_B;
  316. if ((ref.alignment in [1,2]) and (ref.alignment<tcgsize2size[fromsize])) or
  317. ((not (CPUARM_HAS_ALL_MEM in cpu_capabilities[current_settings.cputype])) and
  318. (oppostfix in [PF_SH,PF_H])) then
  319. begin
  320. if target_info.endian=endian_big then
  321. dir:=-1
  322. else
  323. dir:=1;
  324. case FromSize of
  325. OS_16,OS_S16:
  326. begin
  327. { only complicated references need an extra loadaddr }
  328. if assigned(ref.symbol) or
  329. (ref.index<>NR_NO) or
  330. (ref.offset<-4095) or
  331. (ref.offset>4094) or
  332. { sometimes the compiler reused registers }
  333. (reg=ref.index) or
  334. (reg=ref.base) then
  335. begin
  336. tmpreg2:=getintregister(list,OS_INT);
  337. a_loadaddr_ref_reg(list,ref,tmpreg2);
  338. reference_reset_base(usedtmpref,tmpreg2,0,ref.temppos,ref.alignment,ref.volatility);
  339. end
  340. else
  341. usedtmpref:=ref;
  342. if target_info.endian=endian_big then
  343. inc(usedtmpref.offset,1);
  344. shifterop_reset(so);so.shiftmode:=SM_LSL;so.shiftimm:=8;
  345. tmpreg:=getintregister(list,OS_INT);
  346. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,reg);
  347. inc(usedtmpref.offset,dir);
  348. if FromSize=OS_16 then
  349. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg)
  350. else
  351. a_internal_load_ref_reg(list,OS_S8,OS_S8,usedtmpref,tmpreg);
  352. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,reg,tmpreg,so));
  353. end;
  354. OS_32,OS_S32:
  355. begin
  356. tmpreg:=getintregister(list,OS_INT);
  357. { only complicated references need an extra loadaddr }
  358. if assigned(ref.symbol) or
  359. (ref.index<>NR_NO) or
  360. (ref.offset<-4095) or
  361. (ref.offset>4092) or
  362. { sometimes the compiler reused registers }
  363. (reg=ref.index) or
  364. (reg=ref.base) then
  365. begin
  366. tmpreg2:=getintregister(list,OS_INT);
  367. a_loadaddr_ref_reg(list,ref,tmpreg2);
  368. reference_reset_base(usedtmpref,tmpreg2,0,ref.temppos,ref.alignment,ref.volatility);
  369. end
  370. else
  371. usedtmpref:=ref;
  372. shifterop_reset(so);so.shiftmode:=SM_LSL;
  373. if ref.alignment=2 then
  374. begin
  375. if target_info.endian=endian_big then
  376. inc(usedtmpref.offset,2);
  377. a_internal_load_ref_reg(list,OS_16,OS_16,usedtmpref,reg);
  378. inc(usedtmpref.offset,dir*2);
  379. a_internal_load_ref_reg(list,OS_16,OS_16,usedtmpref,tmpreg);
  380. so.shiftimm:=16;
  381. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,reg,tmpreg,so));
  382. end
  383. else
  384. begin
  385. tmpreg2:=getintregister(list,OS_INT);
  386. if target_info.endian=endian_big then
  387. inc(usedtmpref.offset,3);
  388. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,reg);
  389. inc(usedtmpref.offset,dir);
  390. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  391. inc(usedtmpref.offset,dir);
  392. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg2);
  393. so.shiftimm:=8;
  394. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,reg,tmpreg,so));
  395. inc(usedtmpref.offset,dir);
  396. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  397. so.shiftimm:=16;
  398. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,reg,tmpreg2,so));
  399. so.shiftimm:=24;
  400. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,reg,tmpreg,so));
  401. end;
  402. end
  403. else
  404. handle_load_store(list,A_LDR,oppostfix,reg,ref);
  405. end;
  406. end
  407. else
  408. handle_load_store(list,A_LDR,oppostfix,reg,ref);
  409. if (fromsize=OS_S8) and
  410. (not (CPUARM_HAS_ALL_MEM in cpu_capabilities[current_settings.cputype])) then
  411. a_load_reg_reg(list,OS_S8,OS_32,reg,reg)
  412. else if (fromsize=OS_S8) and (tosize = OS_16) then
  413. a_load_reg_reg(list,OS_16,OS_32,reg,reg);
  414. end;
  415. procedure tcgarm.g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: tcgint);
  416. var
  417. hsym : tsym;
  418. href : treference;
  419. paraloc : Pcgparalocation;
  420. shift : byte;
  421. begin
  422. { calculate the parameter info for the procdef }
  423. procdef.init_paraloc_info(callerside);
  424. hsym:=tsym(procdef.parast.Find('self'));
  425. if not(assigned(hsym) and
  426. (hsym.typ=paravarsym)) then
  427. internalerror(200305251);
  428. paraloc:=tparavarsym(hsym).paraloc[callerside].location;
  429. while paraloc<>nil do
  430. with paraloc^ do
  431. begin
  432. case loc of
  433. LOC_REGISTER:
  434. begin
  435. if is_shifter_const(ioffset,shift) then
  436. a_op_const_reg(list,OP_SUB,size,ioffset,register)
  437. else
  438. begin
  439. a_load_const_reg(list,OS_ADDR,ioffset,NR_R12);
  440. a_op_reg_reg(list,OP_SUB,size,NR_R12,register);
  441. end;
  442. end;
  443. LOC_REFERENCE:
  444. begin
  445. { offset in the wrapper needs to be adjusted for the stored
  446. return address }
  447. reference_reset_base(href,reference.index,reference.offset+sizeof(aint),ctempposinvalid,sizeof(pint),[]);
  448. if is_shifter_const(ioffset,shift) then
  449. a_op_const_ref(list,OP_SUB,size,ioffset,href)
  450. else
  451. begin
  452. a_load_const_reg(list,OS_ADDR,ioffset,NR_R12);
  453. a_op_reg_ref(list,OP_SUB,size,NR_R12,href);
  454. end;
  455. end
  456. else
  457. internalerror(200309189);
  458. end;
  459. paraloc:=next;
  460. end;
  461. end;
  462. procedure tbasecgarm.a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const paraloc : TCGPara);
  463. var
  464. ref: treference;
  465. begin
  466. paraloc.check_simple_location;
  467. paramanager.allocparaloc(list,paraloc.location);
  468. case paraloc.location^.loc of
  469. LOC_REGISTER,LOC_CREGISTER:
  470. a_load_const_reg(list,size,a,paraloc.location^.register);
  471. LOC_REFERENCE:
  472. begin
  473. reference_reset(ref,paraloc.alignment,[]);
  474. ref.base:=paraloc.location^.reference.index;
  475. ref.offset:=paraloc.location^.reference.offset;
  476. a_load_const_ref(list,size,a,ref);
  477. end;
  478. else
  479. internalerror(2002081101);
  480. end;
  481. end;
  482. procedure tbasecgarm.a_load_ref_cgparalocref(list: TAsmList; sourcesize: tcgsize; sizeleft: tcgint; const ref, paralocref: treference; const cgpara: tcgpara; const location: PCGParaLocation);
  483. begin
  484. { doubles in softemu mode have a strange order of registers and references }
  485. if (cgpara.size=OS_F64) and
  486. (location^.size=OS_32) then
  487. begin
  488. g_concatcopy(list,ref,paralocref,4)
  489. end
  490. else
  491. inherited;
  492. end;
  493. procedure tbasecgarm.a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const paraloc : TCGPara);
  494. var
  495. ref: treference;
  496. tmpreg: tregister;
  497. begin
  498. paraloc.check_simple_location;
  499. paramanager.allocparaloc(list,paraloc.location);
  500. case paraloc.location^.loc of
  501. LOC_REGISTER,LOC_CREGISTER:
  502. a_loadaddr_ref_reg(list,r,paraloc.location^.register);
  503. LOC_REFERENCE:
  504. begin
  505. reference_reset(ref,paraloc.alignment,[]);
  506. ref.base := paraloc.location^.reference.index;
  507. ref.offset := paraloc.location^.reference.offset;
  508. tmpreg := getintregister(list,OS_ADDR);
  509. a_loadaddr_ref_reg(list,r,tmpreg);
  510. a_load_reg_ref(list,OS_ADDR,OS_ADDR,tmpreg,ref);
  511. end;
  512. else
  513. internalerror(2002080701);
  514. end;
  515. end;
  516. procedure tbasecgarm.a_call_name(list : TAsmList;const s : string; weak: boolean);
  517. var
  518. branchopcode: tasmop;
  519. r : treference;
  520. sym : TAsmSymbol;
  521. begin
  522. { use always BL as newer binutils do not translate blx apparently
  523. generating BL is also what clang and gcc do by default }
  524. branchopcode:=A_BL;
  525. if not(weak) then
  526. sym:=current_asmdata.RefAsmSymbol(s,AT_FUNCTION)
  527. else
  528. sym:=current_asmdata.WeakRefAsmSymbol(s,AT_FUNCTION);
  529. reference_reset_symbol(r,sym,0,sizeof(pint),[]);
  530. if (tf_pic_uses_got in target_info.flags) and
  531. (cs_create_pic in current_settings.moduleswitches) then
  532. begin
  533. r.refaddr:=addr_pic
  534. end
  535. else
  536. r.refaddr:=addr_full;
  537. list.concat(taicpu.op_ref(branchopcode,r));
  538. {
  539. the compiler does not properly set this flag anymore in pass 1, and
  540. for now we only need it after pass 2 (I hope) (JM)
  541. if not(pi_do_call in current_procinfo.flags) then
  542. internalerror(2003060703);
  543. }
  544. include(current_procinfo.flags,pi_do_call);
  545. end;
  546. procedure tbasecgarm.a_call_reg(list : TAsmList;reg: tregister);
  547. begin
  548. { check not really correct: should only be used for non-Thumb cpus }
  549. if not(CPUARM_HAS_BLX in cpu_capabilities[current_settings.cputype]) then
  550. begin
  551. list.concat(taicpu.op_reg_reg(A_MOV,NR_R14,NR_PC));
  552. list.concat(taicpu.op_reg_reg(A_MOV,NR_PC,reg));
  553. end
  554. else
  555. list.concat(taicpu.op_reg(A_BLX, reg));
  556. {
  557. the compiler does not properly set this flag anymore in pass 1, and
  558. for now we only need it after pass 2 (I hope) (JM)
  559. if not(pi_do_call in current_procinfo.flags) then
  560. internalerror(2003060703);
  561. }
  562. include(current_procinfo.flags,pi_do_call);
  563. end;
  564. procedure tcgarm.a_op_const_reg(list : TAsmList; Op: TOpCG; size: TCGSize; a: tcgint; reg: TRegister);
  565. begin
  566. a_op_const_reg_reg(list,op,size,a,reg,reg);
  567. end;
  568. procedure tcgarm.a_op_const_ref(list : TAsmList; Op: TOpCG; size: TCGSize; a: tcgint; const ref: TReference);
  569. var
  570. tmpreg,tmpresreg : tregister;
  571. tmpref : treference;
  572. begin
  573. tmpreg:=getintregister(list,size);
  574. tmpresreg:=getintregister(list,size);
  575. tmpref:=a_internal_load_ref_reg(list,size,size,ref,tmpreg);
  576. a_op_const_reg_reg(list,op,size,a,tmpreg,tmpresreg);
  577. a_load_reg_ref(list,size,size,tmpresreg,tmpref);
  578. end;
  579. procedure tcgarm.a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; src, dst: TRegister);
  580. var
  581. so : tshifterop;
  582. begin
  583. if op = OP_NEG then
  584. begin
  585. list.concat(taicpu.op_reg_reg_const(A_RSB,dst,src,0));
  586. maybeadjustresult(list,OP_NEG,size,dst);
  587. end
  588. else if op = OP_NOT then
  589. begin
  590. if size in [OS_8, OS_16, OS_S8, OS_S16] then
  591. begin
  592. shifterop_reset(so);
  593. so.shiftmode:=SM_LSL;
  594. if size in [OS_8, OS_S8] then
  595. so.shiftimm:=24
  596. else
  597. so.shiftimm:=16;
  598. list.concat(taicpu.op_reg_reg_shifterop(A_MVN,dst,src,so));
  599. {Using a shift here allows this to be folded into another instruction}
  600. if size in [OS_S8, OS_S16] then
  601. so.shiftmode:=SM_ASR
  602. else
  603. so.shiftmode:=SM_LSR;
  604. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,dst,so));
  605. end
  606. else
  607. list.concat(taicpu.op_reg_reg(A_MVN,dst,src));
  608. end
  609. else
  610. a_op_reg_reg_reg(list,op,size,src,dst,dst);
  611. end;
  612. const
  613. op_reg_reg_opcg2asmop: array[TOpCG] of tasmop =
  614. (A_NONE,A_MOV,A_ADD,A_AND,A_NONE,A_NONE,A_MUL,A_MUL,A_NONE,A_NONE,A_ORR,
  615. A_NONE,A_NONE,A_NONE,A_SUB,A_EOR,A_NONE,A_NONE);
  616. op_reg_opcg2asmop: array[TOpCG] of tasmop =
  617. (A_NONE,A_MOV,A_ADD,A_AND,A_NONE,A_NONE,A_MUL,A_MUL,A_NONE,A_NONE,A_ORR,
  618. A_ASR,A_LSL,A_LSR,A_SUB,A_EOR,A_NONE,A_ROR);
  619. op_reg_postfix: array[TOpCG] of TOpPostfix =
  620. (PF_None,PF_None,PF_None,PF_None,PF_None,PF_None,PF_None,PF_None,PF_None,PF_None,PF_None,
  621. PF_None,PF_None,PF_None,PF_None,PF_None,PF_None,PF_None);
  622. procedure tcgarm.a_op_const_reg_reg(list: TAsmList; op: TOpCg;
  623. size: tcgsize; a: tcgint; src, dst: tregister);
  624. var
  625. ovloc : tlocation;
  626. begin
  627. a_op_const_reg_reg_checkoverflow(list,op,size,a,src,dst,false,ovloc);
  628. end;
  629. procedure tcgarm.a_op_reg_reg_reg(list: TAsmList; op: TOpCg;
  630. size: tcgsize; src1, src2, dst: tregister);
  631. var
  632. ovloc : tlocation;
  633. begin
  634. a_op_reg_reg_reg_checkoverflow(list,op,size,src1,src2,dst,false,ovloc);
  635. end;
  636. function opshift2shiftmode(op: TOpCg): tshiftmode;
  637. begin
  638. case op of
  639. OP_SHL: Result:=SM_LSL;
  640. OP_SHR: Result:=SM_LSR;
  641. OP_ROR: Result:=SM_ROR;
  642. OP_ROL: Result:=SM_ROR;
  643. OP_SAR: Result:=SM_ASR;
  644. else internalerror(2012070501);
  645. end
  646. end;
  647. function tbasecgarm.try_optimized_mul32_const_reg_reg(list: TAsmList; a: tcgint; src, dst: tregister) : boolean;
  648. var
  649. multiplier : dword;
  650. power : longint;
  651. shifterop : tshifterop;
  652. bitsset : byte;
  653. negative : boolean;
  654. first : boolean;
  655. b,
  656. cycles : byte;
  657. maxeffort : byte;
  658. begin
  659. result:=true;
  660. cycles:=0;
  661. negative:=a<0;
  662. shifterop.rs:=NR_NO;
  663. shifterop.shiftmode:=SM_LSL;
  664. if negative then
  665. inc(cycles);
  666. multiplier:=dword(abs(a));
  667. bitsset:=popcnt(multiplier and $fffffffe);
  668. { heuristics to estimate how much instructions are reasonable to replace the mul,
  669. this is currently based on XScale timings }
  670. { in the simplest case, we need a mov to load the constant and a mul to carry out the
  671. actual multiplication, this requires min. 1+4 cycles
  672. because the first shift imm. might cause a stall and because we need more instructions
  673. when replacing the mul we generate max. 3 instructions to replace this mul }
  674. maxeffort:=3;
  675. { if the constant is not a shifter op, we need either some mov/mvn/bic/or sequence or
  676. a ldr, so generating one more operation to replace this is beneficial }
  677. if not(is_shifter_const(dword(a),b)) and not(is_shifter_const(not(dword(a)),b)) then
  678. inc(maxeffort);
  679. { if the upper 5 bits are all set or clear, mul is one cycle faster }
  680. if ((dword(a) and $f8000000)=0) or ((dword(a) and $f8000000)=$f8000000) then
  681. dec(maxeffort);
  682. { if the upper 17 bits are all set or clear, mul is another cycle faster }
  683. if ((dword(a) and $ffff8000)=0) or ((dword(a) and $ffff8000)=$ffff8000) then
  684. dec(maxeffort);
  685. { most simple cases }
  686. if a=1 then
  687. a_load_reg_reg(list,OS_32,OS_32,src,dst)
  688. else if a=0 then
  689. a_load_const_reg(list,OS_32,0,dst)
  690. else if a=-1 then
  691. a_op_reg_reg(list,OP_NEG,OS_32,src,dst)
  692. { add up ?
  693. basically, one add is needed for each bit being set in the constant factor
  694. however, the least significant bit is for free, it can be hidden in the initial
  695. instruction
  696. }
  697. else if (bitsset+cycles<=maxeffort) and
  698. (bitsset<=popcnt(dword(nextpowerof2(multiplier,power)-multiplier) and $fffffffe)) then
  699. begin
  700. first:=true;
  701. while multiplier<>0 do
  702. begin
  703. shifterop.shiftimm:=BsrDWord(multiplier);
  704. if odd(multiplier) then
  705. begin
  706. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ADD,dst,src,src,shifterop));
  707. dec(multiplier);
  708. end
  709. else
  710. if first then
  711. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,shifterop))
  712. else
  713. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ADD,dst,dst,src,shifterop));
  714. first:=false;
  715. dec(multiplier,1 shl shifterop.shiftimm);
  716. end;
  717. if negative then
  718. list.concat(taicpu.op_reg_reg_const(A_RSB,dst,dst,0));
  719. end
  720. { subtract from the next greater power of two? }
  721. else if popcnt(dword(nextpowerof2(multiplier,power)-multiplier) and $fffffffe)+cycles+1<=maxeffort then
  722. begin
  723. first:=true;
  724. while multiplier<>0 do
  725. begin
  726. if first then
  727. begin
  728. multiplier:=(1 shl power)-multiplier;
  729. shifterop.shiftimm:=power;
  730. end
  731. else
  732. shifterop.shiftimm:=BsrDWord(multiplier);
  733. if odd(multiplier) then
  734. begin
  735. list.concat(taicpu.op_reg_reg_reg_shifterop(A_RSB,dst,src,src,shifterop));
  736. dec(multiplier);
  737. end
  738. else
  739. if first then
  740. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,shifterop))
  741. else
  742. begin
  743. list.concat(taicpu.op_reg_reg_reg_shifterop(A_SUB,dst,dst,src,shifterop));
  744. dec(multiplier,1 shl shifterop.shiftimm);
  745. end;
  746. first:=false;
  747. end;
  748. if negative then
  749. list.concat(taicpu.op_reg_reg_const(A_RSB,dst,dst,0));
  750. end
  751. else
  752. result:=false;
  753. end;
  754. procedure tcgarm.a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);
  755. var
  756. shift, lsb, width : byte;
  757. tmpreg : tregister;
  758. so : tshifterop;
  759. l1 : longint;
  760. imm1, imm2: DWord;
  761. begin
  762. optimize_op_const(size, op, a);
  763. case op of
  764. OP_NONE:
  765. begin
  766. if src <> dst then
  767. a_load_reg_reg(list, size, size, src, dst);
  768. exit;
  769. end;
  770. OP_MOVE:
  771. begin
  772. a_load_const_reg(list, size, a, dst);
  773. exit;
  774. end;
  775. else
  776. ;
  777. end;
  778. ovloc.loc:=LOC_VOID;
  779. if (a<>-2147483648) and not setflags and is_shifter_const(-a,shift) then
  780. case op of
  781. OP_ADD:
  782. begin
  783. op:=OP_SUB;
  784. a:=aint(dword(-a));
  785. end;
  786. OP_SUB:
  787. begin
  788. op:=OP_ADD;
  789. a:=aint(dword(-a));
  790. end
  791. else
  792. ;
  793. end;
  794. if is_shifter_const(a,shift) and not(op in [OP_IMUL,OP_MUL]) then
  795. case op of
  796. OP_NEG,OP_NOT:
  797. internalerror(200308281);
  798. OP_SHL,
  799. OP_SHR,
  800. OP_ROL,
  801. OP_ROR,
  802. OP_SAR:
  803. begin
  804. if a>32 then
  805. internalerror(200308294);
  806. shifterop_reset(so);
  807. so.shiftmode:=opshift2shiftmode(op);
  808. if op = OP_ROL then
  809. so.shiftimm:=32-a
  810. else
  811. so.shiftimm:=a;
  812. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,so));
  813. end;
  814. else
  815. {if (op in [OP_SUB, OP_ADD]) and
  816. ((a < 0) or
  817. (a > 4095)) then
  818. begin
  819. tmpreg:=getintregister(list,size);
  820. list.concat(taicpu.op_reg_const(A_MOVT, tmpreg, (a shr 16) and $FFFF));
  821. list.concat(taicpu.op_reg_const(A_MOV, tmpreg, a and $FFFF));
  822. list.concat(setoppostfix(taicpu.op_reg_reg_reg(op_reg_reg_opcg2asmop[op],dst,src,tmpreg),toppostfix(ord(cgsetflags or setflags)*ord(PF_S))
  823. ));
  824. end
  825. else}
  826. begin
  827. if cgsetflags or setflags then
  828. a_reg_alloc(list,NR_DEFAULTFLAGS);
  829. list.concat(setoppostfix(
  830. taicpu.op_reg_reg_const(op_reg_reg_opcg2asmop[op],dst,src,a),toppostfix(ord(cgsetflags or setflags)*ord(PF_S))));
  831. end;
  832. if (cgsetflags or setflags) and (size in [OS_8,OS_16,OS_32]) then
  833. begin
  834. ovloc.loc:=LOC_FLAGS;
  835. case op of
  836. OP_ADD:
  837. ovloc.resflags:=F_CS;
  838. OP_SUB:
  839. ovloc.resflags:=F_CC;
  840. else
  841. internalerror(2019050922);
  842. end;
  843. end;
  844. end
  845. else
  846. begin
  847. { there could be added some more sophisticated optimizations }
  848. if (op in [OP_IMUL,OP_IDIV]) and (a=-1) then
  849. a_op_reg_reg(list,OP_NEG,size,src,dst)
  850. { we do this here instead in the peephole optimizer because
  851. it saves us a register }
  852. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a,l1) and not(cgsetflags or setflags) then
  853. a_op_const_reg_reg(list,OP_SHL,size,l1,src,dst)
  854. { for example : b=a*5 -> b=a*4+a with add instruction and shl }
  855. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a-1,l1) and not(cgsetflags or setflags) then
  856. begin
  857. if l1>32 then{roozbeh does this ever happen?}
  858. internalerror(200308296);
  859. shifterop_reset(so);
  860. so.shiftmode:=SM_LSL;
  861. so.shiftimm:=l1;
  862. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ADD,dst,src,src,so));
  863. end
  864. { for example : b=a*7 -> b=a*8-a with rsb instruction and shl }
  865. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a+1,l1) and not(cgsetflags or setflags) then
  866. begin
  867. if l1>32 then{does this ever happen?}
  868. internalerror(201205181);
  869. shifterop_reset(so);
  870. so.shiftmode:=SM_LSL;
  871. so.shiftimm:=l1;
  872. list.concat(taicpu.op_reg_reg_reg_shifterop(A_RSB,dst,src,src,so));
  873. end
  874. else if (op in [OP_MUL,OP_IMUL]) and not(cgsetflags or setflags) and try_optimized_mul32_const_reg_reg(list,a,src,dst) then
  875. begin
  876. { nothing to do on success }
  877. end
  878. { BIC clears the specified bits, while AND keeps them, using BIC allows to use a
  879. broader range of shifterconstants.}
  880. else if (op = OP_AND) and is_shifter_const(not(dword(a)),shift) then
  881. list.concat(taicpu.op_reg_reg_const(A_BIC,dst,src,not(dword(a))))
  882. { Doing two shifts instead of two bics might allow the peephole optimizer to fold the second shift
  883. into the following instruction}
  884. else if (op = OP_AND) and
  885. is_continuous_mask(aword(a), lsb, width) and
  886. ((lsb = 0) or ((lsb + width) = 32)) then
  887. begin
  888. shifterop_reset(so);
  889. if (width = 16) and
  890. (lsb = 0) and
  891. (current_settings.cputype >= cpu_armv6) then
  892. list.concat(taicpu.op_reg_reg(A_UXTH,dst,src))
  893. else if (width = 8) and
  894. (lsb = 0) and
  895. (current_settings.cputype >= cpu_armv6) then
  896. list.concat(taicpu.op_reg_reg(A_UXTB,dst,src))
  897. else if lsb = 0 then
  898. begin
  899. so.shiftmode:=SM_LSL;
  900. so.shiftimm:=32-width;
  901. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,so));
  902. so.shiftmode:=SM_LSR;
  903. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,dst,so));
  904. end
  905. else
  906. begin
  907. so.shiftmode:=SM_LSR;
  908. so.shiftimm:=lsb;
  909. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,so));
  910. so.shiftmode:=SM_LSL;
  911. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,dst,so));
  912. end;
  913. end
  914. else if (op = OP_AND) and split_into_shifter_const(not(dword(a)), imm1, imm2) then
  915. begin
  916. list.concat(taicpu.op_reg_reg_const(A_BIC,dst,src,imm1));
  917. list.concat(taicpu.op_reg_reg_const(A_BIC,dst,dst,imm2));
  918. end
  919. else if (op in [OP_ADD, OP_SUB, OP_OR, OP_XOR]) and
  920. not(cgsetflags or setflags) and
  921. split_into_shifter_const(a, imm1, imm2) then
  922. begin
  923. list.concat(taicpu.op_reg_reg_const(op_reg_reg_opcg2asmop[op],dst,src,imm1));
  924. list.concat(taicpu.op_reg_reg_const(op_reg_reg_opcg2asmop[op],dst,dst,imm2));
  925. end
  926. else
  927. begin
  928. tmpreg:=getintregister(list,size);
  929. a_load_const_reg(list,size,a,tmpreg);
  930. a_op_reg_reg_reg_checkoverflow(list,op,size,tmpreg,src,dst,setflags,ovloc);
  931. end;
  932. end;
  933. maybeadjustresult(list,op,size,dst);
  934. end;
  935. procedure tcgarm.a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);
  936. var
  937. so : tshifterop;
  938. tmpreg,overflowreg : tregister;
  939. asmop : tasmop;
  940. begin
  941. ovloc.loc:=LOC_VOID;
  942. case op of
  943. OP_NEG,OP_NOT,
  944. OP_DIV,OP_IDIV:
  945. internalerror(200308283);
  946. OP_SHL,
  947. OP_SHR,
  948. OP_SAR,
  949. OP_ROR:
  950. begin
  951. if (op = OP_ROR) and not(size in [OS_32,OS_S32]) then
  952. internalerror(2008072801);
  953. shifterop_reset(so);
  954. so.rs:=src1;
  955. so.shiftmode:=opshift2shiftmode(op);
  956. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src2,so));
  957. end;
  958. OP_ROL:
  959. begin
  960. if not(size in [OS_32,OS_S32]) then
  961. internalerror(2008072801);
  962. { simulate ROL by ror'ing 32-value }
  963. tmpreg:=getintregister(list,OS_32);
  964. list.concat(taicpu.op_reg_reg_const(A_RSB,tmpreg,src1, 32));
  965. shifterop_reset(so);
  966. so.rs:=tmpreg;
  967. so.shiftmode:=SM_ROR;
  968. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src2,so));
  969. end;
  970. OP_IMUL,
  971. OP_MUL:
  972. begin
  973. if (cgsetflags or setflags) and
  974. (CPUARM_HAS_UMULL in cpu_capabilities[current_settings.cputype]) then
  975. begin
  976. overflowreg:=getintregister(list,size);
  977. if op=OP_IMUL then
  978. asmop:=A_SMULL
  979. else
  980. asmop:=A_UMULL;
  981. { the arm doesn't allow that rd and rm are the same }
  982. if dst=src2 then
  983. begin
  984. if dst<>src1 then
  985. list.concat(taicpu.op_reg_reg_reg_reg(asmop,dst,overflowreg,src1,src2))
  986. else
  987. begin
  988. tmpreg:=getintregister(list,size);
  989. a_load_reg_reg(list,size,size,src2,dst);
  990. list.concat(taicpu.op_reg_reg_reg_reg(asmop,dst,overflowreg,tmpreg,src1));
  991. end;
  992. end
  993. else
  994. list.concat(taicpu.op_reg_reg_reg_reg(asmop,dst,overflowreg,src2,src1));
  995. a_reg_alloc(list,NR_DEFAULTFLAGS);
  996. if op=OP_IMUL then
  997. begin
  998. shifterop_reset(so);
  999. so.shiftmode:=SM_ASR;
  1000. so.shiftimm:=31;
  1001. list.concat(taicpu.op_reg_reg_shifterop(A_CMP,overflowreg,dst,so));
  1002. end
  1003. else
  1004. list.concat(taicpu.op_reg_const(A_CMP,overflowreg,0));
  1005. ovloc.loc:=LOC_FLAGS;
  1006. ovloc.resflags:=F_NE;
  1007. end
  1008. else
  1009. begin
  1010. { the arm doesn't allow that rd and rm are the same }
  1011. if dst=src2 then
  1012. begin
  1013. if dst<>src1 then
  1014. list.concat(taicpu.op_reg_reg_reg(A_MUL,dst,src1,src2))
  1015. else
  1016. begin
  1017. tmpreg:=getintregister(list,size);
  1018. a_load_reg_reg(list,size,size,src2,dst);
  1019. list.concat(taicpu.op_reg_reg_reg(A_MUL,dst,tmpreg,src1));
  1020. end;
  1021. end
  1022. else
  1023. list.concat(taicpu.op_reg_reg_reg(A_MUL,dst,src2,src1));
  1024. end;
  1025. end;
  1026. else
  1027. begin
  1028. if cgsetflags or setflags then
  1029. a_reg_alloc(list,NR_DEFAULTFLAGS);
  1030. list.concat(setoppostfix(
  1031. taicpu.op_reg_reg_reg(op_reg_reg_opcg2asmop[op],dst,src2,src1),toppostfix(ord(cgsetflags or setflags)*ord(PF_S))));
  1032. end;
  1033. end;
  1034. maybeadjustresult(list,op,size,dst);
  1035. end;
  1036. procedure tcgarm.a_mul_reg_reg_pair(list: tasmlist; size: tcgsize; src1,src2,dstlo,dsthi: tregister);
  1037. var
  1038. asmop: tasmop;
  1039. begin
  1040. if CPUARM_HAS_UMULL in cpu_capabilities[current_settings.cputype] then
  1041. begin
  1042. list.concat(tai_comment.create(strpnew('tcgarm.a_mul_reg_reg_pair called')));
  1043. case size of
  1044. OS_32: asmop:=A_UMULL;
  1045. OS_S32: asmop:=A_SMULL;
  1046. else
  1047. InternalError(2014060802);
  1048. end;
  1049. { The caller might omit dstlo or dsthi, when he is not interested in it, we still
  1050. need valid registers everywhere. In case of dsthi = NR_NO we could fall back to
  1051. 32x32=32 bit multiplication}
  1052. if (dstlo = NR_NO) then
  1053. dstlo:=getintregister(list,size);
  1054. if (dsthi = NR_NO) then
  1055. dsthi:=getintregister(list,size);
  1056. list.concat(taicpu.op_reg_reg_reg_reg(asmop, dstlo, dsthi, src1,src2));
  1057. end
  1058. else if dsthi=NR_NO then
  1059. begin
  1060. if (dstlo = NR_NO) then
  1061. dstlo:=getintregister(list,size);
  1062. list.concat(taicpu.op_reg_reg_reg(A_MUL, dstlo, src1,src2));
  1063. end
  1064. else
  1065. begin
  1066. internalerror(2015083022);
  1067. end;
  1068. end;
  1069. function tbasecgarm.handle_load_store(list:TAsmList;op: tasmop;oppostfix : toppostfix;reg:tregister;ref: treference):treference;
  1070. var
  1071. tmpreg1,tmpreg2 : tregister;
  1072. begin
  1073. tmpreg1:=NR_NO;
  1074. { Be sure to have a base register }
  1075. if (ref.base=NR_NO) then
  1076. begin
  1077. if ref.shiftmode<>SM_None then
  1078. internalerror(2014020701);
  1079. ref.base:=ref.index;
  1080. ref.index:=NR_NO;
  1081. end;
  1082. { absolute symbols can't be handled directly, we've to store the symbol reference
  1083. in the text segment and access it pc relative
  1084. For now, we assume that references where base or index equals to PC are already
  1085. relative, all other references are assumed to be absolute and thus they need
  1086. to be handled extra.
  1087. A proper solution would be to change refoptions to a set and store the information
  1088. if the symbol is absolute or relative there.
  1089. }
  1090. if (assigned(ref.symbol) and
  1091. not(is_pc(ref.base)) and
  1092. not(is_pc(ref.index))
  1093. ) or
  1094. { [#xxx] isn't a valid address operand }
  1095. ((ref.base=NR_NO) and (ref.index=NR_NO)) or
  1096. (ref.offset<-4095) or
  1097. (ref.offset>4095) or
  1098. ((oppostfix in [PF_SB,PF_H,PF_SH]) and
  1099. ((ref.offset<-255) or
  1100. (ref.offset>255)
  1101. )
  1102. ) or
  1103. (((op in [A_LDF,A_STF,A_FLDS,A_FLDD,A_FSTS,A_FSTD]) or (op=A_VSTR) or (op=A_VLDR)) and
  1104. ((ref.offset<-1020) or
  1105. (ref.offset>1020) or
  1106. ((abs(ref.offset) mod 4)<>0)
  1107. )
  1108. ) or
  1109. ((GenerateThumbCode) and
  1110. (((oppostfix in [PF_SB,PF_SH]) and (ref.offset<>0)) or
  1111. ((oppostfix=PF_None) and ((ref.offset<0) or ((ref.base<>NR_STACK_POINTER_REG) and (ref.offset>124)) or
  1112. ((ref.base=NR_STACK_POINTER_REG) and (ref.offset>1020)) or ((ref.offset mod 4)<>0))) or
  1113. ((oppostfix=PF_H) and ((ref.offset<0) or (ref.offset>62) or ((ref.offset mod 2)<>0) or ((getsupreg(ref.base) in [RS_R8..RS_R15]) and (ref.offset<>0)))) or
  1114. ((oppostfix=PF_B) and ((ref.offset<0) or (ref.offset>31) or ((getsupreg(ref.base) in [RS_R8..RS_R15]) and (ref.offset<>0))))
  1115. )
  1116. ) then
  1117. begin
  1118. fixref(list,ref);
  1119. end;
  1120. if GenerateThumbCode then
  1121. begin
  1122. { certain thumb load require base and index }
  1123. if (oppostfix in [PF_SB,PF_SH]) and
  1124. (ref.base<>NR_NO) and (ref.index=NR_NO) then
  1125. begin
  1126. tmpreg1:=getintregister(list,OS_ADDR);
  1127. a_load_const_reg(list,OS_ADDR,0,tmpreg1);
  1128. ref.index:=tmpreg1;
  1129. end;
  1130. { "hi" registers cannot be used as base or index }
  1131. if (getsupreg(ref.base) in [RS_R8..RS_R12,RS_R14]) or
  1132. ((ref.base=NR_R13) and (ref.index<>NR_NO)) then
  1133. begin
  1134. tmpreg1:=getintregister(list,OS_ADDR);
  1135. a_load_reg_reg(list,OS_ADDR,OS_ADDR,ref.base,tmpreg1);
  1136. ref.base:=tmpreg1;
  1137. end;
  1138. if getsupreg(ref.index) in [RS_R8..RS_R14] then
  1139. begin
  1140. tmpreg1:=getintregister(list,OS_ADDR);
  1141. a_load_reg_reg(list,OS_ADDR,OS_ADDR,ref.index,tmpreg1);
  1142. ref.index:=tmpreg1;
  1143. end;
  1144. end;
  1145. { fold if there is base, index and offset, however, don't fold
  1146. for vfp memory instructions because we later fold the index }
  1147. if not((op in [A_FLDS,A_FLDD,A_FSTS,A_FSTD]) or (op=A_VSTR) or (op=A_VLDR)) and
  1148. (ref.base<>NR_NO) and (ref.index<>NR_NO) and (ref.offset<>0) then
  1149. begin
  1150. if tmpreg1<>NR_NO then
  1151. begin
  1152. tmpreg2:=getintregister(list,OS_ADDR);
  1153. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,ref.offset,tmpreg1,tmpreg2);
  1154. tmpreg1:=tmpreg2;
  1155. end
  1156. else
  1157. begin
  1158. tmpreg1:=getintregister(list,OS_ADDR);
  1159. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,ref.offset,ref.base,tmpreg1);
  1160. ref.base:=tmpreg1;
  1161. end;
  1162. ref.offset:=0;
  1163. end;
  1164. { floating point operations have only limited references
  1165. we expect here, that a base is already set }
  1166. if ((op in [A_LDF,A_STF,A_FLDS,A_FLDD,A_FSTS,A_FSTD]) or (op=A_VSTR) or (op=A_VLDR)) and (ref.index<>NR_NO) then
  1167. begin
  1168. if ref.shiftmode<>SM_none then
  1169. internalerror(200309121);
  1170. if tmpreg1<>NR_NO then
  1171. begin
  1172. if ref.base=tmpreg1 then
  1173. begin
  1174. if ref.signindex<0 then
  1175. list.concat(taicpu.op_reg_reg_reg(A_SUB,tmpreg1,tmpreg1,ref.index))
  1176. else
  1177. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg1,tmpreg1,ref.index));
  1178. ref.index:=NR_NO;
  1179. end
  1180. else
  1181. begin
  1182. if ref.index<>tmpreg1 then
  1183. internalerror(200403161);
  1184. if ref.signindex<0 then
  1185. list.concat(taicpu.op_reg_reg_reg(A_SUB,tmpreg1,ref.base,tmpreg1))
  1186. else
  1187. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg1,ref.base,tmpreg1));
  1188. ref.base:=tmpreg1;
  1189. ref.index:=NR_NO;
  1190. end;
  1191. end
  1192. else
  1193. begin
  1194. tmpreg1:=getintregister(list,OS_ADDR);
  1195. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg1,ref.base,ref.index));
  1196. ref.base:=tmpreg1;
  1197. ref.index:=NR_NO;
  1198. end;
  1199. end;
  1200. list.concat(setoppostfix(taicpu.op_reg_ref(op,reg,ref),oppostfix));
  1201. Result := ref;
  1202. end;
  1203. procedure tbasecgarm.a_load_reg_ref(list : TAsmList; fromsize, tosize: tcgsize; reg : tregister;const ref : treference);
  1204. var
  1205. oppostfix:toppostfix;
  1206. usedtmpref: treference;
  1207. tmpreg : tregister;
  1208. dir : integer;
  1209. begin
  1210. if (TCGSize2Size[FromSize] >= TCGSize2Size[ToSize]) then
  1211. FromSize := ToSize;
  1212. case ToSize of
  1213. { signed integer registers }
  1214. OS_8,
  1215. OS_S8:
  1216. oppostfix:=PF_B;
  1217. OS_16,
  1218. OS_S16:
  1219. oppostfix:=PF_H;
  1220. OS_32,
  1221. OS_S32,
  1222. { for vfp value stored in integer register }
  1223. OS_F32:
  1224. oppostfix:=PF_None;
  1225. else
  1226. InternalError(200308299);
  1227. end;
  1228. if ((ref.alignment in [1,2]) and (ref.alignment<tcgsize2size[tosize])) or
  1229. ((not (CPUARM_HAS_ALL_MEM in cpu_capabilities[current_settings.cputype])) and
  1230. (oppostfix =PF_H)) then
  1231. begin
  1232. if target_info.endian=endian_big then
  1233. dir:=-1
  1234. else
  1235. dir:=1;
  1236. case FromSize of
  1237. OS_16,OS_S16:
  1238. begin
  1239. tmpreg:=getintregister(list,OS_INT);
  1240. usedtmpref:=ref;
  1241. if target_info.endian=endian_big then
  1242. inc(usedtmpref.offset,1);
  1243. usedtmpref:=a_internal_load_reg_ref(list,OS_8,OS_8,reg,usedtmpref);
  1244. inc(usedtmpref.offset,dir);
  1245. a_op_const_reg_reg(list,OP_SHR,OS_INT,8,reg,tmpreg);
  1246. a_internal_load_reg_ref(list,OS_8,OS_8,tmpreg,usedtmpref);
  1247. end;
  1248. OS_32,OS_S32:
  1249. begin
  1250. tmpreg:=getintregister(list,OS_INT);
  1251. usedtmpref:=ref;
  1252. if ref.alignment=2 then
  1253. begin
  1254. if target_info.endian=endian_big then
  1255. inc(usedtmpref.offset,2);
  1256. usedtmpref:=a_internal_load_reg_ref(list,OS_16,OS_16,reg,usedtmpref);
  1257. a_op_const_reg_reg(list,OP_SHR,OS_INT,16,reg,tmpreg);
  1258. inc(usedtmpref.offset,dir*2);
  1259. a_internal_load_reg_ref(list,OS_16,OS_16,tmpreg,usedtmpref);
  1260. end
  1261. else
  1262. begin
  1263. if target_info.endian=endian_big then
  1264. inc(usedtmpref.offset,3);
  1265. usedtmpref:=a_internal_load_reg_ref(list,OS_8,OS_8,reg,usedtmpref);
  1266. a_op_const_reg_reg(list,OP_SHR,OS_INT,8,reg,tmpreg);
  1267. inc(usedtmpref.offset,dir);
  1268. a_internal_load_reg_ref(list,OS_8,OS_8,tmpreg,usedtmpref);
  1269. a_op_const_reg(list,OP_SHR,OS_INT,8,tmpreg);
  1270. inc(usedtmpref.offset,dir);
  1271. a_internal_load_reg_ref(list,OS_8,OS_8,tmpreg,usedtmpref);
  1272. a_op_const_reg(list,OP_SHR,OS_INT,8,tmpreg);
  1273. inc(usedtmpref.offset,dir);
  1274. a_internal_load_reg_ref(list,OS_8,OS_8,tmpreg,usedtmpref);
  1275. end;
  1276. end
  1277. else
  1278. handle_load_store(list,A_STR,oppostfix,reg,ref);
  1279. end;
  1280. end
  1281. else
  1282. handle_load_store(list,A_STR,oppostfix,reg,ref);
  1283. end;
  1284. function tbasecgarm.a_internal_load_reg_ref(list : TAsmList; fromsize, tosize: tcgsize; reg : tregister;const ref : treference):treference;
  1285. var
  1286. oppostfix:toppostfix;
  1287. href: treference;
  1288. tmpreg: TRegister;
  1289. begin
  1290. case ToSize of
  1291. { signed integer registers }
  1292. OS_8,
  1293. OS_S8:
  1294. oppostfix:=PF_B;
  1295. OS_16,
  1296. OS_S16:
  1297. oppostfix:=PF_H;
  1298. OS_32,
  1299. OS_S32:
  1300. oppostfix:=PF_None;
  1301. else
  1302. InternalError(2003082910);
  1303. end;
  1304. if (tosize in [OS_S16,OS_16]) and
  1305. (not (CPUARM_HAS_ALL_MEM in cpu_capabilities[current_settings.cputype])) then
  1306. begin
  1307. result:=handle_load_store(list,A_STR,PF_B,reg,ref);
  1308. tmpreg:=getintregister(list,OS_INT);
  1309. a_op_const_reg_reg(list,OP_SHR,OS_INT,8,reg,tmpreg);
  1310. href:=result;
  1311. inc(href.offset);
  1312. handle_load_store(list,A_STR,PF_B,tmpreg,href);
  1313. end
  1314. else
  1315. result:=handle_load_store(list,A_STR,oppostfix,reg,ref);
  1316. end;
  1317. function tbasecgarm.a_internal_load_ref_reg(list : TAsmList; fromsize, tosize : tcgsize;const Ref : treference;reg : tregister):treference;
  1318. var
  1319. oppostfix:toppostfix;
  1320. so: tshifterop;
  1321. tmpreg: TRegister;
  1322. href: treference;
  1323. begin
  1324. case FromSize of
  1325. { signed integer registers }
  1326. OS_8:
  1327. oppostfix:=PF_B;
  1328. OS_S8:
  1329. oppostfix:=PF_SB;
  1330. OS_16:
  1331. oppostfix:=PF_H;
  1332. OS_S16:
  1333. oppostfix:=PF_SH;
  1334. OS_32,
  1335. OS_S32:
  1336. oppostfix:=PF_None;
  1337. else
  1338. InternalError(200308291);
  1339. end;
  1340. if (tosize=OS_S8) and
  1341. (not (CPUARM_HAS_ALL_MEM in cpu_capabilities[current_settings.cputype])) then
  1342. begin
  1343. result:=handle_load_store(list,A_LDR,PF_B,reg,ref);
  1344. a_load_reg_reg(list,OS_S8,OS_32,reg,reg);
  1345. end
  1346. else if (tosize in [OS_S16,OS_16]) and
  1347. (not (CPUARM_HAS_ALL_MEM in cpu_capabilities[current_settings.cputype])) then
  1348. begin
  1349. result:=handle_load_store(list,A_LDR,PF_B,reg,ref);
  1350. tmpreg:=getintregister(list,OS_INT);
  1351. href:=result;
  1352. inc(href.offset);
  1353. handle_load_store(list,A_LDR,PF_B,tmpreg,href);
  1354. shifterop_reset(so);
  1355. so.shiftmode:=SM_LSL;
  1356. so.shiftimm:=8;
  1357. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,reg,tmpreg,so));
  1358. end
  1359. else
  1360. result:=handle_load_store(list,A_LDR,oppostfix,reg,ref);
  1361. end;
  1362. procedure tbasecgarm.a_load_reg_reg(list : TAsmList; fromsize, tosize : tcgsize;reg1,reg2 : tregister);
  1363. var
  1364. so : tshifterop;
  1365. procedure do_shift(shiftmode : tshiftmode; shiftimm : byte; reg : tregister);
  1366. begin
  1367. if GenerateThumbCode then
  1368. begin
  1369. case shiftmode of
  1370. SM_ASR:
  1371. a_op_const_reg_reg(list,OP_SAR,OS_32,shiftimm,reg,reg2);
  1372. SM_LSR:
  1373. a_op_const_reg_reg(list,OP_SHR,OS_32,shiftimm,reg,reg2);
  1374. SM_LSL:
  1375. a_op_const_reg_reg(list,OP_SHL,OS_32,shiftimm,reg,reg2);
  1376. else
  1377. internalerror(2013090301);
  1378. end;
  1379. end
  1380. else
  1381. begin
  1382. so.shiftmode:=shiftmode;
  1383. so.shiftimm:=shiftimm;
  1384. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,reg2,reg,so));
  1385. end;
  1386. end;
  1387. var
  1388. instr: taicpu;
  1389. conv_done: boolean;
  1390. begin
  1391. if (tcgsize2size[fromsize]>32) or (tcgsize2size[tosize]>32) or (fromsize=OS_NO) or (tosize=OS_NO) then
  1392. internalerror(2002090901);
  1393. conv_done:=false;
  1394. if tosize<>fromsize then
  1395. begin
  1396. shifterop_reset(so);
  1397. conv_done:=true;
  1398. if tcgsize2size[tosize]<=tcgsize2size[fromsize] then
  1399. fromsize:=tosize;
  1400. if current_settings.cputype<cpu_armv6 then
  1401. case fromsize of
  1402. OS_8:
  1403. if GenerateThumbCode then
  1404. a_op_const_reg_reg(list,OP_AND,OS_32,$ff,reg1,reg2)
  1405. else
  1406. list.concat(taicpu.op_reg_reg_const(A_AND,reg2,reg1,$ff));
  1407. OS_S8:
  1408. begin
  1409. do_shift(SM_LSL,24,reg1);
  1410. if tosize=OS_16 then
  1411. begin
  1412. do_shift(SM_ASR,8,reg2);
  1413. do_shift(SM_LSR,16,reg2);
  1414. end
  1415. else
  1416. do_shift(SM_ASR,24,reg2);
  1417. end;
  1418. OS_16:
  1419. begin
  1420. do_shift(SM_LSL,16,reg1);
  1421. do_shift(SM_LSR,16,reg2);
  1422. end;
  1423. OS_S16:
  1424. begin
  1425. do_shift(SM_LSL,16,reg1);
  1426. do_shift(SM_ASR,16,reg2)
  1427. end;
  1428. else
  1429. conv_done:=false;
  1430. end
  1431. else
  1432. case fromsize of
  1433. OS_8:
  1434. if GenerateThumbCode then
  1435. list.concat(taicpu.op_reg_reg(A_UXTB,reg2,reg1))
  1436. else
  1437. list.concat(taicpu.op_reg_reg_const(A_AND,reg2,reg1,$ff));
  1438. OS_S8:
  1439. begin
  1440. if tosize=OS_16 then
  1441. begin
  1442. so.shiftmode:=SM_ROR;
  1443. so.shiftimm:=16;
  1444. list.concat(taicpu.op_reg_reg_shifterop(A_SXTB16,reg2,reg1,so));
  1445. do_shift(SM_LSR,16,reg2);
  1446. end
  1447. else
  1448. list.concat(taicpu.op_reg_reg(A_SXTB,reg2,reg1));
  1449. end;
  1450. OS_16:
  1451. list.concat(taicpu.op_reg_reg(A_UXTH,reg2,reg1));
  1452. OS_S16:
  1453. list.concat(taicpu.op_reg_reg(A_SXTH,reg2,reg1));
  1454. else
  1455. conv_done:=false;
  1456. end
  1457. end;
  1458. if not conv_done and (reg1<>reg2) then
  1459. begin
  1460. { same size, only a register mov required }
  1461. instr:=taicpu.op_reg_reg(A_MOV,reg2,reg1);
  1462. list.Concat(instr);
  1463. { Notify the register allocator that we have written a move instruction so
  1464. it can try to eliminate it. }
  1465. add_move_instruction(instr);
  1466. end;
  1467. end;
  1468. procedure tbasecgarm.a_loadfpu_ref_cgpara(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);
  1469. var
  1470. href,href2 : treference;
  1471. hloc : pcgparalocation;
  1472. begin
  1473. href:=ref;
  1474. hloc:=paraloc.location;
  1475. while assigned(hloc) do
  1476. begin
  1477. case hloc^.loc of
  1478. LOC_FPUREGISTER,LOC_CFPUREGISTER:
  1479. begin
  1480. paramanager.allocparaloc(list,paraloc.location);
  1481. a_loadfpu_ref_reg(list,size,size,ref,hloc^.register);
  1482. end;
  1483. LOC_REGISTER :
  1484. case hloc^.size of
  1485. OS_32,
  1486. OS_F32:
  1487. begin
  1488. paramanager.allocparaloc(list,paraloc.location);
  1489. a_load_ref_reg(list,OS_32,OS_32,href,hloc^.register);
  1490. end;
  1491. OS_64,
  1492. OS_F64:
  1493. cg64.a_load64_ref_cgpara(list,href,paraloc);
  1494. else
  1495. a_load_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  1496. end;
  1497. LOC_REFERENCE :
  1498. begin
  1499. reference_reset_base(href2,hloc^.reference.index,hloc^.reference.offset,ctempposinvalid,paraloc.alignment,[]);
  1500. { concatcopy should choose the best way to copy the data }
  1501. g_concatcopy(list,href,href2,tcgsize2size[hloc^.size]);
  1502. end;
  1503. else
  1504. internalerror(200408241);
  1505. end;
  1506. inc(href.offset,tcgsize2size[hloc^.size]);
  1507. hloc:=hloc^.next;
  1508. end;
  1509. end;
  1510. procedure tbasecgarm.a_loadfpu_reg_reg(list: TAsmList; fromsize,tosize: tcgsize; reg1, reg2: tregister);
  1511. begin
  1512. list.concat(setoppostfix(taicpu.op_reg_reg(A_MVF,reg2,reg1),cgsize2fpuoppostfix[tosize]));
  1513. end;
  1514. procedure tbasecgarm.a_loadfpu_ref_reg(list: TAsmList; fromsize,tosize: tcgsize; const ref: treference; reg: tregister);
  1515. var
  1516. oppostfix:toppostfix;
  1517. begin
  1518. case fromsize of
  1519. OS_32,
  1520. OS_F32:
  1521. oppostfix:=PF_S;
  1522. OS_64,
  1523. OS_F64:
  1524. oppostfix:=PF_D;
  1525. OS_F80:
  1526. oppostfix:=PF_E;
  1527. else
  1528. InternalError(200309021);
  1529. end;
  1530. handle_load_store(list,A_LDF,oppostfix,reg,ref);
  1531. if fromsize<>tosize then
  1532. a_loadfpu_reg_reg(list,fromsize,tosize,reg,reg);
  1533. end;
  1534. procedure tbasecgarm.a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference);
  1535. var
  1536. oppostfix:toppostfix;
  1537. begin
  1538. case tosize of
  1539. OS_F32:
  1540. oppostfix:=PF_S;
  1541. OS_F64:
  1542. oppostfix:=PF_D;
  1543. OS_F80:
  1544. oppostfix:=PF_E;
  1545. else
  1546. InternalError(200309022);
  1547. end;
  1548. handle_load_store(list,A_STF,oppostfix,reg,ref);
  1549. end;
  1550. procedure tbasecgarm.g_check_for_fpu_exception(list: TAsmList;force,clear : boolean);
  1551. var
  1552. r : TRegister;
  1553. ai: taicpu;
  1554. l: TAsmLabel;
  1555. begin
  1556. if ((cs_check_fpu_exceptions in current_settings.localswitches) and
  1557. not(FPUARM_HAS_EXCEPTION_TRAPPING in fpu_capabilities[current_settings.fputype]) and
  1558. (force or current_procinfo.FPUExceptionCheckNeeded)) then
  1559. begin
  1560. r:=getintregister(list,OS_INT);
  1561. list.concat(taicpu.op_reg_reg(A_FMRX,r,NR_FPSCR));
  1562. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_AND,r,r,$9f),PF_S));
  1563. current_asmdata.getjumplabel(l);
  1564. ai:=taicpu.op_sym(A_B,l);
  1565. ai.is_jmp:=true;
  1566. ai.condition:=C_EQ;
  1567. list.concat(ai);
  1568. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1569. cg.a_call_name(current_asmdata.CurrAsmList,'FPC_THROWFPUEXCEPTION',false);
  1570. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1571. a_label(list,l);
  1572. if clear then
  1573. current_procinfo.FPUExceptionCheckNeeded:=false;
  1574. end;
  1575. end;
  1576. { comparison operations }
  1577. procedure tbasecgarm.a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;reg : tregister;
  1578. l : tasmlabel);
  1579. var
  1580. tmpreg : tregister;
  1581. b : byte;
  1582. begin
  1583. a_reg_alloc(list,NR_DEFAULTFLAGS);
  1584. if (not(GenerateThumbCode) and is_shifter_const(a,b)) or
  1585. ((GenerateThumbCode) and is_thumb_imm(a)) then
  1586. list.concat(taicpu.op_reg_const(A_CMP,reg,a))
  1587. { CMN reg,0 and CMN reg,$80000000 are different from CMP reg,$ffffffff
  1588. and CMP reg,$7fffffff regarding the flags according to the ARM manual }
  1589. else if (a<>$7fffffff) and (a<>-1) and not(GenerateThumbCode) and is_shifter_const(-a,b) then
  1590. list.concat(taicpu.op_reg_const(A_CMN,reg,-a))
  1591. else
  1592. begin
  1593. tmpreg:=getintregister(list,size);
  1594. a_load_const_reg(list,size,a,tmpreg);
  1595. list.concat(taicpu.op_reg_reg(A_CMP,reg,tmpreg));
  1596. end;
  1597. a_jmp_cond(list,cmp_op,l);
  1598. a_reg_dealloc(list,NR_DEFAULTFLAGS);
  1599. end;
  1600. procedure tbasecgarm.a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; srcsize, dstsize: TCGSize; src, dst: TRegister);
  1601. begin
  1602. if reverse then
  1603. begin
  1604. list.Concat(taicpu.op_reg_reg(A_CLZ,dst,src));
  1605. list.Concat(taicpu.op_reg_reg_const(A_RSB,dst,dst,31));
  1606. list.Concat(taicpu.op_reg_reg_const(A_AND,dst,dst,255));
  1607. end
  1608. { it is decided during the compilation of the system unit if this code is used or not
  1609. so no additional check for rbit is needed }
  1610. else
  1611. begin
  1612. list.Concat(taicpu.op_reg_reg(A_RBIT,dst,src));
  1613. list.Concat(taicpu.op_reg_reg(A_CLZ,dst,dst));
  1614. a_reg_alloc(list,NR_DEFAULTFLAGS);
  1615. list.Concat(taicpu.op_reg_const(A_CMP,dst,32));
  1616. if GenerateThumb2Code then
  1617. list.Concat(taicpu.op_cond(A_IT, C_EQ));
  1618. list.Concat(setcondition(taicpu.op_reg_const(A_MOV,dst,$ff),C_EQ));
  1619. a_reg_dealloc(list,NR_DEFAULTFLAGS);
  1620. end;
  1621. end;
  1622. procedure tbasecgarm.a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel);
  1623. begin
  1624. a_reg_alloc(list,NR_DEFAULTFLAGS);
  1625. list.concat(taicpu.op_reg_reg(A_CMP,reg2,reg1));
  1626. a_jmp_cond(list,cmp_op,l);
  1627. a_reg_dealloc(list,NR_DEFAULTFLAGS);
  1628. end;
  1629. procedure tbasecgarm.a_jmp_name(list : TAsmList;const s : string);
  1630. var
  1631. ai : taicpu;
  1632. begin
  1633. { generate far jump, leave it to the optimizer to get rid of it }
  1634. if GenerateThumbCode then
  1635. ai:=taicpu.op_sym(A_BL,current_asmdata.RefAsmSymbol(s,AT_FUNCTION))
  1636. else
  1637. ai:=taicpu.op_sym(A_B,current_asmdata.RefAsmSymbol(s,AT_FUNCTION));
  1638. ai.is_jmp:=true;
  1639. list.concat(ai);
  1640. end;
  1641. procedure tbasecgarm.a_jmp_always(list : TAsmList;l: tasmlabel);
  1642. var
  1643. ai : taicpu;
  1644. begin
  1645. { generate far jump, leave it to the optimizer to get rid of it }
  1646. if GenerateThumbCode then
  1647. ai:=taicpu.op_sym(A_BL,l)
  1648. else
  1649. ai:=taicpu.op_sym(A_B,l);
  1650. ai.is_jmp:=true;
  1651. list.concat(ai);
  1652. end;
  1653. procedure tbasecgarm.a_jmp_flags(list : TAsmList;const f : TResFlags;l: tasmlabel);
  1654. var
  1655. ai : taicpu;
  1656. inv_flags : TResFlags;
  1657. hlabel : TAsmLabel;
  1658. begin
  1659. if GenerateThumbCode then
  1660. begin
  1661. inv_flags:=f;
  1662. inverse_flags(inv_flags);
  1663. { the optimizer has to fix this if jump range is sufficient short }
  1664. current_asmdata.getjumplabel(hlabel);
  1665. ai:=setcondition(taicpu.op_sym(A_B,hlabel),flags_to_cond(inv_flags));
  1666. ai.is_jmp:=true;
  1667. list.concat(ai);
  1668. a_jmp_always(list,l);
  1669. a_label(list,hlabel);
  1670. end
  1671. else
  1672. begin
  1673. ai:=setcondition(taicpu.op_sym(A_B,l),flags_to_cond(f));
  1674. ai.is_jmp:=true;
  1675. list.concat(ai);
  1676. end;
  1677. end;
  1678. procedure tbasecgarm.g_flags2reg(list: TAsmList; size: TCgSize; const f: TResFlags; reg: TRegister);
  1679. begin
  1680. list.concat(setcondition(taicpu.op_reg_const(A_MOV,reg,1),flags_to_cond(f)));
  1681. list.concat(setcondition(taicpu.op_reg_const(A_MOV,reg,0),inverse_cond(flags_to_cond(f))));
  1682. end;
  1683. procedure tbasecgarm.g_profilecode(list : TAsmList);
  1684. begin
  1685. if target_info.system = system_arm_linux then
  1686. begin
  1687. list.concat(taicpu.op_regset(A_PUSH,R_INTREGISTER,R_SUBWHOLE,[RS_R14]));
  1688. a_call_name(list,'__gnu_mcount_nc',false);
  1689. end
  1690. else
  1691. internalerror(2014091201);
  1692. end;
  1693. procedure tbasecgarm.g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);
  1694. var
  1695. ref : treference;
  1696. shift : byte;
  1697. firstfloatreg,lastfloatreg,
  1698. r : byte;
  1699. mmregs,
  1700. regs, saveregs : tcpuregisterset;
  1701. registerarea,
  1702. r7offset,
  1703. stackmisalignment : pint;
  1704. imm1, imm2: DWord;
  1705. stack_parameters : Boolean;
  1706. begin
  1707. LocalSize:=align(LocalSize,4);
  1708. stack_parameters:=current_procinfo.procdef.stack_tainting_parameter(calleeside);
  1709. { call instruction does not put anything on the stack }
  1710. registerarea:=0;
  1711. tcpuprocinfo(current_procinfo).stackpaddingreg:=High(TSuperRegister);
  1712. lastfloatreg:=RS_NO;
  1713. if not(nostackframe) then
  1714. begin
  1715. firstfloatreg:=RS_NO;
  1716. mmregs:=[];
  1717. case current_settings.fputype of
  1718. fpu_none,
  1719. fpu_soft,
  1720. fpu_libgcc:
  1721. ;
  1722. fpu_fpa,
  1723. fpu_fpa10,
  1724. fpu_fpa11:
  1725. begin
  1726. { save floating point registers? }
  1727. regs:=rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall);
  1728. for r:=RS_F0 to RS_F7 do
  1729. if r in regs then
  1730. begin
  1731. if firstfloatreg=RS_NO then
  1732. firstfloatreg:=r;
  1733. lastfloatreg:=r;
  1734. inc(registerarea,12);
  1735. end;
  1736. end;
  1737. fpu_vfpv2,
  1738. fpu_vfpv3,
  1739. fpu_vfpv4,
  1740. fpu_vfpv3_d16:
  1741. begin;
  1742. { the *[0..31] is a hack to prevent that the compiler tries to save odd single-type registers,
  1743. they have numbers>$1f which is not really correct as they should simply have the same numbers
  1744. as the even ones by with a different subtype as it is done on x86 with al/ah }
  1745. mmregs:=(rg[R_MMREGISTER].used_in_proc-paramanager.get_volatile_registers_mm(pocall_stdcall))*[0..31];
  1746. end;
  1747. else
  1748. internalerror(2019050924);
  1749. end;
  1750. a_reg_alloc(list,NR_STACK_POINTER_REG);
  1751. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  1752. a_reg_alloc(list,NR_FRAME_POINTER_REG);
  1753. { save int registers }
  1754. reference_reset(ref,4,[]);
  1755. ref.index:=NR_STACK_POINTER_REG;
  1756. ref.addressmode:=AM_PREINDEXED;
  1757. regs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  1758. if not(target_info.system in systems_darwin) then
  1759. begin
  1760. a_reg_alloc(list,NR_STACK_POINTER_REG);
  1761. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  1762. begin
  1763. a_reg_alloc(list,NR_R12);
  1764. list.concat(taicpu.op_reg_reg(A_MOV,NR_R12,NR_STACK_POINTER_REG));
  1765. end;
  1766. { the (old) ARM APCS requires saving both the stack pointer (to
  1767. crawl the stack) and the PC (to identify the function this
  1768. stack frame belongs to) -> also save R12 (= copy of R13 on entry)
  1769. and R15 -- still needs updating for EABI and Darwin, they don't
  1770. need that }
  1771. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  1772. regs:=regs+[RS_FRAME_POINTER_REG,RS_R12,RS_R14,RS_R15]
  1773. else
  1774. if (regs<>[]) or (pi_do_call in current_procinfo.flags) then
  1775. include(regs,RS_R14);
  1776. if regs<>[] then
  1777. begin
  1778. for r:=RS_R0 to RS_R15 do
  1779. if r in regs then
  1780. inc(registerarea,4);
  1781. { if the stack is not 8 byte aligned, try to add an extra register,
  1782. so we can avoid the extra sub/add ...,#4 later (KB) }
  1783. if ((registerarea mod current_settings.alignment.localalignmax) <> 0) then
  1784. for r:=RS_R3 downto RS_R0 do
  1785. if not(r in regs) then
  1786. begin
  1787. regs:=regs+[r];
  1788. inc(registerarea,4);
  1789. tcpuprocinfo(current_procinfo).stackpaddingreg:=r;
  1790. break;
  1791. end;
  1792. list.concat(setoppostfix(taicpu.op_ref_regset(A_STM,ref,R_INTREGISTER,R_SUBWHOLE,regs),PF_FD));
  1793. end;
  1794. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  1795. begin
  1796. { the framepointer now points to the saved R15, so the saved
  1797. framepointer is at R11-12 (for get_caller_frame) }
  1798. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_FRAME_POINTER_REG,NR_R12,4));
  1799. a_reg_dealloc(list,NR_R12);
  1800. end;
  1801. end
  1802. else
  1803. begin
  1804. { always save r14 if we use r7 as the framepointer, because
  1805. the parameter offsets are hardcoded in advance and always
  1806. assume that r14 sits on the stack right behind the saved r7
  1807. }
  1808. if current_procinfo.framepointer=NR_FRAME_POINTER_REG then
  1809. include(regs,RS_FRAME_POINTER_REG);
  1810. if (regs<>[]) or (pi_do_call in current_procinfo.flags) then
  1811. include(regs,RS_R14);
  1812. if regs<>[] then
  1813. begin
  1814. { on Darwin, you first have to save [r4-r7,lr], and then
  1815. [r8,r10,r11] and make r7 point to the previously saved
  1816. r7 so that you can perform a stack crawl based on it
  1817. ([r7] is previous stack frame, [r7+4] is return address
  1818. }
  1819. include(regs,RS_FRAME_POINTER_REG);
  1820. saveregs:=regs-[RS_R8,RS_R10,RS_R11];
  1821. r7offset:=0;
  1822. for r:=RS_R0 to RS_R15 do
  1823. if r in saveregs then
  1824. begin
  1825. inc(registerarea,4);
  1826. if r<RS_FRAME_POINTER_REG then
  1827. inc(r7offset,4);
  1828. end;
  1829. { save the registers }
  1830. list.concat(setoppostfix(taicpu.op_ref_regset(A_STM,ref,R_INTREGISTER,R_SUBWHOLE,saveregs),PF_FD));
  1831. { make r7 point to the saved r7 (regardless of whether this
  1832. frame uses the framepointer, for backtrace purposes) }
  1833. if r7offset<>0 then
  1834. list.concat(taicpu.op_reg_reg_const(A_ADD,NR_FRAME_POINTER_REG,NR_R13,r7offset))
  1835. else
  1836. list.concat(taicpu.op_reg_reg(A_MOV,NR_R7,NR_R13));
  1837. { now save the rest (if any) }
  1838. saveregs:=regs-saveregs;
  1839. if saveregs<>[] then
  1840. begin
  1841. for r:=RS_R8 to RS_R11 do
  1842. if r in saveregs then
  1843. inc(registerarea,4);
  1844. list.concat(setoppostfix(taicpu.op_ref_regset(A_STM,ref,R_INTREGISTER,R_SUBWHOLE,saveregs),PF_FD));
  1845. end;
  1846. end;
  1847. end;
  1848. stackmisalignment:=registerarea mod current_settings.alignment.localalignmax;
  1849. if (LocalSize<>0) or
  1850. ((stackmisalignment<>0) and
  1851. ((pi_do_call in current_procinfo.flags) or
  1852. (po_assembler in current_procinfo.procdef.procoptions))) then
  1853. begin
  1854. localsize:=align(localsize+stackmisalignment,current_settings.alignment.localalignmax)-stackmisalignment;
  1855. if stack_parameters and (pi_estimatestacksize in current_procinfo.flags) then
  1856. begin
  1857. if localsize>tcpuprocinfo(current_procinfo).stackframesize then
  1858. internalerror(2014030901)
  1859. else
  1860. localsize:=tcpuprocinfo(current_procinfo).stackframesize-registerarea;
  1861. end;
  1862. if is_shifter_const(localsize,shift) then
  1863. begin
  1864. a_reg_dealloc(list,NR_R12);
  1865. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,LocalSize));
  1866. end
  1867. else if split_into_shifter_const(localsize, imm1, imm2) then
  1868. begin
  1869. a_reg_dealloc(list,NR_R12);
  1870. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,imm1));
  1871. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,imm2));
  1872. end
  1873. else
  1874. begin
  1875. if current_procinfo.framepointer=NR_STACK_POINTER_REG then
  1876. a_reg_alloc(list,NR_R12);
  1877. a_load_const_reg(list,OS_ADDR,LocalSize,NR_R12);
  1878. list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R12));
  1879. a_reg_dealloc(list,NR_R12);
  1880. end;
  1881. end;
  1882. if (mmregs<>[]) or
  1883. (firstfloatreg<>RS_NO) then
  1884. begin
  1885. reference_reset(ref,4,[]);
  1886. if (tg.direction*tcpuprocinfo(current_procinfo).floatregstart>=1023) or
  1887. (current_settings.fputype in [fpu_vfpv2,fpu_vfpv3,fpu_vfpv4,fpu_vfpv3_d16]) then
  1888. begin
  1889. if not is_shifter_const(tcpuprocinfo(current_procinfo).floatregstart,shift) then
  1890. begin
  1891. a_reg_alloc(list,NR_R12);
  1892. a_load_const_reg(list,OS_ADDR,-tcpuprocinfo(current_procinfo).floatregstart,NR_R12);
  1893. list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_R12,current_procinfo.framepointer,NR_R12));
  1894. a_reg_dealloc(list,NR_R12);
  1895. end
  1896. else
  1897. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_R12,current_procinfo.framepointer,-tcpuprocinfo(current_procinfo).floatregstart));
  1898. ref.base:=NR_R12;
  1899. end
  1900. else
  1901. begin
  1902. ref.base:=current_procinfo.framepointer;
  1903. ref.offset:=tcpuprocinfo(current_procinfo).floatregstart;
  1904. end;
  1905. case current_settings.fputype of
  1906. fpu_fpa,
  1907. fpu_fpa10,
  1908. fpu_fpa11:
  1909. begin
  1910. list.concat(taicpu.op_reg_const_ref(A_SFM,newreg(R_FPUREGISTER,firstfloatreg,R_SUBWHOLE),
  1911. lastfloatreg-firstfloatreg+1,ref));
  1912. end;
  1913. fpu_vfpv2,
  1914. fpu_vfpv3,
  1915. fpu_vfpv4,
  1916. fpu_vfpv3_d16:
  1917. begin
  1918. ref.index:=ref.base;
  1919. ref.base:=NR_NO;
  1920. { FSTMX is deprecated on ARMv6 and later }
  1921. {if (current_settings.cputype<cpu_armv6) then
  1922. postfix:=PF_IAX
  1923. else
  1924. postfix:=PF_IAD;}
  1925. if mmregs<>[] then
  1926. list.concat(taicpu.op_ref_regset(A_VSTM,ref,R_MMREGISTER,R_SUBFD,mmregs));
  1927. end;
  1928. else
  1929. internalerror(2019050923);
  1930. end;
  1931. end;
  1932. end;
  1933. end;
  1934. procedure tbasecgarm.g_proc_exit(list : TAsmList;parasize : longint;nostackframe:boolean);
  1935. var
  1936. ref : treference;
  1937. LocalSize : longint;
  1938. firstfloatreg,lastfloatreg,
  1939. r,
  1940. shift : byte;
  1941. mmregs,
  1942. saveregs,
  1943. regs : tcpuregisterset;
  1944. registerarea,
  1945. stackmisalignment: pint;
  1946. paddingreg: TSuperRegister;
  1947. imm1, imm2: DWord;
  1948. begin
  1949. if not(nostackframe) then
  1950. begin
  1951. registerarea:=0;
  1952. firstfloatreg:=RS_NO;
  1953. lastfloatreg:=RS_NO;
  1954. mmregs:=[];
  1955. saveregs:=[];
  1956. case current_settings.fputype of
  1957. fpu_none,
  1958. fpu_soft,
  1959. fpu_libgcc:
  1960. ;
  1961. fpu_fpa,
  1962. fpu_fpa10,
  1963. fpu_fpa11:
  1964. begin
  1965. { restore floating point registers? }
  1966. regs:=rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall);
  1967. for r:=RS_F0 to RS_F7 do
  1968. if r in regs then
  1969. begin
  1970. if firstfloatreg=RS_NO then
  1971. firstfloatreg:=r;
  1972. lastfloatreg:=r;
  1973. { floating point register space is already included in
  1974. localsize below by calc_stackframe_size
  1975. inc(registerarea,12);
  1976. }
  1977. end;
  1978. end;
  1979. fpu_vfpv2,
  1980. fpu_vfpv3,
  1981. fpu_vfpv4,
  1982. fpu_vfpv3_d16:
  1983. begin;
  1984. { restore vfp registers? }
  1985. { the *[0..31] is a hack to prevent that the compiler tries to save odd single-type registers,
  1986. they have numbers>$1f which is not really correct as they should simply have the same numbers
  1987. as the even ones by with a different subtype as it is done on x86 with al/ah }
  1988. mmregs:=(rg[R_MMREGISTER].used_in_proc-paramanager.get_volatile_registers_mm(pocall_stdcall))*[0..31];
  1989. end;
  1990. else
  1991. internalerror(2019050926);
  1992. end;
  1993. if (firstfloatreg<>RS_NO) or
  1994. (mmregs<>[]) then
  1995. begin
  1996. reference_reset(ref,4,[]);
  1997. if (tg.direction*tcpuprocinfo(current_procinfo).floatregstart>=1023) or
  1998. (current_settings.fputype in [fpu_vfpv2,fpu_vfpv3,fpu_vfpv4,fpu_vfpv3_d16]) then
  1999. begin
  2000. if not is_shifter_const(tcpuprocinfo(current_procinfo).floatregstart,shift) then
  2001. begin
  2002. a_reg_alloc(list,NR_R12);
  2003. a_load_const_reg(list,OS_ADDR,-tcpuprocinfo(current_procinfo).floatregstart,NR_R12);
  2004. list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_R12,current_procinfo.framepointer,NR_R12));
  2005. a_reg_dealloc(list,NR_R12);
  2006. end
  2007. else
  2008. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_R12,current_procinfo.framepointer,-tcpuprocinfo(current_procinfo).floatregstart));
  2009. ref.base:=NR_R12;
  2010. end
  2011. else
  2012. begin
  2013. ref.base:=current_procinfo.framepointer;
  2014. ref.offset:=tcpuprocinfo(current_procinfo).floatregstart;
  2015. end;
  2016. case current_settings.fputype of
  2017. fpu_fpa,
  2018. fpu_fpa10,
  2019. fpu_fpa11:
  2020. begin
  2021. list.concat(taicpu.op_reg_const_ref(A_LFM,newreg(R_FPUREGISTER,firstfloatreg,R_SUBWHOLE),
  2022. lastfloatreg-firstfloatreg+1,ref));
  2023. end;
  2024. fpu_vfpv2,
  2025. fpu_vfpv3,
  2026. fpu_vfpv4,
  2027. fpu_vfpv3_d16:
  2028. begin
  2029. ref.index:=ref.base;
  2030. ref.base:=NR_NO;
  2031. { FLDMX is deprecated on ARMv6 and later }
  2032. {if (current_settings.cputype<cpu_armv6) then
  2033. mmpostfix:=PF_IAX
  2034. else
  2035. mmpostfix:=PF_IAD;}
  2036. if mmregs<>[] then
  2037. list.concat(taicpu.op_ref_regset(A_VLDM,ref,R_MMREGISTER,R_SUBFD,mmregs));
  2038. end;
  2039. else
  2040. internalerror(2019050921);
  2041. end;
  2042. end;
  2043. regs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  2044. if (pi_do_call in current_procinfo.flags) or
  2045. (regs<>[]) or
  2046. ((target_info.system in systems_darwin) and
  2047. (current_procinfo.framepointer<>NR_STACK_POINTER_REG)) then
  2048. begin
  2049. exclude(regs,RS_R14);
  2050. include(regs,RS_R15);
  2051. if (target_info.system in systems_darwin) then
  2052. include(regs,RS_FRAME_POINTER_REG);
  2053. end;
  2054. if not(target_info.system in systems_darwin) then
  2055. begin
  2056. { restore saved stack pointer to SP (R13) and saved lr to PC (R15).
  2057. The saved PC came after that but is discarded, since we restore
  2058. the stack pointer }
  2059. if (current_procinfo.framepointer<>NR_STACK_POINTER_REG) then
  2060. regs:=regs+[RS_FRAME_POINTER_REG,RS_R13,RS_R15];
  2061. end
  2062. else
  2063. begin
  2064. { restore R8-R11 already if necessary (they've been stored
  2065. before the others) }
  2066. saveregs:=regs*[RS_R8,RS_R10,RS_R11];
  2067. if saveregs<>[] then
  2068. begin
  2069. reference_reset(ref,4,[]);
  2070. ref.index:=NR_STACK_POINTER_REG;
  2071. ref.addressmode:=AM_PREINDEXED;
  2072. for r:=RS_R8 to RS_R11 do
  2073. if r in saveregs then
  2074. inc(registerarea,4);
  2075. regs:=regs-saveregs;
  2076. end;
  2077. end;
  2078. for r:=RS_R0 to RS_R15 do
  2079. if r in regs then
  2080. inc(registerarea,4);
  2081. { reapply the stack padding reg, in case there was one, see the complimentary
  2082. comment in g_proc_entry() (KB) }
  2083. paddingreg:=tcpuprocinfo(current_procinfo).stackpaddingreg;
  2084. if paddingreg < RS_R4 then
  2085. if paddingreg in regs then
  2086. internalerror(201306190)
  2087. else
  2088. begin
  2089. regs:=regs+[paddingreg];
  2090. inc(registerarea,4);
  2091. end;
  2092. stackmisalignment:=registerarea mod current_settings.alignment.localalignmax;
  2093. if (current_procinfo.framepointer=NR_STACK_POINTER_REG) or
  2094. (target_info.system in systems_darwin) then
  2095. begin
  2096. LocalSize:=current_procinfo.calc_stackframe_size;
  2097. if (LocalSize<>0) or
  2098. ((stackmisalignment<>0) and
  2099. ((pi_do_call in current_procinfo.flags) or
  2100. (po_assembler in current_procinfo.procdef.procoptions))) then
  2101. begin
  2102. if pi_estimatestacksize in current_procinfo.flags then
  2103. LocalSize:=tcpuprocinfo(current_procinfo).stackframesize-registerarea
  2104. else
  2105. localsize:=align(localsize+stackmisalignment,current_settings.alignment.localalignmax)-stackmisalignment;
  2106. if is_shifter_const(LocalSize,shift) then
  2107. list.concat(taicpu.op_reg_reg_const(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,LocalSize))
  2108. else if split_into_shifter_const(localsize, imm1, imm2) then
  2109. begin
  2110. list.concat(taicpu.op_reg_reg_const(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,imm1));
  2111. list.concat(taicpu.op_reg_reg_const(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,imm2));
  2112. end
  2113. else
  2114. begin
  2115. a_reg_alloc(list,NR_R12);
  2116. a_load_const_reg(list,OS_ADDR,LocalSize,NR_R12);
  2117. list.concat(taicpu.op_reg_reg_reg(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R12));
  2118. a_reg_dealloc(list,NR_R12);
  2119. end;
  2120. end;
  2121. if (target_info.system in systems_darwin) and
  2122. (saveregs<>[]) then
  2123. list.concat(setoppostfix(taicpu.op_ref_regset(A_LDM,ref,R_INTREGISTER,R_SUBWHOLE,saveregs),PF_FD));
  2124. if regs=[] then
  2125. begin
  2126. if not(CPUARM_HAS_BX in cpu_capabilities[current_settings.cputype]) then
  2127. list.concat(taicpu.op_reg_reg(A_MOV,NR_PC,NR_R14))
  2128. else
  2129. list.concat(taicpu.op_reg(A_BX,NR_R14))
  2130. end
  2131. else
  2132. begin
  2133. reference_reset(ref,4,[]);
  2134. ref.index:=NR_STACK_POINTER_REG;
  2135. ref.addressmode:=AM_PREINDEXED;
  2136. list.concat(setoppostfix(taicpu.op_ref_regset(A_LDM,ref,R_INTREGISTER,R_SUBWHOLE,regs),PF_FD));
  2137. end;
  2138. end
  2139. else
  2140. begin
  2141. { restore int registers and return }
  2142. reference_reset(ref,4,[]);
  2143. ref.index:=NR_FRAME_POINTER_REG;
  2144. list.concat(setoppostfix(taicpu.op_ref_regset(A_LDM,ref,R_INTREGISTER,R_SUBWHOLE,regs),PF_EA));
  2145. end;
  2146. end
  2147. else if not(CPUARM_HAS_BX in cpu_capabilities[current_settings.cputype]) then
  2148. list.concat(taicpu.op_reg_reg(A_MOV,NR_PC,NR_R14))
  2149. else
  2150. list.concat(taicpu.op_reg(A_BX,NR_R14))
  2151. end;
  2152. procedure tbasecgarm.g_maybe_got_init(list : TAsmList);
  2153. var
  2154. ref : treference;
  2155. l : TAsmLabel;
  2156. regs : tcpuregisterset;
  2157. r: byte;
  2158. begin
  2159. if (cs_create_pic in current_settings.moduleswitches) and
  2160. (pi_needs_got in current_procinfo.flags) and
  2161. (tf_pic_uses_got in target_info.flags) then
  2162. begin
  2163. { Procedure parametrs are not initialized at this stage.
  2164. Before GOT initialization code, allocate registers used for procedure parameters
  2165. to prevent usage of these registers for temp operations in later stages of code
  2166. generation. }
  2167. regs:=rg[R_INTREGISTER].used_in_proc;
  2168. for r:=RS_R0 to RS_R3 do
  2169. if r in regs then
  2170. a_reg_alloc(list, newreg(R_INTREGISTER,r,R_SUBWHOLE));
  2171. { Allocate scratch register R12 and use it for GOT calculations directly.
  2172. Otherwise the init code can be distorted in later stages of code generation. }
  2173. a_reg_alloc(list,NR_R12);
  2174. reference_reset(ref,4,[]);
  2175. current_asmdata.getglobaldatalabel(l);
  2176. cg.a_label(current_procinfo.aktlocaldata,l);
  2177. ref.symbol:=l;
  2178. ref.base:=NR_PC;
  2179. ref.symboldata:=current_procinfo.aktlocaldata.last;
  2180. list.concat(Taicpu.op_reg_ref(A_LDR,NR_R12,ref));
  2181. current_asmdata.getaddrlabel(l);
  2182. current_procinfo.aktlocaldata.concat(tai_const.Create_rel_sym_offset(aitconst_32bit,l,current_asmdata.RefAsmSymbol('_GLOBAL_OFFSET_TABLE_',AT_DATA),-8));
  2183. cg.a_label(list,l);
  2184. list.concat(Taicpu.op_reg_reg_reg(A_ADD,NR_R12,NR_PC,NR_R12));
  2185. list.concat(Taicpu.op_reg_reg(A_MOV,current_procinfo.got,NR_R12));
  2186. { Deallocate registers }
  2187. a_reg_dealloc(list,NR_R12);
  2188. for r:=RS_R3 downto RS_R0 do
  2189. if r in regs then
  2190. a_reg_dealloc(list, newreg(R_INTREGISTER,r,R_SUBWHOLE));
  2191. end;
  2192. end;
  2193. procedure tbasecgarm.a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);
  2194. var
  2195. b : byte;
  2196. tmpref : treference;
  2197. instr : taicpu;
  2198. begin
  2199. if ref.addressmode<>AM_OFFSET then
  2200. internalerror(200309071);
  2201. tmpref:=ref;
  2202. { Be sure to have a base register }
  2203. if (tmpref.base=NR_NO) then
  2204. begin
  2205. if tmpref.shiftmode<>SM_None then
  2206. internalerror(2014020702);
  2207. if tmpref.signindex<0 then
  2208. internalerror(200312023);
  2209. tmpref.base:=tmpref.index;
  2210. tmpref.index:=NR_NO;
  2211. end;
  2212. if assigned(tmpref.symbol) or
  2213. not((is_shifter_const(tmpref.offset,b)) or
  2214. (is_shifter_const(-tmpref.offset,b))
  2215. ) then
  2216. fixref(list,tmpref);
  2217. { expect a base here if there is an index }
  2218. if (tmpref.base=NR_NO) and (tmpref.index<>NR_NO) then
  2219. internalerror(200312022);
  2220. if tmpref.index<>NR_NO then
  2221. begin
  2222. if tmpref.shiftmode<>SM_None then
  2223. internalerror(200312021);
  2224. if tmpref.signindex<0 then
  2225. a_op_reg_reg_reg(list,OP_SUB,OS_ADDR,tmpref.base,tmpref.index,r)
  2226. else
  2227. a_op_reg_reg_reg(list,OP_ADD,OS_ADDR,tmpref.base,tmpref.index,r);
  2228. if tmpref.offset<>0 then
  2229. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,tmpref.offset,r,r);
  2230. end
  2231. else
  2232. begin
  2233. if tmpref.base=NR_NO then
  2234. a_load_const_reg(list,OS_ADDR,tmpref.offset,r)
  2235. else
  2236. if tmpref.offset<>0 then
  2237. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,tmpref.offset,tmpref.base,r)
  2238. else
  2239. begin
  2240. instr:=taicpu.op_reg_reg(A_MOV,r,tmpref.base);
  2241. list.concat(instr);
  2242. add_move_instruction(instr);
  2243. end;
  2244. end;
  2245. end;
  2246. procedure tbasecgarm.fixref(list : TAsmList;var ref : treference);
  2247. var
  2248. tmpreg, tmpreg2 : tregister;
  2249. tmpref : treference;
  2250. l, piclabel : tasmlabel;
  2251. indirection_done : boolean;
  2252. begin
  2253. { absolute symbols can't be handled directly, we've to store the symbol reference
  2254. in the text segment and access it pc relative
  2255. For now, we assume that references where base or index equals to PC are already
  2256. relative, all other references are assumed to be absolute and thus they need
  2257. to be handled extra.
  2258. A proper solution would be to change refoptions to a set and store the information
  2259. if the symbol is absolute or relative there.
  2260. }
  2261. { create consts entry }
  2262. reference_reset(tmpref,4,[]);
  2263. current_asmdata.getjumplabel(l);
  2264. cg.a_label(current_procinfo.aktlocaldata,l);
  2265. tmpref.symboldata:=current_procinfo.aktlocaldata.last;
  2266. piclabel:=nil;
  2267. tmpreg:=NR_NO;
  2268. indirection_done:=false;
  2269. if assigned(ref.symbol) then
  2270. begin
  2271. if (target_info.system=system_arm_darwin) and
  2272. (ref.symbol.bind in [AB_EXTERNAL,AB_WEAK_EXTERNAL,AB_PRIVATE_EXTERN,AB_COMMON]) then
  2273. begin
  2274. tmpreg:=g_indirect_sym_load(list,ref.symbol.name,asmsym2indsymflags(ref.symbol));
  2275. if ref.offset<>0 then
  2276. a_op_const_reg(list,OP_ADD,OS_ADDR,ref.offset,tmpreg);
  2277. indirection_done:=true;
  2278. end
  2279. else if ref.refaddr=addr_gottpoff then
  2280. current_procinfo.aktlocaldata.concat(tai_const.Create_rel_sym_offset(aitconst_gottpoff,ref.symbol,ref.relsymbol,ref.offset))
  2281. else if (cs_create_pic in current_settings.moduleswitches) then
  2282. if (tf_pic_uses_got in target_info.flags) then
  2283. current_procinfo.aktlocaldata.concat(tai_const.Create_type_sym(aitconst_got,ref.symbol))
  2284. else
  2285. begin
  2286. { ideally, we would want to generate
  2287. ldr r1, LPICConstPool
  2288. LPICLocal:
  2289. ldr/str r2,[pc,r1]
  2290. ...
  2291. LPICConstPool:
  2292. .long _globsym-(LPICLocal+8)
  2293. However, we cannot be sure that the ldr/str will follow
  2294. right after the call to fixref, so we have to load the
  2295. complete address already in a register.
  2296. }
  2297. current_asmdata.getaddrlabel(piclabel);
  2298. current_procinfo.aktlocaldata.concat(tai_const.Create_rel_sym_offset(aitconst_ptr,piclabel,ref.symbol,ref.offset-8));
  2299. end
  2300. else
  2301. current_procinfo.aktlocaldata.concat(tai_const.create_sym_offset(ref.symbol,ref.offset))
  2302. end
  2303. else
  2304. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(ref.offset));
  2305. { load consts entry }
  2306. if not indirection_done then
  2307. begin
  2308. tmpreg:=getintregister(list,OS_INT);
  2309. tmpref.symbol:=l;
  2310. tmpref.base:=NR_PC;
  2311. list.concat(taicpu.op_reg_ref(A_LDR,tmpreg,tmpref));
  2312. if (cs_create_pic in current_settings.moduleswitches) and
  2313. (tf_pic_uses_got in target_info.flags) and
  2314. assigned(ref.symbol) then
  2315. begin
  2316. {$ifdef EXTDEBUG}
  2317. if not (pi_needs_got in current_procinfo.flags) then
  2318. Comment(V_warning,'pi_needs_got not included');
  2319. {$endif EXTDEBUG}
  2320. Include(current_procinfo.flags,pi_needs_got);
  2321. reference_reset(tmpref,4,[]);
  2322. tmpref.base:=current_procinfo.got;
  2323. tmpref.index:=tmpreg;
  2324. list.concat(taicpu.op_reg_ref(A_LDR,tmpreg,tmpref));
  2325. if ref.offset<>0 then
  2326. a_op_const_reg(list,OP_ADD,OS_ADDR,ref.offset,tmpreg);
  2327. end;
  2328. end;
  2329. if assigned(piclabel) then
  2330. begin
  2331. cg.a_label(list,piclabel);
  2332. tmpreg2:=getaddressregister(list);
  2333. a_op_reg_reg_reg(list,OP_ADD,OS_ADDR,tmpreg,NR_PC,tmpreg2);
  2334. tmpreg:=tmpreg2
  2335. end;
  2336. { This routine can be called with PC as base/index in case the offset
  2337. was too large to encode in a load/store. In that case, the entire
  2338. absolute expression has been re-encoded in a new constpool entry, and
  2339. we have to remove the use of PC from the original reference (the code
  2340. above made everything relative to the value loaded from the new
  2341. constpool entry) }
  2342. if is_pc(ref.base) then
  2343. ref.base:=NR_NO;
  2344. if is_pc(ref.index) then
  2345. ref.index:=NR_NO;
  2346. if (ref.base<>NR_NO) then
  2347. begin
  2348. if ref.index<>NR_NO then
  2349. begin
  2350. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,tmpreg));
  2351. ref.base:=tmpreg;
  2352. end
  2353. else
  2354. if ref.base<>NR_PC then
  2355. begin
  2356. ref.index:=tmpreg;
  2357. ref.shiftimm:=0;
  2358. ref.signindex:=1;
  2359. ref.shiftmode:=SM_None;
  2360. end
  2361. else
  2362. ref.base:=tmpreg;
  2363. end
  2364. else
  2365. ref.base:=tmpreg;
  2366. ref.offset:=0;
  2367. ref.symbol:=nil;
  2368. end;
  2369. procedure tbasecgarm.g_concatcopy_move(list : TAsmList;const source,dest : treference;len : tcgint);
  2370. var
  2371. paraloc1,paraloc2,paraloc3 : TCGPara;
  2372. pd : tprocdef;
  2373. begin
  2374. pd:=search_system_proc('MOVE');
  2375. paraloc1.init;
  2376. paraloc2.init;
  2377. paraloc3.init;
  2378. paramanager.getintparaloc(list,pd,1,paraloc1);
  2379. paramanager.getintparaloc(list,pd,2,paraloc2);
  2380. paramanager.getintparaloc(list,pd,3,paraloc3);
  2381. a_load_const_cgpara(list,OS_SINT,len,paraloc3);
  2382. a_loadaddr_ref_cgpara(list,dest,paraloc2);
  2383. a_loadaddr_ref_cgpara(list,source,paraloc1);
  2384. paramanager.freecgpara(list,paraloc3);
  2385. paramanager.freecgpara(list,paraloc2);
  2386. paramanager.freecgpara(list,paraloc1);
  2387. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  2388. alloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  2389. a_call_name(list,'FPC_MOVE',false);
  2390. dealloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  2391. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  2392. paraloc3.done;
  2393. paraloc2.done;
  2394. paraloc1.done;
  2395. end;
  2396. procedure tbasecgarm.g_concatcopy_internal(list : TAsmList;const source,dest : treference;len : tcgint;aligned : boolean);
  2397. const
  2398. maxtmpreg_arm = 10; {roozbeh: can be reduced to 8 or lower if might conflick with reserved ones,also +2 is used becouse of regs required for referencing}
  2399. maxtmpreg_thumb = 5;
  2400. var
  2401. srcref,dstref,usedtmpref,usedtmpref2:treference;
  2402. srcreg,destreg,countreg,r,tmpreg:tregister;
  2403. helpsize:aint;
  2404. copysize:byte;
  2405. cgsize:Tcgsize;
  2406. tmpregisters:array[1..maxtmpreg_arm] of tregister;
  2407. maxtmpreg,
  2408. tmpregi,tmpregi2:byte;
  2409. { will never be called with count<=4 }
  2410. procedure genloop(count : aword;size : byte);
  2411. const
  2412. size2opsize : array[1..4] of tcgsize = (OS_8,OS_16,OS_NO,OS_32);
  2413. var
  2414. l : tasmlabel;
  2415. begin
  2416. current_asmdata.getjumplabel(l);
  2417. if count<size then size:=1;
  2418. a_load_const_reg(list,OS_INT,count div size,countreg);
  2419. cg.a_label(list,l);
  2420. srcref.addressmode:=AM_POSTINDEXED;
  2421. dstref.addressmode:=AM_POSTINDEXED;
  2422. srcref.offset:=size;
  2423. dstref.offset:=size;
  2424. r:=getintregister(list,size2opsize[size]);
  2425. a_load_ref_reg(list,size2opsize[size],size2opsize[size],srcref,r);
  2426. a_reg_alloc(list,NR_DEFAULTFLAGS);
  2427. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_SUB,countreg,countreg,1),PF_S));
  2428. a_load_reg_ref(list,size2opsize[size],size2opsize[size],r,dstref);
  2429. a_jmp_flags(list,F_NE,l);
  2430. a_reg_dealloc(list,NR_DEFAULTFLAGS);
  2431. srcref.offset:=1;
  2432. dstref.offset:=1;
  2433. case count mod size of
  2434. 1:
  2435. begin
  2436. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2437. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2438. end;
  2439. 2:
  2440. if aligned then
  2441. begin
  2442. a_load_ref_reg(list,OS_16,OS_16,srcref,r);
  2443. a_load_reg_ref(list,OS_16,OS_16,r,dstref);
  2444. end
  2445. else
  2446. begin
  2447. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2448. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2449. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2450. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2451. end;
  2452. 3:
  2453. if aligned then
  2454. begin
  2455. srcref.offset:=2;
  2456. dstref.offset:=2;
  2457. a_load_ref_reg(list,OS_16,OS_16,srcref,r);
  2458. a_load_reg_ref(list,OS_16,OS_16,r,dstref);
  2459. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2460. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2461. end
  2462. else
  2463. begin
  2464. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2465. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2466. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2467. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2468. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2469. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2470. end;
  2471. end;
  2472. { keep the registers alive }
  2473. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  2474. list.concat(taicpu.op_reg_reg(A_MOV,srcreg,srcreg));
  2475. list.concat(taicpu.op_reg_reg(A_MOV,destreg,destreg));
  2476. end;
  2477. { save estimation, if a creating a separate ref is needed or
  2478. if we can keep the original reference while copying }
  2479. function SimpleRef(const ref : treference) : boolean;
  2480. begin
  2481. result:=((ref.base=NR_PC) and (ref.addressmode=AM_OFFSET) and (ref.refaddr in [addr_full,addr_no])) or
  2482. ((ref.symbol=nil) and
  2483. (ref.addressmode=AM_OFFSET) and
  2484. (((ref.offset>=0) and (ref.offset+len<=31)) or
  2485. (not(GenerateThumbCode) and (ref.offset>=-255) and (ref.offset+len<=255)) or
  2486. { ldrh has a limited offset range }
  2487. (not(GenerateThumbCode) and ((len mod 4) in [0,1]) and (ref.offset>=-4095) and (ref.offset+len<=4095))
  2488. )
  2489. );
  2490. end;
  2491. { will never be called with count<=4 }
  2492. procedure genloop_thumb(count : aword;size : byte);
  2493. procedure refincofs(const ref : treference;const value : longint = 1);
  2494. begin
  2495. a_op_const_reg(list,OP_ADD,OS_ADDR,value,ref.base);
  2496. end;
  2497. const
  2498. size2opsize : array[1..4] of tcgsize = (OS_8,OS_16,OS_NO,OS_32);
  2499. var
  2500. l : tasmlabel;
  2501. begin
  2502. current_asmdata.getjumplabel(l);
  2503. if count<size then size:=1;
  2504. a_load_const_reg(list,OS_INT,count div size,countreg);
  2505. cg.a_label(list,l);
  2506. r:=getintregister(list,size2opsize[size]);
  2507. a_load_ref_reg(list,size2opsize[size],size2opsize[size],srcref,r);
  2508. refincofs(srcref);
  2509. a_load_reg_ref(list,size2opsize[size],size2opsize[size],r,dstref);
  2510. refincofs(dstref);
  2511. a_reg_alloc(list,NR_DEFAULTFLAGS);
  2512. list.concat(taicpu.op_reg_reg_const(A_SUB,countreg,countreg,1));
  2513. a_jmp_flags(list,F_NE,l);
  2514. a_reg_dealloc(list,NR_DEFAULTFLAGS);
  2515. case count mod size of
  2516. 1:
  2517. begin
  2518. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2519. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2520. end;
  2521. 2:
  2522. if aligned then
  2523. begin
  2524. a_load_ref_reg(list,OS_16,OS_16,srcref,r);
  2525. a_load_reg_ref(list,OS_16,OS_16,r,dstref);
  2526. end
  2527. else
  2528. begin
  2529. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2530. refincofs(srcref);
  2531. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2532. refincofs(dstref);
  2533. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2534. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2535. end;
  2536. 3:
  2537. if aligned then
  2538. begin
  2539. a_load_ref_reg(list,OS_16,OS_16,srcref,r);
  2540. refincofs(srcref,2);
  2541. a_load_reg_ref(list,OS_16,OS_16,r,dstref);
  2542. refincofs(dstref,2);
  2543. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2544. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2545. end
  2546. else
  2547. begin
  2548. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2549. refincofs(srcref);
  2550. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2551. refincofs(dstref);
  2552. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2553. refincofs(srcref);
  2554. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2555. refincofs(dstref);
  2556. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2557. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2558. end;
  2559. end;
  2560. { keep the registers alive }
  2561. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  2562. list.concat(taicpu.op_reg_reg(A_MOV,srcreg,srcreg));
  2563. list.concat(taicpu.op_reg_reg(A_MOV,destreg,destreg));
  2564. end;
  2565. begin
  2566. if len=0 then
  2567. exit;
  2568. if GenerateThumbCode then
  2569. maxtmpreg:=maxtmpreg_thumb
  2570. else
  2571. maxtmpreg:=maxtmpreg_arm;
  2572. helpsize:=12+maxtmpreg*4;//52 with maxtmpreg=10
  2573. dstref:=dest;
  2574. srcref:=source;
  2575. if cs_opt_size in current_settings.optimizerswitches then
  2576. helpsize:=8;
  2577. if aligned and (len=4) then
  2578. begin
  2579. tmpreg:=getintregister(list,OS_32);
  2580. a_load_ref_reg(list,OS_32,OS_32,source,tmpreg);
  2581. a_load_reg_ref(list,OS_32,OS_32,tmpreg,dest);
  2582. end
  2583. else if aligned and (len=2) then
  2584. begin
  2585. tmpreg:=getintregister(list,OS_16);
  2586. a_load_ref_reg(list,OS_16,OS_16,source,tmpreg);
  2587. a_load_reg_ref(list,OS_16,OS_16,tmpreg,dest);
  2588. end
  2589. else if (len<=helpsize) and aligned then
  2590. begin
  2591. tmpregi:=0;
  2592. { loading address in a separate register needed? }
  2593. if SimpleRef(source) then
  2594. begin
  2595. { ... then we don't need a loadaddr }
  2596. srcref:=source;
  2597. end
  2598. else
  2599. begin
  2600. srcreg:=getintregister(list,OS_ADDR);
  2601. a_loadaddr_ref_reg(list,source,srcreg);
  2602. reference_reset_base(srcref,srcreg,0,source.temppos,source.alignment,source.volatility);
  2603. end;
  2604. while (len div 4 <> 0) and (tmpregi<maxtmpreg) do
  2605. begin
  2606. inc(tmpregi);
  2607. tmpregisters[tmpregi]:=getintregister(list,OS_32);
  2608. a_load_ref_reg(list,OS_32,OS_32,srcref,tmpregisters[tmpregi]);
  2609. inc(srcref.offset,4);
  2610. dec(len,4);
  2611. end;
  2612. { loading address in a separate register needed? }
  2613. if SimpleRef(dest) then
  2614. dstref:=dest
  2615. else
  2616. begin
  2617. destreg:=getintregister(list,OS_ADDR);
  2618. a_loadaddr_ref_reg(list,dest,destreg);
  2619. reference_reset_base(dstref,destreg,0,dest.temppos,dest.alignment,dest.volatility);
  2620. end;
  2621. tmpregi2:=1;
  2622. while (tmpregi2<=tmpregi) do
  2623. begin
  2624. a_load_reg_ref(list,OS_32,OS_32,tmpregisters[tmpregi2],dstref);
  2625. inc(dstref.offset,4);
  2626. inc(tmpregi2);
  2627. end;
  2628. copysize:=4;
  2629. cgsize:=OS_32;
  2630. while len<>0 do
  2631. begin
  2632. if len<2 then
  2633. begin
  2634. copysize:=1;
  2635. cgsize:=OS_8;
  2636. end
  2637. else if len<4 then
  2638. begin
  2639. copysize:=2;
  2640. cgsize:=OS_16;
  2641. end;
  2642. dec(len,copysize);
  2643. r:=getintregister(list,cgsize);
  2644. a_load_ref_reg(list,cgsize,cgsize,srcref,r);
  2645. a_load_reg_ref(list,cgsize,cgsize,r,dstref);
  2646. inc(srcref.offset,copysize);
  2647. inc(dstref.offset,copysize);
  2648. end;{end of while}
  2649. end
  2650. else
  2651. begin
  2652. cgsize:=OS_32;
  2653. if (len<=4) then{len<=4 and not aligned}
  2654. begin
  2655. r:=getintregister(list,cgsize);
  2656. usedtmpref:=a_internal_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2657. if Len=1 then
  2658. a_load_reg_ref(list,OS_8,OS_8,r,dstref)
  2659. else
  2660. begin
  2661. tmpreg:=getintregister(list,cgsize);
  2662. usedtmpref2:=a_internal_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2663. inc(usedtmpref.offset,1);
  2664. a_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  2665. inc(usedtmpref2.offset,1);
  2666. a_load_reg_ref(list,OS_8,OS_8,tmpreg,usedtmpref2);
  2667. if len>2 then
  2668. begin
  2669. inc(usedtmpref.offset,1);
  2670. a_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  2671. inc(usedtmpref2.offset,1);
  2672. a_load_reg_ref(list,OS_8,OS_8,tmpreg,usedtmpref2);
  2673. if len>3 then
  2674. begin
  2675. inc(usedtmpref.offset,1);
  2676. a_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  2677. inc(usedtmpref2.offset,1);
  2678. a_load_reg_ref(list,OS_8,OS_8,tmpreg,usedtmpref2);
  2679. end;
  2680. end;
  2681. end;
  2682. end{end of if len<=4}
  2683. else
  2684. begin{unaligned & 4<len<helpsize **or** aligned/unaligned & len>helpsize}
  2685. destreg:=getintregister(list,OS_ADDR);
  2686. a_loadaddr_ref_reg(list,dest,destreg);
  2687. reference_reset_base(dstref,destreg,0,dest.temppos,dest.alignment,dest.volatility);
  2688. srcreg:=getintregister(list,OS_ADDR);
  2689. a_loadaddr_ref_reg(list,source,srcreg);
  2690. reference_reset_base(srcref,srcreg,0,dest.temppos,source.alignment,source.volatility);
  2691. countreg:=getintregister(list,OS_32);
  2692. // if cs_opt_size in current_settings.optimizerswitches then
  2693. { roozbeh : it seems loading 1 byte is faster becouse of caching/fetching(?) }
  2694. {if aligned then
  2695. genloop(len,4)
  2696. else}
  2697. if GenerateThumbCode then
  2698. genloop_thumb(len,1)
  2699. else
  2700. genloop(len,1);
  2701. end;
  2702. end;
  2703. end;
  2704. procedure tbasecgarm.g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : tcgint);
  2705. begin
  2706. g_concatcopy_internal(list,source,dest,len,false);
  2707. end;
  2708. procedure tbasecgarm.g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);
  2709. begin
  2710. if (source.alignment in [1,3]) or
  2711. (dest.alignment in [1,3]) then
  2712. g_concatcopy_internal(list,source,dest,len,false)
  2713. else
  2714. g_concatcopy_internal(list,source,dest,len,true);
  2715. end;
  2716. procedure tbasecgarm.g_overflowCheck(list : TAsmList;const l : tlocation;def : tdef);
  2717. var
  2718. ovloc : tlocation;
  2719. begin
  2720. ovloc.loc:=LOC_VOID;
  2721. g_overflowCheck_loc(list,l,def,ovloc);
  2722. end;
  2723. procedure tbasecgarm.g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);
  2724. var
  2725. hl : tasmlabel;
  2726. ai:TAiCpu;
  2727. hflags : tresflags;
  2728. begin
  2729. if not(cs_check_overflow in current_settings.localswitches) then
  2730. exit;
  2731. current_asmdata.getjumplabel(hl);
  2732. case ovloc.loc of
  2733. LOC_VOID:
  2734. begin
  2735. ai:=taicpu.op_sym(A_B,hl);
  2736. ai.is_jmp:=true;
  2737. if not((def.typ=pointerdef) or
  2738. ((def.typ=orddef) and
  2739. (torddef(def).ordtype in [u64bit,u16bit,u32bit,u8bit,uchar,
  2740. pasbool1,pasbool8,pasbool16,pasbool32,pasbool64]))) then
  2741. ai.SetCondition(C_VC)
  2742. else
  2743. if TAiCpu(List.Last).opcode in [A_RSB,A_RSC,A_SBC,A_SUB] then
  2744. ai.SetCondition(C_CS)
  2745. else
  2746. ai.SetCondition(C_CC);
  2747. list.concat(ai);
  2748. end;
  2749. LOC_FLAGS:
  2750. begin
  2751. hflags:=ovloc.resflags;
  2752. inverse_flags(hflags);
  2753. cg.a_jmp_flags(list,hflags,hl);
  2754. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  2755. end;
  2756. else
  2757. internalerror(200409281);
  2758. end;
  2759. a_call_name(list,'FPC_OVERFLOW',false);
  2760. a_label(list,hl);
  2761. end;
  2762. procedure tbasecgarm.g_save_registers(list : TAsmList);
  2763. begin
  2764. { this work is done in g_proc_entry }
  2765. end;
  2766. procedure tbasecgarm.g_restore_registers(list : TAsmList);
  2767. begin
  2768. { this work is done in g_proc_exit }
  2769. end;
  2770. procedure tbasecgarm.a_jmp_cond(list : TAsmList;cond : TOpCmp;l: tasmlabel);
  2771. var
  2772. ai : taicpu;
  2773. hlabel : TAsmLabel;
  2774. begin
  2775. if GenerateThumbCode then
  2776. begin
  2777. { the optimizer has to fix this if jump range is sufficient short }
  2778. current_asmdata.getjumplabel(hlabel);
  2779. ai:=Taicpu.Op_sym(A_B,hlabel);
  2780. ai.SetCondition(inverse_cond(OpCmp2AsmCond[cond]));
  2781. ai.is_jmp:=true;
  2782. list.concat(ai);
  2783. a_jmp_always(list,l);
  2784. a_label(list,hlabel);
  2785. end
  2786. else
  2787. begin
  2788. ai:=Taicpu.Op_sym(A_B,l);
  2789. ai.SetCondition(OpCmp2AsmCond[cond]);
  2790. ai.is_jmp:=true;
  2791. list.concat(ai);
  2792. end;
  2793. end;
  2794. function get_scalar_mm_op(fromsize,tosize : tcgsize) : tasmop;
  2795. const
  2796. convertop : array[OS_F32..OS_F128,OS_F32..OS_F128] of tasmop = (
  2797. (A_VMOV,A_VCVT,A_NONE,A_NONE,A_NONE),
  2798. (A_VCVT,A_VMOV,A_NONE,A_NONE,A_NONE),
  2799. (A_NONE,A_NONE,A_NONE,A_NONE,A_NONE),
  2800. (A_NONE,A_NONE,A_NONE,A_NONE,A_NONE),
  2801. (A_NONE,A_NONE,A_NONE,A_NONE,A_NONE));
  2802. begin
  2803. result:=convertop[fromsize,tosize];
  2804. if result=A_NONE then
  2805. internalerror(200312205);
  2806. end;
  2807. function get_scalar_mm_prefix(fromsize,tosize : tcgsize) : TOpPostfix;
  2808. const
  2809. convertop : array[OS_F32..OS_F128,OS_F32..OS_F128] of TOpPostfix = (
  2810. (PF_F32, PF_F32F64,PF_None,PF_None,PF_None),
  2811. (PF_F64F32,PF_F64, PF_None,PF_None,PF_None),
  2812. (PF_None, PF_None, PF_None,PF_None,PF_None),
  2813. (PF_None, PF_None, PF_None,PF_None,PF_None),
  2814. (PF_None, PF_None, PF_None,PF_None,PF_None));
  2815. begin
  2816. result:=convertop[fromsize,tosize];
  2817. end;
  2818. procedure tbasecgarm.a_loadmm_reg_reg(list: tasmlist; fromsize,tosize: tcgsize; reg1,reg2: tregister; shuffle: pmmshuffle);
  2819. var
  2820. instr: taicpu;
  2821. begin
  2822. if (shuffle=nil) or shufflescalar(shuffle) then
  2823. instr:=setoppostfix(taicpu.op_reg_reg(get_scalar_mm_op(tosize,fromsize),reg2,reg1),get_scalar_mm_prefix(tosize,fromsize))
  2824. else
  2825. internalerror(2009112407);
  2826. list.concat(instr);
  2827. case instr.opcode of
  2828. A_VMOV:
  2829. add_move_instruction(instr);
  2830. else
  2831. ;
  2832. end;
  2833. maybe_check_for_fpu_exception(list);
  2834. end;
  2835. procedure tbasecgarm.a_loadmm_ref_reg(list: tasmlist; fromsize,tosize: tcgsize; const ref: treference; reg: tregister; shuffle: pmmshuffle);
  2836. var
  2837. intreg,
  2838. tmpmmreg : tregister;
  2839. reg64 : tregister64;
  2840. begin
  2841. if assigned(shuffle) and
  2842. not(shufflescalar(shuffle)) then
  2843. internalerror(2009112413);
  2844. case fromsize of
  2845. OS_32,OS_S32:
  2846. begin
  2847. fromsize:=OS_F32;
  2848. { since we are loading an integer, no conversion may be required }
  2849. if (fromsize<>tosize) then
  2850. internalerror(2009112801);
  2851. end;
  2852. OS_64,OS_S64:
  2853. begin
  2854. fromsize:=OS_F64;
  2855. { since we are loading an integer, no conversion may be required }
  2856. if (fromsize<>tosize) then
  2857. internalerror(2009112901);
  2858. end;
  2859. OS_F32,OS_F64:
  2860. ;
  2861. else
  2862. internalerror(2019050920);
  2863. end;
  2864. if (fromsize<>tosize) then
  2865. tmpmmreg:=getmmregister(list,fromsize)
  2866. else
  2867. tmpmmreg:=reg;
  2868. if (ref.alignment in [1,2]) then
  2869. begin
  2870. case fromsize of
  2871. OS_F32:
  2872. begin
  2873. intreg:=getintregister(list,OS_32);
  2874. a_load_ref_reg(list,OS_32,OS_32,ref,intreg);
  2875. a_loadmm_intreg_reg(list,OS_32,OS_F32,intreg,tmpmmreg,mms_movescalar);
  2876. end;
  2877. OS_F64:
  2878. begin
  2879. reg64.reglo:=getintregister(list,OS_32);
  2880. reg64.reghi:=getintregister(list,OS_32);
  2881. cg64.a_load64_ref_reg(list,ref,reg64);
  2882. cg64.a_loadmm_intreg64_reg(list,OS_F64,reg64,tmpmmreg);
  2883. end;
  2884. else
  2885. internalerror(2009112412);
  2886. end;
  2887. end
  2888. else
  2889. begin
  2890. handle_load_store(list,A_VLDR,PF_None,tmpmmreg,ref);
  2891. end;
  2892. if (tmpmmreg<>reg) then
  2893. a_loadmm_reg_reg(list,fromsize,tosize,tmpmmreg,reg,shuffle);
  2894. maybe_check_for_fpu_exception(list);
  2895. end;
  2896. procedure tbasecgarm.a_loadmm_reg_ref(list: tasmlist; fromsize,tosize: tcgsize; reg: tregister; const ref: treference; shuffle: pmmshuffle);
  2897. var
  2898. intreg,
  2899. tmpmmreg : tregister;
  2900. reg64 : tregister64;
  2901. begin
  2902. if assigned(shuffle) and
  2903. not(shufflescalar(shuffle)) then
  2904. internalerror(2009112416);
  2905. case tosize of
  2906. OS_32,OS_S32:
  2907. begin
  2908. tosize:=OS_F32;
  2909. { since we are loading an integer, no conversion may be required }
  2910. if (fromsize<>tosize) then
  2911. internalerror(2009112801);
  2912. end;
  2913. OS_64,OS_S64:
  2914. begin
  2915. tosize:=OS_F64;
  2916. { since we are loading an integer, no conversion may be required }
  2917. if (fromsize<>tosize) then
  2918. internalerror(2009112901);
  2919. end;
  2920. OS_F32,OS_F64:
  2921. ;
  2922. else
  2923. internalerror(2019050919);
  2924. end;
  2925. if (fromsize<>tosize) then
  2926. begin
  2927. tmpmmreg:=getmmregister(list,tosize);
  2928. a_loadmm_reg_reg(list,fromsize,tosize,reg,tmpmmreg,shuffle);
  2929. end
  2930. else
  2931. tmpmmreg:=reg;
  2932. if (ref.alignment in [1,2]) then
  2933. begin
  2934. case tosize of
  2935. OS_F32:
  2936. begin
  2937. intreg:=getintregister(list,OS_32);
  2938. a_loadmm_reg_intreg(list,OS_F32,OS_32,tmpmmreg,intreg,shuffle);
  2939. a_load_reg_ref(list,OS_32,OS_32,intreg,ref);
  2940. end;
  2941. OS_F64:
  2942. begin
  2943. reg64.reglo:=getintregister(list,OS_32);
  2944. reg64.reghi:=getintregister(list,OS_32);
  2945. cg64.a_loadmm_reg_intreg64(list,OS_F64,tmpmmreg,reg64);
  2946. cg64.a_load64_reg_ref(list,reg64,ref);
  2947. end;
  2948. else
  2949. internalerror(2009112417);
  2950. end;
  2951. end
  2952. else
  2953. begin
  2954. handle_load_store(list,A_VSTR,PF_None,tmpmmreg,ref);
  2955. end;
  2956. maybe_check_for_fpu_exception(list);
  2957. end;
  2958. procedure tbasecgarm.a_loadmm_intreg_reg(list: TAsmList; fromsize, tosize : tcgsize; intreg, mmreg: tregister; shuffle: pmmshuffle);
  2959. begin
  2960. { this code can only be used to transfer raw data, not to perform
  2961. conversions }
  2962. if (tosize<>OS_F32) then
  2963. internalerror(2009112419);
  2964. if not(fromsize in [OS_32,OS_S32]) then
  2965. internalerror(2009112420);
  2966. if assigned(shuffle) and
  2967. not shufflescalar(shuffle) then
  2968. internalerror(2009112516);
  2969. list.concat(taicpu.op_reg_reg(A_VMOV,mmreg,intreg));
  2970. maybe_check_for_fpu_exception(list);
  2971. end;
  2972. procedure tbasecgarm.a_loadmm_reg_intreg(list: TAsmList; fromsize, tosize : tcgsize; mmreg, intreg: tregister;shuffle : pmmshuffle);
  2973. begin
  2974. { this code can only be used to transfer raw data, not to perform
  2975. conversions }
  2976. if (fromsize<>OS_F32) then
  2977. internalerror(2009112430);
  2978. if not(tosize in [OS_32,OS_S32]) then
  2979. internalerror(2009112420);
  2980. if assigned(shuffle) and
  2981. not shufflescalar(shuffle) then
  2982. internalerror(2009112514);
  2983. list.concat(taicpu.op_reg_reg(A_VMOV,intreg,mmreg));
  2984. maybe_check_for_fpu_exception(list);
  2985. end;
  2986. procedure tbasecgarm.a_opmm_reg_reg(list: tasmlist; op: topcg; size: tcgsize; src, dst: tregister; shuffle: pmmshuffle);
  2987. var
  2988. tmpreg: tregister;
  2989. begin
  2990. { the vfp doesn't support xor nor any other logical operation, but
  2991. this routine is used to initialise global mm regvars. We can
  2992. easily initialise an mm reg with 0 though. }
  2993. case op of
  2994. OP_XOR:
  2995. begin
  2996. if (src<>dst) or
  2997. (reg_cgsize(src)<>size) or
  2998. assigned(shuffle) then
  2999. internalerror(2009112907);
  3000. tmpreg:=getintregister(list,OS_32);
  3001. a_load_const_reg(list,OS_32,0,tmpreg);
  3002. case size of
  3003. OS_F32:
  3004. list.concat(taicpu.op_reg_reg(A_VMOV,dst,tmpreg));
  3005. OS_F64:
  3006. list.concat(taicpu.op_reg_reg_reg(A_VMOV,dst,tmpreg,tmpreg));
  3007. else
  3008. internalerror(2009112908);
  3009. end;
  3010. end
  3011. else
  3012. internalerror(2009112906);
  3013. end;
  3014. end;
  3015. procedure tbasecgarm.maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  3016. const
  3017. overflowops = [OP_MUL,OP_SHL,OP_ADD,OP_SUB,OP_NEG];
  3018. begin
  3019. if (op in overflowops) and
  3020. (size in [OS_8,OS_S8,OS_16,OS_S16]) then
  3021. a_load_reg_reg(list,OS_32,size,dst,dst);
  3022. end;
  3023. procedure tbasecgarm.safe_mla(list : TAsmList; op1,op2,op3,op4 : TRegister);
  3024. procedure checkreg(var reg : TRegister);
  3025. var
  3026. tmpreg : TRegister;
  3027. begin
  3028. if ((GenerateThumbCode or GenerateThumb2Code) and (getsupreg(reg)=RS_R13)) or
  3029. (getsupreg(reg)=RS_R15) then
  3030. begin
  3031. tmpreg:=getintregister(list,OS_INT);
  3032. a_load_reg_reg(list,OS_INT,OS_INT,reg,tmpreg);
  3033. reg:=tmpreg;
  3034. end;
  3035. end;
  3036. begin
  3037. checkreg(op1);
  3038. checkreg(op2);
  3039. checkreg(op3);
  3040. checkreg(op4);
  3041. list.concat(taicpu.op_reg_reg_reg_reg(A_MLA,op1,op2,op3,op4));
  3042. end;
  3043. procedure tbasecgarm.g_maybe_tls_init(list : TAsmList);
  3044. begin
  3045. list.concat(tai_regalloc.alloc(NR_R0,nil));
  3046. a_call_name(list,'fpc_read_tp',false);
  3047. a_load_reg_reg(list,OS_ADDR,OS_ADDR,NR_R0,current_procinfo.tlsoffset);
  3048. list.concat(tai_regalloc.dealloc(NR_R0,nil));
  3049. end;
  3050. procedure tcg64farm.a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);
  3051. begin
  3052. case op of
  3053. OP_NEG:
  3054. begin
  3055. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3056. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_RSB,regdst.reglo,regsrc.reglo,0),PF_S));
  3057. list.concat(taicpu.op_reg_reg_const(A_RSC,regdst.reghi,regsrc.reghi,0));
  3058. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  3059. end;
  3060. OP_NOT:
  3061. begin
  3062. cg.a_op_reg_reg(list,OP_NOT,OS_INT,regsrc.reglo,regdst.reglo);
  3063. cg.a_op_reg_reg(list,OP_NOT,OS_INT,regsrc.reghi,regdst.reghi);
  3064. end;
  3065. else
  3066. a_op64_reg_reg_reg(list,op,size,regsrc,regdst,regdst);
  3067. end;
  3068. end;
  3069. procedure tcg64farm.a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);
  3070. begin
  3071. a_op64_const_reg_reg(list,op,size,value,reg,reg);
  3072. end;
  3073. procedure tcg64farm.a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);
  3074. var
  3075. ovloc : tlocation;
  3076. begin
  3077. a_op64_const_reg_reg_checkoverflow(list,op,size,value,regsrc,regdst,false,ovloc);
  3078. end;
  3079. procedure tcg64farm.a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);
  3080. var
  3081. ovloc : tlocation;
  3082. begin
  3083. a_op64_reg_reg_reg_checkoverflow(list,op,size,regsrc1,regsrc2,regdst,false,ovloc);
  3084. end;
  3085. procedure tcg64farm.a_loadmm_intreg64_reg(list: TAsmList; mmsize: tcgsize; intreg: tregister64; mmreg: tregister);
  3086. begin
  3087. { this code can only be used to transfer raw data, not to perform
  3088. conversions }
  3089. if (mmsize<>OS_F64) then
  3090. internalerror(2009112405);
  3091. list.concat(taicpu.op_reg_reg_reg(A_VMOV,mmreg,intreg.reglo,intreg.reghi));
  3092. cg.maybe_check_for_fpu_exception(list);
  3093. end;
  3094. procedure tcg64farm.a_loadmm_reg_intreg64(list: TAsmList; mmsize: tcgsize; mmreg: tregister; intreg: tregister64);
  3095. begin
  3096. { this code can only be used to transfer raw data, not to perform
  3097. conversions }
  3098. if (mmsize<>OS_F64) then
  3099. internalerror(2009112406);
  3100. list.concat(taicpu.op_reg_reg_reg(A_VMOV,intreg.reglo,intreg.reghi,mmreg));
  3101. cg.maybe_check_for_fpu_exception(list);
  3102. end;
  3103. procedure tcg64farm.a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  3104. var
  3105. tmpreg : tregister;
  3106. b : byte;
  3107. begin
  3108. ovloc.loc:=LOC_VOID;
  3109. case op of
  3110. OP_NEG,
  3111. OP_NOT :
  3112. internalerror(2012022501);
  3113. else
  3114. ;
  3115. end;
  3116. if (setflags or tbasecgarm(cg).cgsetflags) and (op in [OP_ADD,OP_SUB]) then
  3117. begin
  3118. case op of
  3119. OP_ADD:
  3120. begin
  3121. if is_shifter_const(lo(value),b) then
  3122. begin
  3123. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3124. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_ADD,regdst.reglo,regsrc.reglo,lo(value)),PF_S))
  3125. end
  3126. else
  3127. begin
  3128. tmpreg:=cg.getintregister(list,OS_32);
  3129. cg.a_load_const_reg(list,OS_32,lo(value),tmpreg);
  3130. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3131. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_ADD,regdst.reglo,regsrc.reglo,tmpreg),PF_S));
  3132. end;
  3133. if is_shifter_const(hi(value),b) then
  3134. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_ADC,regdst.reghi,regsrc.reghi,hi(value)),PF_S))
  3135. else
  3136. begin
  3137. tmpreg:=cg.getintregister(list,OS_32);
  3138. cg.a_load_const_reg(list,OS_32,hi(value),tmpreg);
  3139. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_ADC,regdst.reghi,regsrc.reghi,tmpreg),PF_S));
  3140. end;
  3141. end;
  3142. OP_SUB:
  3143. begin
  3144. if is_shifter_const(lo(value),b) then
  3145. begin
  3146. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3147. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_SUB,regdst.reglo,regsrc.reglo,lo(value)),PF_S))
  3148. end
  3149. else
  3150. begin
  3151. tmpreg:=cg.getintregister(list,OS_32);
  3152. cg.a_load_const_reg(list,OS_32,lo(value),tmpreg);
  3153. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3154. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SUB,regdst.reglo,regsrc.reglo,tmpreg),PF_S));
  3155. end;
  3156. if is_shifter_const(hi(value),b) then
  3157. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_SBC,regdst.reghi,regsrc.reghi,aint(hi(value))),PF_S))
  3158. else
  3159. begin
  3160. tmpreg:=cg.getintregister(list,OS_32);
  3161. cg.a_load_const_reg(list,OS_32,hi(value),tmpreg);
  3162. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SBC,regdst.reghi,regsrc.reghi,tmpreg),PF_S));
  3163. end;
  3164. end;
  3165. else
  3166. internalerror(200502131);
  3167. end;
  3168. if size=OS_64 then
  3169. begin
  3170. { the arm has an weired opinion how flags for SUB/ADD are handled }
  3171. ovloc.loc:=LOC_FLAGS;
  3172. case op of
  3173. OP_ADD:
  3174. ovloc.resflags:=F_CS;
  3175. OP_SUB:
  3176. ovloc.resflags:=F_CC;
  3177. else
  3178. internalerror(2019050918);
  3179. end;
  3180. end;
  3181. end
  3182. else
  3183. begin
  3184. case op of
  3185. OP_AND,OP_OR,OP_XOR:
  3186. begin
  3187. cg.a_op_const_reg_reg(list,op,OS_32,aint(lo(value)),regsrc.reglo,regdst.reglo);
  3188. cg.a_op_const_reg_reg(list,op,OS_32,aint(hi(value)),regsrc.reghi,regdst.reghi);
  3189. end;
  3190. OP_ADD:
  3191. begin
  3192. if is_shifter_const(aint(lo(value)),b) then
  3193. begin
  3194. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3195. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_ADD,regdst.reglo,regsrc.reglo,aint(lo(value))),PF_S))
  3196. end
  3197. else
  3198. begin
  3199. tmpreg:=cg.getintregister(list,OS_32);
  3200. cg.a_load_const_reg(list,OS_32,aint(lo(value)),tmpreg);
  3201. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3202. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_ADD,regdst.reglo,regsrc.reglo,tmpreg),PF_S));
  3203. end;
  3204. if is_shifter_const(aint(hi(value)),b) then
  3205. list.concat(taicpu.op_reg_reg_const(A_ADC,regdst.reghi,regsrc.reghi,aint(hi(value))))
  3206. else
  3207. begin
  3208. tmpreg:=cg.getintregister(list,OS_32);
  3209. cg.a_load_const_reg(list,OS_32,aint(hi(value)),tmpreg);
  3210. list.concat(taicpu.op_reg_reg_reg(A_ADC,regdst.reghi,regsrc.reghi,tmpreg));
  3211. end;
  3212. end;
  3213. OP_SUB:
  3214. begin
  3215. if is_shifter_const(aint(lo(value)),b) then
  3216. begin
  3217. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3218. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_SUB,regdst.reglo,regsrc.reglo,aint(lo(value))),PF_S))
  3219. end
  3220. else
  3221. begin
  3222. tmpreg:=cg.getintregister(list,OS_32);
  3223. cg.a_load_const_reg(list,OS_32,aint(lo(value)),tmpreg);
  3224. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3225. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SUB,regdst.reglo,regsrc.reglo,tmpreg),PF_S));
  3226. end;
  3227. if is_shifter_const(aint(hi(value)),b) then
  3228. list.concat(taicpu.op_reg_reg_const(A_SBC,regdst.reghi,regsrc.reghi,aint(hi(value))))
  3229. else
  3230. begin
  3231. tmpreg:=cg.getintregister(list,OS_32);
  3232. cg.a_load_const_reg(list,OS_32,hi(value),tmpreg);
  3233. list.concat(taicpu.op_reg_reg_reg(A_SBC,regdst.reghi,regsrc.reghi,tmpreg));
  3234. end;
  3235. end;
  3236. else
  3237. internalerror(2003083101);
  3238. end;
  3239. end;
  3240. end;
  3241. procedure tcg64farm.a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  3242. begin
  3243. ovloc.loc:=LOC_VOID;
  3244. case op of
  3245. OP_NEG,
  3246. OP_NOT :
  3247. internalerror(2012022502);
  3248. else
  3249. ;
  3250. end;
  3251. if (setflags or tbasecgarm(cg).cgsetflags) and (op in [OP_ADD,OP_SUB]) then
  3252. begin
  3253. case op of
  3254. OP_ADD:
  3255. begin
  3256. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3257. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_ADD,regdst.reglo,regsrc1.reglo,regsrc2.reglo),PF_S));
  3258. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_ADC,regdst.reghi,regsrc1.reghi,regsrc2.reghi),PF_S));
  3259. end;
  3260. OP_SUB:
  3261. begin
  3262. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3263. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SUB,regdst.reglo,regsrc2.reglo,regsrc1.reglo),PF_S));
  3264. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SBC,regdst.reghi,regsrc2.reghi,regsrc1.reghi),PF_S));
  3265. end;
  3266. else
  3267. internalerror(2003083101);
  3268. end;
  3269. if size=OS_64 then
  3270. begin
  3271. { the arm has an weired opinion how flags for SUB/ADD are handled }
  3272. ovloc.loc:=LOC_FLAGS;
  3273. case op of
  3274. OP_ADD:
  3275. ovloc.resflags:=F_CS;
  3276. OP_SUB:
  3277. ovloc.resflags:=F_CC;
  3278. else
  3279. internalerror(2019050917);
  3280. end;
  3281. end;
  3282. end
  3283. else
  3284. begin
  3285. case op of
  3286. OP_AND,OP_OR,OP_XOR:
  3287. begin
  3288. cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reglo,regsrc2.reglo,regdst.reglo);
  3289. cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reghi,regsrc2.reghi,regdst.reghi);
  3290. end;
  3291. OP_ADD:
  3292. begin
  3293. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3294. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_ADD,regdst.reglo,regsrc1.reglo,regsrc2.reglo),PF_S));
  3295. list.concat(taicpu.op_reg_reg_reg(A_ADC,regdst.reghi,regsrc1.reghi,regsrc2.reghi));
  3296. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  3297. end;
  3298. OP_SUB:
  3299. begin
  3300. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3301. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SUB,regdst.reglo,regsrc2.reglo,regsrc1.reglo),PF_S));
  3302. list.concat(taicpu.op_reg_reg_reg(A_SBC,regdst.reghi,regsrc2.reghi,regsrc1.reghi));
  3303. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  3304. end;
  3305. else
  3306. internalerror(2003083101);
  3307. end;
  3308. end;
  3309. end;
  3310. procedure tthumbcgarm.init_register_allocators;
  3311. begin
  3312. inherited init_register_allocators;
  3313. if assigned(current_procinfo) and (current_procinfo.framepointer=NR_R7) then
  3314. rg[R_INTREGISTER]:=trgintcputhumb.create(R_INTREGISTER,R_SUBWHOLE,
  3315. [RS_R0,RS_R1,RS_R2,RS_R3,RS_R4,RS_R5,RS_R6],first_int_imreg,[])
  3316. else
  3317. rg[R_INTREGISTER]:=trgintcputhumb.create(R_INTREGISTER,R_SUBWHOLE,
  3318. [RS_R0,RS_R1,RS_R2,RS_R3,RS_R4,RS_R5,RS_R6,RS_R7],first_int_imreg,[]);
  3319. end;
  3320. procedure tthumbcgarm.done_register_allocators;
  3321. begin
  3322. rg[R_INTREGISTER].free;
  3323. rg[R_FPUREGISTER].free;
  3324. rg[R_MMREGISTER].free;
  3325. inherited done_register_allocators;
  3326. end;
  3327. procedure tthumbcgarm.g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);
  3328. var
  3329. ref : treference;
  3330. r : byte;
  3331. regs : tcpuregisterset;
  3332. stackmisalignment : pint;
  3333. registerarea: DWord;
  3334. stack_parameters: Boolean;
  3335. begin
  3336. stack_parameters:=current_procinfo.procdef.stack_tainting_parameter(calleeside);
  3337. LocalSize:=align(LocalSize,4);
  3338. { call instruction does not put anything on the stack }
  3339. stackmisalignment:=0;
  3340. if not(nostackframe) then
  3341. begin
  3342. a_reg_alloc(list,NR_STACK_POINTER_REG);
  3343. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  3344. a_reg_alloc(list,NR_FRAME_POINTER_REG);
  3345. { save int registers }
  3346. reference_reset(ref,4,[]);
  3347. ref.index:=NR_STACK_POINTER_REG;
  3348. ref.addressmode:=AM_PREINDEXED;
  3349. regs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  3350. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  3351. begin
  3352. //!!!! a_reg_alloc(list,NR_R12);
  3353. //!!!! list.concat(taicpu.op_reg_reg(A_MOV,NR_R12,NR_STACK_POINTER_REG));
  3354. end;
  3355. { the (old) ARM APCS requires saving both the stack pointer (to
  3356. crawl the stack) and the PC (to identify the function this
  3357. stack frame belongs to) -> also save R12 (= copy of R13 on entry)
  3358. and R15 -- still needs updating for EABI and Darwin, they don't
  3359. need that }
  3360. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  3361. regs:=regs+[RS_R7,RS_R14]
  3362. else
  3363. // if (regs<>[]) or (pi_do_call in current_procinfo.flags) then
  3364. include(regs,RS_R14);
  3365. { safely estimate stack size }
  3366. if localsize+current_settings.alignment.localalignmax+4>508 then
  3367. begin
  3368. include(rg[R_INTREGISTER].used_in_proc,RS_R4);
  3369. include(regs,RS_R4);
  3370. end;
  3371. registerarea:=0;
  3372. if regs<>[] then
  3373. begin
  3374. for r:=RS_R0 to RS_R15 do
  3375. if r in regs then
  3376. inc(registerarea,4);
  3377. list.concat(taicpu.op_regset(A_PUSH,R_INTREGISTER,R_SUBWHOLE,regs));
  3378. end;
  3379. stackmisalignment:=registerarea mod current_settings.alignment.localalignmax;
  3380. if stack_parameters or (LocalSize<>0) or
  3381. ((stackmisalignment<>0) and
  3382. ((pi_do_call in current_procinfo.flags) or
  3383. (po_assembler in current_procinfo.procdef.procoptions))) then
  3384. begin
  3385. { do we access stack parameters?
  3386. if yes, the previously estimated stacksize must be used }
  3387. if stack_parameters then
  3388. begin
  3389. if localsize>tcpuprocinfo(current_procinfo).stackframesize then
  3390. begin
  3391. writeln(localsize);
  3392. writeln(tcpuprocinfo(current_procinfo).stackframesize);
  3393. internalerror(2013040601);
  3394. end
  3395. else
  3396. localsize:=tcpuprocinfo(current_procinfo).stackframesize-registerarea;
  3397. end
  3398. else
  3399. localsize:=align(localsize+stackmisalignment,current_settings.alignment.localalignmax)-stackmisalignment;
  3400. if localsize<508 then
  3401. begin
  3402. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,LocalSize));
  3403. end
  3404. else if localsize<=1016 then
  3405. begin
  3406. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,508));
  3407. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,LocalSize-508));
  3408. end
  3409. else
  3410. begin
  3411. a_load_const_reg(list,OS_ADDR,-localsize,NR_R4);
  3412. list.concat(taicpu.op_reg_reg_reg(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R4));
  3413. include(regs,RS_R4);
  3414. //!!!! if current_procinfo.framepointer=NR_STACK_POINTER_REG then
  3415. //!!!! a_reg_alloc(list,NR_R12);
  3416. //!!!! a_load_const_reg(list,OS_ADDR,LocalSize,NR_R12);
  3417. //!!!! list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R12));
  3418. //!!!! a_reg_dealloc(list,NR_R12);
  3419. end;
  3420. end;
  3421. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  3422. begin
  3423. list.concat(taicpu.op_reg_reg_const(A_ADD,current_procinfo.framepointer,NR_STACK_POINTER_REG,0));
  3424. end;
  3425. end;
  3426. end;
  3427. procedure tthumbcgarm.g_proc_exit(list: TAsmList; parasize: longint; nostackframe: boolean);
  3428. var
  3429. LocalSize : longint;
  3430. r: byte;
  3431. regs : tcpuregisterset;
  3432. registerarea : DWord;
  3433. stackmisalignment: pint;
  3434. stack_parameters : Boolean;
  3435. begin
  3436. if not(nostackframe) then
  3437. begin
  3438. stack_parameters:=current_procinfo.procdef.stack_tainting_parameter(calleeside);
  3439. regs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  3440. include(regs,RS_R15);
  3441. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  3442. include(regs,getsupreg(current_procinfo.framepointer));
  3443. registerarea:=0;
  3444. for r:=RS_R0 to RS_R15 do
  3445. if r in regs then
  3446. inc(registerarea,4);
  3447. stackmisalignment:=registerarea mod current_settings.alignment.localalignmax;
  3448. LocalSize:=current_procinfo.calc_stackframe_size;
  3449. if stack_parameters then
  3450. localsize:=tcpuprocinfo(current_procinfo).stackframesize-registerarea
  3451. else
  3452. localsize:=align(localsize+stackmisalignment,current_settings.alignment.localalignmax)-stackmisalignment;
  3453. if (current_procinfo.framepointer=NR_STACK_POINTER_REG) or
  3454. (target_info.system in systems_darwin) then
  3455. begin
  3456. if (LocalSize<>0) or
  3457. ((stackmisalignment<>0) and
  3458. ((pi_do_call in current_procinfo.flags) or
  3459. (po_assembler in current_procinfo.procdef.procoptions))) then
  3460. begin
  3461. if LocalSize=0 then
  3462. else if LocalSize<=508 then
  3463. list.concat(taicpu.op_reg_reg_const(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,LocalSize))
  3464. else if LocalSize<=1016 then
  3465. begin
  3466. list.concat(taicpu.op_reg_reg_const(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,508));
  3467. list.concat(taicpu.op_reg_reg_const(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,localsize-508));
  3468. end
  3469. else
  3470. begin
  3471. a_reg_alloc(list,NR_R3);
  3472. a_load_const_reg(list,OS_ADDR,LocalSize,NR_R3);
  3473. list.concat(taicpu.op_reg_reg_reg(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R3));
  3474. a_reg_dealloc(list,NR_R3);
  3475. end;
  3476. end;
  3477. if regs=[] then
  3478. begin
  3479. if not(CPUARM_HAS_BX in cpu_capabilities[current_settings.cputype]) then
  3480. list.concat(taicpu.op_reg_reg(A_MOV,NR_PC,NR_R14))
  3481. else
  3482. list.concat(taicpu.op_reg(A_BX,NR_R14))
  3483. end
  3484. else
  3485. list.concat(taicpu.op_regset(A_POP,R_INTREGISTER,R_SUBWHOLE,regs));
  3486. end;
  3487. end
  3488. else if not(CPUARM_HAS_BX in cpu_capabilities[current_settings.cputype]) then
  3489. list.concat(taicpu.op_reg_reg(A_MOV,NR_PC,NR_R14))
  3490. else
  3491. list.concat(taicpu.op_reg(A_BX,NR_R14))
  3492. end;
  3493. procedure tthumbcgarm.a_load_ref_reg(list : TAsmList; fromsize, tosize : tcgsize;const Ref : treference;reg : tregister);
  3494. var
  3495. oppostfix:toppostfix;
  3496. usedtmpref: treference;
  3497. tmpreg,tmpreg2 : tregister;
  3498. dir : integer;
  3499. begin
  3500. if (TCGSize2Size[FromSize] >= TCGSize2Size[ToSize]) then
  3501. FromSize := ToSize;
  3502. case FromSize of
  3503. { signed integer registers }
  3504. OS_8:
  3505. oppostfix:=PF_B;
  3506. OS_S8:
  3507. oppostfix:=PF_SB;
  3508. OS_16:
  3509. oppostfix:=PF_H;
  3510. OS_S16:
  3511. oppostfix:=PF_SH;
  3512. OS_32,
  3513. OS_S32:
  3514. oppostfix:=PF_None;
  3515. else
  3516. InternalError(200308298);
  3517. end;
  3518. if (ref.alignment in [1,2]) and (ref.alignment<tcgsize2size[fromsize]) then
  3519. begin
  3520. if target_info.endian=endian_big then
  3521. dir:=-1
  3522. else
  3523. dir:=1;
  3524. case FromSize of
  3525. OS_16,OS_S16:
  3526. begin
  3527. { only complicated references need an extra loadaddr }
  3528. if assigned(ref.symbol) or
  3529. (ref.index<>NR_NO) or
  3530. (ref.offset<-124) or
  3531. (ref.offset>124) or
  3532. { sometimes the compiler reused registers }
  3533. (reg=ref.index) or
  3534. (reg=ref.base) then
  3535. begin
  3536. tmpreg2:=getintregister(list,OS_INT);
  3537. a_loadaddr_ref_reg(list,ref,tmpreg2);
  3538. reference_reset_base(usedtmpref,tmpreg2,0,ref.temppos,ref.alignment,ref.volatility);
  3539. end
  3540. else
  3541. usedtmpref:=ref;
  3542. if target_info.endian=endian_big then
  3543. inc(usedtmpref.offset,1);
  3544. tmpreg:=getintregister(list,OS_INT);
  3545. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,reg);
  3546. inc(usedtmpref.offset,dir);
  3547. if FromSize=OS_16 then
  3548. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg)
  3549. else
  3550. a_internal_load_ref_reg(list,OS_S8,OS_S8,usedtmpref,tmpreg);
  3551. list.concat(taicpu.op_reg_const(A_LSL,tmpreg,8));
  3552. list.concat(taicpu.op_reg_reg(A_ORR,reg,tmpreg));
  3553. end;
  3554. OS_32,OS_S32:
  3555. begin
  3556. tmpreg:=getintregister(list,OS_INT);
  3557. { only complicated references need an extra loadaddr }
  3558. if assigned(ref.symbol) or
  3559. (ref.index<>NR_NO) or
  3560. (ref.offset<-124) or
  3561. (ref.offset>124) or
  3562. { sometimes the compiler reused registers }
  3563. (reg=ref.index) or
  3564. (reg=ref.base) then
  3565. begin
  3566. tmpreg2:=getintregister(list,OS_INT);
  3567. a_loadaddr_ref_reg(list,ref,tmpreg2);
  3568. reference_reset_base(usedtmpref,tmpreg2,0,ref.temppos,ref.alignment,ref.volatility);
  3569. end
  3570. else
  3571. usedtmpref:=ref;
  3572. if ref.alignment=2 then
  3573. begin
  3574. if target_info.endian=endian_big then
  3575. inc(usedtmpref.offset,2);
  3576. a_internal_load_ref_reg(list,OS_16,OS_16,usedtmpref,reg);
  3577. inc(usedtmpref.offset,dir*2);
  3578. a_internal_load_ref_reg(list,OS_16,OS_16,usedtmpref,tmpreg);
  3579. list.concat(taicpu.op_reg_const(A_LSL,tmpreg,16));
  3580. list.concat(taicpu.op_reg_reg(A_ORR,reg,tmpreg));
  3581. end
  3582. else
  3583. begin
  3584. if target_info.endian=endian_big then
  3585. inc(usedtmpref.offset,3);
  3586. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,reg);
  3587. inc(usedtmpref.offset,dir);
  3588. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  3589. list.concat(taicpu.op_reg_const(A_LSL,tmpreg,8));
  3590. list.concat(taicpu.op_reg_reg(A_ORR,reg,tmpreg));
  3591. inc(usedtmpref.offset,dir);
  3592. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  3593. list.concat(taicpu.op_reg_const(A_LSL,tmpreg,16));
  3594. list.concat(taicpu.op_reg_reg(A_ORR,reg,tmpreg));
  3595. inc(usedtmpref.offset,dir);
  3596. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  3597. list.concat(taicpu.op_reg_const(A_LSL,tmpreg,24));
  3598. list.concat(taicpu.op_reg_reg(A_ORR,reg,tmpreg));
  3599. end;
  3600. end
  3601. else
  3602. handle_load_store(list,A_LDR,oppostfix,reg,ref);
  3603. end;
  3604. end
  3605. else
  3606. handle_load_store(list,A_LDR,oppostfix,reg,ref);
  3607. if (fromsize=OS_S8) and (tosize = OS_16) then
  3608. a_load_reg_reg(list,OS_16,OS_32,reg,reg);
  3609. end;
  3610. procedure tthumbcgarm.a_load_const_reg(list : TAsmList; size: tcgsize; a : tcgint;reg : tregister);
  3611. var
  3612. l : tasmlabel;
  3613. hr : treference;
  3614. begin
  3615. if not(size in [OS_8,OS_S8,OS_16,OS_S16,OS_32,OS_S32]) then
  3616. internalerror(2002090902);
  3617. if is_thumb_imm(a) then
  3618. list.concat(taicpu.op_reg_const(A_MOV,reg,a))
  3619. else
  3620. begin
  3621. reference_reset(hr,4,[]);
  3622. current_asmdata.getjumplabel(l);
  3623. cg.a_label(current_procinfo.aktlocaldata,l);
  3624. hr.symboldata:=current_procinfo.aktlocaldata.last;
  3625. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(longint(a)));
  3626. hr.symbol:=l;
  3627. hr.base:=NR_PC;
  3628. list.concat(taicpu.op_reg_ref(A_LDR,reg,hr));
  3629. end;
  3630. end;
  3631. procedure tthumbcgarm.g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: tcgint);
  3632. var
  3633. hsym : tsym;
  3634. href,
  3635. tmpref : treference;
  3636. paraloc : Pcgparalocation;
  3637. l : TAsmLabel;
  3638. begin
  3639. { calculate the parameter info for the procdef }
  3640. procdef.init_paraloc_info(callerside);
  3641. hsym:=tsym(procdef.parast.Find('self'));
  3642. if not(assigned(hsym) and
  3643. (hsym.typ=paravarsym)) then
  3644. internalerror(200305251);
  3645. paraloc:=tparavarsym(hsym).paraloc[callerside].location;
  3646. while paraloc<>nil do
  3647. with paraloc^ do
  3648. begin
  3649. case loc of
  3650. LOC_REGISTER:
  3651. begin
  3652. if is_thumb_imm(ioffset) then
  3653. a_op_const_reg(list,OP_SUB,size,ioffset,register)
  3654. else
  3655. begin
  3656. list.concat(taicpu.op_regset(A_PUSH,R_INTREGISTER,R_SUBWHOLE,[RS_R4]));
  3657. reference_reset(tmpref,4,[]);
  3658. current_asmdata.getjumplabel(l);
  3659. current_procinfo.aktlocaldata.Concat(tai_align.Create(4));
  3660. cg.a_label(current_procinfo.aktlocaldata,l);
  3661. tmpref.symboldata:=current_procinfo.aktlocaldata.last;
  3662. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(ioffset));
  3663. tmpref.symbol:=l;
  3664. tmpref.base:=NR_PC;
  3665. list.concat(taicpu.op_reg_ref(A_LDR,NR_R4,tmpref));
  3666. a_op_reg_reg(list,OP_SUB,size,NR_R4,register);
  3667. list.concat(taicpu.op_regset(A_POP,R_INTREGISTER,R_SUBWHOLE,[RS_R4]));
  3668. end;
  3669. end;
  3670. LOC_REFERENCE:
  3671. begin
  3672. { offset in the wrapper needs to be adjusted for the stored
  3673. return address }
  3674. reference_reset_base(href,reference.index,reference.offset+sizeof(aint),ctempposinvalid,sizeof(pint),[]);
  3675. if is_thumb_imm(ioffset) then
  3676. a_op_const_ref(list,OP_SUB,size,ioffset,href)
  3677. else
  3678. begin
  3679. list.concat(taicpu.op_regset(A_PUSH,R_INTREGISTER,R_SUBWHOLE,[RS_R4]));
  3680. reference_reset(tmpref,4,[]);
  3681. current_asmdata.getjumplabel(l);
  3682. current_procinfo.aktlocaldata.Concat(tai_align.Create(4));
  3683. cg.a_label(current_procinfo.aktlocaldata,l);
  3684. tmpref.symboldata:=current_procinfo.aktlocaldata.last;
  3685. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(ioffset));
  3686. tmpref.symbol:=l;
  3687. tmpref.base:=NR_PC;
  3688. list.concat(taicpu.op_reg_ref(A_LDR,NR_R4,tmpref));
  3689. a_op_reg_ref(list,OP_SUB,size,NR_R4,href);
  3690. list.concat(taicpu.op_regset(A_POP,R_INTREGISTER,R_SUBWHOLE,[RS_R4]));
  3691. end;
  3692. end
  3693. else
  3694. internalerror(200309189);
  3695. end;
  3696. paraloc:=next;
  3697. end;
  3698. end;
  3699. function tthumbcgarm.handle_load_store(list: TAsmList; op: tasmop; oppostfix: toppostfix; reg: tregister; ref: treference): treference;
  3700. var
  3701. href : treference;
  3702. tmpreg : TRegister;
  3703. begin
  3704. href:=ref;
  3705. if { LDR/STR limitations }
  3706. (
  3707. (((op=A_LDR) and (oppostfix=PF_None)) or
  3708. ((op=A_STR) and (oppostfix=PF_None))) and
  3709. (ref.base<>NR_STACK_POINTER_REG) and
  3710. (abs(ref.offset)>124)
  3711. ) or
  3712. { LDRB/STRB limitations }
  3713. (
  3714. (((op=A_LDR) and (oppostfix=PF_B)) or
  3715. ((op=A_LDRB) and (oppostfix=PF_None)) or
  3716. ((op=A_STR) and (oppostfix=PF_B)) or
  3717. ((op=A_STRB) and (oppostfix=PF_None))) and
  3718. ((ref.base=NR_STACK_POINTER_REG) or
  3719. (ref.index=NR_STACK_POINTER_REG) or
  3720. (abs(ref.offset)>31)
  3721. )
  3722. ) or
  3723. { LDRH/STRH limitations }
  3724. (
  3725. (((op=A_LDR) and (oppostfix=PF_H)) or
  3726. ((op=A_LDRH) and (oppostfix=PF_None)) or
  3727. ((op=A_STR) and (oppostfix=PF_H)) or
  3728. ((op=A_STRH) and (oppostfix=PF_None))) and
  3729. ((ref.base=NR_STACK_POINTER_REG) or
  3730. (ref.index=NR_STACK_POINTER_REG) or
  3731. (abs(ref.offset)>62) or
  3732. ((abs(ref.offset) mod 2)<>0)
  3733. )
  3734. ) then
  3735. begin
  3736. tmpreg:=getintregister(list,OS_ADDR);
  3737. a_loadaddr_ref_reg(list,ref,tmpreg);
  3738. reference_reset_base(href,tmpreg,0,ref.temppos,ref.alignment,ref.volatility);
  3739. end
  3740. else if (op=A_LDR) and
  3741. (oppostfix in [PF_None]) and
  3742. (ref.base=NR_STACK_POINTER_REG) and
  3743. (abs(ref.offset)>1020) then
  3744. begin
  3745. tmpreg:=getintregister(list,OS_ADDR);
  3746. a_loadaddr_ref_reg(list,ref,tmpreg);
  3747. reference_reset_base(href,tmpreg,0,ref.temppos,ref.alignment,ref.volatility);
  3748. end
  3749. else if (op=A_LDR) and
  3750. ((oppostfix in [PF_SH,PF_SB]) or
  3751. (abs(ref.offset)>124)) then
  3752. begin
  3753. tmpreg:=getintregister(list,OS_ADDR);
  3754. a_loadaddr_ref_reg(list,ref,tmpreg);
  3755. reference_reset_base(href,tmpreg,0,ref.temppos,ref.alignment,ref.volatility);
  3756. end;
  3757. Result:=inherited handle_load_store(list, op, oppostfix, reg, href);
  3758. end;
  3759. procedure tthumbcgarm.a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; src, dst: TRegister);
  3760. var
  3761. tmpreg : tregister;
  3762. begin
  3763. case op of
  3764. OP_NEG:
  3765. list.concat(taicpu.op_reg_reg(A_NEG,dst,src));
  3766. OP_NOT:
  3767. list.concat(taicpu.op_reg_reg(A_MVN,dst,src));
  3768. OP_DIV,OP_IDIV:
  3769. internalerror(200308284);
  3770. OP_ROL:
  3771. begin
  3772. if not(size in [OS_32,OS_S32]) then
  3773. internalerror(2008072801);
  3774. { simulate ROL by ror'ing 32-value }
  3775. tmpreg:=getintregister(list,OS_32);
  3776. a_load_const_reg(list,OS_32,32,tmpreg);
  3777. list.concat(taicpu.op_reg_reg(A_SUB,tmpreg,src));
  3778. list.concat(taicpu.op_reg_reg(A_ROR,dst,src));
  3779. end;
  3780. else
  3781. begin
  3782. a_reg_alloc(list,NR_DEFAULTFLAGS);
  3783. list.concat(setoppostfix(
  3784. taicpu.op_reg_reg(op_reg_opcg2asmop[op],dst,src),op_reg_postfix[op]));
  3785. end;
  3786. end;
  3787. maybeadjustresult(list,op,size,dst);
  3788. end;
  3789. procedure tthumbcgarm.a_op_const_reg(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; dst: tregister);
  3790. var
  3791. tmpreg : tregister;
  3792. {$ifdef DUMMY}
  3793. l1 : longint;
  3794. {$endif DUMMY}
  3795. begin
  3796. //!!! ovloc.loc:=LOC_VOID;
  3797. if {$ifopt R+}(a<>-2147483648) and{$endif} {!!!!!! not setflags and } is_thumb_imm(-a) then
  3798. case op of
  3799. OP_ADD:
  3800. begin
  3801. op:=OP_SUB;
  3802. a:=aint(dword(-a));
  3803. end;
  3804. OP_SUB:
  3805. begin
  3806. op:=OP_ADD;
  3807. a:=aint(dword(-a));
  3808. end
  3809. else
  3810. ;
  3811. end;
  3812. if is_thumb_imm(a) and (op in [OP_ADD,OP_SUB]) then
  3813. begin
  3814. // if cgsetflags or setflags then
  3815. a_reg_alloc(list,NR_DEFAULTFLAGS);
  3816. list.concat(setoppostfix(
  3817. taicpu.op_reg_const(op_reg_opcg2asmop[op],dst,a),op_reg_postfix[op]));
  3818. if (cgsetflags {!!! or setflags }) and (size in [OS_8,OS_16,OS_32]) then
  3819. begin
  3820. //!!! ovloc.loc:=LOC_FLAGS;
  3821. case op of
  3822. OP_ADD:
  3823. //!!! ovloc.resflags:=F_CS;
  3824. ;
  3825. OP_SUB:
  3826. //!!! ovloc.resflags:=F_CC;
  3827. ;
  3828. else
  3829. ;
  3830. end;
  3831. end;
  3832. end
  3833. else
  3834. begin
  3835. { there could be added some more sophisticated optimizations }
  3836. if (op in [OP_MUL,OP_IMUL,OP_DIV,OP_IDIV]) and (a=1) then
  3837. a_load_reg_reg(list,size,size,dst,dst)
  3838. else if (op in [OP_MUL,OP_IMUL]) and (a=0) then
  3839. a_load_const_reg(list,size,0,dst)
  3840. else if (op in [OP_IMUL,OP_IDIV]) and (a=-1) then
  3841. a_op_reg_reg(list,OP_NEG,size,dst,dst)
  3842. { we do this here instead in the peephole optimizer because
  3843. it saves us a register }
  3844. {$ifdef DUMMY}
  3845. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a,l1) and not(cgsetflags or setflags) then
  3846. a_op_const_reg_reg(list,OP_SHL,size,l1,dst,dst)
  3847. { for example : b=a*5 -> b=a*4+a with add instruction and shl }
  3848. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a-1,l1) and not(cgsetflags or setflags) then
  3849. begin
  3850. if l1>32 then{roozbeh does this ever happen?}
  3851. internalerror(200308296);
  3852. shifterop_reset(so);
  3853. so.shiftmode:=SM_LSL;
  3854. so.shiftimm:=l1;
  3855. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ADD,dst,dst,dst,so));
  3856. end
  3857. { for example : b=a*7 -> b=a*8-a with rsb instruction and shl }
  3858. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a+1,l1) and not(cgsetflags or setflags) then
  3859. begin
  3860. if l1>32 then{does this ever happen?}
  3861. internalerror(201205181);
  3862. shifterop_reset(so);
  3863. so.shiftmode:=SM_LSL;
  3864. so.shiftimm:=l1;
  3865. list.concat(taicpu.op_reg_reg_reg_shifterop(A_RSB,dst,dst,dst,so));
  3866. end
  3867. else if (op in [OP_MUL,OP_IMUL]) and not(cgsetflags or setflags) and try_optimized_mul32_const_reg_reg(list,a,dst,dst) then
  3868. begin
  3869. { nothing to do on success }
  3870. end
  3871. {$endif DUMMY}
  3872. { x := y and 0; just clears a register, this sometimes gets generated on 64bit ops.
  3873. Just using mov x, #0 might allow some easier optimizations down the line. }
  3874. else if (op = OP_AND) and (dword(a)=0) then
  3875. list.concat(taicpu.op_reg_const(A_MOV,dst,0))
  3876. { x := y AND $FFFFFFFF just copies the register, so use mov for better optimizations }
  3877. else if (op = OP_AND) and (not(dword(a))=0) then
  3878. // do nothing
  3879. { BIC clears the specified bits, while AND keeps them, using BIC allows to use a
  3880. broader range of shifterconstants.}
  3881. {$ifdef DUMMY}
  3882. else if (op = OP_AND) and is_shifter_const(not(dword(a)),shift) then
  3883. list.concat(taicpu.op_reg_reg_const(A_BIC,dst,dst,not(dword(a))))
  3884. else if (op = OP_AND) and split_into_shifter_const(not(dword(a)), imm1, imm2) then
  3885. begin
  3886. list.concat(taicpu.op_reg_reg_const(A_BIC,dst,dst,imm1));
  3887. list.concat(taicpu.op_reg_reg_const(A_BIC,dst,dst,imm2));
  3888. end
  3889. else if (op in [OP_ADD, OP_SUB, OP_OR]) and
  3890. not(cgsetflags or setflags) and
  3891. split_into_shifter_const(a, imm1, imm2) then
  3892. begin
  3893. list.concat(taicpu.op_reg_reg_const(op_reg_reg_opcg2asmop[op],dst,dst,imm1));
  3894. list.concat(taicpu.op_reg_reg_const(op_reg_reg_opcg2asmop[op],dst,dst,imm2));
  3895. end
  3896. {$endif DUMMY}
  3897. else if (op in [OP_SHL, OP_SHR, OP_SAR]) then
  3898. begin
  3899. list.concat(taicpu.op_reg_reg_const(op_reg_opcg2asmop[op],dst,dst,a));
  3900. end
  3901. else
  3902. begin
  3903. tmpreg:=getintregister(list,size);
  3904. a_load_const_reg(list,size,a,tmpreg);
  3905. a_op_reg_reg(list,op,size,tmpreg,dst);
  3906. end;
  3907. end;
  3908. maybeadjustresult(list,op,size,dst);
  3909. end;
  3910. procedure tthumbcgarm.a_op_const_reg_reg(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister);
  3911. begin
  3912. if (op=OP_ADD) and (src=NR_R13) and (dst<>NR_R13) and ((a mod 4)=0) and (a>0) and (a<=1020) then
  3913. list.concat(taicpu.op_reg_reg_const(A_ADD,dst,src,a))
  3914. else
  3915. inherited a_op_const_reg_reg(list,op,size,a,src,dst);
  3916. end;
  3917. procedure tthumbcgarm.g_flags2reg(list: TAsmList; size: TCgSize; const f: TResFlags; reg: TRegister);
  3918. var
  3919. l1,l2 : tasmlabel;
  3920. ai : taicpu;
  3921. begin
  3922. current_asmdata.getjumplabel(l1);
  3923. current_asmdata.getjumplabel(l2);
  3924. ai:=setcondition(taicpu.op_sym(A_B,l1),flags_to_cond(f));
  3925. ai.is_jmp:=true;
  3926. list.concat(ai);
  3927. list.concat(taicpu.op_reg_const(A_MOV,reg,0));
  3928. list.concat(taicpu.op_sym(A_B,l2));
  3929. cg.a_label(list,l1);
  3930. list.concat(taicpu.op_reg_const(A_MOV,reg,1));
  3931. a_reg_dealloc(list,NR_DEFAULTFLAGS);
  3932. cg.a_label(list,l2);
  3933. end;
  3934. procedure tthumb2cgarm.init_register_allocators;
  3935. begin
  3936. inherited init_register_allocators;
  3937. { currently, we save R14 always, so we can use it }
  3938. if (target_info.system<>system_arm_darwin) then
  3939. rg[R_INTREGISTER]:=trgintcputhumb2.create(R_INTREGISTER,R_SUBWHOLE,
  3940. [RS_R0,RS_R1,RS_R2,RS_R3,RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,
  3941. RS_R9,RS_R10,RS_R12,RS_R14],first_int_imreg,[])
  3942. else
  3943. { r9 is not available on Darwin according to the llvm code generator }
  3944. rg[R_INTREGISTER]:=trgintcputhumb2.create(R_INTREGISTER,R_SUBWHOLE,
  3945. [RS_R0,RS_R1,RS_R2,RS_R3,RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,
  3946. RS_R10,RS_R12,RS_R14],first_int_imreg,[]);
  3947. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBNONE,
  3948. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7],first_fpu_imreg,[]);
  3949. if current_settings.fputype in [fpu_vfpv3,fpu_vfpv4] then
  3950. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBFD,
  3951. [RS_D0,RS_D1,RS_D2,RS_D3,RS_D4,RS_D5,RS_D6,RS_D7,
  3952. RS_D16,RS_D17,RS_D18,RS_D19,RS_D20,RS_D21,RS_D22,RS_D23,RS_D24,RS_D25,RS_D26,RS_D27,RS_D28,RS_D29,RS_D30,RS_D31,
  3953. RS_D8,RS_D9,RS_D10,RS_D11,RS_D12,RS_D13,RS_D14,RS_D15
  3954. ],first_mm_imreg,[])
  3955. else if current_settings.fputype in [fpu_fpv4_s16,fpu_vfpv3_d16] then
  3956. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBFD,
  3957. [RS_D0,RS_D1,RS_D2,RS_D3,RS_D4,RS_D5,RS_D6,RS_D7,
  3958. RS_D8,RS_D9,RS_D10,RS_D11,RS_D12,RS_D13,RS_D14,RS_D15
  3959. ],first_mm_imreg,[])
  3960. else
  3961. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBNONE,
  3962. [RS_S0,RS_S1,RS_R2,RS_R3,RS_R4,RS_S31],first_mm_imreg,[]);
  3963. end;
  3964. procedure tthumb2cgarm.done_register_allocators;
  3965. begin
  3966. rg[R_INTREGISTER].free;
  3967. rg[R_FPUREGISTER].free;
  3968. rg[R_MMREGISTER].free;
  3969. inherited done_register_allocators;
  3970. end;
  3971. procedure tthumb2cgarm.a_call_reg(list : TAsmList;reg: tregister);
  3972. begin
  3973. list.concat(taicpu.op_reg(A_BLX, reg));
  3974. {
  3975. the compiler does not properly set this flag anymore in pass 1, and
  3976. for now we only need it after pass 2 (I hope) (JM)
  3977. if not(pi_do_call in current_procinfo.flags) then
  3978. internalerror(2003060703);
  3979. }
  3980. include(current_procinfo.flags,pi_do_call);
  3981. end;
  3982. procedure tthumb2cgarm.a_load_const_reg(list : TAsmList; size: tcgsize; a : tcgint;reg : tregister);
  3983. var
  3984. l : tasmlabel;
  3985. hr : treference;
  3986. begin
  3987. if not(size in [OS_8,OS_S8,OS_16,OS_S16,OS_32,OS_S32]) then
  3988. internalerror(2002090902);
  3989. if is_thumb32_imm(a) then
  3990. list.concat(taicpu.op_reg_const(A_MOV,reg,a))
  3991. else if is_thumb32_imm(not(a)) then
  3992. list.concat(taicpu.op_reg_const(A_MVN,reg,not(a)))
  3993. else if (a and $FFFF)=a then
  3994. list.concat(taicpu.op_reg_const(A_MOVW,reg,a))
  3995. else
  3996. begin
  3997. reference_reset(hr,4,[]);
  3998. current_asmdata.getjumplabel(l);
  3999. cg.a_label(current_procinfo.aktlocaldata,l);
  4000. hr.symboldata:=current_procinfo.aktlocaldata.last;
  4001. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(longint(a)));
  4002. hr.symbol:=l;
  4003. hr.base:=NR_PC;
  4004. list.concat(taicpu.op_reg_ref(A_LDR,reg,hr));
  4005. end;
  4006. end;
  4007. procedure tthumb2cgarm.a_load_ref_reg(list : TAsmList; fromsize, tosize : tcgsize;const Ref : treference;reg : tregister);
  4008. var
  4009. oppostfix:toppostfix;
  4010. usedtmpref: treference;
  4011. tmpreg,tmpreg2 : tregister;
  4012. so : tshifterop;
  4013. dir : integer;
  4014. begin
  4015. if (TCGSize2Size[FromSize] >= TCGSize2Size[ToSize]) then
  4016. FromSize := ToSize;
  4017. case FromSize of
  4018. { signed integer registers }
  4019. OS_8:
  4020. oppostfix:=PF_B;
  4021. OS_S8:
  4022. oppostfix:=PF_SB;
  4023. OS_16:
  4024. oppostfix:=PF_H;
  4025. OS_S16:
  4026. oppostfix:=PF_SH;
  4027. OS_32,
  4028. OS_S32:
  4029. oppostfix:=PF_None;
  4030. else
  4031. InternalError(200308299);
  4032. end;
  4033. if (ref.alignment in [1,2]) and (ref.alignment<tcgsize2size[fromsize]) then
  4034. begin
  4035. if target_info.endian=endian_big then
  4036. dir:=-1
  4037. else
  4038. dir:=1;
  4039. case FromSize of
  4040. OS_16,OS_S16:
  4041. begin
  4042. { only complicated references need an extra loadaddr }
  4043. if assigned(ref.symbol) or
  4044. (ref.index<>NR_NO) or
  4045. (ref.offset<-255) or
  4046. (ref.offset>4094) or
  4047. { sometimes the compiler reused registers }
  4048. (reg=ref.index) or
  4049. (reg=ref.base) then
  4050. begin
  4051. tmpreg2:=getintregister(list,OS_INT);
  4052. a_loadaddr_ref_reg(list,ref,tmpreg2);
  4053. reference_reset_base(usedtmpref,tmpreg2,0,ref.temppos,ref.alignment,ref.volatility);
  4054. end
  4055. else
  4056. usedtmpref:=ref;
  4057. if target_info.endian=endian_big then
  4058. inc(usedtmpref.offset,1);
  4059. shifterop_reset(so);so.shiftmode:=SM_LSL;so.shiftimm:=8;
  4060. tmpreg:=getintregister(list,OS_INT);
  4061. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,reg);
  4062. inc(usedtmpref.offset,dir);
  4063. if FromSize=OS_16 then
  4064. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg)
  4065. else
  4066. a_internal_load_ref_reg(list,OS_S8,OS_S8,usedtmpref,tmpreg);
  4067. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,reg,tmpreg,so));
  4068. end;
  4069. OS_32,OS_S32:
  4070. begin
  4071. tmpreg:=getintregister(list,OS_INT);
  4072. { only complicated references need an extra loadaddr }
  4073. if assigned(ref.symbol) or
  4074. (ref.index<>NR_NO) or
  4075. (ref.offset<-255) or
  4076. (ref.offset>4092) or
  4077. { sometimes the compiler reused registers }
  4078. (reg=ref.index) or
  4079. (reg=ref.base) then
  4080. begin
  4081. tmpreg2:=getintregister(list,OS_INT);
  4082. a_loadaddr_ref_reg(list,ref,tmpreg2);
  4083. reference_reset_base(usedtmpref,tmpreg2,0,ref.temppos,ref.alignment,ref.volatility);
  4084. end
  4085. else
  4086. usedtmpref:=ref;
  4087. shifterop_reset(so);so.shiftmode:=SM_LSL;
  4088. if ref.alignment=2 then
  4089. begin
  4090. if target_info.endian=endian_big then
  4091. inc(usedtmpref.offset,2);
  4092. a_internal_load_ref_reg(list,OS_16,OS_16,usedtmpref,reg);
  4093. inc(usedtmpref.offset,dir*2);
  4094. a_internal_load_ref_reg(list,OS_16,OS_16,usedtmpref,tmpreg);
  4095. so.shiftimm:=16;
  4096. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,reg,tmpreg,so));
  4097. end
  4098. else
  4099. begin
  4100. if target_info.endian=endian_big then
  4101. inc(usedtmpref.offset,3);
  4102. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,reg);
  4103. inc(usedtmpref.offset,dir);
  4104. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  4105. so.shiftimm:=8;
  4106. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,reg,tmpreg,so));
  4107. inc(usedtmpref.offset,dir);
  4108. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  4109. so.shiftimm:=16;
  4110. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,reg,tmpreg,so));
  4111. inc(usedtmpref.offset,dir);
  4112. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  4113. so.shiftimm:=24;
  4114. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,reg,tmpreg,so));
  4115. end;
  4116. end
  4117. else
  4118. handle_load_store(list,A_LDR,oppostfix,reg,ref);
  4119. end;
  4120. end
  4121. else
  4122. handle_load_store(list,A_LDR,oppostfix,reg,ref);
  4123. if (fromsize=OS_S8) and (tosize = OS_16) then
  4124. a_load_reg_reg(list,OS_16,OS_32,reg,reg);
  4125. end;
  4126. procedure tthumb2cgarm.a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; src, dst: TRegister);
  4127. begin
  4128. if op = OP_NOT then
  4129. begin
  4130. list.concat(taicpu.op_reg_reg(A_MVN,dst,src));
  4131. case size of
  4132. OS_8: list.concat(taicpu.op_reg_reg(A_UXTB,dst,dst));
  4133. OS_S8: list.concat(taicpu.op_reg_reg(A_SXTB,dst,dst));
  4134. OS_16: list.concat(taicpu.op_reg_reg(A_UXTH,dst,dst));
  4135. OS_S16: list.concat(taicpu.op_reg_reg(A_SXTH,dst,dst));
  4136. OS_32,
  4137. OS_S32:
  4138. ;
  4139. else
  4140. internalerror(2019050916);
  4141. end;
  4142. end
  4143. else
  4144. inherited a_op_reg_reg(list, op, size, src, dst);
  4145. end;
  4146. procedure tthumb2cgarm.a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);
  4147. var
  4148. shift, width : byte;
  4149. tmpreg : tregister;
  4150. so : tshifterop;
  4151. l1 : longint;
  4152. begin
  4153. ovloc.loc:=LOC_VOID;
  4154. if (a<>-2147483648) and is_shifter_const(-a,shift) then
  4155. case op of
  4156. OP_ADD:
  4157. begin
  4158. op:=OP_SUB;
  4159. a:=aint(dword(-a));
  4160. end;
  4161. OP_SUB:
  4162. begin
  4163. op:=OP_ADD;
  4164. a:=aint(dword(-a));
  4165. end
  4166. else
  4167. ;
  4168. end;
  4169. if is_shifter_const(a,shift) and not(op in [OP_IMUL,OP_MUL]) then
  4170. case op of
  4171. OP_NEG,OP_NOT,
  4172. OP_DIV,OP_IDIV:
  4173. internalerror(200308285);
  4174. OP_SHL:
  4175. begin
  4176. if a>32 then
  4177. internalerror(2014020703);
  4178. if a<>0 then
  4179. begin
  4180. shifterop_reset(so);
  4181. so.shiftmode:=SM_LSL;
  4182. so.shiftimm:=a;
  4183. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,so));
  4184. end
  4185. else
  4186. list.concat(taicpu.op_reg_reg(A_MOV,dst,src));
  4187. end;
  4188. OP_ROL:
  4189. begin
  4190. if a>32 then
  4191. internalerror(2014020704);
  4192. if a<>0 then
  4193. begin
  4194. shifterop_reset(so);
  4195. so.shiftmode:=SM_ROR;
  4196. so.shiftimm:=32-a;
  4197. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,so));
  4198. end
  4199. else
  4200. list.concat(taicpu.op_reg_reg(A_MOV,dst,src));
  4201. end;
  4202. OP_ROR:
  4203. begin
  4204. if a>32 then
  4205. internalerror(2014020705);
  4206. if a<>0 then
  4207. begin
  4208. shifterop_reset(so);
  4209. so.shiftmode:=SM_ROR;
  4210. so.shiftimm:=a;
  4211. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,so));
  4212. end
  4213. else
  4214. list.concat(taicpu.op_reg_reg(A_MOV,dst,src));
  4215. end;
  4216. OP_SHR:
  4217. begin
  4218. if a>32 then
  4219. internalerror(200308292);
  4220. shifterop_reset(so);
  4221. if a<>0 then
  4222. begin
  4223. so.shiftmode:=SM_LSR;
  4224. so.shiftimm:=a;
  4225. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,so));
  4226. end
  4227. else
  4228. list.concat(taicpu.op_reg_reg(A_MOV,dst,src));
  4229. end;
  4230. OP_SAR:
  4231. begin
  4232. if a>32 then
  4233. internalerror(200308295);
  4234. if a<>0 then
  4235. begin
  4236. shifterop_reset(so);
  4237. so.shiftmode:=SM_ASR;
  4238. so.shiftimm:=a;
  4239. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,so));
  4240. end
  4241. else
  4242. list.concat(taicpu.op_reg_reg(A_MOV,dst,src));
  4243. end;
  4244. else
  4245. if (op in [OP_SUB, OP_ADD]) and
  4246. ((a < 0) or
  4247. (a > 4095)) then
  4248. begin
  4249. tmpreg:=getintregister(list,size);
  4250. a_load_const_reg(list, size, a, tmpreg);
  4251. if cgsetflags or setflags then
  4252. a_reg_alloc(list,NR_DEFAULTFLAGS);
  4253. list.concat(setoppostfix(
  4254. taicpu.op_reg_reg_reg(op_reg_reg_opcg2asmop[op],dst,src,tmpreg),toppostfix(ord(cgsetflags or setflags)*ord(PF_S))));
  4255. end
  4256. else
  4257. begin
  4258. if cgsetflags or setflags then
  4259. a_reg_alloc(list,NR_DEFAULTFLAGS);
  4260. list.concat(setoppostfix(
  4261. taicpu.op_reg_reg_const(op_reg_reg_opcg2asmop[op],dst,src,a),toppostfix(ord(cgsetflags or setflags)*ord(PF_S))));
  4262. end;
  4263. if (cgsetflags or setflags) and (size in [OS_8,OS_16,OS_32]) then
  4264. begin
  4265. ovloc.loc:=LOC_FLAGS;
  4266. case op of
  4267. OP_ADD:
  4268. ovloc.resflags:=F_CS;
  4269. OP_SUB:
  4270. ovloc.resflags:=F_CC;
  4271. else
  4272. ;
  4273. end;
  4274. end;
  4275. end
  4276. else
  4277. begin
  4278. { there could be added some more sophisticated optimizations }
  4279. if (op in [OP_MUL,OP_IMUL]) and (a=1) then
  4280. a_load_reg_reg(list,size,size,src,dst)
  4281. else if (op in [OP_MUL,OP_IMUL]) and (a=0) then
  4282. a_load_const_reg(list,size,0,dst)
  4283. else if (op in [OP_IMUL]) and (a=-1) then
  4284. a_op_reg_reg(list,OP_NEG,size,src,dst)
  4285. { we do this here instead in the peephole optimizer because
  4286. it saves us a register }
  4287. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a,l1) and not(cgsetflags or setflags) then
  4288. a_op_const_reg_reg(list,OP_SHL,size,l1,src,dst)
  4289. { for example : b=a*5 -> b=a*4+a with add instruction and shl }
  4290. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a-1,l1) and not(cgsetflags or setflags) then
  4291. begin
  4292. if l1>32 then{roozbeh does this ever happen?}
  4293. internalerror(200308296);
  4294. shifterop_reset(so);
  4295. so.shiftmode:=SM_LSL;
  4296. so.shiftimm:=l1;
  4297. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ADD,dst,src,src,so));
  4298. end
  4299. { for example : b=a*7 -> b=a*8-a with rsb instruction and shl }
  4300. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a+1,l1) and not(cgsetflags or setflags) then
  4301. begin
  4302. if l1>32 then{does this ever happen?}
  4303. internalerror(201205181);
  4304. shifterop_reset(so);
  4305. so.shiftmode:=SM_LSL;
  4306. so.shiftimm:=l1;
  4307. list.concat(taicpu.op_reg_reg_reg_shifterop(A_RSB,dst,src,src,so));
  4308. end
  4309. else if (op in [OP_MUL,OP_IMUL]) and not(cgsetflags or setflags) and try_optimized_mul32_const_reg_reg(list,a,src,dst) then
  4310. begin
  4311. { nothing to do on success }
  4312. end
  4313. { x := y and 0; just clears a register, this sometimes gets generated on 64bit ops.
  4314. Just using mov x, #0 might allow some easier optimizations down the line. }
  4315. else if (op = OP_AND) and (dword(a)=0) then
  4316. list.concat(taicpu.op_reg_const(A_MOV,dst,0))
  4317. { x := y AND $FFFFFFFF just copies the register, so use mov for better optimizations }
  4318. else if (op = OP_AND) and (not(dword(a))=0) then
  4319. list.concat(taicpu.op_reg_reg(A_MOV,dst,src))
  4320. { BIC clears the specified bits, while AND keeps them, using BIC allows to use a
  4321. broader range of shifterconstants.}
  4322. {else if (op = OP_AND) and is_shifter_const(not(dword(a)),shift) then
  4323. list.concat(taicpu.op_reg_reg_const(A_BIC,dst,src,not(dword(a))))}
  4324. else if (op = OP_AND) and is_thumb32_imm(a) then
  4325. list.concat(taicpu.op_reg_reg_const(A_AND,dst,src,dword(a)))
  4326. else if (op = OP_AND) and (a = $FFFF) then
  4327. list.concat(taicpu.op_reg_reg(A_UXTH,dst,src))
  4328. else if (op = OP_AND) and is_thumb32_imm(not(dword(a))) then
  4329. list.concat(taicpu.op_reg_reg_const(A_BIC,dst,src,not(dword(a))))
  4330. else if (op = OP_AND) and is_continuous_mask(aword(not(a)), shift, width) then
  4331. begin
  4332. a_load_reg_reg(list,size,size,src,dst);
  4333. list.concat(taicpu.op_reg_const_const(A_BFC,dst,shift,width))
  4334. end
  4335. else
  4336. begin
  4337. tmpreg:=getintregister(list,size);
  4338. a_load_const_reg(list,size,a,tmpreg);
  4339. a_op_reg_reg_reg_checkoverflow(list,op,size,tmpreg,src,dst,setflags,ovloc);
  4340. end;
  4341. end;
  4342. maybeadjustresult(list,op,size,dst);
  4343. end;
  4344. const
  4345. op_reg_reg_opcg2asmopThumb2: array[TOpCG] of tasmop =
  4346. (A_NONE,A_MOV,A_ADD,A_AND,A_UDIV,A_SDIV,A_MUL,A_MUL,A_NONE,A_MVN,A_ORR,
  4347. A_ASR,A_LSL,A_LSR,A_SUB,A_EOR,A_NONE,A_ROR);
  4348. procedure tthumb2cgarm.a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);
  4349. var
  4350. so : tshifterop;
  4351. tmpreg,overflowreg : tregister;
  4352. asmop : tasmop;
  4353. begin
  4354. ovloc.loc:=LOC_VOID;
  4355. case op of
  4356. OP_NEG,OP_NOT:
  4357. internalerror(200308286);
  4358. OP_ROL:
  4359. begin
  4360. if not(size in [OS_32,OS_S32]) then
  4361. internalerror(2008072801);
  4362. { simulate ROL by ror'ing 32-value }
  4363. tmpreg:=getintregister(list,OS_32);
  4364. list.concat(taicpu.op_reg_const(A_MOV,tmpreg,32));
  4365. list.concat(taicpu.op_reg_reg_reg(A_SUB,src1,tmpreg,src1));
  4366. list.concat(taicpu.op_reg_reg_reg(A_ROR, dst, src2, src1));
  4367. end;
  4368. OP_ROR:
  4369. begin
  4370. if not(size in [OS_32,OS_S32]) then
  4371. internalerror(2008072802);
  4372. list.concat(taicpu.op_reg_reg_reg(A_ROR, dst, src2, src1));
  4373. end;
  4374. OP_IMUL,
  4375. OP_MUL:
  4376. begin
  4377. if cgsetflags or setflags then
  4378. begin
  4379. overflowreg:=getintregister(list,size);
  4380. if op=OP_IMUL then
  4381. asmop:=A_SMULL
  4382. else
  4383. asmop:=A_UMULL;
  4384. { the arm doesn't allow that rd and rm are the same }
  4385. if dst=src2 then
  4386. begin
  4387. if dst<>src1 then
  4388. list.concat(taicpu.op_reg_reg_reg_reg(asmop,dst,overflowreg,src1,src2))
  4389. else
  4390. begin
  4391. tmpreg:=getintregister(list,size);
  4392. a_load_reg_reg(list,size,size,src2,dst);
  4393. list.concat(taicpu.op_reg_reg_reg_reg(asmop,dst,overflowreg,tmpreg,src1));
  4394. end;
  4395. end
  4396. else
  4397. list.concat(taicpu.op_reg_reg_reg_reg(asmop,dst,overflowreg,src2,src1));
  4398. a_reg_alloc(list,NR_DEFAULTFLAGS);
  4399. if op=OP_IMUL then
  4400. begin
  4401. shifterop_reset(so);
  4402. so.shiftmode:=SM_ASR;
  4403. so.shiftimm:=31;
  4404. list.concat(taicpu.op_reg_reg_shifterop(A_CMP,overflowreg,dst,so));
  4405. end
  4406. else
  4407. list.concat(taicpu.op_reg_const(A_CMP,overflowreg,0));
  4408. ovloc.loc:=LOC_FLAGS;
  4409. ovloc.resflags:=F_NE;
  4410. end
  4411. else
  4412. begin
  4413. { the arm doesn't allow that rd and rm are the same }
  4414. if dst=src2 then
  4415. begin
  4416. if dst<>src1 then
  4417. list.concat(taicpu.op_reg_reg_reg(A_MUL,dst,src1,src2))
  4418. else
  4419. begin
  4420. tmpreg:=getintregister(list,size);
  4421. a_load_reg_reg(list,size,size,src2,dst);
  4422. list.concat(taicpu.op_reg_reg_reg(A_MUL,dst,tmpreg,src1));
  4423. end;
  4424. end
  4425. else
  4426. list.concat(taicpu.op_reg_reg_reg(A_MUL,dst,src2,src1));
  4427. end;
  4428. end;
  4429. else
  4430. begin
  4431. if cgsetflags or setflags then
  4432. a_reg_alloc(list,NR_DEFAULTFLAGS);
  4433. {$ifdef dummy}
  4434. { R13 is not allowed for certain instruction operands }
  4435. if op_reg_reg_opcg2asmopThumb2[op] in [A_ADD,A_SUB,A_AND,A_BIC,A_EOR] then
  4436. begin
  4437. if getsupreg(dst)=RS_R13 then
  4438. begin
  4439. tmpreg:=getintregister(list,OS_INT);
  4440. a_load_reg_reg(list,OS_INT,OS_INT,dst,tmpreg);
  4441. dst:=tmpreg;
  4442. end;
  4443. if getsupreg(src1)=RS_R13 then
  4444. begin
  4445. tmpreg:=getintregister(list,OS_INT);
  4446. a_load_reg_reg(list,OS_INT,OS_INT,src1,tmpreg);
  4447. src1:=tmpreg;
  4448. end;
  4449. end;
  4450. {$endif}
  4451. list.concat(setoppostfix(
  4452. taicpu.op_reg_reg_reg(op_reg_reg_opcg2asmopThumb2[op],dst,src2,src1),toppostfix(ord(cgsetflags or setflags)*ord(PF_S))));
  4453. end;
  4454. end;
  4455. maybeadjustresult(list,op,size,dst);
  4456. end;
  4457. procedure tthumb2cgarm.g_flags2reg(list: TAsmList; size: TCgSize; const f: TResFlags; reg: TRegister);
  4458. begin
  4459. list.concat(taicpu.op_cond(A_ITE, flags_to_cond(f)));
  4460. list.concat(setcondition(taicpu.op_reg_const(A_MOV,reg,1),flags_to_cond(f)));
  4461. list.concat(setcondition(taicpu.op_reg_const(A_MOV,reg,0),inverse_cond(flags_to_cond(f))));
  4462. end;
  4463. procedure tthumb2cgarm.g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);
  4464. var
  4465. ref : treference;
  4466. shift : byte;
  4467. firstfloatreg,lastfloatreg,
  4468. r : byte;
  4469. regs : tcpuregisterset;
  4470. stackmisalignment: pint;
  4471. begin
  4472. LocalSize:=align(LocalSize,4);
  4473. { call instruction does not put anything on the stack }
  4474. stackmisalignment:=0;
  4475. if not(nostackframe) then
  4476. begin
  4477. firstfloatreg:=RS_NO;
  4478. lastfloatreg:=RS_NO;
  4479. { save floating point registers? }
  4480. for r:=RS_F0 to RS_F7 do
  4481. if r in rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall) then
  4482. begin
  4483. if firstfloatreg=RS_NO then
  4484. firstfloatreg:=r;
  4485. lastfloatreg:=r;
  4486. inc(stackmisalignment,12);
  4487. end;
  4488. a_reg_alloc(list,NR_STACK_POINTER_REG);
  4489. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  4490. begin
  4491. a_reg_alloc(list,NR_FRAME_POINTER_REG);
  4492. a_reg_alloc(list,NR_R12);
  4493. list.concat(taicpu.op_reg_reg(A_MOV,NR_R12,NR_STACK_POINTER_REG));
  4494. end;
  4495. { save int registers }
  4496. reference_reset(ref,4,[]);
  4497. ref.index:=NR_STACK_POINTER_REG;
  4498. ref.addressmode:=AM_PREINDEXED;
  4499. regs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  4500. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  4501. regs:=regs+[RS_FRAME_POINTER_REG,RS_R14]
  4502. else if (regs<>[]) or (pi_do_call in current_procinfo.flags) then
  4503. include(regs,RS_R14);
  4504. if regs<>[] then
  4505. begin
  4506. for r:=RS_R0 to RS_R15 do
  4507. if (r in regs) then
  4508. inc(stackmisalignment,4);
  4509. list.concat(setoppostfix(taicpu.op_ref_regset(A_STM,ref,R_INTREGISTER,R_SUBWHOLE,regs),PF_FD));
  4510. end;
  4511. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  4512. begin
  4513. { the framepointer now points to the saved R15, so the saved
  4514. framepointer is at R11-12 (for get_caller_frame) }
  4515. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_FRAME_POINTER_REG,NR_R12,4));
  4516. a_reg_dealloc(list,NR_R12);
  4517. end;
  4518. stackmisalignment:=stackmisalignment mod current_settings.alignment.localalignmax;
  4519. if (LocalSize<>0) or
  4520. ((stackmisalignment<>0) and
  4521. ((pi_do_call in current_procinfo.flags) or
  4522. (po_assembler in current_procinfo.procdef.procoptions))) then
  4523. begin
  4524. localsize:=align(localsize+stackmisalignment,current_settings.alignment.localalignmax)-stackmisalignment;
  4525. if not(is_shifter_const(localsize,shift)) then
  4526. begin
  4527. if current_procinfo.framepointer=NR_STACK_POINTER_REG then
  4528. a_reg_alloc(list,NR_R12);
  4529. a_load_const_reg(list,OS_ADDR,LocalSize,NR_R12);
  4530. list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R12));
  4531. a_reg_dealloc(list,NR_R12);
  4532. end
  4533. else
  4534. begin
  4535. a_reg_dealloc(list,NR_R12);
  4536. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,LocalSize));
  4537. end;
  4538. end;
  4539. if firstfloatreg<>RS_NO then
  4540. begin
  4541. reference_reset(ref,4,[]);
  4542. if tg.direction*tcpuprocinfo(current_procinfo).floatregstart>=1023 then
  4543. begin
  4544. a_load_const_reg(list,OS_ADDR,-tcpuprocinfo(current_procinfo).floatregstart,NR_R12);
  4545. list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_R12,current_procinfo.framepointer,NR_R12));
  4546. ref.base:=NR_R12;
  4547. end
  4548. else
  4549. begin
  4550. ref.base:=current_procinfo.framepointer;
  4551. ref.offset:=tcpuprocinfo(current_procinfo).floatregstart;
  4552. end;
  4553. list.concat(taicpu.op_reg_const_ref(A_SFM,newreg(R_FPUREGISTER,firstfloatreg,R_SUBWHOLE),
  4554. lastfloatreg-firstfloatreg+1,ref));
  4555. end;
  4556. end;
  4557. end;
  4558. procedure tthumb2cgarm.g_proc_exit(list : TAsmList;parasize : longint;nostackframe:boolean);
  4559. var
  4560. ref : treference;
  4561. firstfloatreg,lastfloatreg,
  4562. r : byte;
  4563. shift : byte;
  4564. regs : tcpuregisterset;
  4565. LocalSize : longint;
  4566. stackmisalignment: pint;
  4567. begin
  4568. if not(nostackframe) then
  4569. begin
  4570. stackmisalignment:=0;
  4571. { restore floating point register }
  4572. firstfloatreg:=RS_NO;
  4573. lastfloatreg:=RS_NO;
  4574. { save floating point registers? }
  4575. for r:=RS_F0 to RS_F7 do
  4576. if r in rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall) then
  4577. begin
  4578. if firstfloatreg=RS_NO then
  4579. firstfloatreg:=r;
  4580. lastfloatreg:=r;
  4581. { floating point register space is already included in
  4582. localsize below by calc_stackframe_size
  4583. inc(stackmisalignment,12);
  4584. }
  4585. end;
  4586. if firstfloatreg<>RS_NO then
  4587. begin
  4588. reference_reset(ref,4,[]);
  4589. if tg.direction*tcpuprocinfo(current_procinfo).floatregstart>=1023 then
  4590. begin
  4591. a_load_const_reg(list,OS_ADDR,-tcpuprocinfo(current_procinfo).floatregstart,NR_R12);
  4592. list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_R12,current_procinfo.framepointer,NR_R12));
  4593. ref.base:=NR_R12;
  4594. end
  4595. else
  4596. begin
  4597. ref.base:=current_procinfo.framepointer;
  4598. ref.offset:=tcpuprocinfo(current_procinfo).floatregstart;
  4599. end;
  4600. list.concat(taicpu.op_reg_const_ref(A_LFM,newreg(R_FPUREGISTER,firstfloatreg,R_SUBWHOLE),
  4601. lastfloatreg-firstfloatreg+1,ref));
  4602. end;
  4603. regs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  4604. if (pi_do_call in current_procinfo.flags) or (regs<>[]) then
  4605. begin
  4606. exclude(regs,RS_R14);
  4607. include(regs,RS_R15);
  4608. end;
  4609. if (current_procinfo.framepointer<>NR_STACK_POINTER_REG) then
  4610. regs:=regs+[RS_FRAME_POINTER_REG,RS_R15];
  4611. for r:=RS_R0 to RS_R15 do
  4612. if (r in regs) then
  4613. inc(stackmisalignment,4);
  4614. stackmisalignment:=stackmisalignment mod current_settings.alignment.localalignmax;
  4615. LocalSize:=current_procinfo.calc_stackframe_size;
  4616. if (LocalSize<>0) or
  4617. ((stackmisalignment<>0) and
  4618. ((pi_do_call in current_procinfo.flags) or
  4619. (po_assembler in current_procinfo.procdef.procoptions))) then
  4620. begin
  4621. localsize:=align(localsize+stackmisalignment,current_settings.alignment.localalignmax)-stackmisalignment;
  4622. if not(is_shifter_const(LocalSize,shift)) then
  4623. begin
  4624. a_reg_alloc(list,NR_R12);
  4625. a_load_const_reg(list,OS_ADDR,LocalSize,NR_R12);
  4626. list.concat(taicpu.op_reg_reg(A_ADD,NR_STACK_POINTER_REG,NR_R12));
  4627. a_reg_dealloc(list,NR_R12);
  4628. end
  4629. else
  4630. begin
  4631. a_reg_dealloc(list,NR_R12);
  4632. list.concat(taicpu.op_reg_const(A_ADD,NR_STACK_POINTER_REG,LocalSize));
  4633. end;
  4634. end;
  4635. if regs=[] then
  4636. list.concat(taicpu.op_reg(A_BX,NR_R14))
  4637. else
  4638. begin
  4639. reference_reset(ref,4,[]);
  4640. ref.index:=NR_STACK_POINTER_REG;
  4641. ref.addressmode:=AM_PREINDEXED;
  4642. list.concat(setoppostfix(taicpu.op_ref_regset(A_LDM,ref,R_INTREGISTER,R_SUBWHOLE,regs),PF_FD));
  4643. end;
  4644. end
  4645. else
  4646. list.concat(taicpu.op_reg(A_BX,NR_R14));
  4647. end;
  4648. function tthumb2cgarm.handle_load_store(list:TAsmList;op: tasmop;oppostfix : toppostfix;reg:tregister;ref: treference):treference;
  4649. var
  4650. tmpreg : tregister;
  4651. tmpref : treference;
  4652. l : tasmlabel;
  4653. begin
  4654. tmpreg:=NR_NO;
  4655. { Be sure to have a base register }
  4656. if (ref.base=NR_NO) then
  4657. begin
  4658. if ref.shiftmode<>SM_None then
  4659. internalerror(2014020706);
  4660. ref.base:=ref.index;
  4661. ref.index:=NR_NO;
  4662. end;
  4663. { absolute symbols can't be handled directly, we've to store the symbol reference
  4664. in the text segment and access it pc relative
  4665. For now, we assume that references where base or index equals to PC are already
  4666. relative, all other references are assumed to be absolute and thus they need
  4667. to be handled extra.
  4668. A proper solution would be to change refoptions to a set and store the information
  4669. if the symbol is absolute or relative there.
  4670. }
  4671. if (assigned(ref.symbol) and
  4672. not(is_pc(ref.base)) and
  4673. not(is_pc(ref.index))
  4674. ) or
  4675. { [#xxx] isn't a valid address operand }
  4676. ((ref.base=NR_NO) and (ref.index=NR_NO)) or
  4677. //(ref.offset<-4095) or
  4678. (ref.offset<-255) or
  4679. (ref.offset>4095) or
  4680. ((oppostfix in [PF_SB,PF_H,PF_SH]) and
  4681. ((ref.offset<-255) or
  4682. (ref.offset>255)
  4683. )
  4684. ) or
  4685. (((op in [A_LDF,A_STF,A_FLDS,A_FLDD,A_FSTS,A_FSTD]) or (op=A_VSTR) or (op=A_VLDR)) and
  4686. ((ref.offset<-1020) or
  4687. (ref.offset>1020) or
  4688. ((abs(ref.offset) mod 4)<>0) or
  4689. { the usual pc relative symbol handling assumes possible offsets of +/- 4095 }
  4690. assigned(ref.symbol)
  4691. )
  4692. ) then
  4693. begin
  4694. reference_reset(tmpref,4,[]);
  4695. { load symbol }
  4696. tmpreg:=getintregister(list,OS_INT);
  4697. if assigned(ref.symbol) then
  4698. begin
  4699. current_asmdata.getjumplabel(l);
  4700. cg.a_label(current_procinfo.aktlocaldata,l);
  4701. tmpref.symboldata:=current_procinfo.aktlocaldata.last;
  4702. if ref.refaddr=addr_gottpoff then
  4703. current_procinfo.aktlocaldata.concat(tai_const.Create_rel_sym_offset(aitconst_gottpoff,ref.symbol,ref.relsymbol,ref.offset))
  4704. else
  4705. current_procinfo.aktlocaldata.concat(tai_const.create_sym_offset(ref.symbol,ref.offset));
  4706. { load consts entry }
  4707. tmpref.symbol:=l;
  4708. tmpref.base:=NR_R15;
  4709. list.concat(taicpu.op_reg_ref(A_LDR,tmpreg,tmpref));
  4710. { in case of LDF/STF, we got rid of the NR_R15 }
  4711. if is_pc(ref.base) then
  4712. ref.base:=NR_NO;
  4713. if is_pc(ref.index) then
  4714. ref.index:=NR_NO;
  4715. end
  4716. else
  4717. a_load_const_reg(list,OS_ADDR,ref.offset,tmpreg);
  4718. if (ref.base<>NR_NO) then
  4719. begin
  4720. if ref.index<>NR_NO then
  4721. begin
  4722. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,tmpreg));
  4723. ref.base:=tmpreg;
  4724. end
  4725. else
  4726. begin
  4727. ref.index:=tmpreg;
  4728. ref.shiftimm:=0;
  4729. ref.signindex:=1;
  4730. ref.shiftmode:=SM_None;
  4731. end;
  4732. end
  4733. else
  4734. ref.base:=tmpreg;
  4735. ref.offset:=0;
  4736. ref.symbol:=nil;
  4737. end;
  4738. if (ref.base<>NR_NO) and (ref.index<>NR_NO) and (ref.offset<>0) then
  4739. begin
  4740. if tmpreg<>NR_NO then
  4741. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,ref.offset,tmpreg,tmpreg)
  4742. else
  4743. begin
  4744. tmpreg:=getintregister(list,OS_ADDR);
  4745. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,ref.offset,ref.base,tmpreg);
  4746. ref.base:=tmpreg;
  4747. end;
  4748. ref.offset:=0;
  4749. end;
  4750. { Hack? Thumb2 doesn't allow PC indexed addressing modes(although it does in the specification) }
  4751. if (ref.base=NR_R15) and (ref.index<>NR_NO) and (ref.shiftmode <> sm_none) then
  4752. begin
  4753. tmpreg:=getintregister(list,OS_ADDR);
  4754. list.concat(taicpu.op_reg_reg(A_MOV, tmpreg, NR_R15));
  4755. ref.base := tmpreg;
  4756. end;
  4757. { floating point operations have only limited references
  4758. we expect here, that a base is already set }
  4759. if ((op in [A_LDF,A_STF,A_FLDS,A_FLDD,A_FSTS,A_FSTD]) or (op=A_VSTR) or (op=A_VLDR)) and (ref.index<>NR_NO) then
  4760. begin
  4761. if ref.shiftmode<>SM_none then
  4762. internalerror(200309121);
  4763. if tmpreg<>NR_NO then
  4764. begin
  4765. if ref.base=tmpreg then
  4766. begin
  4767. if ref.signindex<0 then
  4768. list.concat(taicpu.op_reg_reg_reg(A_SUB,tmpreg,tmpreg,ref.index))
  4769. else
  4770. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,tmpreg,ref.index));
  4771. ref.index:=NR_NO;
  4772. end
  4773. else
  4774. begin
  4775. if ref.index<>tmpreg then
  4776. internalerror(200403161);
  4777. if ref.signindex<0 then
  4778. list.concat(taicpu.op_reg_reg_reg(A_SUB,tmpreg,ref.base,tmpreg))
  4779. else
  4780. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,tmpreg));
  4781. ref.base:=tmpreg;
  4782. ref.index:=NR_NO;
  4783. end;
  4784. end
  4785. else
  4786. begin
  4787. tmpreg:=getintregister(list,OS_ADDR);
  4788. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,ref.index));
  4789. ref.base:=tmpreg;
  4790. ref.index:=NR_NO;
  4791. end;
  4792. end;
  4793. list.concat(setoppostfix(taicpu.op_reg_ref(op,reg,ref),oppostfix));
  4794. Result := ref;
  4795. end;
  4796. procedure tthumb2cgarm.a_loadmm_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister; shuffle: pmmshuffle);
  4797. var
  4798. instr: taicpu;
  4799. begin
  4800. if (fromsize=OS_F32) and
  4801. (tosize=OS_F32) then
  4802. begin
  4803. instr:=setoppostfix(taicpu.op_reg_reg(A_VMOV,reg2,reg1), PF_F32);
  4804. list.Concat(instr);
  4805. add_move_instruction(instr);
  4806. maybe_check_for_fpu_exception(list);
  4807. end
  4808. else if (fromsize=OS_F64) and
  4809. (tosize=OS_F64) then
  4810. begin
  4811. //list.Concat(setoppostfix(taicpu.op_reg_reg(A_VMOV,tregister(longint(reg2)+1),tregister(longint(reg1)+1)), PF_F32));
  4812. //list.Concat(setoppostfix(taicpu.op_reg_reg(A_VMOV,reg2,reg1), PF_F32));
  4813. end
  4814. else if (fromsize=OS_F32) and
  4815. (tosize=OS_F64) then
  4816. //list.Concat(setoppostfix(taicpu.op_reg_reg(A_VCVT,reg2,reg1), PF_F32))
  4817. begin
  4818. //list.concat(nil);
  4819. end;
  4820. end;
  4821. procedure tthumb2cgarm.a_loadmm_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister; shuffle: pmmshuffle);
  4822. begin
  4823. handle_load_store(list,A_VLDR,PF_None,reg,ref);
  4824. end;
  4825. procedure tthumb2cgarm.a_loadmm_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference; shuffle: pmmshuffle);
  4826. begin
  4827. handle_load_store(list,A_VSTR,PF_None,reg,ref);
  4828. maybe_check_for_fpu_exception(list);
  4829. end;
  4830. procedure tthumb2cgarm.a_loadmm_intreg_reg(list: TAsmList; fromsize, tosize: tcgsize; intreg, mmreg: tregister; shuffle: pmmshuffle);
  4831. begin
  4832. if //(shuffle=nil) and
  4833. (tosize=OS_F32) then
  4834. list.Concat(taicpu.op_reg_reg(A_VMOV,mmreg,intreg))
  4835. else
  4836. internalerror(2012100813);
  4837. end;
  4838. procedure tthumb2cgarm.a_loadmm_reg_intreg(list: TAsmList; fromsize, tosize: tcgsize; mmreg, intreg: tregister; shuffle: pmmshuffle);
  4839. begin
  4840. if //(shuffle=nil) and
  4841. (fromsize=OS_F32) then
  4842. begin
  4843. list.Concat(taicpu.op_reg_reg(A_VMOV,intreg,mmreg));
  4844. maybe_check_for_fpu_exception(list);
  4845. end
  4846. else
  4847. internalerror(2012100814);
  4848. end;
  4849. procedure tthumb2cg64farm.a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);
  4850. var tmpreg: tregister;
  4851. begin
  4852. case op of
  4853. OP_NEG:
  4854. begin
  4855. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  4856. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_RSB,regdst.reglo,regsrc.reglo,0),PF_S));
  4857. tmpreg:=cg.getintregister(list,OS_32);
  4858. list.concat(taicpu.op_reg_const(A_MOV,tmpreg,0));
  4859. list.concat(taicpu.op_reg_reg_reg(A_SBC,regdst.reghi,tmpreg,regsrc.reghi));
  4860. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  4861. end;
  4862. else
  4863. inherited a_op64_reg_reg(list, op, size, regsrc, regdst);
  4864. end;
  4865. end;
  4866. procedure tthumbcg64farm.a_op64_reg_reg(list: TAsmList; op: TOpCG; size: tcgsize; regsrc, regdst: tregister64);
  4867. begin
  4868. case op of
  4869. OP_NEG:
  4870. begin
  4871. list.concat(taicpu.op_reg_const(A_MOV,regdst.reglo,0));
  4872. list.concat(taicpu.op_reg_const(A_MOV,regdst.reghi,0));
  4873. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  4874. list.concat(taicpu.op_reg_reg(A_SUB,regdst.reglo,regsrc.reglo));
  4875. list.concat(taicpu.op_reg_reg(A_SBC,regdst.reghi,regsrc.reghi));
  4876. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  4877. end;
  4878. OP_NOT:
  4879. begin
  4880. cg.a_op_reg_reg(list,OP_NOT,OS_INT,regsrc.reglo,regdst.reglo);
  4881. cg.a_op_reg_reg(list,OP_NOT,OS_INT,regsrc.reghi,regdst.reghi);
  4882. end;
  4883. OP_AND,OP_OR,OP_XOR:
  4884. begin
  4885. cg.a_op_reg_reg(list,op,OS_32,regsrc.reglo,regdst.reglo);
  4886. cg.a_op_reg_reg(list,op,OS_32,regsrc.reghi,regdst.reghi);
  4887. end;
  4888. OP_ADD:
  4889. begin
  4890. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  4891. list.concat(taicpu.op_reg_reg(A_ADD,regdst.reglo,regsrc.reglo));
  4892. list.concat(taicpu.op_reg_reg(A_ADC,regdst.reghi,regsrc.reghi));
  4893. end;
  4894. OP_SUB:
  4895. begin
  4896. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  4897. list.concat(taicpu.op_reg_reg(A_SUB,regdst.reglo,regsrc.reglo));
  4898. list.concat(taicpu.op_reg_reg(A_SBC,regdst.reghi,regsrc.reghi));
  4899. end;
  4900. else
  4901. internalerror(2003083101);
  4902. end;
  4903. end;
  4904. procedure tthumbcg64farm.a_op64_const_reg(list: TAsmList; op: TOpCG; size: tcgsize; value: int64; reg: tregister64);
  4905. var
  4906. tmpreg : tregister;
  4907. begin
  4908. case op of
  4909. OP_AND,OP_OR,OP_XOR:
  4910. begin
  4911. cg.a_op_const_reg(list,op,OS_32,aint(lo(value)),reg.reglo);
  4912. cg.a_op_const_reg(list,op,OS_32,aint(hi(value)),reg.reghi);
  4913. end;
  4914. OP_ADD:
  4915. begin
  4916. if (aint(lo(value))>=0) and (aint(lo(value))<=255) then
  4917. begin
  4918. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  4919. list.concat(taicpu.op_reg_const(A_ADD,reg.reglo,aint(lo(value))));
  4920. end
  4921. else
  4922. begin
  4923. tmpreg:=cg.getintregister(list,OS_32);
  4924. cg.a_load_const_reg(list,OS_32,aint(lo(value)),tmpreg);
  4925. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  4926. list.concat(taicpu.op_reg_reg(A_ADD,reg.reglo,tmpreg));
  4927. end;
  4928. tmpreg:=cg.getintregister(list,OS_32);
  4929. cg.a_load_const_reg(list,OS_32,aint(hi(value)),tmpreg);
  4930. list.concat(taicpu.op_reg_reg(A_ADC,reg.reghi,tmpreg));
  4931. end;
  4932. OP_SUB:
  4933. begin
  4934. if (aint(lo(value))>=0) and (aint(lo(value))<=255) then
  4935. begin
  4936. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  4937. list.concat(taicpu.op_reg_const(A_SUB,reg.reglo,aint(lo(value))))
  4938. end
  4939. else
  4940. begin
  4941. tmpreg:=cg.getintregister(list,OS_32);
  4942. cg.a_load_const_reg(list,OS_32,aint(lo(value)),tmpreg);
  4943. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  4944. list.concat(taicpu.op_reg_reg(A_SUB,reg.reglo,tmpreg));
  4945. end;
  4946. tmpreg:=cg.getintregister(list,OS_32);
  4947. cg.a_load_const_reg(list,OS_32,hi(value),tmpreg);
  4948. list.concat(taicpu.op_reg_reg(A_SBC,reg.reghi,tmpreg));
  4949. end;
  4950. else
  4951. internalerror(2003083101);
  4952. end;
  4953. end;
  4954. procedure create_codegen;
  4955. begin
  4956. if GenerateThumb2Code then
  4957. begin
  4958. cg:=tthumb2cgarm.create;
  4959. cg64:=tthumb2cg64farm.create;
  4960. casmoptimizer:=TCpuThumb2AsmOptimizer;
  4961. end
  4962. else if GenerateThumbCode then
  4963. begin
  4964. cg:=tthumbcgarm.create;
  4965. cg64:=tthumbcg64farm.create;
  4966. // casmoptimizer:=TCpuThumbAsmOptimizer;
  4967. end
  4968. else
  4969. begin
  4970. cg:=tarmcgarm.create;
  4971. cg64:=tarmcg64farm.create;
  4972. casmoptimizer:=TCpuAsmOptimizer;
  4973. end;
  4974. end;
  4975. end.