aasmcpu.pas 72 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257
  1. {
  2. $Id$
  3. Copyright (c) 1998-2002 by Florian Klaempfl and Peter Vreman
  4. Contains the abstract assembler implementation for the i386
  5. * Portions of this code was inspired by the NASM sources
  6. The Netwide Assembler is Copyright (c) 1996 Simon Tatham and
  7. Julian Hall. All rights reserved.
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; if not, write to the Free Software
  18. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. ****************************************************************************
  20. }
  21. unit aasmcpu;
  22. {$i fpcdefs.inc}
  23. interface
  24. uses
  25. cclasses,globals,verbose,
  26. cpuinfo,cpubase,
  27. cgbase,
  28. symtype,symsym,
  29. aasmbase,aasmtai;
  30. const
  31. { "mov reg,reg" source operand number }
  32. O_MOV_SOURCE = 0;
  33. { "mov reg,reg" destination operand number }
  34. O_MOV_DEST = 1;
  35. { Operand types }
  36. OT_NONE = $00000000;
  37. OT_BITS8 = $00000001; { size, and other attributes, of the operand }
  38. OT_BITS16 = $00000002;
  39. OT_BITS32 = $00000004;
  40. OT_BITS64 = $00000008; { FPU only }
  41. OT_BITS80 = $00000010;
  42. OT_FAR = $00000020; { this means 16:16 or 16:32, like in CALL/JMP }
  43. OT_NEAR = $00000040;
  44. OT_SHORT = $00000080;
  45. OT_SIZE_MASK = $000000FF; { all the size attributes }
  46. OT_NON_SIZE = longint(not OT_SIZE_MASK);
  47. OT_SIGNED = $00000100; { the operand need to be signed -128-127 }
  48. OT_TO = $00000200; { operand is followed by a colon }
  49. { reverse effect in FADD, FSUB &c }
  50. OT_COLON = $00000400;
  51. OT_REGISTER = $00001000;
  52. OT_IMMEDIATE = $00002000;
  53. OT_IMM8 = $00002001;
  54. OT_IMM16 = $00002002;
  55. OT_IMM32 = $00002004;
  56. OT_IMM64 = $00002008;
  57. OT_IMM80 = $00002010;
  58. OT_REGMEM = $00200000; { for r/m, ie EA, operands }
  59. OT_REGNORM = $00201000; { 'normal' reg, qualifies as EA }
  60. OT_REG8 = $00201001;
  61. OT_REG16 = $00201002;
  62. OT_REG32 = $00201004;
  63. OT_REG64 = $00201008;
  64. OT_MMXREG = $00201008; { MMX registers }
  65. OT_XMMREG = $00201010; { Katmai registers }
  66. OT_MEMORY = $00204000; { register number in 'basereg' }
  67. OT_MEM8 = $00204001;
  68. OT_MEM16 = $00204002;
  69. OT_MEM32 = $00204004;
  70. OT_MEM64 = $00204008;
  71. OT_MEM80 = $00204010;
  72. OT_FPUREG = $01000000; { floating point stack registers }
  73. OT_FPU0 = $01000800; { FPU stack register zero }
  74. OT_REG_SMASK = $00070000; { special register operands: these may be treated differently }
  75. { a mask for the following }
  76. OT_REG_ACCUM = $00211000; { FUNCTION_RETURN_REG: AL, AX or EAX }
  77. OT_REG_AL = $00211001; { REG_ACCUM | BITSxx }
  78. OT_REG_AX = $00211002; { ditto }
  79. OT_REG_EAX = $00211004; { and again }
  80. {$ifdef x86_64}
  81. OT_REG_RAX = $00211008;
  82. {$endif x86_64}
  83. OT_REG_COUNT = $00221000; { counter: CL, CX or ECX }
  84. OT_REG_CL = $00221001; { REG_COUNT | BITSxx }
  85. OT_REG_CX = $00221002; { ditto }
  86. OT_REG_ECX = $00221004; { another one }
  87. {$ifdef x86_64}
  88. OT_REG_RCX = $00221008;
  89. {$endif x86_64}
  90. OT_REG_DX = $00241002;
  91. OT_REG_EDX = $00241004;
  92. OT_REG_SREG = $00081002; { any segment register }
  93. OT_REG_CS = $01081002; { CS }
  94. OT_REG_DESS = $02081002; { DS, ES, SS (non-CS 86 registers) }
  95. OT_REG_FSGS = $04081002; { FS, GS (386 extended registers) }
  96. OT_REG_CDT = $00101004; { CRn, DRn and TRn }
  97. OT_REG_CREG = $08101004; { CRn }
  98. OT_REG_CR4 = $08101404; { CR4 (Pentium only) }
  99. OT_REG_DREG = $10101004; { DRn }
  100. OT_REG_TREG = $20101004; { TRn }
  101. OT_MEM_OFFS = $00604000; { special type of EA }
  102. { simple [address] offset }
  103. OT_ONENESS = $00800000; { special type of immediate operand }
  104. { so UNITY == IMMEDIATE | ONENESS }
  105. OT_UNITY = $00802000; { for shift/rotate instructions }
  106. { Size of the instruction table converted by nasmconv.pas }
  107. {$ifdef x86_64}
  108. instabentries = {$i x8664nop.inc}
  109. {$else x86_64}
  110. instabentries = {$i i386nop.inc}
  111. {$endif x86_64}
  112. maxinfolen = 8;
  113. type
  114. TOperandOrder = (op_intel,op_att);
  115. tinsentry=packed record
  116. opcode : tasmop;
  117. ops : byte;
  118. optypes : array[0..2] of longint;
  119. code : array[0..maxinfolen] of char;
  120. flags : longint;
  121. end;
  122. pinsentry=^tinsentry;
  123. { alignment for operator }
  124. tai_align = class(tai_align_abstract)
  125. reg : tregister;
  126. constructor create(b:byte);
  127. constructor create_op(b: byte; _op: byte);
  128. function calculatefillbuf(var buf : tfillbuffer):pchar;override;
  129. end;
  130. taicpu = class(taicpu_abstract)
  131. opsize : topsize;
  132. constructor op_none(op : tasmop);
  133. constructor op_none(op : tasmop;_size : topsize);
  134. constructor op_reg(op : tasmop;_size : topsize;_op1 : tregister);
  135. constructor op_const(op : tasmop;_size : topsize;_op1 : aword);
  136. constructor op_ref(op : tasmop;_size : topsize;const _op1 : treference);
  137. constructor op_reg_reg(op : tasmop;_size : topsize;_op1,_op2 : tregister);
  138. constructor op_reg_ref(op : tasmop;_size : topsize;_op1 : tregister;const _op2 : treference);
  139. constructor op_reg_const(op:tasmop; _size: topsize; _op1: tregister; _op2: aword);
  140. constructor op_const_reg(op : tasmop;_size : topsize;_op1 : aword;_op2 : tregister);
  141. constructor op_const_const(op : tasmop;_size : topsize;_op1,_op2 : aword);
  142. constructor op_const_ref(op : tasmop;_size : topsize;_op1 : aword;const _op2 : treference);
  143. constructor op_ref_reg(op : tasmop;_size : topsize;const _op1 : treference;_op2 : tregister);
  144. constructor op_reg_reg_reg(op : tasmop;_size : topsize;_op1,_op2,_op3 : tregister);
  145. constructor op_const_reg_reg(op : tasmop;_size : topsize;_op1 : aword;_op2 : tregister;_op3 : tregister);
  146. constructor op_const_ref_reg(op : tasmop;_size : topsize;_op1 : aword;const _op2 : treference;_op3 : tregister);
  147. constructor op_reg_reg_ref(op : tasmop;_size : topsize;_op1,_op2 : tregister; const _op3 : treference);
  148. constructor op_const_reg_ref(op : tasmop;_size : topsize;_op1 : aword;_op2 : tregister;const _op3 : treference);
  149. { this is for Jmp instructions }
  150. constructor op_cond_sym(op : tasmop;cond:TAsmCond;_size : topsize;_op1 : tasmsymbol);
  151. constructor op_sym(op : tasmop;_size : topsize;_op1 : tasmsymbol);
  152. constructor op_sym_ofs(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint);
  153. constructor op_sym_ofs_reg(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint;_op2 : tregister);
  154. constructor op_sym_ofs_ref(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint;const _op2 : treference);
  155. procedure changeopsize(siz:topsize);
  156. function GetString:string;
  157. procedure CheckNonCommutativeOpcodes;
  158. private
  159. FOperandOrder : TOperandOrder;
  160. procedure init(_size : topsize); { this need to be called by all constructor }
  161. {$ifndef NOAG386BIN}
  162. public
  163. { the next will reset all instructions that can change in pass 2 }
  164. procedure ResetPass1;
  165. procedure ResetPass2;
  166. function CheckIfValid:boolean;
  167. function Pass1(offset:longint):longint;virtual;
  168. procedure Pass2(sec:TAsmObjectdata);virtual;
  169. procedure SetOperandOrder(order:TOperandOrder);
  170. function is_same_reg_move(regtype: Tregistertype):boolean;override;
  171. protected
  172. procedure ppuloadoper(ppufile:tcompilerppufile;var o:toper);override;
  173. procedure ppuwriteoper(ppufile:tcompilerppufile;const o:toper);override;
  174. procedure ppubuildderefimploper(var o:toper);override;
  175. procedure ppuderefoper(var o:toper);override;
  176. private
  177. { next fields are filled in pass1, so pass2 is faster }
  178. inssize : shortint;
  179. insoffset : longint;
  180. LastInsOffset : longint; { need to be public to be reset }
  181. insentry : PInsEntry;
  182. function InsEnd:longint;
  183. procedure create_ot;
  184. function Matches(p:PInsEntry):longint;
  185. function calcsize(p:PInsEntry):longint;
  186. procedure gencode(sec:TAsmObjectData);
  187. function NeedAddrPrefix(opidx:byte):boolean;
  188. procedure Swapoperands;
  189. function FindInsentry:boolean;
  190. {$endif NOAG386BIN}
  191. end;
  192. procedure InitAsm;
  193. procedure DoneAsm;
  194. implementation
  195. uses
  196. cutils,
  197. itcpugas;
  198. {*****************************************************************************
  199. Instruction table
  200. *****************************************************************************}
  201. const
  202. {Instruction flags }
  203. IF_NONE = $00000000;
  204. IF_SM = $00000001; { size match first two operands }
  205. IF_SM2 = $00000002;
  206. IF_SB = $00000004; { unsized operands can't be non-byte }
  207. IF_SW = $00000008; { unsized operands can't be non-word }
  208. IF_SD = $00000010; { unsized operands can't be nondword }
  209. IF_AR0 = $00000020; { SB, SW, SD applies to argument 0 }
  210. IF_AR1 = $00000040; { SB, SW, SD applies to argument 1 }
  211. IF_AR2 = $00000060; { SB, SW, SD applies to argument 2 }
  212. IF_ARMASK = $00000060; { mask for unsized argument spec }
  213. IF_PRIV = $00000100; { it's a privileged instruction }
  214. IF_SMM = $00000200; { it's only valid in SMM }
  215. IF_PROT = $00000400; { it's protected mode only }
  216. IF_NOX86_64 = $00000800; { removed instruction in x86_64 }
  217. IF_UNDOC = $00001000; { it's an undocumented instruction }
  218. IF_FPU = $00002000; { it's an FPU instruction }
  219. IF_MMX = $00004000; { it's an MMX instruction }
  220. { it's a 3DNow! instruction }
  221. IF_3DNOW = $00008000;
  222. { it's a SSE (KNI, MMX2) instruction }
  223. IF_SSE = $00010000;
  224. { SSE2 instructions }
  225. IF_SSE2 = $00020000;
  226. { SSE3 instructions }
  227. IF_SSE3 = $00040000;
  228. { SSE64 instructions }
  229. IF_SSE64 = $00080000;
  230. { the mask for processor types }
  231. {IF_PMASK = longint($FF000000);}
  232. { the mask for disassembly "prefer" }
  233. {IF_PFMASK = longint($F001FF00);}
  234. IF_8086 = $00000000; { 8086 instruction }
  235. IF_186 = $01000000; { 186+ instruction }
  236. IF_286 = $02000000; { 286+ instruction }
  237. IF_386 = $03000000; { 386+ instruction }
  238. IF_486 = $04000000; { 486+ instruction }
  239. IF_PENT = $05000000; { Pentium instruction }
  240. IF_P6 = $06000000; { P6 instruction }
  241. IF_KATMAI = $07000000; { Katmai instructions }
  242. { Willamette instructions }
  243. IF_WILLAMETTE = $08000000;
  244. { Prescott instructions }
  245. IF_PRESCOTT = $09000000;
  246. IF_X86_64 = $0a000000;
  247. IF_CYRIX = $10000000; { Cyrix-specific instruction }
  248. IF_AMD = $20000000; { AMD-specific instruction }
  249. { added flags }
  250. IF_PRE = $40000000; { it's a prefix instruction }
  251. IF_PASS2 = longint($80000000); { if the instruction can change in a second pass }
  252. type
  253. TInsTabCache=array[TasmOp] of longint;
  254. PInsTabCache=^TInsTabCache;
  255. const
  256. {$ifdef x86_64}
  257. InsTab:array[0..instabentries-1] of TInsEntry={$i x8664tab.inc}
  258. {$else x86_64}
  259. InsTab:array[0..instabentries-1] of TInsEntry={$i i386tab.inc}
  260. {$endif x86_64}
  261. var
  262. InsTabCache : PInsTabCache;
  263. const
  264. {$ifdef x86_64}
  265. { Intel style operands ! }
  266. opsize_2_type:array[0..2,topsize] of longint=(
  267. (OT_NONE,
  268. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_BITS16,OT_BITS32,OT_BITS32,OT_BITS64,OT_BITS64,OT_BITS64,
  269. OT_BITS16,OT_BITS32,OT_BITS64,
  270. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  271. OT_BITS64,
  272. OT_NEAR,OT_FAR,OT_SHORT
  273. ),
  274. (OT_NONE,
  275. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_BITS8,OT_BITS8,OT_BITS16,OT_BITS8,OT_BITS16,OT_BITS32,
  276. OT_BITS16,OT_BITS32,OT_BITS64,
  277. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  278. OT_BITS64,
  279. OT_NEAR,OT_FAR,OT_SHORT
  280. ),
  281. (OT_NONE,
  282. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_NONE,OT_NONE,OT_NONE,OT_NONE,OT_NONE,OT_NONE,
  283. OT_BITS16,OT_BITS32,OT_BITS64,
  284. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  285. OT_BITS64,
  286. OT_NEAR,OT_FAR,OT_SHORT
  287. )
  288. );
  289. reg_ot_table : array[tregisterindex] of longint = (
  290. {$i r8664ot.inc}
  291. );
  292. {$else x86_64}
  293. { Intel style operands ! }
  294. opsize_2_type:array[0..2,topsize] of longint=(
  295. (OT_NONE,
  296. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_BITS16,OT_BITS32,OT_BITS32,
  297. OT_BITS16,OT_BITS32,OT_BITS64,
  298. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  299. OT_BITS64,
  300. OT_NEAR,OT_FAR,OT_SHORT
  301. ),
  302. (OT_NONE,
  303. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_BITS8,OT_BITS8,OT_BITS16,
  304. OT_BITS16,OT_BITS32,OT_BITS64,
  305. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  306. OT_BITS64,
  307. OT_NEAR,OT_FAR,OT_SHORT
  308. ),
  309. (OT_NONE,
  310. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_NONE,OT_NONE,OT_NONE,
  311. OT_BITS16,OT_BITS32,OT_BITS64,
  312. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  313. OT_BITS64,
  314. OT_NEAR,OT_FAR,OT_SHORT
  315. )
  316. );
  317. reg_ot_table : array[tregisterindex] of longint = (
  318. {$i r386ot.inc}
  319. );
  320. {$endif x86_64}
  321. {****************************************************************************
  322. TAI_ALIGN
  323. ****************************************************************************}
  324. constructor tai_align.create(b: byte);
  325. begin
  326. inherited create(b);
  327. reg:=NR_ECX;
  328. end;
  329. constructor tai_align.create_op(b: byte; _op: byte);
  330. begin
  331. inherited create_op(b,_op);
  332. reg:=NR_NO;
  333. end;
  334. function tai_align.calculatefillbuf(var buf : tfillbuffer):pchar;
  335. const
  336. alignarray:array[0..5] of string[8]=(
  337. #$8D#$B4#$26#$00#$00#$00#$00,
  338. #$8D#$B6#$00#$00#$00#$00,
  339. #$8D#$74#$26#$00,
  340. #$8D#$76#$00,
  341. #$89#$F6,
  342. #$90
  343. );
  344. var
  345. bufptr : pchar;
  346. j : longint;
  347. begin
  348. inherited calculatefillbuf(buf);
  349. if not use_op then
  350. begin
  351. bufptr:=pchar(@buf);
  352. while (fillsize>0) do
  353. begin
  354. for j:=0 to 5 do
  355. if (fillsize>=length(alignarray[j])) then
  356. break;
  357. move(alignarray[j][1],bufptr^,length(alignarray[j]));
  358. inc(bufptr,length(alignarray[j]));
  359. dec(fillsize,length(alignarray[j]));
  360. end;
  361. end;
  362. calculatefillbuf:=pchar(@buf);
  363. end;
  364. {*****************************************************************************
  365. Taicpu Constructors
  366. *****************************************************************************}
  367. procedure taicpu.changeopsize(siz:topsize);
  368. begin
  369. opsize:=siz;
  370. end;
  371. procedure taicpu.init(_size : topsize);
  372. begin
  373. { default order is att }
  374. FOperandOrder:=op_att;
  375. segprefix:=NR_NO;
  376. opsize:=_size;
  377. {$ifndef NOAG386BIN}
  378. insentry:=nil;
  379. LastInsOffset:=-1;
  380. InsOffset:=0;
  381. InsSize:=0;
  382. {$endif}
  383. end;
  384. constructor taicpu.op_none(op : tasmop);
  385. begin
  386. inherited create(op);
  387. init(S_NO);
  388. end;
  389. constructor taicpu.op_none(op : tasmop;_size : topsize);
  390. begin
  391. inherited create(op);
  392. init(_size);
  393. end;
  394. constructor taicpu.op_reg(op : tasmop;_size : topsize;_op1 : tregister);
  395. begin
  396. inherited create(op);
  397. init(_size);
  398. ops:=1;
  399. loadreg(0,_op1);
  400. end;
  401. constructor taicpu.op_const(op : tasmop;_size : topsize;_op1 : aword);
  402. begin
  403. inherited create(op);
  404. init(_size);
  405. ops:=1;
  406. loadconst(0,_op1);
  407. end;
  408. constructor taicpu.op_ref(op : tasmop;_size : topsize;const _op1 : treference);
  409. begin
  410. inherited create(op);
  411. init(_size);
  412. ops:=1;
  413. loadref(0,_op1);
  414. end;
  415. constructor taicpu.op_reg_reg(op : tasmop;_size : topsize;_op1,_op2 : tregister);
  416. begin
  417. inherited create(op);
  418. init(_size);
  419. ops:=2;
  420. loadreg(0,_op1);
  421. loadreg(1,_op2);
  422. end;
  423. constructor taicpu.op_reg_const(op:tasmop; _size: topsize; _op1: tregister; _op2: aword);
  424. begin
  425. inherited create(op);
  426. init(_size);
  427. ops:=2;
  428. loadreg(0,_op1);
  429. loadconst(1,_op2);
  430. end;
  431. constructor taicpu.op_reg_ref(op : tasmop;_size : topsize;_op1 : tregister;const _op2 : treference);
  432. begin
  433. inherited create(op);
  434. init(_size);
  435. ops:=2;
  436. loadreg(0,_op1);
  437. loadref(1,_op2);
  438. end;
  439. constructor taicpu.op_const_reg(op : tasmop;_size : topsize;_op1 : aword;_op2 : tregister);
  440. begin
  441. inherited create(op);
  442. init(_size);
  443. ops:=2;
  444. loadconst(0,_op1);
  445. loadreg(1,_op2);
  446. end;
  447. constructor taicpu.op_const_const(op : tasmop;_size : topsize;_op1,_op2 : aword);
  448. begin
  449. inherited create(op);
  450. init(_size);
  451. ops:=2;
  452. loadconst(0,_op1);
  453. loadconst(1,_op2);
  454. end;
  455. constructor taicpu.op_const_ref(op : tasmop;_size : topsize;_op1 : aword;const _op2 : treference);
  456. begin
  457. inherited create(op);
  458. init(_size);
  459. ops:=2;
  460. loadconst(0,_op1);
  461. loadref(1,_op2);
  462. end;
  463. constructor taicpu.op_ref_reg(op : tasmop;_size : topsize;const _op1 : treference;_op2 : tregister);
  464. begin
  465. inherited create(op);
  466. init(_size);
  467. ops:=2;
  468. loadref(0,_op1);
  469. loadreg(1,_op2);
  470. end;
  471. constructor taicpu.op_reg_reg_reg(op : tasmop;_size : topsize;_op1,_op2,_op3 : tregister);
  472. begin
  473. inherited create(op);
  474. init(_size);
  475. ops:=3;
  476. loadreg(0,_op1);
  477. loadreg(1,_op2);
  478. loadreg(2,_op3);
  479. end;
  480. constructor taicpu.op_const_reg_reg(op : tasmop;_size : topsize;_op1 : aword;_op2 : tregister;_op3 : tregister);
  481. begin
  482. inherited create(op);
  483. init(_size);
  484. ops:=3;
  485. loadconst(0,_op1);
  486. loadreg(1,_op2);
  487. loadreg(2,_op3);
  488. end;
  489. constructor taicpu.op_reg_reg_ref(op : tasmop;_size : topsize;_op1,_op2 : tregister;const _op3 : treference);
  490. begin
  491. inherited create(op);
  492. init(_size);
  493. ops:=3;
  494. loadreg(0,_op1);
  495. loadreg(1,_op2);
  496. loadref(2,_op3);
  497. end;
  498. constructor taicpu.op_const_ref_reg(op : tasmop;_size : topsize;_op1 : aword;const _op2 : treference;_op3 : tregister);
  499. begin
  500. inherited create(op);
  501. init(_size);
  502. ops:=3;
  503. loadconst(0,_op1);
  504. loadref(1,_op2);
  505. loadreg(2,_op3);
  506. end;
  507. constructor taicpu.op_const_reg_ref(op : tasmop;_size : topsize;_op1 : aword;_op2 : tregister;const _op3 : treference);
  508. begin
  509. inherited create(op);
  510. init(_size);
  511. ops:=3;
  512. loadconst(0,_op1);
  513. loadreg(1,_op2);
  514. loadref(2,_op3);
  515. end;
  516. constructor taicpu.op_cond_sym(op : tasmop;cond:TAsmCond;_size : topsize;_op1 : tasmsymbol);
  517. begin
  518. inherited create(op);
  519. init(_size);
  520. condition:=cond;
  521. ops:=1;
  522. loadsymbol(0,_op1,0);
  523. end;
  524. constructor taicpu.op_sym(op : tasmop;_size : topsize;_op1 : tasmsymbol);
  525. begin
  526. inherited create(op);
  527. init(_size);
  528. ops:=1;
  529. loadsymbol(0,_op1,0);
  530. end;
  531. constructor taicpu.op_sym_ofs(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint);
  532. begin
  533. inherited create(op);
  534. init(_size);
  535. ops:=1;
  536. loadsymbol(0,_op1,_op1ofs);
  537. end;
  538. constructor taicpu.op_sym_ofs_reg(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint;_op2 : tregister);
  539. begin
  540. inherited create(op);
  541. init(_size);
  542. ops:=2;
  543. loadsymbol(0,_op1,_op1ofs);
  544. loadreg(1,_op2);
  545. end;
  546. constructor taicpu.op_sym_ofs_ref(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint;const _op2 : treference);
  547. begin
  548. inherited create(op);
  549. init(_size);
  550. ops:=2;
  551. loadsymbol(0,_op1,_op1ofs);
  552. loadref(1,_op2);
  553. end;
  554. function taicpu.GetString:string;
  555. var
  556. i : longint;
  557. s : string;
  558. addsize : boolean;
  559. begin
  560. s:='['+std_op2str[opcode];
  561. for i:=0 to ops-1 do
  562. begin
  563. with oper[i]^ do
  564. begin
  565. if i=0 then
  566. s:=s+' '
  567. else
  568. s:=s+',';
  569. { type }
  570. addsize:=false;
  571. if (ot and OT_XMMREG)=OT_XMMREG then
  572. s:=s+'xmmreg'
  573. else
  574. if (ot and OT_MMXREG)=OT_MMXREG then
  575. s:=s+'mmxreg'
  576. else
  577. if (ot and OT_FPUREG)=OT_FPUREG then
  578. s:=s+'fpureg'
  579. else
  580. if (ot and OT_REGISTER)=OT_REGISTER then
  581. begin
  582. s:=s+'reg';
  583. addsize:=true;
  584. end
  585. else
  586. if (ot and OT_IMMEDIATE)=OT_IMMEDIATE then
  587. begin
  588. s:=s+'imm';
  589. addsize:=true;
  590. end
  591. else
  592. if (ot and OT_MEMORY)=OT_MEMORY then
  593. begin
  594. s:=s+'mem';
  595. addsize:=true;
  596. end
  597. else
  598. s:=s+'???';
  599. { size }
  600. if addsize then
  601. begin
  602. if (ot and OT_BITS8)<>0 then
  603. s:=s+'8'
  604. else
  605. if (ot and OT_BITS16)<>0 then
  606. s:=s+'16'
  607. else
  608. if (ot and OT_BITS32)<>0 then
  609. s:=s+'32'
  610. else
  611. s:=s+'??';
  612. { signed }
  613. if (ot and OT_SIGNED)<>0 then
  614. s:=s+'s';
  615. end;
  616. end;
  617. end;
  618. GetString:=s+']';
  619. end;
  620. procedure taicpu.Swapoperands;
  621. var
  622. p : POper;
  623. begin
  624. { Fix the operands which are in AT&T style and we need them in Intel style }
  625. case ops of
  626. 2 : begin
  627. { 0,1 -> 1,0 }
  628. p:=oper[0];
  629. oper[0]:=oper[1];
  630. oper[1]:=p;
  631. end;
  632. 3 : begin
  633. { 0,1,2 -> 2,1,0 }
  634. p:=oper[0];
  635. oper[0]:=oper[2];
  636. oper[2]:=p;
  637. end;
  638. end;
  639. end;
  640. procedure taicpu.SetOperandOrder(order:TOperandOrder);
  641. begin
  642. if FOperandOrder<>order then
  643. begin
  644. Swapoperands;
  645. FOperandOrder:=order;
  646. end;
  647. end;
  648. procedure taicpu.ppuloadoper(ppufile:tcompilerppufile;var o:toper);
  649. begin
  650. o.typ:=toptype(ppufile.getbyte);
  651. o.ot:=ppufile.getlongint;
  652. case o.typ of
  653. top_reg :
  654. ppufile.getdata(o.reg,sizeof(Tregister));
  655. top_ref :
  656. begin
  657. new(o.ref);
  658. ppufile.getdata(o.ref^.segment,sizeof(Tregister));
  659. ppufile.getdata(o.ref^.base,sizeof(Tregister));
  660. ppufile.getdata(o.ref^.index,sizeof(Tregister));
  661. o.ref^.scalefactor:=ppufile.getbyte;
  662. o.ref^.offset:=ppufile.getaint;
  663. o.ref^.symbol:=ppufile.getasmsymbol;
  664. o.ref^.relsymbol:=ppufile.getasmsymbol;
  665. end;
  666. top_const :
  667. o.val:=aword(ppufile.getaint);
  668. top_local :
  669. begin
  670. with o.localoper^ do
  671. begin
  672. ppufile.getderef(localsymderef);
  673. localsymofs:=ppufile.getaint;
  674. localindexreg:=tregister(ppufile.getlongint);
  675. localscale:=ppufile.getbyte;
  676. localgetoffset:=(ppufile.getbyte<>0);
  677. end;
  678. end;
  679. end;
  680. end;
  681. procedure taicpu.ppuwriteoper(ppufile:tcompilerppufile;const o:toper);
  682. begin
  683. ppufile.putbyte(byte(o.typ));
  684. ppufile.putlongint(o.ot);
  685. case o.typ of
  686. top_reg :
  687. ppufile.putdata(o.reg,sizeof(Tregister));
  688. top_ref :
  689. begin
  690. ppufile.putdata(o.ref^.segment,sizeof(Tregister));
  691. ppufile.putdata(o.ref^.base,sizeof(Tregister));
  692. ppufile.putdata(o.ref^.index,sizeof(Tregister));
  693. ppufile.putbyte(o.ref^.scalefactor);
  694. ppufile.putaint(o.ref^.offset);
  695. ppufile.putasmsymbol(o.ref^.symbol);
  696. ppufile.putasmsymbol(o.ref^.relsymbol);
  697. end;
  698. top_const :
  699. ppufile.putaint(aint(o.val));
  700. top_local :
  701. begin
  702. with o.localoper^ do
  703. begin
  704. ppufile.putderef(localsymderef);
  705. ppufile.putaint(aint(localsymofs));
  706. ppufile.putlongint(longint(localindexreg));
  707. ppufile.putbyte(localscale);
  708. ppufile.putbyte(byte(localgetoffset));
  709. end;
  710. end;
  711. end;
  712. end;
  713. procedure taicpu.ppubuildderefimploper(var o:toper);
  714. begin
  715. case o.typ of
  716. top_local :
  717. o.localoper^.localsymderef.build(tvarsym(o.localoper^.localsym));
  718. end;
  719. end;
  720. procedure taicpu.ppuderefoper(var o:toper);
  721. begin
  722. case o.typ of
  723. top_ref :
  724. begin
  725. if assigned(o.ref^.symbol) then
  726. objectlibrary.derefasmsymbol(o.ref^.symbol);
  727. if assigned(o.ref^.relsymbol) then
  728. objectlibrary.derefasmsymbol(o.ref^.relsymbol);
  729. end;
  730. top_local :
  731. o.localoper^.localsym:=tvarsym(o.localoper^.localsymderef.resolve);
  732. end;
  733. end;
  734. procedure taicpu.CheckNonCommutativeOpcodes;
  735. begin
  736. { we need ATT order }
  737. SetOperandOrder(op_att);
  738. if (
  739. (ops=2) and
  740. (oper[0]^.typ=top_reg) and
  741. (oper[1]^.typ=top_reg) and
  742. { if the first is ST and the second is also a register
  743. it is necessarily ST1 .. ST7 }
  744. ((oper[0]^.reg=NR_ST) or
  745. (oper[0]^.reg=NR_ST0))
  746. ) or
  747. { ((ops=1) and
  748. (oper[0]^.typ=top_reg) and
  749. (oper[0]^.reg in [R_ST1..R_ST7])) or}
  750. (ops=0) then
  751. begin
  752. if opcode=A_FSUBR then
  753. opcode:=A_FSUB
  754. else if opcode=A_FSUB then
  755. opcode:=A_FSUBR
  756. else if opcode=A_FDIVR then
  757. opcode:=A_FDIV
  758. else if opcode=A_FDIV then
  759. opcode:=A_FDIVR
  760. else if opcode=A_FSUBRP then
  761. opcode:=A_FSUBP
  762. else if opcode=A_FSUBP then
  763. opcode:=A_FSUBRP
  764. else if opcode=A_FDIVRP then
  765. opcode:=A_FDIVP
  766. else if opcode=A_FDIVP then
  767. opcode:=A_FDIVRP;
  768. end;
  769. if (
  770. (ops=1) and
  771. (oper[0]^.typ=top_reg) and
  772. (getregtype(oper[0]^.reg)=R_FPUREGISTER) and
  773. (oper[0]^.reg<>NR_ST)
  774. ) then
  775. begin
  776. if opcode=A_FSUBRP then
  777. opcode:=A_FSUBP
  778. else if opcode=A_FSUBP then
  779. opcode:=A_FSUBRP
  780. else if opcode=A_FDIVRP then
  781. opcode:=A_FDIVP
  782. else if opcode=A_FDIVP then
  783. opcode:=A_FDIVRP;
  784. end;
  785. end;
  786. {*****************************************************************************
  787. Assembler
  788. *****************************************************************************}
  789. {$ifndef NOAG386BIN}
  790. type
  791. ea=packed record
  792. sib_present : boolean;
  793. bytes : byte;
  794. size : byte;
  795. modrm : byte;
  796. sib : byte;
  797. end;
  798. procedure taicpu.create_ot;
  799. {
  800. this function will also fix some other fields which only needs to be once
  801. }
  802. var
  803. i,l,relsize : longint;
  804. begin
  805. if ops=0 then
  806. exit;
  807. { update oper[].ot field }
  808. for i:=0 to ops-1 do
  809. with oper[i]^ do
  810. begin
  811. case typ of
  812. top_reg :
  813. begin
  814. ot:=reg_ot_table[findreg_by_number(reg)];
  815. end;
  816. top_ref :
  817. begin
  818. if ref^.refaddr=addr_no then
  819. begin
  820. { create ot field }
  821. if (ot and OT_SIZE_MASK)=0 then
  822. ot:=OT_MEMORY or opsize_2_type[i,opsize]
  823. else
  824. ot:=OT_MEMORY or (ot and OT_SIZE_MASK);
  825. if (ref^.base=NR_NO) and (ref^.index=NR_NO) then
  826. ot:=ot or OT_MEM_OFFS;
  827. { fix scalefactor }
  828. if (ref^.index=NR_NO) then
  829. ref^.scalefactor:=0
  830. else
  831. if (ref^.scalefactor=0) then
  832. ref^.scalefactor:=1;
  833. end
  834. else
  835. begin
  836. l:=ref^.offset;
  837. if assigned(ref^.symbol) then
  838. inc(l,ref^.symbol.address);
  839. { when it is a forward jump we need to compensate the
  840. offset of the instruction since the previous time,
  841. because the symbol address is then still using the
  842. 'old-style' addressing.
  843. For backwards jumps this is not required because the
  844. address of the symbol is already adjusted to the
  845. new offset }
  846. if (l>InsOffset) and (LastInsOffset<>-1) then
  847. inc(l,InsOffset-LastInsOffset);
  848. { instruction size will then always become 2 (PFV) }
  849. relsize:=(InsOffset+2)-l;
  850. if (not assigned(ref^.symbol) or
  851. ((ref^.symbol.currbind<>AB_EXTERNAL) and (ref^.symbol.address<>0))) and
  852. (relsize>=-128) and (relsize<=127) then
  853. ot:=OT_IMM32 or OT_SHORT
  854. else
  855. ot:=OT_IMM32 or OT_NEAR;
  856. end;
  857. end;
  858. top_local :
  859. begin
  860. if (ot and OT_SIZE_MASK)=0 then
  861. ot:=OT_MEMORY or opsize_2_type[i,opsize]
  862. else
  863. ot:=OT_MEMORY or (ot and OT_SIZE_MASK);
  864. end;
  865. top_const :
  866. begin
  867. if (opsize<>S_W) and (longint(val)>=-128) and (val<=127) then
  868. ot:=OT_IMM8 or OT_SIGNED
  869. else
  870. ot:=OT_IMMEDIATE or opsize_2_type[i,opsize];
  871. end;
  872. else
  873. internalerror(200402261);
  874. end;
  875. end;
  876. end;
  877. function taicpu.InsEnd:longint;
  878. begin
  879. InsEnd:=InsOffset+InsSize;
  880. end;
  881. function taicpu.Matches(p:PInsEntry):longint;
  882. { * IF_SM stands for Size Match: any operand whose size is not
  883. * explicitly specified by the template is `really' intended to be
  884. * the same size as the first size-specified operand.
  885. * Non-specification is tolerated in the input instruction, but
  886. * _wrong_ specification is not.
  887. *
  888. * IF_SM2 invokes Size Match on only the first _two_ operands, for
  889. * three-operand instructions such as SHLD: it implies that the
  890. * first two operands must match in size, but that the third is
  891. * required to be _unspecified_.
  892. *
  893. * IF_SB invokes Size Byte: operands with unspecified size in the
  894. * template are really bytes, and so no non-byte specification in
  895. * the input instruction will be tolerated. IF_SW similarly invokes
  896. * Size Word, and IF_SD invokes Size Doubleword.
  897. *
  898. * (The default state if neither IF_SM nor IF_SM2 is specified is
  899. * that any operand with unspecified size in the template is
  900. * required to have unspecified size in the instruction too...)
  901. }
  902. var
  903. i,j,asize,oprs : longint;
  904. siz : array[0..2] of longint;
  905. begin
  906. Matches:=100;
  907. { Check the opcode and operands }
  908. if (p^.opcode<>opcode) or (p^.ops<>ops) then
  909. begin
  910. Matches:=0;
  911. exit;
  912. end;
  913. { Check that no spurious colons or TOs are present }
  914. for i:=0 to p^.ops-1 do
  915. if (oper[i]^.ot and (not p^.optypes[i]) and (OT_COLON or OT_TO))<>0 then
  916. begin
  917. Matches:=0;
  918. exit;
  919. end;
  920. { Check that the operand flags all match up }
  921. for i:=0 to p^.ops-1 do
  922. begin
  923. if ((p^.optypes[i] and (not oper[i]^.ot)) or
  924. ((p^.optypes[i] and OT_SIZE_MASK) and
  925. ((p^.optypes[i] xor oper[i]^.ot) and OT_SIZE_MASK)))<>0 then
  926. begin
  927. if ((p^.optypes[i] and (not oper[i]^.ot) and OT_NON_SIZE) or
  928. (oper[i]^.ot and OT_SIZE_MASK))<>0 then
  929. begin
  930. Matches:=0;
  931. exit;
  932. end
  933. else
  934. Matches:=1;
  935. end;
  936. end;
  937. { Check operand sizes }
  938. { as default an untyped size can get all the sizes, this is different
  939. from nasm, but else we need to do a lot checking which opcodes want
  940. size or not with the automatic size generation }
  941. asize:=longint($ffffffff);
  942. if (p^.flags and IF_SB)<>0 then
  943. asize:=OT_BITS8
  944. else if (p^.flags and IF_SW)<>0 then
  945. asize:=OT_BITS16
  946. else if (p^.flags and IF_SD)<>0 then
  947. asize:=OT_BITS32;
  948. if (p^.flags and IF_ARMASK)<>0 then
  949. begin
  950. siz[0]:=0;
  951. siz[1]:=0;
  952. siz[2]:=0;
  953. if (p^.flags and IF_AR0)<>0 then
  954. siz[0]:=asize
  955. else if (p^.flags and IF_AR1)<>0 then
  956. siz[1]:=asize
  957. else if (p^.flags and IF_AR2)<>0 then
  958. siz[2]:=asize;
  959. end
  960. else
  961. begin
  962. { we can leave because the size for all operands is forced to be
  963. the same
  964. but not if IF_SB IF_SW or IF_SD is set PM }
  965. if asize=-1 then
  966. exit;
  967. siz[0]:=asize;
  968. siz[1]:=asize;
  969. siz[2]:=asize;
  970. end;
  971. if (p^.flags and (IF_SM or IF_SM2))<>0 then
  972. begin
  973. if (p^.flags and IF_SM2)<>0 then
  974. oprs:=2
  975. else
  976. oprs:=p^.ops;
  977. for i:=0 to oprs-1 do
  978. if ((p^.optypes[i] and OT_SIZE_MASK) <> 0) then
  979. begin
  980. for j:=0 to oprs-1 do
  981. siz[j]:=p^.optypes[i] and OT_SIZE_MASK;
  982. break;
  983. end;
  984. end
  985. else
  986. oprs:=2;
  987. { Check operand sizes }
  988. for i:=0 to p^.ops-1 do
  989. begin
  990. if ((p^.optypes[i] and OT_SIZE_MASK)=0) and
  991. ((oper[i]^.ot and OT_SIZE_MASK and (not siz[i]))<>0) and
  992. { Immediates can always include smaller size }
  993. ((oper[i]^.ot and OT_IMMEDIATE)=0) and
  994. (((p^.optypes[i] and OT_SIZE_MASK) or siz[i])<(oper[i]^.ot and OT_SIZE_MASK)) then
  995. Matches:=2;
  996. end;
  997. end;
  998. procedure taicpu.ResetPass1;
  999. begin
  1000. { we need to reset everything here, because the choosen insentry
  1001. can be invalid for a new situation where the previously optimized
  1002. insentry is not correct }
  1003. InsEntry:=nil;
  1004. InsSize:=0;
  1005. LastInsOffset:=-1;
  1006. end;
  1007. procedure taicpu.ResetPass2;
  1008. begin
  1009. { we are here in a second pass, check if the instruction can be optimized }
  1010. if assigned(InsEntry) and
  1011. ((InsEntry^.flags and IF_PASS2)<>0) then
  1012. begin
  1013. InsEntry:=nil;
  1014. InsSize:=0;
  1015. end;
  1016. LastInsOffset:=-1;
  1017. end;
  1018. function taicpu.CheckIfValid:boolean;
  1019. begin
  1020. result:=FindInsEntry;
  1021. end;
  1022. function taicpu.FindInsentry:boolean;
  1023. var
  1024. i : longint;
  1025. begin
  1026. result:=false;
  1027. { Things which may only be done once, not when a second pass is done to
  1028. optimize }
  1029. if (Insentry=nil) or ((InsEntry^.flags and IF_PASS2)<>0) then
  1030. begin
  1031. { We need intel style operands }
  1032. SetOperandOrder(op_intel);
  1033. { create the .ot fields }
  1034. create_ot;
  1035. { set the file postion }
  1036. aktfilepos:=fileinfo;
  1037. end
  1038. else
  1039. begin
  1040. { we've already an insentry so it's valid }
  1041. result:=true;
  1042. exit;
  1043. end;
  1044. { Lookup opcode in the table }
  1045. InsSize:=-1;
  1046. i:=instabcache^[opcode];
  1047. if i=-1 then
  1048. begin
  1049. Message1(asmw_e_opcode_not_in_table,gas_op2str[opcode]);
  1050. exit;
  1051. end;
  1052. insentry:=@instab[i];
  1053. while (insentry^.opcode=opcode) do
  1054. begin
  1055. if matches(insentry)=100 then
  1056. begin
  1057. result:=true;
  1058. exit;
  1059. end;
  1060. inc(i);
  1061. insentry:=@instab[i];
  1062. end;
  1063. Message1(asmw_e_invalid_opcode_and_operands,GetString);
  1064. { No instruction found, set insentry to nil and inssize to -1 }
  1065. insentry:=nil;
  1066. inssize:=-1;
  1067. end;
  1068. function taicpu.Pass1(offset:longint):longint;
  1069. begin
  1070. Pass1:=0;
  1071. { Save the old offset and set the new offset }
  1072. InsOffset:=Offset;
  1073. { Error? }
  1074. if (Insentry=nil) and (InsSize=-1) then
  1075. exit;
  1076. { set the file postion }
  1077. aktfilepos:=fileinfo;
  1078. { Get InsEntry }
  1079. if FindInsEntry then
  1080. begin
  1081. { Calculate instruction size }
  1082. InsSize:=calcsize(insentry);
  1083. if segprefix<>NR_NO then
  1084. inc(InsSize);
  1085. { Fix opsize if size if forced }
  1086. if (insentry^.flags and (IF_SB or IF_SW or IF_SD))<>0 then
  1087. begin
  1088. if (insentry^.flags and IF_ARMASK)=0 then
  1089. begin
  1090. if (insentry^.flags and IF_SB)<>0 then
  1091. begin
  1092. if opsize=S_NO then
  1093. opsize:=S_B;
  1094. end
  1095. else if (insentry^.flags and IF_SW)<>0 then
  1096. begin
  1097. if opsize=S_NO then
  1098. opsize:=S_W;
  1099. end
  1100. else if (insentry^.flags and IF_SD)<>0 then
  1101. begin
  1102. if opsize=S_NO then
  1103. opsize:=S_L;
  1104. end;
  1105. end;
  1106. end;
  1107. LastInsOffset:=InsOffset;
  1108. Pass1:=InsSize;
  1109. exit;
  1110. end;
  1111. LastInsOffset:=-1;
  1112. end;
  1113. procedure taicpu.Pass2(sec:TAsmObjectData);
  1114. var
  1115. c : longint;
  1116. begin
  1117. { error in pass1 ? }
  1118. if insentry=nil then
  1119. exit;
  1120. aktfilepos:=fileinfo;
  1121. { Segment override }
  1122. if (segprefix<>NR_NO) then
  1123. begin
  1124. case segprefix of
  1125. NR_CS : c:=$2e;
  1126. NR_DS : c:=$3e;
  1127. NR_ES : c:=$26;
  1128. NR_FS : c:=$64;
  1129. NR_GS : c:=$65;
  1130. NR_SS : c:=$36;
  1131. end;
  1132. sec.writebytes(c,1);
  1133. { fix the offset for GenNode }
  1134. inc(InsOffset);
  1135. end;
  1136. { Generate the instruction }
  1137. GenCode(sec);
  1138. end;
  1139. function taicpu.needaddrprefix(opidx:byte):boolean;
  1140. begin
  1141. needaddrprefix:=false;
  1142. if (OT_MEMORY and (not oper[opidx]^.ot))=0 then
  1143. begin
  1144. if (
  1145. (oper[opidx]^.ref^.index<>NR_NO) and
  1146. (getsubreg(oper[opidx]^.ref^.index)<>R_SUBD)
  1147. ) or
  1148. (
  1149. (oper[opidx]^.ref^.base<>NR_NO) and
  1150. (getsubreg(oper[opidx]^.ref^.base)<>R_SUBD)
  1151. ) then
  1152. needaddrprefix:=true;
  1153. end;
  1154. end;
  1155. function regval(r:Tregister):byte;
  1156. const
  1157. {$ifdef x86_64}
  1158. opcode_table:array[tregisterindex] of tregisterindex = (
  1159. {$i r8664op.inc}
  1160. );
  1161. {$else x86_64}
  1162. opcode_table:array[tregisterindex] of tregisterindex = (
  1163. {$i r386op.inc}
  1164. );
  1165. {$endif x86_64}
  1166. var
  1167. regidx : tregisterindex;
  1168. begin
  1169. regidx:=findreg_by_number(r);
  1170. if regidx<>0 then
  1171. result:=opcode_table[regidx]
  1172. else
  1173. begin
  1174. Message1(asmw_e_invalid_register,generic_regname(r));
  1175. result:=0;
  1176. end;
  1177. end;
  1178. function process_ea(const input:toper;var output:ea;rfield:longint):boolean;
  1179. var
  1180. sym : tasmsymbol;
  1181. md,s,rv : byte;
  1182. base,index,scalefactor,
  1183. o : longint;
  1184. ir,br : Tregister;
  1185. isub,bsub : tsubregister;
  1186. begin
  1187. process_ea:=false;
  1188. {Register ?}
  1189. if (input.typ=top_reg) then
  1190. begin
  1191. rv:=regval(input.reg);
  1192. output.sib_present:=false;
  1193. output.bytes:=0;
  1194. output.modrm:=$c0 or (rfield shl 3) or rv;
  1195. output.size:=1;
  1196. process_ea:=true;
  1197. exit;
  1198. end;
  1199. {No register, so memory reference.}
  1200. if ((input.ref^.index<>NR_NO) and (getregtype(input.ref^.index)<>R_INTREGISTER)) or
  1201. ((input.ref^.base<>NR_NO) and (getregtype(input.ref^.base)<>R_INTREGISTER)) then
  1202. internalerror(200301081);
  1203. ir:=input.ref^.index;
  1204. br:=input.ref^.base;
  1205. isub:=getsubreg(ir);
  1206. bsub:=getsubreg(br);
  1207. s:=input.ref^.scalefactor;
  1208. o:=input.ref^.offset;
  1209. sym:=input.ref^.symbol;
  1210. { it's direct address }
  1211. if (br=NR_NO) and (ir=NR_NO) then
  1212. begin
  1213. { it's a pure offset }
  1214. output.sib_present:=false;
  1215. output.bytes:=4;
  1216. output.modrm:=5 or (rfield shl 3);
  1217. end
  1218. else
  1219. { it's an indirection }
  1220. begin
  1221. { 16 bit address? }
  1222. if ((ir<>NR_NO) and (isub<>R_SUBD)) or
  1223. ((br<>NR_NO) and (bsub<>R_SUBD)) then
  1224. message(asmw_e_16bit_not_supported);
  1225. {$ifdef OPTEA}
  1226. { make single reg base }
  1227. if (br=NR_NO) and (s=1) then
  1228. begin
  1229. br:=ir;
  1230. ir:=NR_NO;
  1231. end;
  1232. { convert [3,5,9]*EAX to EAX+[2,4,8]*EAX }
  1233. if (br=NR_NO) and
  1234. (((s=2) and (ir<>NR_ESP)) or
  1235. (s=3) or (s=5) or (s=9)) then
  1236. begin
  1237. br:=ir;
  1238. dec(s);
  1239. end;
  1240. { swap ESP into base if scalefactor is 1 }
  1241. if (s=1) and (ir=NR_ESP) then
  1242. begin
  1243. ir:=br;
  1244. br:=NR_ESP;
  1245. end;
  1246. {$endif OPTEA}
  1247. { wrong, for various reasons }
  1248. if (ir=NR_ESP) or ((s<>1) and (s<>2) and (s<>4) and (s<>8) and (ir<>NR_NO)) then
  1249. exit;
  1250. { base }
  1251. case br of
  1252. NR_EAX : base:=0;
  1253. NR_ECX : base:=1;
  1254. NR_EDX : base:=2;
  1255. NR_EBX : base:=3;
  1256. NR_ESP : base:=4;
  1257. NR_NO,
  1258. NR_EBP : base:=5;
  1259. NR_ESI : base:=6;
  1260. NR_EDI : base:=7;
  1261. else
  1262. exit;
  1263. end;
  1264. { index }
  1265. case ir of
  1266. NR_EAX : index:=0;
  1267. NR_ECX : index:=1;
  1268. NR_EDX : index:=2;
  1269. NR_EBX : index:=3;
  1270. NR_NO : index:=4;
  1271. NR_EBP : index:=5;
  1272. NR_ESI : index:=6;
  1273. NR_EDI : index:=7;
  1274. else
  1275. exit;
  1276. end;
  1277. case s of
  1278. 0,
  1279. 1 : scalefactor:=0;
  1280. 2 : scalefactor:=1;
  1281. 4 : scalefactor:=2;
  1282. 8 : scalefactor:=3;
  1283. else
  1284. exit;
  1285. end;
  1286. if (br=NR_NO) or
  1287. ((br<>NR_EBP) and (o=0) and (sym=nil)) then
  1288. md:=0
  1289. else
  1290. if ((o>=-128) and (o<=127) and (sym=nil)) then
  1291. md:=1
  1292. else
  1293. md:=2;
  1294. if (br=NR_NO) or (md=2) then
  1295. output.bytes:=4
  1296. else
  1297. output.bytes:=md;
  1298. { SIB needed ? }
  1299. if (ir=NR_NO) and (br<>NR_ESP) then
  1300. begin
  1301. output.sib_present:=false;
  1302. output.modrm:=(md shl 6) or (rfield shl 3) or base;
  1303. end
  1304. else
  1305. begin
  1306. output.sib_present:=true;
  1307. output.modrm:=(md shl 6) or (rfield shl 3) or 4;
  1308. output.sib:=(scalefactor shl 6) or (index shl 3) or base;
  1309. end;
  1310. end;
  1311. if output.sib_present then
  1312. output.size:=2+output.bytes
  1313. else
  1314. output.size:=1+output.bytes;
  1315. process_ea:=true;
  1316. end;
  1317. function taicpu.calcsize(p:PInsEntry):longint;
  1318. var
  1319. codes : pchar;
  1320. c : byte;
  1321. len : longint;
  1322. ea_data : ea;
  1323. begin
  1324. len:=0;
  1325. codes:=@p^.code;
  1326. repeat
  1327. c:=ord(codes^);
  1328. inc(codes);
  1329. case c of
  1330. 0 :
  1331. break;
  1332. 1,2,3 :
  1333. begin
  1334. inc(codes,c);
  1335. inc(len,c);
  1336. end;
  1337. 8,9,10 :
  1338. begin
  1339. inc(codes);
  1340. inc(len);
  1341. end;
  1342. 4,5,6,7 :
  1343. begin
  1344. if opsize=S_W then
  1345. inc(len,2)
  1346. else
  1347. inc(len);
  1348. end;
  1349. 15,
  1350. 12,13,14,
  1351. 16,17,18,
  1352. 20,21,22,
  1353. 40,41,42 :
  1354. inc(len);
  1355. 24,25,26,
  1356. 31,
  1357. 48,49,50 :
  1358. inc(len,2);
  1359. 28,29,30, { we don't have 16 bit immediates code }
  1360. 32,33,34,
  1361. 52,53,54,
  1362. 56,57,58 :
  1363. inc(len,4);
  1364. 192,193,194 :
  1365. if NeedAddrPrefix(c-192) then
  1366. inc(len);
  1367. 208,
  1368. 210 :
  1369. inc(len);
  1370. 200,
  1371. 201,
  1372. 202,
  1373. 209,
  1374. 211,
  1375. 217,218: ;
  1376. 219,220 :
  1377. inc(len);
  1378. 216 :
  1379. begin
  1380. inc(codes);
  1381. inc(len);
  1382. end;
  1383. 224,225,226 :
  1384. begin
  1385. InternalError(777002);
  1386. end;
  1387. else
  1388. begin
  1389. if (c>=64) and (c<=191) then
  1390. begin
  1391. if not process_ea(oper[(c shr 3) and 7]^, ea_data, 0) then
  1392. Message(asmw_e_invalid_effective_address)
  1393. else
  1394. inc(len,ea_data.size);
  1395. end
  1396. else
  1397. InternalError(777003);
  1398. end;
  1399. end;
  1400. until false;
  1401. calcsize:=len;
  1402. end;
  1403. procedure taicpu.GenCode(sec:TAsmObjectData);
  1404. {
  1405. * the actual codes (C syntax, i.e. octal):
  1406. * \0 - terminates the code. (Unless it's a literal of course.)
  1407. * \1, \2, \3 - that many literal bytes follow in the code stream
  1408. * \4, \6 - the POP/PUSH (respectively) codes for CS, DS, ES, SS
  1409. * (POP is never used for CS) depending on operand 0
  1410. * \5, \7 - the second byte of POP/PUSH codes for FS, GS, depending
  1411. * on operand 0
  1412. * \10, \11, \12 - a literal byte follows in the code stream, to be added
  1413. * to the register value of operand 0, 1 or 2
  1414. * \17 - encodes the literal byte 0. (Some compilers don't take
  1415. * kindly to a zero byte in the _middle_ of a compile time
  1416. * string constant, so I had to put this hack in.)
  1417. * \14, \15, \16 - a signed byte immediate operand, from operand 0, 1 or 2
  1418. * \20, \21, \22 - a byte immediate operand, from operand 0, 1 or 2
  1419. * \24, \25, \26 - an unsigned byte immediate operand, from operand 0, 1 or 2
  1420. * \30, \31, \32 - a word immediate operand, from operand 0, 1 or 2
  1421. * \34, \35, \36 - select between \3[012] and \4[012] depending on 16/32 bit
  1422. * assembly mode or the address-size override on the operand
  1423. * \37 - a word constant, from the _segment_ part of operand 0
  1424. * \40, \41, \42 - a long immediate operand, from operand 0, 1 or 2
  1425. * \50, \51, \52 - a byte relative operand, from operand 0, 1 or 2
  1426. * \60, \61, \62 - a word relative operand, from operand 0, 1 or 2
  1427. * \64, \65, \66 - select between \6[012] and \7[012] depending on 16/32 bit
  1428. * assembly mode or the address-size override on the operand
  1429. * \70, \71, \72 - a long relative operand, from operand 0, 1 or 2
  1430. * \1ab - a ModRM, calculated on EA in operand a, with the spare
  1431. * field the register value of operand b.
  1432. * \2ab - a ModRM, calculated on EA in operand a, with the spare
  1433. * field equal to digit b.
  1434. * \30x - might be an 0x67 byte, depending on the address size of
  1435. * the memory reference in operand x.
  1436. * \310 - indicates fixed 16-bit address size, i.e. optional 0x67.
  1437. * \311 - indicates fixed 32-bit address size, i.e. optional 0x67.
  1438. * \312 - indicates fixed 64-bit address size, i.e. optional 0x48.
  1439. * \320 - indicates fixed 16-bit operand size, i.e. optional 0x66.
  1440. * \321 - indicates fixed 32-bit operand size, i.e. optional 0x66.
  1441. * \322 - indicates fixed 64-bit operand size, i.e. optional 0x48.
  1442. * \323 - indicates that this instruction is only valid when the
  1443. * operand size is the default (instruction to disassembler,
  1444. * generates no code in the assembler)
  1445. * \330 - a literal byte follows in the code stream, to be added
  1446. * to the condition code value of the instruction.
  1447. * \340 - reserve <operand 0> bytes of uninitialised storage.
  1448. * Operand 0 had better be a segmentless constant.
  1449. }
  1450. var
  1451. currval : longint;
  1452. currsym : tasmsymbol;
  1453. procedure getvalsym(opidx:longint);
  1454. begin
  1455. case oper[opidx]^.typ of
  1456. top_ref :
  1457. begin
  1458. currval:=oper[opidx]^.ref^.offset;
  1459. currsym:=oper[opidx]^.ref^.symbol;
  1460. end;
  1461. top_const :
  1462. begin
  1463. currval:=longint(oper[opidx]^.val);
  1464. currsym:=nil;
  1465. end;
  1466. else
  1467. Message(asmw_e_immediate_or_reference_expected);
  1468. end;
  1469. end;
  1470. const
  1471. CondVal:array[TAsmCond] of byte=($0,
  1472. $7, $3, $2, $6, $2, $4, $F, $D, $C, $E, $6, $2,
  1473. $3, $7, $3, $5, $E, $C, $D, $F, $1, $B, $9, $5,
  1474. $0, $A, $A, $B, $8, $4);
  1475. var
  1476. c : byte;
  1477. pb,
  1478. codes : pchar;
  1479. bytes : array[0..3] of byte;
  1480. rfield,
  1481. data,s,opidx : longint;
  1482. ea_data : ea;
  1483. begin
  1484. {$ifdef EXTDEBUG}
  1485. { safety check }
  1486. if sec.sects[sec.currsec].datasize<>insoffset then
  1487. internalerror(200130121);
  1488. {$endif EXTDEBUG}
  1489. { load data to write }
  1490. codes:=insentry^.code;
  1491. { Force word push/pop for registers }
  1492. if (opsize=S_W) and ((codes[0]=#4) or (codes[0]=#6) or
  1493. ((codes[0]=#1) and ((codes[2]=#5) or (codes[2]=#7)))) then
  1494. begin
  1495. bytes[0]:=$66;
  1496. sec.writebytes(bytes,1);
  1497. end;
  1498. repeat
  1499. c:=ord(codes^);
  1500. inc(codes);
  1501. case c of
  1502. 0 :
  1503. break;
  1504. 1,2,3 :
  1505. begin
  1506. sec.writebytes(codes^,c);
  1507. inc(codes,c);
  1508. end;
  1509. 4,6 :
  1510. begin
  1511. case oper[0]^.reg of
  1512. NR_CS:
  1513. bytes[0]:=$e;
  1514. NR_NO,
  1515. NR_DS:
  1516. bytes[0]:=$1e;
  1517. NR_ES:
  1518. bytes[0]:=$6;
  1519. NR_SS:
  1520. bytes[0]:=$16;
  1521. else
  1522. internalerror(777004);
  1523. end;
  1524. if c=4 then
  1525. inc(bytes[0]);
  1526. sec.writebytes(bytes,1);
  1527. end;
  1528. 5,7 :
  1529. begin
  1530. case oper[0]^.reg of
  1531. NR_FS:
  1532. bytes[0]:=$a0;
  1533. NR_GS:
  1534. bytes[0]:=$a8;
  1535. else
  1536. internalerror(777005);
  1537. end;
  1538. if c=5 then
  1539. inc(bytes[0]);
  1540. sec.writebytes(bytes,1);
  1541. end;
  1542. 8,9,10 :
  1543. begin
  1544. bytes[0]:=ord(codes^)+regval(oper[c-8]^.reg);
  1545. inc(codes);
  1546. sec.writebytes(bytes,1);
  1547. end;
  1548. 15 :
  1549. begin
  1550. bytes[0]:=0;
  1551. sec.writebytes(bytes,1);
  1552. end;
  1553. 12,13,14 :
  1554. begin
  1555. getvalsym(c-12);
  1556. if (currval<-128) or (currval>127) then
  1557. Message2(asmw_e_value_exceeds_bounds,'signed byte',tostr(currval));
  1558. if assigned(currsym) then
  1559. sec.writereloc(currval,1,currsym,RELOC_ABSOLUTE)
  1560. else
  1561. sec.writebytes(currval,1);
  1562. end;
  1563. 16,17,18 :
  1564. begin
  1565. getvalsym(c-16);
  1566. if (currval<-256) or (currval>255) then
  1567. Message2(asmw_e_value_exceeds_bounds,'byte',tostr(currval));
  1568. if assigned(currsym) then
  1569. sec.writereloc(currval,1,currsym,RELOC_ABSOLUTE)
  1570. else
  1571. sec.writebytes(currval,1);
  1572. end;
  1573. 20,21,22 :
  1574. begin
  1575. getvalsym(c-20);
  1576. if (currval<0) or (currval>255) then
  1577. Message2(asmw_e_value_exceeds_bounds,'unsigned byte',tostr(currval));
  1578. if assigned(currsym) then
  1579. sec.writereloc(currval,1,currsym,RELOC_ABSOLUTE)
  1580. else
  1581. sec.writebytes(currval,1);
  1582. end;
  1583. 24,25,26 :
  1584. begin
  1585. getvalsym(c-24);
  1586. if (currval<-65536) or (currval>65535) then
  1587. Message2(asmw_e_value_exceeds_bounds,'word',tostr(currval));
  1588. if assigned(currsym) then
  1589. sec.writereloc(currval,2,currsym,RELOC_ABSOLUTE)
  1590. else
  1591. sec.writebytes(currval,2);
  1592. end;
  1593. 28,29,30 :
  1594. begin
  1595. getvalsym(c-28);
  1596. if assigned(currsym) then
  1597. sec.writereloc(currval,4,currsym,RELOC_ABSOLUTE)
  1598. else
  1599. sec.writebytes(currval,4);
  1600. end;
  1601. 32,33,34 :
  1602. begin
  1603. getvalsym(c-32);
  1604. if assigned(currsym) then
  1605. sec.writereloc(currval,4,currsym,RELOC_ABSOLUTE)
  1606. else
  1607. sec.writebytes(currval,4);
  1608. end;
  1609. 40,41,42 :
  1610. begin
  1611. getvalsym(c-40);
  1612. data:=currval-insend;
  1613. if assigned(currsym) then
  1614. inc(data,currsym.address);
  1615. if (data>127) or (data<-128) then
  1616. Message1(asmw_e_short_jmp_out_of_range,tostr(data));
  1617. sec.writebytes(data,1);
  1618. end;
  1619. 52,53,54 :
  1620. begin
  1621. getvalsym(c-52);
  1622. if assigned(currsym) then
  1623. sec.writereloc(currval,4,currsym,RELOC_RELATIVE)
  1624. else
  1625. sec.writereloc(currval-insend,4,nil,RELOC_ABSOLUTE)
  1626. end;
  1627. 56,57,58 :
  1628. begin
  1629. getvalsym(c-56);
  1630. if assigned(currsym) then
  1631. sec.writereloc(currval,4,currsym,RELOC_RELATIVE)
  1632. else
  1633. sec.writereloc(currval-insend,4,nil,RELOC_ABSOLUTE)
  1634. end;
  1635. 192,193,194 :
  1636. begin
  1637. if NeedAddrPrefix(c-192) then
  1638. begin
  1639. bytes[0]:=$67;
  1640. sec.writebytes(bytes,1);
  1641. end;
  1642. end;
  1643. 200 :
  1644. begin
  1645. bytes[0]:=$67;
  1646. sec.writebytes(bytes,1);
  1647. end;
  1648. 208 :
  1649. begin
  1650. bytes[0]:=$66;
  1651. sec.writebytes(bytes,1);
  1652. end;
  1653. 210 :
  1654. begin
  1655. bytes[0]:=$48;
  1656. sec.writebytes(bytes,1);
  1657. end;
  1658. 216 :
  1659. begin
  1660. bytes[0]:=ord(codes^)+condval[condition];
  1661. inc(codes);
  1662. sec.writebytes(bytes,1);
  1663. end;
  1664. 201,
  1665. 202,
  1666. 209,
  1667. 211,
  1668. 217,218 :
  1669. begin
  1670. { these are dissambler hints or 32 bit prefixes which
  1671. are not needed }
  1672. end;
  1673. 219 :
  1674. begin
  1675. bytes[0]:=$f3;
  1676. sec.writebytes(bytes,1);
  1677. end;
  1678. 220 :
  1679. begin
  1680. bytes[0]:=$f2;
  1681. sec.writebytes(bytes,1);
  1682. end;
  1683. 31,
  1684. 48,49,50,
  1685. 224,225,226 :
  1686. begin
  1687. InternalError(777006);
  1688. end
  1689. else
  1690. begin
  1691. if (c>=64) and (c<=191) then
  1692. begin
  1693. if (c<127) then
  1694. begin
  1695. if (oper[c and 7]^.typ=top_reg) then
  1696. rfield:=regval(oper[c and 7]^.reg)
  1697. else
  1698. rfield:=regval(oper[c and 7]^.ref^.base);
  1699. end
  1700. else
  1701. rfield:=c and 7;
  1702. opidx:=(c shr 3) and 7;
  1703. if not process_ea(oper[opidx]^,ea_data,rfield) then
  1704. Message(asmw_e_invalid_effective_address);
  1705. pb:=@bytes;
  1706. pb^:=chr(ea_data.modrm);
  1707. inc(pb);
  1708. if ea_data.sib_present then
  1709. begin
  1710. pb^:=chr(ea_data.sib);
  1711. inc(pb);
  1712. end;
  1713. s:=pb-pchar(@bytes);
  1714. sec.writebytes(bytes,s);
  1715. case ea_data.bytes of
  1716. 0 : ;
  1717. 1 :
  1718. begin
  1719. if (oper[opidx]^.ot and OT_MEMORY)=OT_MEMORY then
  1720. sec.writereloc(oper[opidx]^.ref^.offset,1,oper[opidx]^.ref^.symbol,RELOC_ABSOLUTE)
  1721. else
  1722. begin
  1723. bytes[0]:=oper[opidx]^.ref^.offset;
  1724. sec.writebytes(bytes,1);
  1725. end;
  1726. inc(s);
  1727. end;
  1728. 2,4 :
  1729. begin
  1730. sec.writereloc(oper[opidx]^.ref^.offset,ea_data.bytes,
  1731. oper[opidx]^.ref^.symbol,RELOC_ABSOLUTE);
  1732. inc(s,ea_data.bytes);
  1733. end;
  1734. end;
  1735. end
  1736. else
  1737. InternalError(777007);
  1738. end;
  1739. end;
  1740. until false;
  1741. end;
  1742. {$endif NOAG386BIN}
  1743. function taicpu.is_same_reg_move(regtype: Tregistertype):boolean;
  1744. begin
  1745. result:=(regtype = R_INTREGISTER) and
  1746. (ops=2) and
  1747. (oper[0]^.typ=top_reg) and
  1748. (oper[1]^.typ=top_reg) and
  1749. (oper[0]^.reg=oper[1]^.reg) and
  1750. ((opcode=A_MOV) or (opcode=A_XCHG));
  1751. end;
  1752. {*****************************************************************************
  1753. Instruction table
  1754. *****************************************************************************}
  1755. procedure BuildInsTabCache;
  1756. {$ifndef NOAG386BIN}
  1757. var
  1758. i : longint;
  1759. {$endif}
  1760. begin
  1761. {$ifndef NOAG386BIN}
  1762. new(instabcache);
  1763. FillChar(instabcache^,sizeof(tinstabcache),$ff);
  1764. i:=0;
  1765. while (i<InsTabEntries) do
  1766. begin
  1767. if InsTabCache^[InsTab[i].OPcode]=-1 then
  1768. InsTabCache^[InsTab[i].OPcode]:=i;
  1769. inc(i);
  1770. end;
  1771. {$endif NOAG386BIN}
  1772. end;
  1773. procedure InitAsm;
  1774. begin
  1775. {$ifndef NOAG386BIN}
  1776. if not assigned(instabcache) then
  1777. BuildInsTabCache;
  1778. {$endif NOAG386BIN}
  1779. end;
  1780. procedure DoneAsm;
  1781. begin
  1782. {$ifndef NOAG386BIN}
  1783. if assigned(instabcache) then
  1784. begin
  1785. dispose(instabcache);
  1786. instabcache:=nil;
  1787. end;
  1788. {$endif NOAG386BIN}
  1789. end;
  1790. end.
  1791. {
  1792. $Log$
  1793. Revision 1.52 2004-02-27 10:21:05 florian
  1794. * top_symbol killed
  1795. + refaddr to treference added
  1796. + refsymbol to treference added
  1797. * top_local stuff moved to an extra record to save memory
  1798. + aint introduced
  1799. * tppufile.get/putint64/aint implemented
  1800. Revision 1.51 2004/02/09 22:14:17 peter
  1801. * more x86_64 parameter fixes
  1802. * tparalocation.lochigh is now used to indicate if registerhigh
  1803. is used and what the type is
  1804. Revision 1.50 2004/02/08 23:10:21 jonas
  1805. * taicpu.is_same_reg_move() now gets a regtype parameter so it only
  1806. removes moves of that particular register type. This is necessary so
  1807. we don't remove the live_start instruction of a register before it
  1808. has been processed
  1809. Revision 1.49 2004/02/08 20:15:43 jonas
  1810. - removed taicpu.is_reg_move because it's not used anymore
  1811. + support tracking fpu register moves by rgobj for the ppc
  1812. Revision 1.48 2004/02/05 18:28:37 peter
  1813. * x86_64 fixes for opsize
  1814. Revision 1.47 2004/02/03 21:21:23 peter
  1815. * real fix for the short jmp out of range problem. Only forward jumps
  1816. needs an offset correction. For backward jumps both the address of
  1817. the symbol and the instruction are already updated so no correction
  1818. is required.
  1819. Revision 1.46 2004/01/26 16:12:28 daniel
  1820. * reginfo now also only allocated during register allocation
  1821. * third round of gdb cleanups: kick out most of concatstabto
  1822. Revision 1.45 2004/01/15 14:01:32 florian
  1823. + x86 instruction tables for x86-64 extended
  1824. Revision 1.44 2004/01/12 16:37:59 peter
  1825. * moved spilling code from taicpu to rg
  1826. Revision 1.43 2003/12/26 14:02:30 peter
  1827. * sparc updates
  1828. * use registertype in spill_register
  1829. Revision 1.42 2003/12/25 12:01:35 florian
  1830. + possible sse2 unit usage for double calculations
  1831. * some sse2 assembler issues fixed
  1832. Revision 1.41 2003/12/25 01:07:09 florian
  1833. + $fputype directive support
  1834. + single data type operations with sse unit
  1835. * fixed more x86-64 stuff
  1836. Revision 1.40 2003/12/15 21:25:49 peter
  1837. * reg allocations for imaginary register are now inserted just
  1838. before reg allocation
  1839. * tregister changed to enum to allow compile time check
  1840. * fixed several tregister-tsuperregister errors
  1841. Revision 1.39 2003/12/14 20:24:28 daniel
  1842. * Register allocator speed optimizations
  1843. - Worklist no longer a ringbuffer
  1844. - No find operations are left
  1845. - Simplify now done in constant time
  1846. - unusedregs is now a Tsuperregisterworklist
  1847. - Microoptimizations
  1848. Revision 1.38 2003/11/12 16:05:40 florian
  1849. * assembler readers OOPed
  1850. + typed currency constants
  1851. + typed 128 bit float constants if the CPU supports it
  1852. Revision 1.37 2003/10/30 19:59:00 peter
  1853. * support scalefactor for opr_local
  1854. * support reference with opr_local set, fixes tw2631
  1855. Revision 1.36 2003/10/29 15:40:20 peter
  1856. * support indexing and offset retrieval for locals
  1857. Revision 1.35 2003/10/23 14:44:07 peter
  1858. * splitted buildderef and buildderefimpl to fix interface crc
  1859. calculation
  1860. Revision 1.34 2003/10/22 20:40:00 peter
  1861. * write derefdata in a separate ppu entry
  1862. Revision 1.33 2003/10/21 15:15:36 peter
  1863. * taicpu_abstract.oper[] changed to pointers
  1864. Revision 1.32 2003/10/17 14:38:32 peter
  1865. * 64k registers supported
  1866. * fixed some memory leaks
  1867. Revision 1.31 2003/10/09 21:31:37 daniel
  1868. * Register allocator splitted, ans abstract now
  1869. Revision 1.30 2003/10/01 20:34:50 peter
  1870. * procinfo unit contains tprocinfo
  1871. * cginfo renamed to cgbase
  1872. * moved cgmessage to verbose
  1873. * fixed ppc and sparc compiles
  1874. Revision 1.29 2003/09/29 20:58:56 peter
  1875. * optimized releasing of registers
  1876. Revision 1.28 2003/09/28 21:49:30 peter
  1877. * fixed invalid opcode handling in spill registers
  1878. Revision 1.27 2003/09/28 13:37:07 peter
  1879. * give error for wrong register number
  1880. Revision 1.26 2003/09/24 21:15:49 florian
  1881. * fixed make cycle
  1882. Revision 1.25 2003/09/24 17:12:36 florian
  1883. * x86-64 adaptions
  1884. Revision 1.24 2003/09/23 17:56:06 peter
  1885. * locals and paras are allocated in the code generation
  1886. * tvarsym.localloc contains the location of para/local when
  1887. generating code for the current procedure
  1888. Revision 1.23 2003/09/14 14:22:51 daniel
  1889. * Fixed incorrect movzx spilling
  1890. Revision 1.22 2003/09/12 20:25:17 daniel
  1891. * Add BTR to destination memory location check in spilling
  1892. Revision 1.21 2003/09/10 19:14:31 daniel
  1893. * Failed attempt to restore broken fastspill functionality
  1894. Revision 1.20 2003/09/10 11:23:09 marco
  1895. * fix from peter for bts reg32,mem32 problem
  1896. Revision 1.19 2003/09/09 12:54:45 florian
  1897. * x86 instruction table updated to nasm 0.98.37:
  1898. - sse3 aka prescott support
  1899. - small fixes
  1900. Revision 1.18 2003/09/07 22:09:35 peter
  1901. * preparations for different default calling conventions
  1902. * various RA fixes
  1903. Revision 1.17 2003/09/03 15:55:02 peter
  1904. * NEWRA branch merged
  1905. Revision 1.16.2.4 2003/08/31 15:46:26 peter
  1906. * more updates for tregister
  1907. Revision 1.16.2.3 2003/08/29 17:29:00 peter
  1908. * next batch of updates
  1909. Revision 1.16.2.2 2003/08/28 18:35:08 peter
  1910. * tregister changed to cardinal
  1911. Revision 1.16.2.1 2003/08/27 19:55:54 peter
  1912. * first tregister patch
  1913. Revision 1.16 2003/08/21 17:20:19 peter
  1914. * first spill the registers of top_ref before spilling top_reg
  1915. Revision 1.15 2003/08/21 14:48:36 peter
  1916. * fix reg-supreg range check error
  1917. Revision 1.14 2003/08/20 16:52:01 daniel
  1918. * Some old register convention code removed
  1919. * A few changes to eliminate a few lines of code
  1920. Revision 1.13 2003/08/20 09:07:00 daniel
  1921. * New register coding now mandatory, some more convert_registers calls
  1922. removed.
  1923. Revision 1.12 2003/08/20 07:48:04 daniel
  1924. * Made internal assembler use new register coding
  1925. Revision 1.11 2003/08/19 13:58:33 daniel
  1926. * Corrected a comment.
  1927. Revision 1.10 2003/08/15 14:44:20 daniel
  1928. * Fixed newra compilation
  1929. Revision 1.9 2003/08/11 21:18:20 peter
  1930. * start of sparc support for newra
  1931. Revision 1.8 2003/08/09 18:56:54 daniel
  1932. * cs_regalloc renamed to cs_regvars to avoid confusion with register
  1933. allocator
  1934. * Some preventive changes to i386 spillinh code
  1935. Revision 1.7 2003/07/06 15:31:21 daniel
  1936. * Fixed register allocator. *Lots* of fixes.
  1937. Revision 1.6 2003/06/14 14:53:50 jonas
  1938. * fixed newra cycle for x86
  1939. * added constants for indicating source and destination operands of the
  1940. "move reg,reg" instruction to aasmcpu (and use those in rgobj)
  1941. Revision 1.5 2003/06/03 13:01:59 daniel
  1942. * Register allocator finished
  1943. Revision 1.4 2003/05/30 23:57:08 peter
  1944. * more sparc cleanup
  1945. * accumulator removed, splitted in function_return_reg (called) and
  1946. function_result_reg (caller)
  1947. Revision 1.3 2003/05/22 21:33:31 peter
  1948. * removed some unit dependencies
  1949. Revision 1.2 2002/04/25 16:12:09 florian
  1950. * fixed more problems with cpubase and x86-64
  1951. Revision 1.1 2003/04/25 12:43:40 florian
  1952. * merged i386/aasmcpu and x86_64/aasmcpu to x86/aasmcpu
  1953. Revision 1.18 2003/04/25 12:04:31 florian
  1954. * merged agx64att and ag386att to x86/agx86att
  1955. Revision 1.17 2003/04/22 14:33:38 peter
  1956. * removed some notes/hints
  1957. Revision 1.16 2003/04/22 10:09:35 daniel
  1958. + Implemented the actual register allocator
  1959. + Scratch registers unavailable when new register allocator used
  1960. + maybe_save/maybe_restore unavailable when new register allocator used
  1961. Revision 1.15 2003/03/26 12:50:54 armin
  1962. * avoid problems with the ide in init/dome
  1963. Revision 1.14 2003/03/08 08:59:07 daniel
  1964. + $define newra will enable new register allocator
  1965. + getregisterint will return imaginary registers with $newra
  1966. + -sr switch added, will skip register allocation so you can see
  1967. the direct output of the code generator before register allocation
  1968. Revision 1.13 2003/02/25 07:41:54 daniel
  1969. * Properly fixed reversed operands bug
  1970. Revision 1.12 2003/02/19 22:00:15 daniel
  1971. * Code generator converted to new register notation
  1972. - Horribily outdated todo.txt removed
  1973. Revision 1.11 2003/01/09 20:40:59 daniel
  1974. * Converted some code in cgx86.pas to new register numbering
  1975. Revision 1.10 2003/01/08 18:43:57 daniel
  1976. * Tregister changed into a record
  1977. Revision 1.9 2003/01/05 13:36:53 florian
  1978. * x86-64 compiles
  1979. + very basic support for float128 type (x86-64 only)
  1980. Revision 1.8 2002/11/17 16:31:58 carl
  1981. * memory optimization (3-4%) : cleanup of tai fields,
  1982. cleanup of tdef and tsym fields.
  1983. * make it work for m68k
  1984. Revision 1.7 2002/11/15 01:58:54 peter
  1985. * merged changes from 1.0.7 up to 04-11
  1986. - -V option for generating bug report tracing
  1987. - more tracing for option parsing
  1988. - errors for cdecl and high()
  1989. - win32 import stabs
  1990. - win32 records<=8 are returned in eax:edx (turned off by default)
  1991. - heaptrc update
  1992. - more info for temp management in .s file with EXTDEBUG
  1993. Revision 1.6 2002/10/31 13:28:32 pierre
  1994. * correct last wrong fix for tw2158
  1995. Revision 1.5 2002/10/30 17:10:00 pierre
  1996. * merge of fix for tw2158 bug
  1997. Revision 1.4 2002/08/15 19:10:36 peter
  1998. * first things tai,tnode storing in ppu
  1999. Revision 1.3 2002/08/13 18:01:52 carl
  2000. * rename swatoperands to swapoperands
  2001. + m68k first compilable version (still needs a lot of testing):
  2002. assembler generator, system information , inline
  2003. assembler reader.
  2004. Revision 1.2 2002/07/20 11:57:59 florian
  2005. * types.pas renamed to defbase.pas because D6 contains a types
  2006. unit so this would conflicts if D6 programms are compiled
  2007. + Willamette/SSE2 instructions to assembler added
  2008. Revision 1.1 2002/07/01 18:46:29 peter
  2009. * internal linker
  2010. * reorganized aasm layer
  2011. }