cpubase.pas 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976
  1. {
  2. $Id$
  3. Copyright (c) 1998-2000 by Florian Klaempfl and Peter Vreman
  4. Contains the base types for the i386
  5. * This code was inspired by the NASM sources
  6. The Netwide Assembler is copyright (C) 1996 Simon Tatham and
  7. Julian Hall. All rights reserved.
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; if not, write to the Free Software
  18. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. ****************************************************************************
  20. }
  21. unit cpubase;
  22. {$ifdef newOptimizations}
  23. {$define foropt}
  24. {$define replacereg}
  25. {$define arithopt}
  26. {$define foldarithops}
  27. {$endif newOptimizations}
  28. interface
  29. {$ifdef TP}
  30. {$L-,Y-}
  31. {$endif}
  32. uses
  33. globals,strings,cobjects,aasm;
  34. const
  35. { Size of the instruction table converted by nasmconv.pas }
  36. instabentries = 1309;
  37. maxinfolen = 8;
  38. { By default we want everything }
  39. {$define ATTOP}
  40. {$define ATTREG}
  41. {$define INTELOP}
  42. {$define ITTABLE}
  43. { For TP we can't use asmdebug due the table sizes }
  44. {$ifndef TP}
  45. {$define ASMDEBUG}
  46. {$endif}
  47. { We Don't need the intel style opcodes if we don't have a intel
  48. reader or generator }
  49. {$ifndef ASMDEBUG}
  50. {$ifdef NORA386INT}
  51. {$ifdef NOAG386NSM}
  52. {$ifdef NOAG386INT}
  53. {$undef INTELOP}
  54. {$endif}
  55. {$endif}
  56. {$endif}
  57. {$endif}
  58. { We Don't need the AT&T style opcodes if we don't have a AT&T
  59. reader or generator }
  60. {$ifdef NORA386ATT}
  61. {$ifdef NOAG386ATT}
  62. {$undef ATTOP}
  63. {$ifdef NOAG386DIR}
  64. {$undef ATTREG}
  65. {$endif}
  66. {$endif}
  67. {$endif}
  68. const
  69. { Operand types }
  70. OT_NONE = $00000000;
  71. OT_BITS8 = $00000001; { size, and other attributes, of the operand }
  72. OT_BITS16 = $00000002;
  73. OT_BITS32 = $00000004;
  74. OT_BITS64 = $00000008; { FPU only }
  75. OT_BITS80 = $00000010;
  76. OT_FAR = $00000020; { this means 16:16 or 16:32, like in CALL/JMP }
  77. OT_NEAR = $00000040;
  78. OT_SHORT = $00000080;
  79. OT_SIZE_MASK = $000000FF; { all the size attributes }
  80. OT_NON_SIZE = not OT_SIZE_MASK;
  81. OT_SIGNED = $00000100; { the operand need to be signed -128-127 }
  82. OT_TO = $00000200; { operand is followed by a colon }
  83. { reverse effect in FADD, FSUB &c }
  84. OT_COLON = $00000400;
  85. OT_REGISTER = $00001000;
  86. OT_IMMEDIATE = $00002000;
  87. OT_IMM8 = $00002001;
  88. OT_IMM16 = $00002002;
  89. OT_IMM32 = $00002004;
  90. OT_IMM64 = $00002008;
  91. OT_IMM80 = $00002010;
  92. OT_REGMEM = $00200000; { for r/m, ie EA, operands }
  93. OT_REGNORM = $00201000; { 'normal' reg, qualifies as EA }
  94. OT_REG8 = $00201001;
  95. OT_REG16 = $00201002;
  96. OT_REG32 = $00201004;
  97. OT_MMXREG = $00201008; { MMX registers }
  98. OT_XMMREG = $00201010; { Katmai registers }
  99. OT_MEMORY = $00204000; { register number in 'basereg' }
  100. OT_MEM8 = $00204001;
  101. OT_MEM16 = $00204002;
  102. OT_MEM32 = $00204004;
  103. OT_MEM64 = $00204008;
  104. OT_MEM80 = $00204010;
  105. OT_FPUREG = $01000000; { floating point stack registers }
  106. OT_FPU0 = $01000800; { FPU stack register zero }
  107. OT_REG_SMASK = $00070000; { special register operands: these may be treated differently }
  108. { a mask for the following }
  109. OT_REG_ACCUM = $00211000; { accumulator: AL, AX or EAX }
  110. OT_REG_AL = $00211001; { REG_ACCUM | BITSxx }
  111. OT_REG_AX = $00211002; { ditto }
  112. OT_REG_EAX = $00211004; { and again }
  113. OT_REG_COUNT = $00221000; { counter: CL, CX or ECX }
  114. OT_REG_CL = $00221001; { REG_COUNT | BITSxx }
  115. OT_REG_CX = $00221002; { ditto }
  116. OT_REG_ECX = $00221004; { another one }
  117. OT_REG_DX = $00241002;
  118. OT_REG_SREG = $00081002; { any segment register }
  119. OT_REG_CS = $01081002; { CS }
  120. OT_REG_DESS = $02081002; { DS, ES, SS (non-CS 86 registers) }
  121. OT_REG_FSGS = $04081002; { FS, GS (386 extended registers) }
  122. OT_REG_CDT = $00101004; { CRn, DRn and TRn }
  123. OT_REG_CREG = $08101004; { CRn }
  124. OT_REG_CR4 = $08101404; { CR4 (Pentium only) }
  125. OT_REG_DREG = $10101004; { DRn }
  126. OT_REG_TREG = $20101004; { TRn }
  127. OT_MEM_OFFS = $00604000; { special type of EA }
  128. { simple [address] offset }
  129. OT_ONENESS = $00800000; { special type of immediate operand }
  130. { so UNITY == IMMEDIATE | ONENESS }
  131. OT_UNITY = $00802000; { for shift/rotate instructions }
  132. {Instruction flags }
  133. IF_NONE = $00000000;
  134. IF_SM = $00000001; { size match first two operands }
  135. IF_SM2 = $00000002;
  136. IF_SB = $00000004; { unsized operands can't be non-byte }
  137. IF_SW = $00000008; { unsized operands can't be non-word }
  138. IF_SD = $00000010; { unsized operands can't be nondword }
  139. IF_AR0 = $00000020; { SB, SW, SD applies to argument 0 }
  140. IF_AR1 = $00000040; { SB, SW, SD applies to argument 1 }
  141. IF_AR2 = $00000060; { SB, SW, SD applies to argument 2 }
  142. IF_ARMASK = $00000060; { mask for unsized argument spec }
  143. IF_PRIV = $00000100; { it's a privileged instruction }
  144. IF_SMM = $00000200; { it's only valid in SMM }
  145. IF_PROT = $00000400; { it's protected mode only }
  146. IF_UNDOC = $00001000; { it's an undocumented instruction }
  147. IF_FPU = $00002000; { it's an FPU instruction }
  148. IF_MMX = $00004000; { it's an MMX instruction }
  149. IF_3DNOW = $00008000; { it's a 3DNow! instruction }
  150. IF_SSE = $00010000; { it's a SSE (KNI, MMX2) instruction }
  151. IF_PMASK = $FF000000; { the mask for processor types }
  152. IF_PFMASK = $F001FF00; { the mask for disassembly "prefer" }
  153. IF_8086 = $00000000; { 8086 instruction }
  154. IF_186 = $01000000; { 186+ instruction }
  155. IF_286 = $02000000; { 286+ instruction }
  156. IF_386 = $03000000; { 386+ instruction }
  157. IF_486 = $04000000; { 486+ instruction }
  158. IF_PENT = $05000000; { Pentium instruction }
  159. IF_P6 = $06000000; { P6 instruction }
  160. IF_KATMAI = $07000000; { Katmai instructions }
  161. IF_CYRIX = $10000000; { Cyrix-specific instruction }
  162. IF_AMD = $20000000; { AMD-specific instruction }
  163. { added flags }
  164. IF_PRE = $40000000; { it's a prefix instruction }
  165. IF_PASS2 = $80000000; { if the instruction can change in a second pass }
  166. type
  167. TAttSuffix = (AttSufNONE,AttSufINT,AttSufFPU);
  168. TAsmOp=
  169. {$i i386op.inc}
  170. op2strtable=array[tasmop] of string[10];
  171. const
  172. firstop = low(tasmop);
  173. lastop = high(tasmop);
  174. AsmPrefixes = 6;
  175. AsmPrefix : array[0..AsmPrefixes-1] of TasmOP =(
  176. A_LOCK,A_REP,A_REPE,A_REPNE,A_REPNZ,A_REPZ
  177. );
  178. AsmOverrides = 6;
  179. AsmOverride : array[0..AsmOverrides-1] of TasmOP =(
  180. A_CS,A_ES,A_DS,A_FS,A_GS,A_SS
  181. );
  182. {$ifdef INTELOP}
  183. int_op2str:op2strtable=
  184. {$i i386int.inc}
  185. {$endif INTELOP}
  186. {$ifdef ATTOP}
  187. att_op2str:op2strtable=
  188. {$i i386att.inc}
  189. att_needsuffix:array[tasmop] of TAttSuffix=
  190. {$i i386atts.inc}
  191. {$endif ATTOP}
  192. {*****************************************************************************
  193. Operand Sizes
  194. *****************************************************************************}
  195. type
  196. topsize = (S_NO,
  197. S_B,S_W,S_L,S_BW,S_BL,S_WL,
  198. S_IS,S_IL,S_IQ,
  199. S_FS,S_FL,S_FX,S_D,S_Q,S_FV
  200. );
  201. const
  202. { Intel style operands ! }
  203. opsize_2_type:array[0..2,topsize] of longint=(
  204. (OT_NONE,
  205. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS16,OT_BITS32,OT_BITS32,
  206. OT_BITS16,OT_BITS32,OT_BITS64,
  207. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_BITS64,OT_BITS64
  208. ),
  209. (OT_NONE,
  210. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS8,OT_BITS8,OT_BITS16,
  211. OT_BITS16,OT_BITS32,OT_BITS64,
  212. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_BITS64,OT_BITS64
  213. ),
  214. (OT_NONE,
  215. OT_BITS8,OT_BITS16,OT_BITS32,OT_NONE,OT_NONE,OT_NONE,
  216. OT_BITS16,OT_BITS32,OT_BITS64,
  217. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_BITS64,OT_BITS64
  218. )
  219. );
  220. {$ifdef ATTOP}
  221. att_opsize2str : array[topsize] of string[2] = ('',
  222. 'b','w','l','bw','bl','wl',
  223. 's','l','q',
  224. 's','l','t','d','q','v'
  225. );
  226. {$endif}
  227. {*****************************************************************************
  228. Conditions
  229. *****************************************************************************}
  230. type
  231. TAsmCond=(C_None,
  232. C_A,C_AE,C_B,C_BE,C_C,C_E,C_G,C_GE,C_L,C_LE,C_NA,C_NAE,
  233. C_NB,C_NBE,C_NC,C_NE,C_NG,C_NGE,C_NL,C_NLE,C_NO,C_NP,
  234. C_NS,C_NZ,C_O,C_P,C_PE,C_PO,C_S,C_Z
  235. );
  236. const
  237. cond2str:array[TAsmCond] of string[3]=('',
  238. 'a','ae','b','be','c','e','g','ge','l','le','na','nae',
  239. 'nb','nbe','nc','ne','ng','nge','nl','nle','no','np',
  240. 'ns','nz','o','p','pe','po','s','z'
  241. );
  242. inverse_cond:array[TAsmCond] of TAsmCond=(C_None,
  243. C_NA,C_NAE,C_NB,C_NBE,C_NC,C_NE,C_NG,C_NGE,C_NL,C_NLE,C_A,C_AE,
  244. C_B,C_BE,C_C,C_E,C_G,C_GE,C_L,C_LE,C_O,C_P,
  245. C_S,C_Z,C_NO,C_NP,C_NP,C_P,C_NS,C_NZ
  246. );
  247. const
  248. CondAsmOps=3;
  249. CondAsmOp:array[0..CondAsmOps-1] of TasmOp=(
  250. A_CMOVcc, A_Jcc, A_SETcc
  251. );
  252. CondAsmOpStr:array[0..CondAsmOps-1] of string[4]=(
  253. 'CMOV','J','SET'
  254. );
  255. {*****************************************************************************
  256. Registers
  257. *****************************************************************************}
  258. type
  259. { enumeration for registers, don't change the order }
  260. { it's used by the register size conversions }
  261. tregister = (R_NO,
  262. R_EAX,R_ECX,R_EDX,R_EBX,R_ESP,R_EBP,R_ESI,R_EDI,
  263. R_AX,R_CX,R_DX,R_BX,R_SP,R_BP,R_SI,R_DI,
  264. R_AL,R_CL,R_DL,R_BL,R_AH,R_CH,R_BH,R_DH,
  265. R_CS,R_DS,R_ES,R_SS,R_FS,R_GS,
  266. R_ST,R_ST0,R_ST1,R_ST2,R_ST3,R_ST4,R_ST5,R_ST6,R_ST7,
  267. R_DR0,R_DR1,R_DR2,R_DR3,R_DR6,R_DR7,
  268. R_CR0,R_CR2,R_CR3,R_CR4,
  269. R_TR3,R_TR4,R_TR5,R_TR6,R_TR7,
  270. R_MM0,R_MM1,R_MM2,R_MM3,R_MM4,R_MM5,R_MM6,R_MM7,
  271. R_XMM0,R_XMM1,R_XMM2,R_XMM3,R_XMM4,R_XMM5,R_XMM6,R_XMM7
  272. );
  273. tregisterset = set of tregister;
  274. reg2strtable = array[tregister] of string[6];
  275. const
  276. firstreg = low(tregister);
  277. lastreg = high(tregister);
  278. firstsreg = R_CS;
  279. lastsreg = R_GS;
  280. regset8bit : tregisterset = [R_AL..R_DH];
  281. regset16bit : tregisterset = [R_AX..R_DI,R_CS..R_SS];
  282. regset32bit : tregisterset = [R_EAX..R_EDI];
  283. { Convert reg to opsize }
  284. reg_2_opsize:array[firstreg..lastreg] of topsize = (S_NO,
  285. S_L,S_L,S_L,S_L,S_L,S_L,S_L,S_L,
  286. S_W,S_W,S_W,S_W,S_W,S_W,S_W,S_W,
  287. S_B,S_B,S_B,S_B,S_B,S_B,S_B,S_B,
  288. S_W,S_W,S_W,S_W,S_W,S_W,
  289. S_FL,S_FL,S_FL,S_FL,S_FL,S_FL,S_FL,S_FL,S_FL,
  290. S_L,S_L,S_L,S_L,S_L,S_L,
  291. S_L,S_L,S_L,S_L,
  292. S_L,S_L,S_L,S_L,S_L,
  293. S_D,S_D,S_D,S_D,S_D,S_D,S_D,S_D,
  294. S_D,S_D,S_D,S_D,S_D,S_D,S_D,S_D
  295. );
  296. { Convert reg to operand type }
  297. reg_2_type:array[firstreg..lastreg] of longint = (OT_NONE,
  298. OT_REG_EAX,OT_REG_ECX,OT_REG32,OT_REG32,OT_REG32,OT_REG32,OT_REG32,OT_REG32,
  299. OT_REG_AX,OT_REG_CX,OT_REG_DX,OT_REG16,OT_REG16,OT_REG16,OT_REG16,OT_REG16,
  300. OT_REG_AL,OT_REG_CL,OT_REG8,OT_REG8,OT_REG8,OT_REG8,OT_REG8,OT_REG8,
  301. OT_REG_CS,OT_REG_DESS,OT_REG_DESS,OT_REG_DESS,OT_REG_FSGS,OT_REG_FSGS,
  302. OT_FPU0,OT_FPU0,OT_FPUREG,OT_FPUREG,OT_FPUREG,OT_FPUREG,OT_FPUREG,OT_FPUREG,OT_FPUREG,
  303. OT_REG_DREG,OT_REG_DREG,OT_REG_DREG,OT_REG_DREG,OT_REG_DREG,OT_REG_DREG,
  304. OT_REG_CREG,OT_REG_CREG,OT_REG_CREG,OT_REG_CR4,
  305. OT_REG_TREG,OT_REG_TREG,OT_REG_TREG,OT_REG_TREG,OT_REG_TREG,
  306. OT_MMXREG,OT_MMXREG,OT_MMXREG,OT_MMXREG,OT_MMXREG,OT_MMXREG,OT_MMXREG,OT_MMXREG,
  307. OT_XMMREG,OT_XMMREG,OT_XMMREG,OT_XMMREG,OT_XMMREG,OT_XMMREG,OT_XMMREG,OT_XMMREG
  308. );
  309. {$ifdef INTELOP}
  310. int_reg2str : reg2strtable = ('',
  311. 'eax','ecx','edx','ebx','esp','ebp','esi','edi',
  312. 'ax','cx','dx','bx','sp','bp','si','di',
  313. 'al','cl','dl','bl','ah','ch','bh','dh',
  314. 'cs','ds','es','ss','fs','gs',
  315. 'st','st(0)','st(1)','st(2)','st(3)','st(4)','st(5)','st(6)','st(7)',
  316. 'dr0','dr1','dr2','dr3','dr6','dr7',
  317. 'cr0','cr2','cr3','cr4',
  318. 'tr3','tr4','tr5','tr6','tr7',
  319. 'mm0','mm1','mm2','mm3','mm4','mm5','mm6','mm7',
  320. 'xmm0','xmm1','xmm2','xmm3','xmm4','xmm5','xmm6','xmm7'
  321. );
  322. int_nasmreg2str : reg2strtable = ('',
  323. 'eax','ecx','edx','ebx','esp','ebp','esi','edi',
  324. 'ax','cx','dx','bx','sp','bp','si','di',
  325. 'al','cl','dl','bl','ah','ch','bh','dh',
  326. 'cs','ds','es','ss','fs','gs',
  327. 'st0','st0','st1','st2','st3','st4','st5','st6','st7',
  328. 'dr0','dr1','dr2','dr3','dr6','dr7',
  329. 'cr0','cr2','cr3','cr4',
  330. 'tr3','tr4','tr5','tr6','tr7',
  331. 'mm0','mm1','mm2','mm3','mm4','mm5','mm6','mm7',
  332. 'xmm0','xmm1','xmm2','xmm3','xmm4','xmm5','xmm6','xmm7'
  333. );
  334. {$endif}
  335. {$ifdef ATTREG}
  336. att_reg2str : reg2strtable = ('',
  337. '%eax','%ecx','%edx','%ebx','%esp','%ebp','%esi','%edi',
  338. '%ax','%cx','%dx','%bx','%sp','%bp','%si','%di',
  339. '%al','%cl','%dl','%bl','%ah','%ch','%bh','%dh',
  340. '%cs','%ds','%es','%ss','%fs','%gs',
  341. '%st','%st(0)','%st(1)','%st(2)','%st(3)','%st(4)','%st(5)','%st(6)','%st(7)',
  342. '%dr0','%dr1','%dr2','%dr3','%dr6','%dr7',
  343. '%cr0','%cr2','%cr3','%cr4',
  344. '%tr3','%tr4','%tr5','%tr6','%tr7',
  345. '%mm0','%mm1','%mm2','%mm3','%mm4','%mm5','%mm6','%mm7',
  346. '%xmm0','%xmm1','%xmm2','%xmm3','%xmm4','%xmm5','%xmm6','%xmm7'
  347. );
  348. {$endif ATTREG}
  349. {*****************************************************************************
  350. Flags
  351. *****************************************************************************}
  352. type
  353. TResFlags = (F_E,F_NE,F_G,F_L,F_GE,F_LE,F_C,F_NC,F_A,F_AE,F_B,F_BE);
  354. const
  355. { arrays for boolean location conversions }
  356. flag_2_cond : array[TResFlags] of TAsmCond =
  357. (C_E,C_NE,C_G,C_L,C_GE,C_LE,C_C,C_NC,C_A,C_AE,C_B,C_BE);
  358. {*****************************************************************************
  359. Reference
  360. *****************************************************************************}
  361. type
  362. trefoptions=(ref_none,ref_parafixup,ref_localfixup,ref_selffixup);
  363. { immediate/reference record }
  364. preference = ^treference;
  365. treference = packed record
  366. is_immediate : boolean; { is this used as reference or immediate }
  367. segment,
  368. base,
  369. index : tregister;
  370. scalefactor : byte;
  371. offset : longint;
  372. symbol : pasmsymbol;
  373. offsetfixup : longint;
  374. options : trefoptions;
  375. {$ifdef newcg}
  376. alignment : byte;
  377. {$endif newcg}
  378. end;
  379. {*****************************************************************************
  380. Operands
  381. *****************************************************************************}
  382. { Types of operand }
  383. toptype=(top_none,top_reg,top_ref,top_const,top_symbol);
  384. toper=record
  385. ot : longint;
  386. case typ : toptype of
  387. top_none : ();
  388. top_reg : (reg:tregister);
  389. top_ref : (ref:preference);
  390. top_const : (val:longint);
  391. top_symbol : (sym:pasmsymbol;symofs:longint);
  392. end;
  393. {*****************************************************************************
  394. Generic Location
  395. *****************************************************************************}
  396. type
  397. TLoc=(
  398. LOC_INVALID, { added for tracking problems}
  399. LOC_FPU, { FPU stack }
  400. LOC_REGISTER, { in a processor register }
  401. LOC_MEM, { in memory }
  402. LOC_REFERENCE, { like LOC_MEM, but lvalue }
  403. LOC_JUMP, { boolean results only, jump to false or true label }
  404. LOC_FLAGS, { boolean results only, flags are set }
  405. LOC_CREGISTER, { Constant register which shouldn't be modified }
  406. LOC_MMXREGISTER, { MMX register }
  407. LOC_CMMXREGISTER,{ Constant MMX register }
  408. LOC_CFPUREGISTER { if it is a FPU register variable on the fpu stack }
  409. );
  410. plocation = ^tlocation;
  411. tlocation = packed record
  412. case loc : tloc of
  413. LOC_MEM,LOC_REFERENCE : (reference : treference);
  414. LOC_FPU : ();
  415. LOC_JUMP : ();
  416. LOC_FLAGS : (resflags : tresflags);
  417. LOC_INVALID : ();
  418. { it's only for better handling }
  419. LOC_MMXREGISTER : (mmxreg : tregister);
  420. { segment in reference at the same place as in loc_register }
  421. LOC_REGISTER,LOC_CREGISTER : (
  422. case longint of
  423. 1 : (register,segment,registerhigh : tregister);
  424. { overlay a registerlow }
  425. 2 : (registerlow : tregister);
  426. );
  427. end;
  428. {*****************************************************************************
  429. Constants
  430. *****************************************************************************}
  431. const
  432. general_registers = [R_EAX,R_EBX,R_ECX,R_EDX];
  433. intregs = general_registers;
  434. fpuregs = [];
  435. mmregs = [R_MM0..R_MM7];
  436. registers_saved_on_cdecl = [R_ESI,R_EDI,R_EBX];
  437. { generic register names }
  438. stack_pointer = R_ESP;
  439. frame_pointer = R_EBP;
  440. self_pointer = R_ESI;
  441. accumulator = R_EAX;
  442. { the register where the vmt offset is passed to the destructor }
  443. { helper routine }
  444. vmt_offset_reg = R_EDI;
  445. scratch_regs : array[1..1] of tregister = (R_EDI);
  446. max_scratch_regs = 1;
  447. { low and high of the available maximum width integer general purpose }
  448. { registers }
  449. LoGPReg = R_EAX;
  450. HiGPReg = R_EDI;
  451. { low and high of every possible width general purpose register (same as }
  452. { above on most architctures apart from the 80x86) }
  453. LoReg = R_EAX;
  454. HiReg = R_BL;
  455. cpuflags = [];
  456. { sizes }
  457. pointersize = 4;
  458. extended_size = 10;
  459. sizepostfix_pointer = S_L;
  460. {*****************************************************************************
  461. Instruction table
  462. *****************************************************************************}
  463. {$ifndef NOAG386BIN}
  464. type
  465. tinsentry=packed record
  466. opcode : tasmop;
  467. ops : byte;
  468. optypes : array[0..2] of longint;
  469. code : array[0..maxinfolen] of char;
  470. flags : longint;
  471. end;
  472. pinsentry=^tinsentry;
  473. TInsTabCache=array[TasmOp] of longint;
  474. PInsTabCache=^TInsTabCache;
  475. const
  476. InsTab:array[0..instabentries-1] of TInsEntry=
  477. {$i i386tab.inc}
  478. var
  479. InsTabCache : PInsTabCache;
  480. {$endif NOAG386BIN}
  481. {*****************************************************************************
  482. Opcode propeties (needed for optimizer)
  483. *****************************************************************************}
  484. {$ifndef NOOPT}
  485. Type
  486. {What an instruction can change}
  487. TInsChange = (Ch_None,
  488. {Read from a register}
  489. Ch_REAX, Ch_RECX, Ch_REDX, Ch_REBX, Ch_RESP, Ch_REBP, Ch_RESI, Ch_REDI,
  490. {write from a register}
  491. Ch_WEAX, Ch_WECX, Ch_WEDX, Ch_WEBX, Ch_WESP, Ch_WEBP, Ch_WESI, Ch_WEDI,
  492. {read and write from/to a register}
  493. Ch_RWEAX, Ch_RWECX, Ch_RWEDX, Ch_RWEBX, Ch_RWESP, Ch_RWEBP, Ch_RWESI, Ch_RWEDI,
  494. {modify the contents of a register with the purpose of using
  495. this changed content afterwards (add/sub/..., but e.g. not rep
  496. or movsd)}
  497. {$ifdef arithopt}
  498. Ch_MEAX, Ch_MECX, Ch_MEDX, Ch_MEBX, Ch_MESP, Ch_MEBP, Ch_MESI, Ch_MEDI,
  499. {$endif arithopt}
  500. Ch_CDirFlag {clear direction flag}, Ch_SDirFlag {set dir flag},
  501. Ch_RFlags, Ch_WFlags, Ch_RWFlags, Ch_FPU,
  502. Ch_Rop1, Ch_Wop1, Ch_RWop1,
  503. Ch_Rop2, Ch_Wop2, Ch_RWop2,
  504. Ch_Rop3, Ch_WOp3, Ch_RWOp3,
  505. {$ifdef arithopt}
  506. Ch_Mop1, Ch_Mop2, Ch_Mop3,
  507. {$endif arithopt}
  508. Ch_WMemEDI,
  509. Ch_All
  510. );
  511. {$ifndef arithopt}
  512. Const
  513. Ch_MEAX = Ch_RWEAX;
  514. Ch_MECX = Ch_RWECX;
  515. Ch_MEDX = Ch_RWEDX;
  516. Ch_MEBX = Ch_RWEBX;
  517. Ch_MESP = Ch_RWESP;
  518. Ch_MEBP = Ch_RWEBP;
  519. Ch_MESI = Ch_RWESI;
  520. Ch_MEDI = Ch_RWEDI;
  521. Ch_Mop1 = Ch_RWOp1;
  522. Ch_Mop2 = Ch_RWOp2;
  523. Ch_Mop3 = Ch_RWOp3;
  524. {$endif arithopt}
  525. const
  526. MaxCh = 3; { Max things a instruction can change }
  527. type
  528. TInsProp = packed record
  529. Ch : Array[1..MaxCh] of TInsChange;
  530. end;
  531. const
  532. InsProp : array[tasmop] of TInsProp =
  533. {$i i386prop.inc}
  534. {$endif NOOPT}
  535. {*****************************************************************************
  536. Init/Done
  537. *****************************************************************************}
  538. procedure InitCpu;
  539. procedure DoneCpu;
  540. {*****************************************************************************
  541. Helpers
  542. *****************************************************************************}
  543. const
  544. maxvarregs = 4;
  545. varregs : array[1..maxvarregs] of tregister =
  546. (R_EBX,R_EDX,R_ECX,R_EAX);
  547. maxfpuvarregs = 8;
  548. max_operands = 3;
  549. function imm_2_type(l:longint):longint;
  550. { the following functions allow to convert registers }
  551. { for example reg8toreg32(R_AL) returns R_EAX }
  552. { for example reg16toreg32(R_AL) gives an undefined }
  553. { result }
  554. { these functions expects that the turn of }
  555. { tregister isn't changed }
  556. function reg8toreg16(reg : tregister) : tregister;
  557. function reg8toreg32(reg : tregister) : tregister;
  558. function reg16toreg8(reg : tregister) : tregister;
  559. function reg32toreg8(reg : tregister) : tregister;
  560. function reg32toreg16(reg : tregister) : tregister;
  561. function reg16toreg32(reg : tregister) : tregister;
  562. { these procedures must be defined by all target cpus }
  563. function regtoreg8(reg : tregister) : tregister;
  564. function regtoreg16(reg : tregister) : tregister;
  565. function regtoreg32(reg : tregister) : tregister;
  566. { can be ignored on 32 bit systems }
  567. function regtoreg64(reg : tregister) : tregister;
  568. { returns the operand prefix for a given register }
  569. function regsize(reg : tregister) : topsize;
  570. { resets all values of ref to defaults }
  571. procedure reset_reference(var ref : treference);
  572. { set mostly used values of a new reference }
  573. function new_reference(base : tregister;offset : longint) : preference;
  574. function newreference(const r : treference) : preference;
  575. procedure disposereference(var r : preference);
  576. function reg2str(r : tregister) : string;
  577. function is_calljmp(o:tasmop):boolean;
  578. implementation
  579. {$ifdef heaptrc}
  580. uses
  581. ppheap;
  582. {$endif heaptrc}
  583. {*****************************************************************************
  584. Helpers
  585. *****************************************************************************}
  586. function imm_2_type(l:longint):longint;
  587. begin
  588. if (l>=-128) and (l<=127) then
  589. imm_2_type:=OT_IMM8 or OT_SIGNED
  590. else
  591. if (l>=-255) and (l<=255) then
  592. imm_2_type:=OT_IMM8
  593. else
  594. if (l>=-32768) and (l<=32767) then
  595. imm_2_type:=OT_IMM16 or OT_SIGNED
  596. else
  597. if (l>=-65536) and (l<=65535) then
  598. imm_2_type:=OT_IMM16 or OT_SIGNED
  599. else
  600. imm_2_type:=OT_IMM32;
  601. end;
  602. function reg2str(r : tregister) : string;
  603. const
  604. a : array[R_NO..R_BL] of string[3] =
  605. ('','EAX','ECX','EDX','EBX','ESP','EBP','ESI','EDI',
  606. 'AX','CX','DX','BX','SP','BP','SI','DI',
  607. 'AL','CL','DL','BL');
  608. begin
  609. if r in [R_ST0..R_ST7] then
  610. reg2str:='ST('+tostr(longint(r)-longint(R_ST0))+')'
  611. else
  612. reg2str:=a[r];
  613. end;
  614. function is_calljmp(o:tasmop):boolean;
  615. begin
  616. case o of
  617. A_CALL,
  618. A_JCXZ,
  619. A_JECXZ,
  620. A_JMP,
  621. A_LOOP,
  622. A_LOOPE,
  623. A_LOOPNE,
  624. A_LOOPNZ,
  625. A_LOOPZ,
  626. A_Jcc :
  627. is_calljmp:=true;
  628. else
  629. is_calljmp:=false;
  630. end;
  631. end;
  632. procedure disposereference(var r : preference);
  633. begin
  634. dispose(r);
  635. r:=nil;
  636. end;
  637. function newreference(const r : treference) : preference;
  638. var
  639. p : preference;
  640. begin
  641. new(p);
  642. p^:=r;
  643. newreference:=p;
  644. end;
  645. function reg8toreg16(reg : tregister) : tregister;
  646. begin
  647. reg8toreg16:=reg32toreg16(reg8toreg32(reg));
  648. end;
  649. function reg16toreg8(reg : tregister) : tregister;
  650. begin
  651. reg16toreg8:=reg32toreg8(reg16toreg32(reg));
  652. end;
  653. function reg16toreg32(reg : tregister) : tregister;
  654. begin
  655. reg16toreg32:=tregister(byte(reg)-byte(R_EDI));
  656. end;
  657. function reg32toreg16(reg : tregister) : tregister;
  658. begin
  659. reg32toreg16:=tregister(byte(reg)+byte(R_EDI));
  660. end;
  661. function reg32toreg8(reg : tregister) : tregister;
  662. begin
  663. reg32toreg8:=tregister(byte(reg)+byte(R_DI));
  664. end;
  665. function reg8toreg32(reg : tregister) : tregister;
  666. begin
  667. reg8toreg32:=tregister(byte(reg)-byte(R_DI));
  668. end;
  669. function regtoreg8(reg : tregister) : tregister;
  670. begin
  671. regtoreg8:=reg32toreg8(reg);
  672. end;
  673. function regtoreg16(reg : tregister) : tregister;
  674. begin
  675. regtoreg16:=reg32toreg16(reg);
  676. end;
  677. function regtoreg32(reg : tregister) : tregister;
  678. begin
  679. regtoreg32:=reg;
  680. end;
  681. function regtoreg64(reg : tregister) : tregister;
  682. begin
  683. { to avoid warning }
  684. regtoreg64:=R_NO;
  685. end;
  686. function regsize(reg : tregister) : topsize;
  687. begin
  688. if reg in regset8bit then
  689. regsize:=S_B
  690. else if reg in regset16bit then
  691. regsize:=S_W
  692. else if reg in regset32bit then
  693. regsize:=S_L;
  694. end;
  695. procedure reset_reference(var ref : treference);
  696. begin
  697. FillChar(ref,sizeof(treference),0);
  698. end;
  699. function new_reference(base : tregister;offset : longint) : preference;
  700. var
  701. r : preference;
  702. begin
  703. new(r);
  704. FillChar(r^,sizeof(treference),0);
  705. r^.base:=base;
  706. r^.offset:=offset;
  707. new_reference:=r;
  708. end;
  709. {*****************************************************************************
  710. Instruction table
  711. *****************************************************************************}
  712. procedure DoneCpu;
  713. begin
  714. {exitproc:=saveexit; }
  715. {$ifndef NOAG386BIN}
  716. if assigned(instabcache) then
  717. dispose(instabcache);
  718. {$endif NOAG386BIN}
  719. end;
  720. procedure BuildInsTabCache;
  721. {$ifndef NOAG386BIN}
  722. var
  723. i : longint;
  724. {$endif}
  725. begin
  726. {$ifndef NOAG386BIN}
  727. new(instabcache);
  728. FillChar(instabcache^,sizeof(tinstabcache),$ff);
  729. i:=0;
  730. while (i<InsTabEntries) do
  731. begin
  732. if InsTabCache^[InsTab[i].OPcode]=-1 then
  733. InsTabCache^[InsTab[i].OPcode]:=i;
  734. inc(i);
  735. end;
  736. {$endif NOAG386BIN}
  737. end;
  738. procedure InitCpu;
  739. begin
  740. {$ifndef NOAG386BIN}
  741. if not assigned(instabcache) then
  742. BuildInsTabCache;
  743. {$endif NOAG386BIN}
  744. end;
  745. end.
  746. {
  747. $Log$
  748. Revision 1.22 2000-02-09 13:22:51 peter
  749. * log truncated
  750. Revision 1.21 2000/01/28 09:41:39 peter
  751. * fixed fpu suffix parsing for att reader
  752. Revision 1.20 2000/01/07 01:14:23 peter
  753. * updated copyright to 2000
  754. Revision 1.19 1999/12/02 19:28:29 peter
  755. * more A_LOOP<Cond> to is_calljmp
  756. Revision 1.18 1999/12/02 11:26:41 peter
  757. * newoptimizations define added
  758. Revision 1.17 1999/11/09 23:06:45 peter
  759. * esi_offset -> selfpointer_offset to be newcg compatible
  760. * hcogegen -> cgbase fixes for newcg
  761. Revision 1.16 1999/11/06 14:34:20 peter
  762. * truncated log to 20 revs
  763. Revision 1.15 1999/10/27 16:11:28 peter
  764. * insns.dat is used to generate all i386*.inc files
  765. Revision 1.14 1999/10/14 14:57:51 florian
  766. - removed the hcodegen use in the new cg, use cgbase instead
  767. Revision 1.13 1999/09/15 20:35:39 florian
  768. * small fix to operator overloading when in MMX mode
  769. + the compiler uses now fldz and fld1 if possible
  770. + some fixes to floating point registers
  771. + some math. functions (arctan, ln, sin, cos, sqrt, sqr, pi) are now inlined
  772. * .... ???
  773. Revision 1.12 1999/09/10 18:48:01 florian
  774. * some bug fixes (e.g. must_be_valid and procinfo.funcret_is_valid)
  775. * most things for stored properties fixed
  776. Revision 1.11 1999/09/08 16:04:05 peter
  777. * better support for object fields and more error checks for
  778. field accesses which create buggy code
  779. Revision 1.10 1999/08/28 15:34:19 florian
  780. * bug 519 fixed
  781. Revision 1.9 1999/08/19 20:05:09 michael
  782. + Fixed ifdef NOAG386BIN bug
  783. Revision 1.8 1999/08/19 13:02:10 pierre
  784. + label faillabel added for _FAIL support
  785. Revision 1.7 1999/08/18 13:26:23 jonas
  786. + some constants for the new optimizer
  787. Revision 1.6 1999/08/13 15:36:30 peter
  788. * fixed suffix writing for a_setcc
  789. Revision 1.5 1999/08/12 14:36:02 peter
  790. + KNI instructions
  791. Revision 1.4 1999/08/07 14:20:58 florian
  792. * some small problems fixed
  793. Revision 1.3 1999/08/05 14:58:09 florian
  794. * some fixes for the floating point registers
  795. * more things for the new code generator
  796. Revision 1.2 1999/08/04 13:45:25 florian
  797. + floating point register variables !!
  798. * pairegalloc is now generated for register variables
  799. }