cgcpu.pas 78 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the PowerPC
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$I fpcdefs.inc}
  19. interface
  20. uses
  21. globtype, symtype, symdef, symsym,
  22. cgbase, cgobj,cgppc,
  23. aasmbase, aasmcpu, aasmtai,aasmdata,
  24. cpubase, cpuinfo, cgutils, rgcpu,
  25. parabase;
  26. type
  27. tcgppc = class(tcgppcgen)
  28. procedure init_register_allocators; override;
  29. procedure done_register_allocators; override;
  30. { passing parameters, per default the parameter is pushed }
  31. { nr gives the number of the parameter (enumerated from }
  32. { left to right), this allows to move the parameter to }
  33. { register, if the cpu supports register calling }
  34. { conventions }
  35. procedure a_param_ref(list: TAsmList; size: tcgsize; const r: treference;
  36. const paraloc: tcgpara); override;
  37. procedure a_call_name(list: TAsmList; const s: string); override;
  38. procedure a_call_reg(list: TAsmList; reg: tregister); override;
  39. procedure a_op_const_reg(list: TAsmList; Op: TOpCG; size: TCGSize; a:
  40. aint; reg: TRegister); override;
  41. procedure a_op_reg_reg(list: TAsmList; Op: TOpCG; size: TCGSize; src,
  42. dst: TRegister); override;
  43. procedure a_op_const_reg_reg(list: TAsmList; op: TOpCg;
  44. size: tcgsize; a: aint; src, dst: tregister); override;
  45. procedure a_op_reg_reg_reg(list: TAsmList; op: TOpCg;
  46. size: tcgsize; src1, src2, dst: tregister); override;
  47. { move instructions }
  48. procedure a_load_const_reg(list: TAsmList; size: tcgsize; a: aint; reg:
  49. tregister); override;
  50. { loads the memory pointed to by ref into register reg }
  51. procedure a_load_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const
  52. Ref: treference; reg: tregister); override;
  53. procedure a_load_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1,
  54. reg2: tregister); override;
  55. procedure a_load_subsetreg_reg(list : TAsmList; subsetsize, tosize: tcgsize; const sreg: tsubsetregister; destreg: tregister); override;
  56. procedure a_load_const_subsetreg(list: TAsmlist; subsetsize: tcgsize; a: aint; const sreg: tsubsetregister); override;
  57. { comparison operations }
  58. procedure a_cmp_const_reg_label(list: TAsmList; size: tcgsize; cmp_op:
  59. topcmp; a: aint; reg: tregister;
  60. l: tasmlabel); override;
  61. procedure a_cmp_reg_reg_label(list: TAsmList; size: tcgsize; cmp_op:
  62. topcmp; reg1, reg2: tregister; l: tasmlabel); override;
  63. procedure a_jmp_name(list: TAsmList; const s: string); override;
  64. procedure a_jmp_always(list: TAsmList; l: tasmlabel); override;
  65. procedure a_jmp_flags(list: TAsmList; const f: TResFlags; l: tasmlabel);
  66. override;
  67. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: TResFlags;
  68. reg: TRegister); override;
  69. procedure g_profilecode(list: TAsmList); override;
  70. procedure g_proc_entry(list: TAsmList; localsize: longint; nostackframe:
  71. boolean); override;
  72. procedure g_proc_exit(list: TAsmList; parasize: longint; nostackframe:
  73. boolean); override;
  74. procedure g_save_standard_registers(list: TAsmList); override;
  75. procedure g_restore_standard_registers(list: TAsmList); override;
  76. procedure a_loadaddr_ref_reg(list: TAsmList; const ref: treference; r:
  77. tregister); override;
  78. procedure g_concatcopy(list: TAsmList; const source, dest: treference;
  79. len: aint); override;
  80. private
  81. procedure a_load_regconst_subsetreg_intern(list : TAsmList; fromsize, subsetsize: tcgsize; fromreg: tregister; const sreg: tsubsetregister; slopt: tsubsetloadopt); override;
  82. procedure maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  83. { Make sure ref is a valid reference for the PowerPC and sets the }
  84. { base to the value of the index if (base = R_NO). }
  85. { Returns true if the reference contained a base, index and an }
  86. { offset or symbol, in which case the base will have been changed }
  87. { to a tempreg (which has to be freed by the caller) containing }
  88. { the sum of part of the original reference }
  89. function fixref(list: TAsmList; var ref: treference): boolean; override;
  90. function load_got_symbol(list : TAsmList; symbol : string) : tregister;
  91. { returns whether a reference can be used immediately in a powerpc }
  92. { instruction }
  93. function issimpleref(const ref: treference): boolean;
  94. { contains the common code of a_load_reg_ref and a_load_ref_reg }
  95. procedure a_load_store(list: TAsmList; op: tasmop; reg: tregister;
  96. ref: treference); override;
  97. { returns the lowest numbered FP register in use, and the number of used FP registers
  98. for the current procedure }
  99. procedure calcFirstUsedFPR(out firstfpr : TSuperRegister; out fprcount : aint);
  100. { returns the lowest numbered GP register in use, and the number of used GP registers
  101. for the current procedure }
  102. procedure calcFirstUsedGPR(out firstgpr : TSuperRegister; out gprcount : aint);
  103. { generates code to call a method with the given string name. The boolean options
  104. control code generation. If prependDot is true, a single dot character is prepended to
  105. the string, if addNOP is true a single NOP instruction is added after the call, and
  106. if includeCall is true, the method is marked as having a call, not if false. This
  107. option is particularly useful to prevent generation of a larger stack frame for the
  108. register save and restore helper functions. }
  109. procedure a_call_name_direct(list: TAsmList; s: string; prependDot : boolean;
  110. addNOP : boolean; includeCall : boolean = true);
  111. procedure a_jmp_name_direct(list : TAsmList; s : string; prependDot : boolean);
  112. { emits code to store the given value a into the TOC (if not already in there), and load it from there
  113. as well }
  114. procedure loadConstantPIC(list : TAsmList; size : TCGSize; a : aint; reg : TRegister);
  115. procedure profilecode_savepara(para : tparavarsym; list : TAsmList);
  116. procedure profilecode_restorepara(para : tparavarsym; list : TAsmList);
  117. end;
  118. const
  119. TShiftOpCG2AsmOpConst : array[boolean, OP_SAR..OP_SHR] of TAsmOp = (
  120. (A_SRAWI, A_SLWI, A_SRWI), (A_SRADI, A_SLDI, A_SRDI)
  121. );
  122. implementation
  123. uses
  124. sysutils, cclasses,
  125. globals, verbose, systems, cutils,
  126. symconst, fmodule,
  127. rgobj, tgobj, cpupi, procinfo, paramgr, cpupara;
  128. function ref2string(const ref : treference) : string;
  129. begin
  130. result := 'base : ' + inttostr(ord(ref.base)) + ' index : ' + inttostr(ord(ref.index)) + ' refaddr : ' + inttostr(ord(ref.refaddr)) + ' offset : ' + inttostr(ref.offset) + ' symbol : ';
  131. if (assigned(ref.symbol)) then
  132. result := result + ref.symbol.name;
  133. end;
  134. function cgsize2string(const size : TCgSize) : string;
  135. const
  136. cgsize_strings : array[TCgSize] of string[8] = (
  137. 'OS_NO', 'OS_8', 'OS_16', 'OS_32', 'OS_64', 'OS_128', 'OS_S8', 'OS_S16', 'OS_S32',
  138. 'OS_S64', 'OS_S128', 'OS_F32', 'OS_F64', 'OS_F80', 'OS_C64', 'OS_F128',
  139. 'OS_M8', 'OS_M16', 'OS_M32', 'OS_M64', 'OS_M128', 'OS_MS8', 'OS_MS16', 'OS_MS32',
  140. 'OS_MS64', 'OS_MS128');
  141. begin
  142. result := cgsize_strings[size];
  143. end;
  144. function cgop2string(const op : TOpCg) : String;
  145. const
  146. opcg_strings : array[TOpCg] of string[6] = (
  147. 'None', 'Move', 'Add', 'And', 'Div', 'IDiv', 'IMul', 'Mul',
  148. 'Neg', 'Not', 'Or', 'Sar', 'Shl', 'Shr', 'Sub', 'Xor'
  149. );
  150. begin
  151. result := opcg_strings[op];
  152. end;
  153. function is_signed_cgsize(const size : TCgSize) : Boolean;
  154. begin
  155. case size of
  156. OS_S8,OS_S16,OS_S32,OS_S64 : result := true;
  157. OS_8,OS_16,OS_32,OS_64 : result := false;
  158. else
  159. internalerror(2006050701);
  160. end;
  161. end;
  162. {$ifopt r+}
  163. {$r-}
  164. {$define rangeon}
  165. {$endif}
  166. {$ifopt q+}
  167. {$q-}
  168. {$define overflowon}
  169. {$endif}
  170. { helper function which calculate "magic" values for replacement of unsigned
  171. division by constant operation by multiplication. See the PowerPC compiler
  172. developer manual for more information }
  173. procedure getmagic_unsignedN(const N : byte; const d : aWord;
  174. out magic_m : aWord; out magic_add : boolean; out magic_shift : byte);
  175. var
  176. p : aInt;
  177. nc, delta, q1, r1, q2, r2, two_N_minus_1 : aWord;
  178. begin
  179. assert(d > 0);
  180. two_N_minus_1 := aWord(1) shl (N-1);
  181. magic_add := false;
  182. nc := - 1 - (-d) mod d;
  183. p := N-1; { initialize p }
  184. q1 := two_N_minus_1 div nc; { initialize q1 = 2p/nc }
  185. r1 := two_N_minus_1 - q1*nc; { initialize r1 = rem(2p,nc) }
  186. q2 := (two_N_minus_1-1) div d; { initialize q2 = (2p-1)/d }
  187. r2 := (two_N_minus_1-1) - q2*d; { initialize r2 = rem((2p-1),d) }
  188. repeat
  189. inc(p);
  190. if (r1 >= (nc - r1)) then begin
  191. q1 := 2 * q1 + 1; { update q1 }
  192. r1 := 2*r1 - nc; { update r1 }
  193. end else begin
  194. q1 := 2*q1; { update q1 }
  195. r1 := 2*r1; { update r1 }
  196. end;
  197. if ((r2 + 1) >= (d - r2)) then begin
  198. if (q2 >= (two_N_minus_1-1)) then
  199. magic_add := true;
  200. q2 := 2*q2 + 1; { update q2 }
  201. r2 := 2*r2 + 1 - d; { update r2 }
  202. end else begin
  203. if (q2 >= two_N_minus_1) then
  204. magic_add := true;
  205. q2 := 2*q2; { update q2 }
  206. r2 := 2*r2 + 1; { update r2 }
  207. end;
  208. delta := d - 1 - r2;
  209. until not ((p < (2*N)) and ((q1 < delta) or ((q1 = delta) and (r1 = 0))));
  210. magic_m := q2 + 1; { resulting magic number }
  211. magic_shift := p - N; { resulting shift }
  212. end;
  213. { helper function which calculate "magic" values for replacement of signed
  214. division by constant operation by multiplication. See the PowerPC compiler
  215. developer manual for more information }
  216. procedure getmagic_signedN(const N : byte; const d : aInt;
  217. out magic_m : aInt; out magic_s : aInt);
  218. var
  219. p : aInt;
  220. ad, anc, delta, q1, r1, q2, r2, t : aWord;
  221. two_N_minus_1 : aWord;
  222. begin
  223. assert((d < -1) or (d > 1));
  224. two_N_minus_1 := aWord(1) shl (N-1);
  225. ad := abs(d);
  226. t := two_N_minus_1 + (aWord(d) shr (N-1));
  227. anc := t - 1 - t mod ad; { absolute value of nc }
  228. p := (N-1); { initialize p }
  229. q1 := two_N_minus_1 div anc; { initialize q1 = 2p/abs(nc) }
  230. r1 := two_N_minus_1 - q1*anc; { initialize r1 = rem(2p,abs(nc)) }
  231. q2 := two_N_minus_1 div ad; { initialize q2 = 2p/abs(d) }
  232. r2 := two_N_minus_1 - q2*ad; { initialize r2 = rem(2p,abs(d)) }
  233. repeat
  234. inc(p);
  235. q1 := 2*q1; { update q1 = 2p/abs(nc) }
  236. r1 := 2*r1; { update r1 = rem(2p/abs(nc)) }
  237. if (r1 >= anc) then begin { must be unsigned comparison }
  238. inc(q1);
  239. dec(r1, anc);
  240. end;
  241. q2 := 2*q2; { update q2 = 2p/abs(d) }
  242. r2 := 2*r2; { update r2 = rem(2p/abs(d)) }
  243. if (r2 >= ad) then begin { must be unsigned comparison }
  244. inc(q2);
  245. dec(r2, ad);
  246. end;
  247. delta := ad - r2;
  248. until not ((q1 < delta) or ((q1 = delta) and (r1 = 0)));
  249. magic_m := q2 + 1;
  250. if (d < 0) then begin
  251. magic_m := -magic_m; { resulting magic number }
  252. end;
  253. magic_s := p - N; { resulting shift }
  254. end;
  255. {$ifdef rangeon}
  256. {$r+}
  257. {$undef rangeon}
  258. {$endif}
  259. {$ifdef overflowon}
  260. {$q+}
  261. {$undef overflowon}
  262. {$endif}
  263. { finds positive and negative powers of two of the given value, returning the
  264. power and whether it's a negative power or not in addition to the actual result
  265. of the function }
  266. function ispowerof2(value : aInt; out power : byte; out neg : boolean) : boolean;
  267. var
  268. i : longint;
  269. hl : aInt;
  270. begin
  271. neg := false;
  272. { also try to find negative power of two's by negating if the
  273. value is negative. low(aInt) is special because it can not be
  274. negated. Simply return the appropriate values for it }
  275. if (value < 0) then begin
  276. neg := true;
  277. if (value = low(aInt)) then begin
  278. power := sizeof(aInt)*8-1;
  279. result := true;
  280. exit;
  281. end;
  282. value := -value;
  283. end;
  284. if ((value and (value-1)) <> 0) then begin
  285. result := false;
  286. exit;
  287. end;
  288. hl := 1;
  289. for i := 0 to (sizeof(aInt)*8-1) do begin
  290. if (hl = value) then begin
  291. result := true;
  292. power := i;
  293. exit;
  294. end;
  295. hl := hl shl 1;
  296. end;
  297. end;
  298. { returns the number of instruction required to load the given integer into a register.
  299. This is basically a stripped down version of a_load_const_reg, increasing a counter
  300. instead of emitting instructions. }
  301. function getInstructionLength(a : aint) : longint;
  302. function get32bitlength(a : longint; var length : longint) : boolean; inline;
  303. var
  304. is_half_signed : byte;
  305. begin
  306. { if the lower 16 bits are zero, do a single LIS }
  307. if (smallint(a) = 0) and ((a shr 16) <> 0) then begin
  308. inc(length);
  309. get32bitlength := longint(a) < 0;
  310. end else begin
  311. is_half_signed := ord(smallint(lo(a)) < 0);
  312. inc(length);
  313. if smallint(hi(a) + is_half_signed) <> 0 then
  314. inc(length);
  315. get32bitlength := (smallint(a) < 0) or (a < 0);
  316. end;
  317. end;
  318. var
  319. extendssign : boolean;
  320. begin
  321. result := 0;
  322. if (lo(a) = 0) and (hi(a) <> 0) then begin
  323. get32bitlength(hi(a), result);
  324. inc(result);
  325. end else begin
  326. extendssign := get32bitlength(lo(a), result);
  327. if (extendssign) and (hi(a) = 0) then
  328. inc(result)
  329. else if (not
  330. ((extendssign and (longint(hi(a)) = -1)) or
  331. ((not extendssign) and (hi(a)=0)))
  332. ) then begin
  333. get32bitlength(hi(a), result);
  334. inc(result);
  335. end;
  336. end;
  337. end;
  338. procedure tcgppc.init_register_allocators;
  339. begin
  340. inherited init_register_allocators;
  341. if (target_info.system <> system_powerpc64_darwin) then
  342. rg[R_INTREGISTER] := trgcpu.create(R_INTREGISTER, R_SUBWHOLE,
  343. [RS_R3, RS_R4, RS_R5, RS_R6, RS_R7, RS_R8,
  344. RS_R9, RS_R10, RS_R11, RS_R12, RS_R31, RS_R30, RS_R29,
  345. RS_R28, RS_R27, RS_R26, RS_R25, RS_R24, RS_R23, RS_R22,
  346. RS_R21, RS_R20, RS_R19, RS_R18, RS_R17, RS_R16, RS_R15,
  347. RS_R14, RS_R13], first_int_imreg, [])
  348. else
  349. { special for darwin/ppc64: r2 available volatile, r13 = tls }
  350. rg[R_INTREGISTER] := trgcpu.create(R_INTREGISTER, R_SUBWHOLE,
  351. [RS_R2, RS_R3, RS_R4, RS_R5, RS_R6, RS_R7, RS_R8,
  352. RS_R9, RS_R10, RS_R11, RS_R12, RS_R31, RS_R30, RS_R29,
  353. RS_R28, RS_R27, RS_R26, RS_R25, RS_R24, RS_R23, RS_R22,
  354. RS_R21, RS_R20, RS_R19, RS_R18, RS_R17, RS_R16, RS_R15,
  355. RS_R14], first_int_imreg, []);
  356. rg[R_FPUREGISTER] := trgcpu.create(R_FPUREGISTER, R_SUBNONE,
  357. [RS_F0, RS_F1, RS_F2, RS_F3, RS_F4, RS_F5, RS_F6, RS_F7, RS_F8, RS_F9,
  358. RS_F10, RS_F11, RS_F12, RS_F13, RS_F31, RS_F30, RS_F29, RS_F28, RS_F27,
  359. RS_F26, RS_F25, RS_F24, RS_F23, RS_F22, RS_F21, RS_F20, RS_F19, RS_F18,
  360. RS_F17, RS_F16, RS_F15, RS_F14], first_fpu_imreg, []);
  361. {$WARNING FIX ME}
  362. rg[R_MMREGISTER] := trgcpu.create(R_MMREGISTER, R_SUBNONE,
  363. [RS_M0, RS_M1, RS_M2], first_mm_imreg, []);
  364. end;
  365. procedure tcgppc.done_register_allocators;
  366. begin
  367. rg[R_INTREGISTER].free;
  368. rg[R_FPUREGISTER].free;
  369. rg[R_MMREGISTER].free;
  370. inherited done_register_allocators;
  371. end;
  372. procedure tcgppc.a_param_ref(list: TAsmList; size: tcgsize; const r:
  373. treference; const paraloc: tcgpara);
  374. var
  375. tmpref, ref: treference;
  376. location: pcgparalocation;
  377. sizeleft: aint;
  378. adjusttail : boolean;
  379. begin
  380. location := paraloc.location;
  381. tmpref := r;
  382. sizeleft := paraloc.intsize;
  383. adjusttail := false;
  384. while assigned(location) do begin
  385. case location^.loc of
  386. LOC_REGISTER, LOC_CREGISTER:
  387. begin
  388. if (size <> OS_NO) then
  389. a_load_ref_reg(list, size, location^.size, tmpref,
  390. location^.register)
  391. else begin
  392. { load non-integral sized memory location into register. This
  393. memory location be 1-sizeleft byte sized.
  394. Always assume that this memory area is properly aligned, eg. start
  395. loading the larger quantities for "odd" quantities first }
  396. case sizeleft of
  397. 1,2,4,8 :
  398. a_load_ref_reg(list, int_cgsize(sizeleft), location^.size, tmpref,
  399. location^.register);
  400. 3 : begin
  401. a_reg_alloc(list, NR_R12);
  402. a_load_ref_reg(list, OS_16, location^.size, tmpref,
  403. NR_R12);
  404. inc(tmpref.offset, tcgsize2size[OS_16]);
  405. a_load_ref_reg(list, OS_8, location^.size, tmpref,
  406. location^.register);
  407. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, location^.register, NR_R12, 8, 40));
  408. a_reg_dealloc(list, NR_R12);
  409. end;
  410. 5 : begin
  411. a_reg_alloc(list, NR_R12);
  412. a_load_ref_reg(list, OS_32, location^.size, tmpref, NR_R12);
  413. inc(tmpref.offset, tcgsize2size[OS_32]);
  414. a_load_ref_reg(list, OS_8, location^.size, tmpref, location^.register);
  415. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, location^.register, NR_R12, 8, 24));
  416. a_reg_dealloc(list, NR_R12);
  417. end;
  418. 6 : begin
  419. a_reg_alloc(list, NR_R12);
  420. a_load_ref_reg(list, OS_32, location^.size, tmpref, NR_R12);
  421. inc(tmpref.offset, tcgsize2size[OS_32]);
  422. a_load_ref_reg(list, OS_16, location^.size, tmpref, location^.register);
  423. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, location^.register, NR_R12, 16, 16));
  424. a_reg_dealloc(list, NR_R12);
  425. end;
  426. 7 : begin
  427. a_reg_alloc(list, NR_R12);
  428. a_reg_alloc(list, NR_R0);
  429. a_load_ref_reg(list, OS_32, location^.size, tmpref, NR_R12);
  430. inc(tmpref.offset, tcgsize2size[OS_32]);
  431. a_load_ref_reg(list, OS_16, location^.size, tmpref, NR_R0);
  432. inc(tmpref.offset, tcgsize2size[OS_16]);
  433. a_load_ref_reg(list, OS_8, location^.size, tmpref, location^.register);
  434. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, NR_R0, NR_R12, 16, 16));
  435. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, location^.register, NR_R0, 8, 8));
  436. a_reg_dealloc(list, NR_R0);
  437. a_reg_dealloc(list, NR_R12);
  438. end;
  439. else begin
  440. { still > 8 bytes to load, so load data single register now }
  441. a_load_ref_reg(list, location^.size, location^.size, tmpref,
  442. location^.register);
  443. { the block is > 8 bytes, so we have to store any bytes not
  444. a multiple of the register size beginning with the MSB }
  445. adjusttail := true;
  446. end;
  447. end;
  448. if (adjusttail) and (sizeleft < tcgsize2size[OS_INT]) then
  449. a_op_const_reg(list, OP_SHL, OS_INT,
  450. (tcgsize2size[OS_INT] - sizeleft) * tcgsize2size[OS_INT],
  451. location^.register);
  452. end;
  453. end;
  454. LOC_REFERENCE:
  455. begin
  456. reference_reset_base(ref, location^.reference.index,
  457. location^.reference.offset);
  458. g_concatcopy(list, tmpref, ref, sizeleft);
  459. if assigned(location^.next) then
  460. internalerror(2005010710);
  461. end;
  462. LOC_FPUREGISTER, LOC_CFPUREGISTER:
  463. case location^.size of
  464. OS_F32, OS_F64:
  465. a_loadfpu_ref_reg(list, location^.size, location^.size, tmpref, location^.register);
  466. else
  467. internalerror(2002072801);
  468. end;
  469. LOC_VOID:
  470. { nothing to do }
  471. ;
  472. else
  473. internalerror(2002081103);
  474. end;
  475. inc(tmpref.offset, tcgsize2size[location^.size]);
  476. dec(sizeleft, tcgsize2size[location^.size]);
  477. location := location^.next;
  478. end;
  479. end;
  480. { calling a procedure by name }
  481. procedure tcgppc.a_call_name(list: TAsmList; const s: string);
  482. begin
  483. if (target_info.system <> system_powerpc64_darwin) then
  484. a_call_name_direct(list, s, true, true)
  485. else
  486. begin
  487. list.concat(taicpu.op_sym(A_BL,get_darwin_call_stub(s)));
  488. include(current_procinfo.flags,pi_do_call);
  489. end;
  490. end;
  491. procedure tcgppc.a_call_name_direct(list: TAsmList; s: string; prependDot : boolean; addNOP : boolean; includeCall : boolean);
  492. begin
  493. if (prependDot) then
  494. s := '.' + s;
  495. list.concat(taicpu.op_sym(A_BL, current_asmdata.RefAsmSymbol(s)));
  496. if (addNOP) then
  497. list.concat(taicpu.op_none(A_NOP));
  498. if (includeCall) then
  499. include(current_procinfo.flags, pi_do_call);
  500. end;
  501. { calling a procedure by address }
  502. procedure tcgppc.a_call_reg(list: TAsmList; reg: tregister);
  503. var
  504. tmpref: treference;
  505. tempreg : TRegister;
  506. begin
  507. if (target_info.system = system_powerpc64_darwin) then
  508. inherited a_call_reg(list,reg)
  509. else if (not (cs_opt_size in current_settings.optimizerswitches)) then begin
  510. tempreg := cg.getintregister(current_asmdata.CurrAsmList, OS_INT);
  511. { load actual function entry (reg contains the reference to the function descriptor)
  512. into tempreg }
  513. reference_reset_base(tmpref, reg, 0);
  514. a_load_ref_reg(list, OS_ADDR, OS_ADDR, tmpref, tempreg);
  515. { save TOC pointer in stackframe }
  516. reference_reset_base(tmpref, NR_STACK_POINTER_REG, LA_RTOC_ELF);
  517. a_load_reg_ref(list, OS_ADDR, OS_ADDR, NR_RTOC, tmpref);
  518. { move actual function pointer to CTR register }
  519. list.concat(taicpu.op_reg(A_MTCTR, tempreg));
  520. { load new TOC pointer from function descriptor into RTOC register }
  521. reference_reset_base(tmpref, reg, tcgsize2size[OS_ADDR]);
  522. a_load_ref_reg(list, OS_ADDR, OS_ADDR, tmpref, NR_RTOC);
  523. { load new environment pointer from function descriptor into R11 register }
  524. reference_reset_base(tmpref, reg, 2*tcgsize2size[OS_ADDR]);
  525. a_reg_alloc(list, NR_R11);
  526. a_load_ref_reg(list, OS_ADDR, OS_ADDR, tmpref, NR_R11);
  527. { call function }
  528. list.concat(taicpu.op_none(A_BCTRL));
  529. a_reg_dealloc(list, NR_R11);
  530. end else begin
  531. { call ptrgl helper routine which expects the pointer to the function descriptor
  532. in R11 }
  533. a_reg_alloc(list, NR_R11);
  534. a_load_reg_reg(list, OS_ADDR, OS_ADDR, reg, NR_R11);
  535. a_call_name_direct(list, '.ptrgl', false, false);
  536. a_reg_dealloc(list, NR_R11);
  537. end;
  538. { we need to load the old RTOC from stackframe because we changed it}
  539. reference_reset_base(tmpref, NR_STACK_POINTER_REG, LA_RTOC_ELF);
  540. a_load_ref_reg(list, OS_ADDR, OS_ADDR, tmpref, NR_RTOC);
  541. include(current_procinfo.flags, pi_do_call);
  542. end;
  543. {********************** load instructions ********************}
  544. procedure tcgppc.a_load_const_reg(list: TAsmList; size: TCGSize; a: aint;
  545. reg: TRegister);
  546. { loads a 32 bit constant into the given register, using an optimal instruction sequence.
  547. This is either LIS, LI or LI+ADDIS.
  548. Returns true if during these operations the upper 32 bits were filled with 1 bits (e.g.
  549. sign extension was performed) }
  550. function load32bitconstant(list : TAsmList; size : TCGSize; a : longint;
  551. reg : TRegister) : boolean;
  552. var
  553. is_half_signed : byte;
  554. begin
  555. { if the lower 16 bits are zero, do a single LIS }
  556. if (smallint(a) = 0) and ((a shr 16) <> 0) then begin
  557. list.concat(taicpu.op_reg_const(A_LIS, reg, smallint(hi(a))));
  558. load32bitconstant := longint(a) < 0;
  559. end else begin
  560. is_half_signed := ord(smallint(lo(a)) < 0);
  561. list.concat(taicpu.op_reg_const(A_LI, reg, smallint(a and $ffff)));
  562. if smallint(hi(a) + is_half_signed) <> 0 then begin
  563. list.concat(taicpu.op_reg_reg_const(A_ADDIS, reg, reg, smallint(hi(a) + is_half_signed)));
  564. end;
  565. load32bitconstant := (smallint(a) < 0) or (a < 0);
  566. end;
  567. end;
  568. { loads a 32 bit constant into R0, using an optimal instruction sequence.
  569. This is either LIS, LI or LI+ORIS.
  570. Returns true if during these operations the upper 32 bits were filled with 1 bits (e.g.
  571. sign extension was performed) }
  572. function load32bitconstantR0(list : TAsmList; size : TCGSize; a : longint) : boolean;
  573. begin
  574. { if it's a value we can load with a single LI, do it }
  575. if (a >= low(smallint)) and (a <= high(smallint)) then begin
  576. list.concat(taicpu.op_reg_const(A_LI, NR_R0, smallint(a)));
  577. end else begin
  578. { if the lower 16 bits are zero, do a single LIS }
  579. list.concat(taicpu.op_reg_const(A_LIS, NR_R0, smallint(a shr 16)));
  580. if (smallint(a) <> 0) then begin
  581. list.concat(taicpu.op_reg_reg_const(A_ORI, NR_R0, NR_R0, word(a)));
  582. end;
  583. end;
  584. load32bitconstantR0 := a < 0;
  585. end;
  586. { emits the code to load a constant by emitting various instructions into the output
  587. code}
  588. procedure loadConstantNormal(list: TAsmList; size : TCgSize; a: aint; reg: TRegister);
  589. var
  590. extendssign : boolean;
  591. instr : taicpu;
  592. begin
  593. if (lo(a) = 0) and (hi(a) <> 0) then begin
  594. { load only upper 32 bits, and shift }
  595. load32bitconstant(list, size, longint(hi(a)), reg);
  596. list.concat(taicpu.op_reg_reg_const(A_SLDI, reg, reg, 32));
  597. end else begin
  598. { load lower 32 bits }
  599. extendssign := load32bitconstant(list, size, longint(lo(a)), reg);
  600. if (extendssign) and (hi(a) = 0) then
  601. { if upper 32 bits are zero, but loading the lower 32 bit resulted in automatic
  602. sign extension, clear those bits }
  603. list.concat(taicpu.op_reg_reg_const_const(A_RLDICL, reg, reg, 0, 32))
  604. else if (not
  605. ((extendssign and (longint(hi(a)) = -1)) or
  606. ((not extendssign) and (hi(a)=0)))
  607. ) then begin
  608. { only load the upper 32 bits, if the automatic sign extension is not okay,
  609. that is, _not_ if
  610. - loading the lower 32 bits resulted in -1 in the upper 32 bits, and the upper
  611. 32 bits should contain -1
  612. - loading the lower 32 bits resulted in 0 in the upper 32 bits, and the upper
  613. 32 bits should contain 0 }
  614. a_reg_alloc(list, NR_R0);
  615. load32bitconstantR0(list, size, longint(hi(a)));
  616. { combine both registers }
  617. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, reg, NR_R0, 32, 0));
  618. a_reg_dealloc(list, NR_R0);
  619. end;
  620. end;
  621. end;
  622. {$IFDEF EXTDEBUG}
  623. var
  624. astring : string;
  625. {$ENDIF EXTDEBUG}
  626. begin
  627. {$IFDEF EXTDEBUG}
  628. astring := 'a_load_const_reg ' + inttostr(hi(a)) + ' ' + inttostr(lo(a)) + ' ' + inttostr(ord(size)) + ' ' + inttostr(tcgsize2size[size]) + ' ' + hexstr(a, 16);
  629. list.concat(tai_comment.create(strpnew(astring)));
  630. {$ENDIF EXTDEBUG}
  631. if not (size in [OS_8, OS_S8, OS_16, OS_S16, OS_32, OS_S32, OS_64, OS_S64]) then
  632. internalerror(2002090902);
  633. { if PIC or basic optimizations are enabled, and the number of instructions which would be
  634. required to load the value is greater than 2, store (and later load) the value from there }
  635. if (((cs_opt_peephole in current_settings.optimizerswitches) or (cs_create_pic in current_settings.moduleswitches)) and
  636. (getInstructionLength(a) > 2)) then
  637. loadConstantPIC(list, size, a, reg)
  638. else
  639. loadConstantNormal(list, size, a, reg);
  640. end;
  641. procedure tcgppc.a_load_ref_reg(list: TAsmList; fromsize, tosize: tcgsize;
  642. const ref: treference; reg: tregister);
  643. const
  644. LoadInstr: array[OS_8..OS_S64, boolean, boolean] of TAsmOp =
  645. { indexed? updating? }
  646. (((A_LBZ, A_LBZU), (A_LBZX, A_LBZUX)),
  647. ((A_LHZ, A_LHZU), (A_LHZX, A_LHZUX)),
  648. ((A_LWZ, A_LWZU), (A_LWZX, A_LWZUX)),
  649. ((A_LD, A_LDU), (A_LDX, A_LDUX)),
  650. { 128bit stuff too }
  651. ((A_NONE, A_NONE), (A_NONE, A_NONE)),
  652. { there's no load-byte-with-sign-extend :( }
  653. ((A_LBZ, A_LBZU), (A_LBZX, A_LBZUX)),
  654. ((A_LHA, A_LHAU), (A_LHAX, A_LHAUX)),
  655. { there's no load-word-arithmetic-indexed with update, simulate it in code :( }
  656. ((A_LWA, A_NOP), (A_LWAX, A_LWAUX)),
  657. ((A_LD, A_LDU), (A_LDX, A_LDUX))
  658. );
  659. var
  660. op: tasmop;
  661. ref2: treference;
  662. begin
  663. {$IFDEF EXTDEBUG}
  664. list.concat(tai_comment.create(strpnew('a_load_ref_reg ' + ref2string(ref))));
  665. {$ENDIF EXTDEBUG}
  666. if not (fromsize in [OS_8, OS_S8, OS_16, OS_S16, OS_32, OS_S32, OS_64, OS_S64]) then
  667. internalerror(2002090904);
  668. ref2 := ref;
  669. fixref(list, ref2);
  670. { the caller is expected to have adjusted the reference already
  671. in this case }
  672. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  673. fromsize := tosize;
  674. op := loadinstr[fromsize, ref2.index <> NR_NO, false];
  675. { there is no LWAU instruction, simulate using ADDI and LWA }
  676. if (op = A_NOP) then begin
  677. list.concat(taicpu.op_reg_reg_const(A_ADDI, reg, reg, ref2.offset));
  678. ref2.offset := 0;
  679. op := A_LWA;
  680. end;
  681. a_load_store(list, op, reg, ref2);
  682. { sign extend shortint if necessary, since there is no
  683. load instruction that does that automatically (JM) }
  684. if fromsize = OS_S8 then
  685. list.concat(taicpu.op_reg_reg(A_EXTSB, reg, reg));
  686. end;
  687. procedure tcgppc.a_load_reg_reg(list: TAsmList; fromsize, tosize: tcgsize;
  688. reg1, reg2: tregister);
  689. var
  690. instr: TAiCpu;
  691. bytesize : byte;
  692. begin
  693. {$ifdef extdebug}
  694. list.concat(tai_comment.create(strpnew('a_load_reg_reg from : ' + cgsize2string(fromsize) + ' to ' + cgsize2string(tosize))));
  695. {$endif}
  696. if (tcgsize2size[fromsize] > tcgsize2size[tosize]) or
  697. ((tcgsize2size[fromsize] = tcgsize2size[tosize]) and (fromsize <> tosize)) or
  698. { do we need to mask out the sign when loading from smaller signed to larger unsigned type? }
  699. ( is_signed_cgsize(fromsize) and (not is_signed_cgsize(tosize)) and
  700. (tcgsize2size[fromsize] < tcgsize2size[tosize]) and (tcgsize2size[tosize] <> tcgsize2size[OS_INT]) ) then begin
  701. case tosize of
  702. OS_S8:
  703. instr := taicpu.op_reg_reg(A_EXTSB,reg2,reg1);
  704. OS_S16:
  705. instr := taicpu.op_reg_reg(A_EXTSH,reg2,reg1);
  706. OS_S32:
  707. instr := taicpu.op_reg_reg(A_EXTSW,reg2,reg1);
  708. OS_8, OS_16, OS_32:
  709. instr := taicpu.op_reg_reg_const_const(A_RLDICL, reg2, reg1, 0, (8-tcgsize2size[tosize])*8);
  710. OS_S64, OS_64:
  711. instr := taicpu.op_reg_reg(A_MR, reg2, reg1);
  712. end;
  713. end else
  714. instr := taicpu.op_reg_reg(A_MR, reg2, reg1);
  715. list.concat(instr);
  716. rg[R_INTREGISTER].add_move_instruction(instr);
  717. end;
  718. procedure tcgppc.a_load_subsetreg_reg(list : TAsmList; subsetsize, tosize: tcgsize; const sreg: tsubsetregister; destreg: tregister);
  719. var
  720. extrdi_startbit : byte;
  721. begin
  722. {$ifdef extdebug}
  723. list.concat(tai_comment.create(strpnew('a_load_subsetreg_reg subsetregsize = ' + cgsize2string(sreg.subsetregsize) + ' subsetsize = ' + cgsize2string(subsetsize) + ' startbit = ' + intToStr(sreg.startbit) + ' tosize = ' + cgsize2string(tosize))));
  724. {$endif}
  725. { calculate the correct startbit for the extrdi instruction, do the extraction if required and then
  726. extend the sign correctly. (The latter is actually required only for signed subsets and if that
  727. subset is not >= the tosize). }
  728. extrdi_startbit := 64 - (sreg.bitlen + sreg.startbit);
  729. if (sreg.startbit <> 0) then begin
  730. list.concat(taicpu.op_reg_reg_const_const(A_EXTRDI, destreg, sreg.subsetreg, sreg.bitlen, extrdi_startbit));
  731. a_load_reg_reg(list, tcgsize2unsigned[subsetsize], subsetsize, destreg, destreg);
  732. a_load_reg_reg(list, subsetsize, tosize, destreg, destreg);
  733. end else begin
  734. a_load_reg_reg(list, tcgsize2unsigned[sreg.subsetregsize], subsetsize, sreg.subsetreg, destreg);
  735. end;
  736. end;
  737. procedure tcgppc.a_load_regconst_subsetreg_intern(list : TAsmList; fromsize, subsetsize: tcgsize; fromreg: tregister; const sreg: tsubsetregister; slopt: tsubsetloadopt);
  738. begin
  739. {$ifdef extdebug}
  740. list.concat(tai_comment.create(strpnew('a_load_reg_subsetreg fromsize = ' + cgsize2string(fromsize) + ' subsetregsize = ' + cgsize2string(sreg.subsetregsize) + ' subsetsize = ' + cgsize2string(subsetsize) + ' startbit = ' + IntToStr(sreg.startbit))));
  741. {$endif}
  742. if (slopt in [SL_SETZERO,SL_SETMAX]) then
  743. inherited a_load_regconst_subsetreg_intern(list,fromsize,subsetsize,fromreg,sreg,slopt)
  744. else if (sreg.bitlen <> sizeof(aint)*8) then
  745. { simply use the INSRDI instruction }
  746. list.concat(taicpu.op_reg_reg_const_const(A_INSRDI, sreg.subsetreg, fromreg, sreg.bitlen, (64 - (sreg.startbit + sreg.bitlen)) and 63))
  747. else
  748. a_load_reg_reg(list, fromsize, subsetsize, fromreg, sreg.subsetreg);
  749. end;
  750. procedure tcgppc.a_load_const_subsetreg(list: TAsmlist; subsetsize: tcgsize;
  751. a: aint; const sreg: tsubsetregister);
  752. var
  753. tmpreg : TRegister;
  754. begin
  755. {$ifdef extdebug}
  756. list.concat(tai_comment.create(strpnew('a_load_const_subsetreg subsetregsize = ' + cgsize2string(sreg.subsetregsize) + ' subsetsize = ' + cgsize2string(subsetsize) + ' startbit = ' + intToStr(sreg.startbit) + ' a = ' + intToStr(a))));
  757. {$endif}
  758. { loading the constant into the lowest bits of a temp register and then inserting is
  759. better than loading some usually large constants and do some masking and shifting on ppc64 }
  760. tmpreg := getintregister(list,subsetsize);
  761. a_load_const_reg(list,subsetsize,a,tmpreg);
  762. a_load_reg_subsetreg(list, subsetsize, subsetsize, tmpreg, sreg);
  763. end;
  764. procedure tcgppc.a_op_const_reg(list: TAsmList; Op: TOpCG; size: TCGSize; a:
  765. aint; reg: TRegister);
  766. begin
  767. a_op_const_reg_reg(list, op, size, a, reg, reg);
  768. end;
  769. procedure tcgppc.a_op_reg_reg(list: TAsmList; Op: TOpCG; size: TCGSize; src,
  770. dst: TRegister);
  771. begin
  772. a_op_reg_reg_reg(list, op, size, src, dst, dst);
  773. end;
  774. procedure tcgppc.a_op_const_reg_reg(list: TAsmList; op: TOpCg;
  775. size: tcgsize; a: aint; src, dst: tregister);
  776. var
  777. useReg : boolean;
  778. procedure do_lo_hi(loOp, hiOp : TAsmOp);
  779. begin
  780. { Optimization for logical ops (excluding AND), trying to do this as efficiently
  781. as possible by only generating code for the affected halfwords. Note that all
  782. the instructions handled here must have "X op 0 = X" for every halfword. }
  783. usereg := false;
  784. if (aword(a) > high(dword)) then begin
  785. usereg := true;
  786. end else begin
  787. if (word(a) <> 0) then begin
  788. list.concat(taicpu.op_reg_reg_const(loOp, dst, src, word(a)));
  789. if (word(a shr 16) <> 0) then
  790. list.concat(taicpu.op_reg_reg_const(hiOp, dst, dst, word(a shr 16)));
  791. end else if (word(a shr 16) <> 0) then
  792. list.concat(taicpu.op_reg_reg_const(hiOp, dst, src, word(a shr 16)));
  793. end;
  794. end;
  795. procedure do_lo_hi_and;
  796. begin
  797. { optimization logical and with immediate: only use "andi." for 16 bit
  798. ands, otherwise use register method. Doing this for 32 bit constants
  799. would not give any advantage to the register method (via useReg := true),
  800. requiring a scratch register and three instructions. }
  801. usereg := false;
  802. if (aword(a) > high(word)) then
  803. usereg := true
  804. else
  805. list.concat(taicpu.op_reg_reg_const(A_ANDI_, dst, src, word(a)));
  806. end;
  807. procedure do_constant_div(list : TAsmList; size : TCgSize; a : aint; src, dst : TRegister;
  808. signed : boolean);
  809. const
  810. negops : array[boolean] of tasmop = (A_NEG, A_NEGO);
  811. var
  812. magic, shift : int64;
  813. u_magic : qword;
  814. u_shift : byte;
  815. u_add : boolean;
  816. power : byte;
  817. isNegPower : boolean;
  818. divreg : tregister;
  819. begin
  820. if (a = 0) then begin
  821. internalerror(2005061701);
  822. end else if (a = 1) then begin
  823. cg.a_load_reg_reg(current_asmdata.CurrAsmList, OS_INT, OS_INT, src, dst);
  824. end else if (a = -1) and (signed) then begin
  825. { note: only in the signed case possible..., may overflow }
  826. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(negops[cs_check_overflow in current_settings.localswitches], dst, src));
  827. end else if (ispowerof2(a, power, isNegPower)) then begin
  828. if (signed) then begin
  829. { From "The PowerPC Compiler Writer's Guide", pg. 52ff }
  830. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SAR, OS_INT, power,
  831. src, dst);
  832. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_ADDZE, dst, dst));
  833. if (isNegPower) then
  834. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_NEG, dst, dst));
  835. end else begin
  836. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SHR, OS_INT, power, src, dst)
  837. end;
  838. end else begin
  839. { replace division by multiplication, both implementations }
  840. { from "The PowerPC Compiler Writer's Guide" pg. 53ff }
  841. divreg := cg.getintregister(current_asmdata.CurrAsmList, OS_INT);
  842. if (signed) then begin
  843. getmagic_signedN(sizeof(aInt)*8, a, magic, shift);
  844. { load magic value }
  845. cg.a_load_const_reg(current_asmdata.CurrAsmList, OS_INT, magic, divreg);
  846. { multiply }
  847. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg_reg(A_MULHD, dst, src, divreg));
  848. { add/subtract numerator }
  849. if (a > 0) and (magic < 0) then begin
  850. cg.a_op_reg_reg_reg(current_asmdata.CurrAsmList, OP_ADD, OS_INT, src, dst, dst);
  851. end else if (a < 0) and (magic > 0) then begin
  852. cg.a_op_reg_reg_reg(current_asmdata.CurrAsmList, OP_SUB, OS_INT, src, dst, dst);
  853. end;
  854. { shift shift places to the right (arithmetic) }
  855. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SAR, OS_INT, shift, dst, dst);
  856. { extract and add sign bit }
  857. if (a >= 0) then begin
  858. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SHR, OS_INT, 63, src, divreg);
  859. end else begin
  860. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SHR, OS_INT, 63, dst, divreg);
  861. end;
  862. cg.a_op_reg_reg_reg(current_asmdata.CurrAsmList, OP_ADD, OS_INT, dst, divreg, dst);
  863. end else begin
  864. getmagic_unsignedN(sizeof(aWord)*8, a, u_magic, u_add, u_shift);
  865. { load magic in divreg }
  866. cg.a_load_const_reg(current_asmdata.CurrAsmList, OS_INT, aint(u_magic), divreg);
  867. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg_reg(A_MULHDU, dst, src, divreg));
  868. if (u_add) then begin
  869. cg.a_op_reg_reg_reg(current_asmdata.CurrAsmList, OP_SUB, OS_INT, dst, src, divreg);
  870. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SHR, OS_INT, 1, divreg, divreg);
  871. cg.a_op_reg_reg_reg(current_asmdata.CurrAsmList, OP_ADD, OS_INT, divreg, dst, divreg);
  872. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SHR, OS_INT, u_shift-1, divreg, dst);
  873. end else begin
  874. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList, OP_SHR, OS_INT, u_shift, dst, dst);
  875. end;
  876. end;
  877. end;
  878. end;
  879. var
  880. scratchreg: tregister;
  881. shift : byte;
  882. shiftmask : longint;
  883. isneg : boolean;
  884. begin
  885. { subtraction is the same as addition with negative constant }
  886. if op = OP_SUB then begin
  887. a_op_const_reg_reg(list, OP_ADD, size, -a, src, dst);
  888. exit;
  889. end;
  890. {$IFDEF EXTDEBUG}
  891. list.concat(tai_comment.create(strpnew('a_op_const_reg_reg ' + cgop2string(op))));
  892. {$ENDIF EXTDEBUG}
  893. { This case includes some peephole optimizations for the various operations,
  894. (e.g. AND, OR, XOR, ..) - can't this be done at some higher level,
  895. independent of architecture? }
  896. { assume that we do not need a scratch register for the operation }
  897. useReg := false;
  898. case (op) of
  899. OP_DIV, OP_IDIV:
  900. if (cs_opt_level1 in current_settings.optimizerswitches) then
  901. do_constant_div(list, size, a, src, dst, op = OP_IDIV)
  902. else
  903. usereg := true;
  904. OP_IMUL, OP_MUL:
  905. { idea: factorize constant multiplicands and use adds/shifts with few factors;
  906. however, even a 64 bit multiply is already quite fast on PPC64 }
  907. if (a = 0) then
  908. a_load_const_reg(list, size, 0, dst)
  909. else if (a = -1) then
  910. list.concat(taicpu.op_reg_reg(A_NEG, dst, dst))
  911. else if (a = 1) then
  912. a_load_reg_reg(list, OS_INT, OS_INT, src, dst)
  913. else if ispowerof2(a, shift, isneg) then begin
  914. list.concat(taicpu.op_reg_reg_const(A_SLDI, dst, src, shift));
  915. if (isneg) then
  916. current_asmdata.CurrAsmList.concat(taicpu.op_reg_reg(A_NEG, dst, dst));
  917. end else if (a >= low(smallint)) and (a <= high(smallint)) then
  918. list.concat(taicpu.op_reg_reg_const(A_MULLI, dst, src,
  919. smallint(a)))
  920. else
  921. usereg := true;
  922. OP_ADD:
  923. if (a = 0) then
  924. a_load_reg_reg(list, size, size, src, dst)
  925. else if (a >= low(smallint)) and (a <= high(smallint)) then
  926. list.concat(taicpu.op_reg_reg_const(A_ADDI, dst, src, smallint(a)))
  927. else
  928. useReg := true;
  929. OP_OR:
  930. if (a = 0) then
  931. a_load_reg_reg(list, size, size, src, dst)
  932. else if (a = -1) then
  933. a_load_const_reg(list, size, -1, dst)
  934. else
  935. do_lo_hi(A_ORI, A_ORIS);
  936. OP_AND:
  937. if (a = 0) then
  938. a_load_const_reg(list, size, 0, dst)
  939. else if (a = -1) then
  940. a_load_reg_reg(list, size, size, src, dst)
  941. else
  942. do_lo_hi_and;
  943. OP_XOR:
  944. if (a = 0) then
  945. a_load_reg_reg(list, size, size, src, dst)
  946. else if (a = -1) then
  947. list.concat(taicpu.op_reg_reg(A_NOT, dst, src))
  948. else
  949. do_lo_hi(A_XORI, A_XORIS);
  950. OP_SHL, OP_SHR, OP_SAR:
  951. begin
  952. if (size in [OS_64, OS_S64]) then
  953. shift := 6
  954. else
  955. shift := 5;
  956. shiftmask := (1 shl shift)-1;
  957. if (a and shiftmask) <> 0 then begin
  958. list.concat(taicpu.op_reg_reg_const(
  959. TShiftOpCG2AsmOpConst[size in [OS_64, OS_S64], op], dst, src, a and shiftmask));
  960. end else
  961. a_load_reg_reg(list, size, size, src, dst);
  962. if ((a shr shift) <> 0) then
  963. internalError(68991);
  964. end
  965. else
  966. internalerror(200109091);
  967. end;
  968. { if all else failed, load the constant in a register and then
  969. perform the operation }
  970. if (useReg) then begin
  971. scratchreg := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  972. a_load_const_reg(list, size, a, scratchreg);
  973. a_op_reg_reg_reg(list, op, size, scratchreg, src, dst);
  974. end else
  975. maybeadjustresult(list, op, size, dst);
  976. end;
  977. procedure tcgppc.a_op_reg_reg_reg(list: TAsmList; op: TOpCg;
  978. size: tcgsize; src1, src2, dst: tregister);
  979. const
  980. op_reg_reg_opcg2asmop32: array[TOpCG] of tasmop =
  981. (A_NONE, A_MR, A_ADD, A_AND, A_DIVWU, A_DIVW, A_MULLW, A_MULLW, A_NEG, A_NOT, A_OR,
  982. A_SRAW, A_SLW, A_SRW, A_SUB, A_XOR);
  983. op_reg_reg_opcg2asmop64: array[TOpCG] of tasmop =
  984. (A_NONE, A_MR, A_ADD, A_AND, A_DIVDU, A_DIVD, A_MULLD, A_MULLD, A_NEG, A_NOT, A_OR,
  985. A_SRAD, A_SLD, A_SRD, A_SUB, A_XOR);
  986. begin
  987. case op of
  988. OP_NEG, OP_NOT:
  989. begin
  990. list.concat(taicpu.op_reg_reg(op_reg_reg_opcg2asmop64[op], dst, src1));
  991. if (op = OP_NOT) and not (size in [OS_64, OS_S64]) then
  992. { zero/sign extend result again, fromsize is not important here }
  993. a_load_reg_reg(list, OS_S64, size, dst, dst)
  994. end;
  995. else
  996. if (size in [OS_64, OS_S64]) then begin
  997. list.concat(taicpu.op_reg_reg_reg(op_reg_reg_opcg2asmop64[op], dst, src2,
  998. src1));
  999. end else begin
  1000. list.concat(taicpu.op_reg_reg_reg(op_reg_reg_opcg2asmop32[op], dst, src2,
  1001. src1));
  1002. maybeadjustresult(list, op, size, dst);
  1003. end;
  1004. end;
  1005. end;
  1006. {*************** compare instructructions ****************}
  1007. procedure tcgppc.a_cmp_const_reg_label(list: TAsmList; size: tcgsize;
  1008. cmp_op: topcmp; a: aint; reg: tregister; l: tasmlabel);
  1009. const
  1010. { unsigned useconst 32bit-op }
  1011. cmpop_table : array[boolean, boolean, boolean] of TAsmOp = (
  1012. ((A_CMPD, A_CMPW), (A_CMPDI, A_CMPWI)),
  1013. ((A_CMPLD, A_CMPLW), (A_CMPLDI, A_CMPLWI))
  1014. );
  1015. var
  1016. tmpreg : TRegister;
  1017. signed, useconst : boolean;
  1018. opsize : TCgSize;
  1019. op : TAsmOp;
  1020. begin
  1021. {$IFDEF EXTDEBUG}
  1022. list.concat(tai_comment.create(strpnew('a_cmp_const_reg_label ' + cgsize2string(size) + ' ' + booltostr(cmp_op in [OC_GT, OC_LT, OC_GTE, OC_LTE]) + ' ' + inttostr(a) )));
  1023. {$ENDIF EXTDEBUG}
  1024. signed := cmp_op in [OC_GT, OC_LT, OC_GTE, OC_LTE];
  1025. { in the following case, we generate more efficient code when
  1026. signed is true }
  1027. if (cmp_op in [OC_EQ, OC_NE]) and
  1028. (aword(a) > $FFFF) then
  1029. signed := true;
  1030. opsize := size;
  1031. { do we need to change the operand size because ppc64 only supports 32 and
  1032. 64 bit compares? }
  1033. if (not (size in [OS_32, OS_S32, OS_64, OS_S64])) then begin
  1034. if (signed) then
  1035. opsize := OS_S32
  1036. else
  1037. opsize := OS_32;
  1038. a_load_reg_reg(current_asmdata.CurrAsmList, size, opsize, reg, reg);
  1039. end;
  1040. { can we use immediate compares? }
  1041. useconst := (signed and ( (a >= low(smallint)) and (a <= high(smallint)))) or
  1042. ((not signed) and (aword(a) <= $FFFF));
  1043. op := cmpop_table[not signed, useconst, opsize in [OS_32, OS_S32]];
  1044. if (useconst) then begin
  1045. list.concat(taicpu.op_reg_reg_const(op, NR_CR0, reg, a));
  1046. end else begin
  1047. tmpreg := getintregister(current_asmdata.CurrAsmList, OS_INT);
  1048. a_load_const_reg(current_asmdata.CurrAsmList, opsize, a, tmpreg);
  1049. list.concat(taicpu.op_reg_reg_reg(op, NR_CR0, reg, tmpreg));
  1050. end;
  1051. a_jmp(list, A_BC, TOpCmp2AsmCond[cmp_op], 0, l);
  1052. end;
  1053. procedure tcgppc.a_cmp_reg_reg_label(list: TAsmList; size: tcgsize;
  1054. cmp_op: topcmp; reg1, reg2: tregister; l: tasmlabel);
  1055. var
  1056. op: tasmop;
  1057. begin
  1058. {$IFDEF extdebug}
  1059. list.concat(tai_comment.create(strpnew('a_cmp_reg_reg_label, size ' + cgsize2string(size) + ' op ' + inttostr(ord(cmp_op)))));
  1060. {$ENDIF extdebug}
  1061. {$note Commented out below check because of compiler weirdness}
  1062. {
  1063. if (not (size in [OS_32, OS_S32, OS_64, OS_S64])) then
  1064. internalerror(200606041);
  1065. }
  1066. if cmp_op in [OC_GT, OC_LT, OC_GTE, OC_LTE] then
  1067. if (size in [OS_64, OS_S64]) then
  1068. op := A_CMPD
  1069. else
  1070. op := A_CMPW
  1071. else
  1072. if (size in [OS_64, OS_S64]) then
  1073. op := A_CMPLD
  1074. else
  1075. op := A_CMPLW;
  1076. list.concat(taicpu.op_reg_reg_reg(op, NR_CR0, reg2, reg1));
  1077. a_jmp(list, A_BC, TOpCmp2AsmCond[cmp_op], 0, l);
  1078. end;
  1079. procedure tcgppc.a_jmp_name_direct(list : TAsmList; s : string; prependDot : boolean);
  1080. var
  1081. p: taicpu;
  1082. begin
  1083. if (prependDot) then
  1084. s := '.' + s;
  1085. p := taicpu.op_sym(A_B, current_asmdata.RefAsmSymbol(s));
  1086. p.is_jmp := true;
  1087. list.concat(p)
  1088. end;
  1089. procedure tcgppc.a_jmp_name(list: TAsmList; const s: string);
  1090. var
  1091. p: taicpu;
  1092. begin
  1093. if (target_info.system = system_powerpc64_darwin) then
  1094. begin
  1095. p := taicpu.op_sym(A_B,get_darwin_call_stub(s));
  1096. p.is_jmp := true;
  1097. list.concat(p)
  1098. end
  1099. else
  1100. a_jmp_name_direct(list, s, true);
  1101. end;
  1102. procedure tcgppc.a_jmp_always(list: TAsmList; l: tasmlabel);
  1103. begin
  1104. a_jmp(list, A_B, C_None, 0, l);
  1105. end;
  1106. procedure tcgppc.a_jmp_flags(list: TAsmList; const f: TResFlags; l:
  1107. tasmlabel);
  1108. var
  1109. c: tasmcond;
  1110. begin
  1111. c := flags_to_cond(f);
  1112. a_jmp(list, A_BC, c.cond, c.cr - RS_CR0, l);
  1113. end;
  1114. procedure tcgppc.g_flags2reg(list: TAsmList; size: TCgSize; const f:
  1115. TResFlags; reg: TRegister);
  1116. var
  1117. testbit: byte;
  1118. bitvalue: boolean;
  1119. begin
  1120. { get the bit to extract from the conditional register + its requested value (0 or 1) }
  1121. testbit := ((f.cr - RS_CR0) * 4);
  1122. case f.flag of
  1123. F_EQ, F_NE:
  1124. begin
  1125. inc(testbit, 2);
  1126. bitvalue := f.flag = F_EQ;
  1127. end;
  1128. F_LT, F_GE:
  1129. begin
  1130. bitvalue := f.flag = F_LT;
  1131. end;
  1132. F_GT, F_LE:
  1133. begin
  1134. inc(testbit);
  1135. bitvalue := f.flag = F_GT;
  1136. end;
  1137. else
  1138. internalerror(200112261);
  1139. end;
  1140. { load the conditional register in the destination reg }
  1141. list.concat(taicpu.op_reg(A_MFCR, reg));
  1142. { we will move the bit that has to be tested to bit 0 by rotating left }
  1143. testbit := (testbit + 1) and 31;
  1144. { extract bit }
  1145. list.concat(taicpu.op_reg_reg_const_const_const(
  1146. A_RLWINM,reg,reg,testbit,31,31));
  1147. { if we need the inverse, xor with 1 }
  1148. if not bitvalue then
  1149. list.concat(taicpu.op_reg_reg_const(A_XORI, reg, reg, 1));
  1150. end;
  1151. { *********** entry/exit code and address loading ************ }
  1152. procedure tcgppc.g_save_standard_registers(list: TAsmList);
  1153. begin
  1154. { this work is done in g_proc_entry; additionally it is not safe
  1155. to use it because it is called at some weird time }
  1156. end;
  1157. procedure tcgppc.g_restore_standard_registers(list: TAsmList);
  1158. begin
  1159. { this work is done in g_proc_exit; mainly because it is not safe to
  1160. put the register restore code here because it is called at some weird time }
  1161. end;
  1162. procedure tcgppc.calcFirstUsedFPR(out firstfpr : TSuperRegister; out fprcount : aint);
  1163. var
  1164. reg : TSuperRegister;
  1165. begin
  1166. fprcount := 0;
  1167. firstfpr := RS_F31;
  1168. if not (po_assembler in current_procinfo.procdef.procoptions) then
  1169. for reg := RS_F14 to RS_F31 do
  1170. if reg in rg[R_FPUREGISTER].used_in_proc then begin
  1171. fprcount := ord(RS_F31)-ord(reg)+1;
  1172. firstfpr := reg;
  1173. break;
  1174. end;
  1175. end;
  1176. procedure tcgppc.calcFirstUsedGPR(out firstgpr : TSuperRegister; out gprcount : aint);
  1177. var
  1178. reg : TSuperRegister;
  1179. begin
  1180. gprcount := 0;
  1181. firstgpr := RS_R31;
  1182. if not (po_assembler in current_procinfo.procdef.procoptions) then
  1183. for reg := RS_R14 to RS_R31 do
  1184. if reg in rg[R_INTREGISTER].used_in_proc then begin
  1185. gprcount := ord(RS_R31)-ord(reg)+1;
  1186. firstgpr := reg;
  1187. break;
  1188. end;
  1189. end;
  1190. procedure tcgppc.profilecode_savepara(para : tparavarsym; list : TAsmList);
  1191. begin
  1192. case (para.paraloc[calleeside].location^.loc) of
  1193. LOC_REGISTER, LOC_CREGISTER:
  1194. a_load_reg_ref(list, OS_INT, para.paraloc[calleeside].Location^.size,
  1195. para.paraloc[calleeside].Location^.register, para.localloc.reference);
  1196. LOC_FPUREGISTER, LOC_CFPUREGISTER:
  1197. a_loadfpu_reg_ref(list, para.paraloc[calleeside].Location^.size,
  1198. para.paraloc[calleeside].Location^.size,
  1199. para.paraloc[calleeside].Location^.register, para.localloc.reference);
  1200. LOC_MMREGISTER, LOC_CMMREGISTER:
  1201. { not supported }
  1202. internalerror(2006041801);
  1203. end;
  1204. end;
  1205. procedure tcgppc.profilecode_restorepara(para : tparavarsym; list : TAsmList);
  1206. begin
  1207. case (para.paraloc[calleeside].Location^.loc) of
  1208. LOC_REGISTER, LOC_CREGISTER:
  1209. a_load_ref_reg(list, para.paraloc[calleeside].Location^.size, OS_INT,
  1210. para.localloc.reference, para.paraloc[calleeside].Location^.register);
  1211. LOC_FPUREGISTER, LOC_CFPUREGISTER:
  1212. a_loadfpu_ref_reg(list, para.paraloc[calleeside].Location^.size,
  1213. para.paraloc[calleeside].Location^.size,
  1214. para.localloc.reference, para.paraloc[calleeside].Location^.register);
  1215. LOC_MMREGISTER, LOC_CMMREGISTER:
  1216. { not supported }
  1217. internalerror(2006041802);
  1218. end;
  1219. end;
  1220. procedure tcgppc.g_profilecode(list: TAsmList);
  1221. begin
  1222. current_procinfo.procdef.paras.ForEachCall(TObjectListCallback(@profilecode_savepara), list);
  1223. a_call_name_direct(list, '_mcount', false, true);
  1224. current_procinfo.procdef.paras.ForEachCall(TObjectListCallback(@profilecode_restorepara), list);
  1225. end;
  1226. { Generates the entry code of a procedure/function.
  1227. This procedure may be called before, as well as after g_return_from_proc
  1228. is called. localsize is the sum of the size necessary for local variables
  1229. and the maximum possible combined size of ALL the parameters of a procedure
  1230. called by the current one
  1231. IMPORTANT: registers are not to be allocated through the register
  1232. allocator here, because the register colouring has already occured !!
  1233. }
  1234. procedure tcgppc.g_proc_entry(list: TAsmList; localsize: longint;
  1235. nostackframe: boolean);
  1236. var
  1237. firstregfpu, firstreggpr: TSuperRegister;
  1238. needslinkreg: boolean;
  1239. fprcount, gprcount : aint;
  1240. { Save standard registers, both FPR and GPR; does not support VMX/Altivec }
  1241. procedure save_standard_registers;
  1242. var
  1243. regcount : TSuperRegister;
  1244. href : TReference;
  1245. mayNeedLRStore : boolean;
  1246. begin
  1247. { there are two ways to do this: manually, by generating a few "std" instructions,
  1248. or via the restore helper functions. The latter are selected by the -Og switch,
  1249. i.e. "optimize for size" }
  1250. if (cs_opt_size in current_settings.optimizerswitches) then begin
  1251. mayNeedLRStore := false;
  1252. if ((fprcount > 0) and (gprcount > 0)) then begin
  1253. a_op_const_reg_reg(list, OP_SUB, OS_INT, 8 * fprcount, NR_R1, NR_R12);
  1254. a_call_name_direct(list, '_savegpr1_' + intToStr(32-gprcount), false, false, false);
  1255. a_call_name_direct(list, '_savefpr_' + intToStr(32-fprcount), false, false, false);
  1256. end else if (gprcount > 0) then
  1257. a_call_name_direct(list, '_savegpr0_' + intToStr(32-gprcount), false, false, false)
  1258. else if (fprcount > 0) then
  1259. a_call_name_direct(list, '_savefpr_' + intToStr(32-fprcount), false, false, false)
  1260. else
  1261. mayNeedLRStore := true;
  1262. end else begin
  1263. { save registers, FPU first, then GPR }
  1264. reference_reset_base(href, NR_STACK_POINTER_REG, -8);
  1265. if (fprcount > 0) then
  1266. for regcount := RS_F31 downto firstregfpu do begin
  1267. a_loadfpu_reg_ref(list, OS_FLOAT, OS_FLOAT, newreg(R_FPUREGISTER,
  1268. regcount, R_SUBNONE), href);
  1269. dec(href.offset, tcgsize2size[OS_FLOAT]);
  1270. end;
  1271. if (gprcount > 0) then
  1272. for regcount := RS_R31 downto firstreggpr do begin
  1273. a_load_reg_ref(list, OS_INT, OS_INT, newreg(R_INTREGISTER, regcount,
  1274. R_SUBNONE), href);
  1275. dec(href.offset, tcgsize2size[OS_INT]);
  1276. end;
  1277. { VMX registers not supported by FPC atm }
  1278. { in this branch we always need to store LR ourselves}
  1279. mayNeedLRStore := true;
  1280. end;
  1281. { we may need to store R0 (=LR) ourselves }
  1282. if ((cs_profile in init_settings.moduleswitches) or (mayNeedLRStore)) and (needslinkreg) then begin
  1283. reference_reset_base(href, NR_STACK_POINTER_REG, LA_LR_ELF);
  1284. list.concat(taicpu.op_reg_ref(A_STD, NR_R0, href));
  1285. end;
  1286. end;
  1287. var
  1288. href: treference;
  1289. begin
  1290. calcFirstUsedFPR(firstregfpu, fprcount);
  1291. calcFirstUsedGPR(firstreggpr, gprcount);
  1292. { calculate real stack frame size }
  1293. localsize := tppcprocinfo(current_procinfo).calc_stackframe_size(
  1294. gprcount, fprcount);
  1295. { determine whether we need to save the link register }
  1296. needslinkreg :=
  1297. ((not (po_assembler in current_procinfo.procdef.procoptions)) and
  1298. ((pi_do_call in current_procinfo.flags) or (cs_profile in init_settings.moduleswitches))) or
  1299. ((cs_opt_size in current_settings.optimizerswitches) and ((fprcount > 0) or (gprcount > 0))) or
  1300. ([cs_lineinfo, cs_debuginfo] * current_settings.moduleswitches <> []);
  1301. a_reg_alloc(list, NR_STACK_POINTER_REG);
  1302. a_reg_alloc(list, NR_R0);
  1303. { move link register to r0 }
  1304. if (needslinkreg) then
  1305. list.concat(taicpu.op_reg(A_MFLR, NR_R0));
  1306. save_standard_registers;
  1307. { save old stack frame pointer }
  1308. if (tppcprocinfo(current_procinfo).needs_frame_pointer) then begin
  1309. a_reg_alloc(list, NR_OLD_STACK_POINTER_REG);
  1310. list.concat(taicpu.op_reg_reg(A_MR, NR_OLD_STACK_POINTER_REG, NR_STACK_POINTER_REG));
  1311. end;
  1312. { create stack frame }
  1313. if (not nostackframe) and (localsize > 0) and
  1314. tppcprocinfo(current_procinfo).needstackframe then begin
  1315. if (localsize <= high(smallint)) then begin
  1316. reference_reset_base(href, NR_STACK_POINTER_REG, -localsize);
  1317. a_load_store(list, A_STDU, NR_STACK_POINTER_REG, href);
  1318. end else begin
  1319. reference_reset_base(href, NR_NO, -localsize);
  1320. { Use R0 for loading the constant (which is definitely > 32k when entering
  1321. this branch).
  1322. Inlined at this position because it must not use temp registers because
  1323. register allocations have already been done }
  1324. { Code template:
  1325. lis r0,ofs@highest
  1326. ori r0,r0,ofs@higher
  1327. sldi r0,r0,32
  1328. oris r0,r0,ofs@h
  1329. ori r0,r0,ofs@l
  1330. }
  1331. list.concat(taicpu.op_reg_const(A_LIS, NR_R0, word(href.offset shr 48)));
  1332. list.concat(taicpu.op_reg_reg_const(A_ORI, NR_R0, NR_R0, word(href.offset shr 32)));
  1333. list.concat(taicpu.op_reg_reg_const(A_SLDI, NR_R0, NR_R0, 32));
  1334. list.concat(taicpu.op_reg_reg_const(A_ORIS, NR_R0, NR_R0, word(href.offset shr 16)));
  1335. list.concat(taicpu.op_reg_reg_const(A_ORI, NR_R0, NR_R0, word(href.offset)));
  1336. list.concat(taicpu.op_reg_reg_reg(A_STDUX, NR_R1, NR_R1, NR_R0));
  1337. end;
  1338. end;
  1339. { CR register not used by FPC atm }
  1340. { keep R1 allocated??? }
  1341. a_reg_dealloc(list, NR_R0);
  1342. end;
  1343. { Generates the exit code for a method.
  1344. This procedure may be called before, as well as after g_stackframe_entry
  1345. is called.
  1346. IMPORTANT: registers are not to be allocated through the register
  1347. allocator here, because the register colouring has already occured !!
  1348. }
  1349. procedure tcgppc.g_proc_exit(list: TAsmList; parasize: longint; nostackframe:
  1350. boolean);
  1351. var
  1352. firstregfpu, firstreggpr: TSuperRegister;
  1353. needslinkreg : boolean;
  1354. fprcount, gprcount: aint;
  1355. { Restore standard registers, both FPR and GPR; does not support VMX/Altivec }
  1356. procedure restore_standard_registers;
  1357. var
  1358. { flag indicating whether we need to manually add the exit code (e.g. blr instruction)
  1359. or not }
  1360. needsExitCode : Boolean;
  1361. href : treference;
  1362. regcount : TSuperRegister;
  1363. begin
  1364. { there are two ways to do this: manually, by generating a few "ld" instructions,
  1365. or via the restore helper functions. The latter are selected by the -Og switch,
  1366. i.e. "optimize for size" }
  1367. if (cs_opt_size in current_settings.optimizerswitches) then begin
  1368. needsExitCode := false;
  1369. if ((fprcount > 0) and (gprcount > 0)) then begin
  1370. a_op_const_reg_reg(list, OP_SUB, OS_INT, 8 * fprcount, NR_R1, NR_R12);
  1371. a_call_name_direct(list, '_restgpr1_' + intToStr(32-gprcount), false, false, false);
  1372. a_jmp_name_direct(list, '_restfpr_' + intToStr(32-fprcount), false);
  1373. end else if (gprcount > 0) then
  1374. a_jmp_name_direct(list, '_restgpr0_' + intToStr(32-gprcount), false)
  1375. else if (fprcount > 0) then
  1376. a_jmp_name_direct(list, '_restfpr_' + intToStr(32-fprcount), false)
  1377. else
  1378. needsExitCode := true;
  1379. end else begin
  1380. needsExitCode := true;
  1381. { restore registers, FPU first, GPR next }
  1382. reference_reset_base(href, NR_STACK_POINTER_REG, -tcgsize2size[OS_FLOAT]);
  1383. if (fprcount > 0) then
  1384. for regcount := RS_F31 downto firstregfpu do begin
  1385. a_loadfpu_ref_reg(list, OS_FLOAT, OS_FLOAT, href, newreg(R_FPUREGISTER, regcount,
  1386. R_SUBNONE));
  1387. dec(href.offset, tcgsize2size[OS_FLOAT]);
  1388. end;
  1389. if (gprcount > 0) then
  1390. for regcount := RS_R31 downto firstreggpr do begin
  1391. a_load_ref_reg(list, OS_INT, OS_INT, href, newreg(R_INTREGISTER, regcount,
  1392. R_SUBNONE));
  1393. dec(href.offset, tcgsize2size[OS_INT]);
  1394. end;
  1395. { VMX not supported by FPC atm }
  1396. end;
  1397. if (needsExitCode) then begin
  1398. { restore LR (if needed) }
  1399. if (needslinkreg) then begin
  1400. reference_reset_base(href, NR_STACK_POINTER_REG, LA_LR_ELF);
  1401. list.concat(taicpu.op_reg_ref(A_LD, NR_R0, href));
  1402. list.concat(taicpu.op_reg(A_MTLR, NR_R0));
  1403. end;
  1404. { generate return instruction }
  1405. list.concat(taicpu.op_none(A_BLR));
  1406. end;
  1407. end;
  1408. var
  1409. href: treference;
  1410. localsize : aint;
  1411. begin
  1412. calcFirstUsedFPR(firstregfpu, fprcount);
  1413. calcFirstUsedGPR(firstreggpr, gprcount);
  1414. { determine whether we need to restore the link register }
  1415. needslinkreg :=
  1416. ((not (po_assembler in current_procinfo.procdef.procoptions)) and
  1417. ((pi_do_call in current_procinfo.flags) or (cs_profile in init_settings.moduleswitches))) or
  1418. ((cs_opt_size in current_settings.optimizerswitches) and ((fprcount > 0) or (gprcount > 0))) or
  1419. ([cs_lineinfo, cs_debuginfo] * current_settings.moduleswitches <> []);
  1420. { calculate stack frame }
  1421. localsize := tppcprocinfo(current_procinfo).calc_stackframe_size(
  1422. gprcount, fprcount);
  1423. { CR register not supported }
  1424. { restore stack pointer }
  1425. if (not nostackframe) and (localsize > 0) and
  1426. tppcprocinfo(current_procinfo).needstackframe then begin
  1427. if (localsize <= high(smallint)) then begin
  1428. list.concat(taicpu.op_reg_reg_const(A_ADDI, NR_STACK_POINTER_REG, NR_STACK_POINTER_REG, localsize));
  1429. end else begin
  1430. reference_reset_base(href, NR_NO, localsize);
  1431. { use R0 for loading the constant (which is definitely > 32k when entering
  1432. this branch)
  1433. Inlined because it must not use temp registers because register allocations
  1434. have already been done
  1435. }
  1436. { Code template:
  1437. lis r0,ofs@highest
  1438. ori r0,ofs@higher
  1439. sldi r0,r0,32
  1440. oris r0,r0,ofs@h
  1441. ori r0,r0,ofs@l
  1442. }
  1443. list.concat(taicpu.op_reg_const(A_LIS, NR_R0, word(href.offset shr 48)));
  1444. list.concat(taicpu.op_reg_reg_const(A_ORI, NR_R0, NR_R0, word(href.offset shr 32)));
  1445. list.concat(taicpu.op_reg_reg_const(A_SLDI, NR_R0, NR_R0, 32));
  1446. list.concat(taicpu.op_reg_reg_const(A_ORIS, NR_R0, NR_R0, word(href.offset shr 16)));
  1447. list.concat(taicpu.op_reg_reg_const(A_ORI, NR_R0, NR_R0, word(href.offset)));
  1448. list.concat(taicpu.op_reg_reg_reg(A_ADD, NR_R1, NR_R1, NR_R0));
  1449. end;
  1450. end;
  1451. restore_standard_registers;
  1452. end;
  1453. procedure tcgppc.a_loadaddr_ref_reg(list: TAsmList; const ref: treference; r:
  1454. tregister);
  1455. var
  1456. ref2, tmpref: treference;
  1457. { register used to construct address }
  1458. tempreg : TRegister;
  1459. begin
  1460. if (target_info.system = system_powerpc64_darwin) then
  1461. begin
  1462. inherited a_loadaddr_ref_reg(list,ref,r);
  1463. exit;
  1464. end;
  1465. ref2 := ref;
  1466. fixref(list, ref2);
  1467. { load a symbol }
  1468. if (assigned(ref2.symbol) or (hasLargeOffset(ref2))) then begin
  1469. { add the symbol's value to the base of the reference, and if the }
  1470. { reference doesn't have a base, create one }
  1471. reference_reset(tmpref);
  1472. tmpref.offset := ref2.offset;
  1473. tmpref.symbol := ref2.symbol;
  1474. tmpref.relsymbol := ref2.relsymbol;
  1475. { load 64 bit reference into r. If the reference already has a base register,
  1476. first load the 64 bit value into a temp register, then add it to the result
  1477. register rD }
  1478. if (ref2.base <> NR_NO) then begin
  1479. { already have a base register, so allocate a new one }
  1480. tempreg := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  1481. end else begin
  1482. tempreg := r;
  1483. end;
  1484. { code for loading a reference from a symbol into a register rD }
  1485. (*
  1486. lis rX,SYM@highest
  1487. ori rX,SYM@higher
  1488. sldi rX,rX,32
  1489. oris rX,rX,SYM@h
  1490. ori rX,rX,SYM@l
  1491. *)
  1492. {$IFDEF EXTDEBUG}
  1493. list.concat(tai_comment.create(strpnew('loadaddr_ref_reg ')));
  1494. {$ENDIF EXTDEBUG}
  1495. if (assigned(tmpref.symbol)) then begin
  1496. tmpref.refaddr := addr_highest;
  1497. list.concat(taicpu.op_reg_ref(A_LIS, tempreg, tmpref));
  1498. tmpref.refaddr := addr_higher;
  1499. list.concat(taicpu.op_reg_reg_ref(A_ORI, tempreg, tempreg, tmpref));
  1500. list.concat(taicpu.op_reg_reg_const(A_SLDI, tempreg, tempreg, 32));
  1501. tmpref.refaddr := addr_high;
  1502. list.concat(taicpu.op_reg_reg_ref(A_ORIS, tempreg, tempreg, tmpref));
  1503. tmpref.refaddr := addr_low;
  1504. list.concat(taicpu.op_reg_reg_ref(A_ORI, tempreg, tempreg, tmpref));
  1505. end else
  1506. a_load_const_reg(list, OS_ADDR, tmpref.offset, tempreg);
  1507. { if there's already a base register, add the temp register contents to
  1508. the base register }
  1509. if (ref2.base <> NR_NO) then begin
  1510. list.concat(taicpu.op_reg_reg_reg(A_ADD, r, tempreg, ref2.base));
  1511. end;
  1512. end else if (ref2.offset <> 0) then begin
  1513. { no symbol, but offset <> 0 }
  1514. if (ref2.base <> NR_NO) then begin
  1515. a_op_const_reg_reg(list, OP_ADD, OS_64, ref2.offset, ref2.base, r)
  1516. { FixRef makes sure that "(ref.index <> R_NO) and (ref.offset <> 0)" never
  1517. occurs, so now only ref.offset has to be loaded }
  1518. end else begin
  1519. a_load_const_reg(list, OS_64, ref2.offset, r);
  1520. end;
  1521. end else if (ref2.index <> NR_NO) then begin
  1522. list.concat(taicpu.op_reg_reg_reg(A_ADD, r, ref2.base, ref2.index))
  1523. end else if (ref2.base <> NR_NO) and
  1524. (r <> ref2.base) then begin
  1525. a_load_reg_reg(list, OS_ADDR, OS_ADDR, ref2.base, r)
  1526. end else begin
  1527. list.concat(taicpu.op_reg_const(A_LI, r, 0));
  1528. end;
  1529. end;
  1530. { ************* concatcopy ************ }
  1531. const
  1532. maxmoveunit = 8;
  1533. procedure tcgppc.g_concatcopy(list: TAsmList; const source, dest: treference;
  1534. len: aint);
  1535. var
  1536. countreg, tempreg: TRegister;
  1537. src, dst: TReference;
  1538. lab: tasmlabel;
  1539. count, count2: longint;
  1540. size: tcgsize;
  1541. begin
  1542. {$IFDEF extdebug}
  1543. if len > high(aint) then
  1544. internalerror(2002072704);
  1545. list.concat(tai_comment.create(strpnew('g_concatcopy1 ' + inttostr(len) + ' bytes left ')));
  1546. {$ENDIF extdebug}
  1547. { if the references are equal, exit, there is no need to copy anything }
  1548. if (references_equal(source, dest)) then
  1549. exit;
  1550. { make sure short loads are handled as optimally as possible;
  1551. note that the data here never overlaps, so we can do a forward
  1552. copy at all times.
  1553. NOTE: maybe use some scratch registers to pair load/store instructions
  1554. }
  1555. if (len <= maxmoveunit) then begin
  1556. src := source; dst := dest;
  1557. {$IFDEF extdebug}
  1558. list.concat(tai_comment.create(strpnew('g_concatcopy3 ' + inttostr(src.offset) + ' ' + inttostr(dst.offset))));
  1559. {$ENDIF extdebug}
  1560. while (len <> 0) do begin
  1561. if (len = 8) then begin
  1562. a_load_ref_ref(list, OS_64, OS_64, src, dst);
  1563. dec(len, 8);
  1564. end else if (len >= 4) then begin
  1565. a_load_ref_ref(list, OS_32, OS_32, src, dst);
  1566. inc(src.offset, 4); inc(dst.offset, 4);
  1567. dec(len, 4);
  1568. end else if (len >= 2) then begin
  1569. a_load_ref_ref(list, OS_16, OS_16, src, dst);
  1570. inc(src.offset, 2); inc(dst.offset, 2);
  1571. dec(len, 2);
  1572. end else begin
  1573. a_load_ref_ref(list, OS_8, OS_8, src, dst);
  1574. inc(src.offset, 1); inc(dst.offset, 1);
  1575. dec(len, 1);
  1576. end;
  1577. end;
  1578. exit;
  1579. end;
  1580. {$IFDEF extdebug}
  1581. list.concat(tai_comment.create(strpnew('g_concatcopy2 ' + inttostr(len) + ' bytes left ')));
  1582. {$ENDIF extdebug}
  1583. count := len div maxmoveunit;
  1584. reference_reset(src);
  1585. reference_reset(dst);
  1586. { load the address of source into src.base }
  1587. if (count > 4) or
  1588. not issimpleref(source) or
  1589. ((source.index <> NR_NO) and
  1590. ((source.offset + len) > high(smallint))) then begin
  1591. src.base := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  1592. a_loadaddr_ref_reg(list, source, src.base);
  1593. end else begin
  1594. src := source;
  1595. end;
  1596. { load the address of dest into dst.base }
  1597. if (count > 4) or
  1598. not issimpleref(dest) or
  1599. ((dest.index <> NR_NO) and
  1600. ((dest.offset + len) > high(smallint))) then begin
  1601. dst.base := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  1602. a_loadaddr_ref_reg(list, dest, dst.base);
  1603. end else begin
  1604. dst := dest;
  1605. end;
  1606. { generate a loop }
  1607. if count > 4 then begin
  1608. { the offsets are zero after the a_loadaddress_ref_reg and just
  1609. have to be set to 8. I put an Inc there so debugging may be
  1610. easier (should offset be different from zero here, it will be
  1611. easy to notice in the generated assembler }
  1612. inc(dst.offset, 8);
  1613. inc(src.offset, 8);
  1614. list.concat(taicpu.op_reg_reg_const(A_SUBI, src.base, src.base, 8));
  1615. list.concat(taicpu.op_reg_reg_const(A_SUBI, dst.base, dst.base, 8));
  1616. countreg := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  1617. a_load_const_reg(list, OS_64, count, countreg);
  1618. { explicitely allocate F0 since it can be used safely here
  1619. (for holding date that's being copied) }
  1620. a_reg_alloc(list, NR_F0);
  1621. current_asmdata.getjumplabel(lab);
  1622. a_label(list, lab);
  1623. list.concat(taicpu.op_reg_reg_const(A_SUBIC_, countreg, countreg, 1));
  1624. list.concat(taicpu.op_reg_ref(A_LFDU, NR_F0, src));
  1625. list.concat(taicpu.op_reg_ref(A_STFDU, NR_F0, dst));
  1626. a_jmp(list, A_BC, C_NE, 0, lab);
  1627. a_reg_dealloc(list, NR_F0);
  1628. len := len mod 8;
  1629. end;
  1630. count := len div 8;
  1631. { unrolled loop }
  1632. if count > 0 then begin
  1633. a_reg_alloc(list, NR_F0);
  1634. for count2 := 1 to count do begin
  1635. a_loadfpu_ref_reg(list, OS_F64, OS_F64, src, NR_F0);
  1636. a_loadfpu_reg_ref(list, OS_F64, OS_F64, NR_F0, dst);
  1637. inc(src.offset, 8);
  1638. inc(dst.offset, 8);
  1639. end;
  1640. a_reg_dealloc(list, NR_F0);
  1641. len := len mod 8;
  1642. end;
  1643. if (len and 4) <> 0 then begin
  1644. a_reg_alloc(list, NR_R0);
  1645. a_load_ref_reg(list, OS_32, OS_32, src, NR_R0);
  1646. a_load_reg_ref(list, OS_32, OS_32, NR_R0, dst);
  1647. inc(src.offset, 4);
  1648. inc(dst.offset, 4);
  1649. a_reg_dealloc(list, NR_R0);
  1650. end;
  1651. { copy the leftovers }
  1652. if (len and 2) <> 0 then begin
  1653. a_reg_alloc(list, NR_R0);
  1654. a_load_ref_reg(list, OS_16, OS_16, src, NR_R0);
  1655. a_load_reg_ref(list, OS_16, OS_16, NR_R0, dst);
  1656. inc(src.offset, 2);
  1657. inc(dst.offset, 2);
  1658. a_reg_dealloc(list, NR_R0);
  1659. end;
  1660. if (len and 1) <> 0 then begin
  1661. a_reg_alloc(list, NR_R0);
  1662. a_load_ref_reg(list, OS_8, OS_8, src, NR_R0);
  1663. a_load_reg_ref(list, OS_8, OS_8, NR_R0, dst);
  1664. a_reg_dealloc(list, NR_R0);
  1665. end;
  1666. end;
  1667. {***************** This is private property, keep out! :) *****************}
  1668. procedure tcgppc.maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  1669. const
  1670. overflowops = [OP_MUL,OP_SHL,OP_ADD,OP_SUB,OP_NOT,OP_NEG];
  1671. begin
  1672. {$IFDEF EXTDEBUG}
  1673. list.concat(tai_comment.create(strpnew('maybeadjustresult op = ' + cgop2string(op) + ' size = ' + cgsize2string(size))));
  1674. {$ENDIF EXTDEBUG}
  1675. if (op in overflowops) and (size in [OS_8, OS_S8, OS_16, OS_S16, OS_32, OS_S32]) then
  1676. a_load_reg_reg(list, OS_64, size, dst, dst);
  1677. end;
  1678. function tcgppc.issimpleref(const ref: treference): boolean;
  1679. begin
  1680. if (ref.base = NR_NO) and
  1681. (ref.index <> NR_NO) then
  1682. internalerror(200208101);
  1683. result :=
  1684. not (assigned(ref.symbol)) and
  1685. (((ref.index = NR_NO) and
  1686. (ref.offset >= low(smallint)) and
  1687. (ref.offset <= high(smallint))) or
  1688. ((ref.index <> NR_NO) and
  1689. (ref.offset = 0)));
  1690. end;
  1691. function tcgppc.load_got_symbol(list: TAsmList; symbol : string) : tregister;
  1692. var
  1693. l: tasmsymbol;
  1694. ref: treference;
  1695. symname : string;
  1696. begin
  1697. maybe_new_object_file(current_asmdata.asmlists[al_picdata]);
  1698. symname := '_$' + current_asmdata.name + '$got$' + symbol;
  1699. l:=current_asmdata.getasmsymbol(symname);
  1700. if not(assigned(l)) then begin
  1701. l:=current_asmdata.DefineAsmSymbol(symname, AB_COMMON, AT_DATA);
  1702. current_asmdata.asmlists[al_picdata].concat(tai_section.create(sec_toc, '.toc', 8));
  1703. current_asmdata.asmlists[al_picdata].concat(tai_symbol.create_global(l,0));
  1704. current_asmdata.asmlists[al_picdata].concat(tai_directive.create(asd_toc_entry, symbol + '[TC], ' + symbol));
  1705. end;
  1706. reference_reset_symbol(ref,l,0);
  1707. ref.base := NR_R2;
  1708. ref.refaddr := addr_pic;
  1709. result := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  1710. {$IFDEF EXTDEBUG}
  1711. list.concat(tai_comment.create(strpnew('loading got reference for ' + symbol)));
  1712. {$ENDIF EXTDEBUG}
  1713. // cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,ref,result);
  1714. list.concat(taicpu.op_reg_ref(A_LD, result, ref));
  1715. end;
  1716. function tcgppc.fixref(list: TAsmList; var ref: treference): boolean;
  1717. { symbol names must not be larger than this to be able to make a GOT reference out of them,
  1718. otherwise they get truncated by the compiler resulting in failing of the assembling stage }
  1719. const
  1720. MAX_GOT_SYMBOL_NAME_LENGTH_HACK = 120;
  1721. var
  1722. tmpreg: tregister;
  1723. name : string;
  1724. begin
  1725. result := false;
  1726. { Avoids recursion. }
  1727. if (ref.refaddr = addr_pic) then exit;
  1728. {$IFDEF EXTDEBUG}
  1729. list.concat(tai_comment.create(strpnew('fixref0 ' + ref2string(ref))));
  1730. {$ENDIF EXTDEBUG}
  1731. if (target_info.system = system_powerpc64_darwin) and
  1732. assigned(ref.symbol) and
  1733. (ref.symbol.bind = AB_EXTERNAL) then
  1734. begin
  1735. tmpreg := g_indirect_sym_load(list,ref.symbol.name);
  1736. if (ref.base = NR_NO) then
  1737. ref.base := tmpreg
  1738. else if (ref.index = NR_NO) then
  1739. ref.index := tmpreg
  1740. else
  1741. begin
  1742. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,tmpreg));
  1743. ref.base := tmpreg;
  1744. end;
  1745. ref.symbol := nil;
  1746. end;
  1747. { if we have to create PIC, add the symbol to the TOC/GOT }
  1748. {$WARNING Hack for avoiding too long manglednames enabled!!}
  1749. if (target_info.system <> system_powerpc64_darwin) and
  1750. (cs_create_pic in current_settings.moduleswitches) and (assigned(ref.symbol) and
  1751. (length(ref.symbol.name) < MAX_GOT_SYMBOL_NAME_LENGTH_HACK)) then begin
  1752. tmpreg := load_got_symbol(list, ref.symbol.name);
  1753. if (ref.base = NR_NO) then
  1754. ref.base := tmpreg
  1755. else if (ref.index = NR_NO) then
  1756. ref.index := tmpreg
  1757. else begin
  1758. a_op_reg_reg_reg(list, OP_ADD, OS_ADDR, ref.base, tmpreg, tmpreg);
  1759. ref.base := tmpreg;
  1760. end;
  1761. ref.symbol := nil;
  1762. {$IFDEF EXTDEBUG}
  1763. list.concat(tai_comment.create(strpnew('fixref-pic ' + ref2string(ref))));
  1764. {$ENDIF EXTDEBUG}
  1765. end;
  1766. if (ref.base = NR_NO) then begin
  1767. ref.base := ref.index;
  1768. ref.index := NR_NO;
  1769. end;
  1770. if (ref.base <> NR_NO) and (ref.index <> NR_NO) and
  1771. ((ref.offset <> 0) or assigned(ref.symbol)) then begin
  1772. result := true;
  1773. tmpreg := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  1774. a_op_reg_reg_reg(list, OP_ADD, OS_ADDR, ref.base, ref.index, tmpreg);
  1775. ref.base := tmpreg;
  1776. ref.index := NR_NO;
  1777. end;
  1778. if (ref.index <> NR_NO) and (assigned(ref.symbol) or (ref.offset <> 0)) then
  1779. internalerror(2006010506);
  1780. {$IFDEF EXTDEBUG}
  1781. list.concat(tai_comment.create(strpnew('fixref1 ' + ref2string(ref))));
  1782. {$ENDIF EXTDEBUG}
  1783. end;
  1784. procedure tcgppc.a_load_store(list: TAsmList; op: tasmop; reg: tregister;
  1785. ref: treference);
  1786. procedure maybefixup64bitoffset;
  1787. var
  1788. tmpreg: tregister;
  1789. begin
  1790. { for some instructions we need to check that the offset is divisible by at
  1791. least four. If not, add the bytes which are "off" to the base register and
  1792. adjust the offset accordingly }
  1793. case op of
  1794. A_LD, A_LDU, A_STD, A_STDU, A_LWA :
  1795. if ((ref.offset mod 4) <> 0) then begin
  1796. tmpreg := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  1797. if (ref.base <> NR_NO) then begin
  1798. a_op_const_reg_reg(list, OP_ADD, OS_ADDR, ref.offset mod 4, ref.base, tmpreg);
  1799. ref.base := tmpreg;
  1800. end else begin
  1801. list.concat(taicpu.op_reg_const(A_LI, tmpreg, ref.offset mod 4));
  1802. ref.base := tmpreg;
  1803. end;
  1804. ref.offset := (ref.offset div 4) * 4;
  1805. end;
  1806. end;
  1807. end;
  1808. var
  1809. tmpreg, tmpreg2: tregister;
  1810. tmpref: treference;
  1811. largeOffset: Boolean;
  1812. begin
  1813. if (target_info.system = system_powerpc64_darwin) then
  1814. begin
  1815. { darwin/ppc64 works with 32 bit relocatable symbol addresses }
  1816. maybefixup64bitoffset;
  1817. inherited a_load_store(list,op,reg,ref);
  1818. exit
  1819. end;
  1820. { at this point there must not be a combination of values in the ref treference
  1821. which is not possible to directly map to instructions of the PowerPC architecture }
  1822. if (ref.index <> NR_NO) and ((ref.offset <> 0) or (assigned(ref.symbol))) then
  1823. internalerror(200310131);
  1824. { if this is a PIC'ed address, handle it and exit }
  1825. if (ref.refaddr = addr_pic) then begin
  1826. if (ref.offset <> 0) then
  1827. internalerror(2006010501);
  1828. if (ref.index <> NR_NO) then
  1829. internalerror(2006010502);
  1830. if (not assigned(ref.symbol)) then
  1831. internalerror(200601050);
  1832. list.concat(taicpu.op_reg_ref(op, reg, ref));
  1833. exit;
  1834. end;
  1835. maybefixup64bitoffset;
  1836. {$IFDEF EXTDEBUG}
  1837. list.concat(tai_comment.create(strpnew('a_load_store1 ' + BoolToStr(ref.refaddr = addr_pic))));
  1838. {$ENDIF EXTDEBUG}
  1839. { if we have to load/store from a symbol or large addresses, use a temporary register
  1840. containing the address }
  1841. if (assigned(ref.symbol) or (hasLargeOffset(ref))) then begin
  1842. tmpreg := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  1843. if (hasLargeOffset(ref) and (ref.base = NR_NO)) then begin
  1844. ref.base := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  1845. a_load_const_reg(list, OS_ADDR, ref.offset, ref.base);
  1846. ref.offset := 0;
  1847. end;
  1848. reference_reset(tmpref);
  1849. tmpref.symbol := ref.symbol;
  1850. tmpref.relsymbol := ref.relsymbol;
  1851. tmpref.offset := ref.offset;
  1852. if (ref.base <> NR_NO) then begin
  1853. { As long as the TOC isn't working we try to achieve highest speed (in this
  1854. case by allowing instructions execute in parallel) as possible at the cost
  1855. of using another temporary register. So the code template when there is
  1856. a base register and an offset is the following:
  1857. lis rT1, SYM+offs@highest
  1858. ori rT1, rT1, SYM+offs@higher
  1859. lis rT2, SYM+offs@hi
  1860. ori rT2, SYM+offs@lo
  1861. rldimi rT2, rT1, 32
  1862. <op>X reg, base, rT2
  1863. }
  1864. tmpreg2 := rg[R_INTREGISTER].getregister(list, R_SUBWHOLE);
  1865. if (assigned(tmpref.symbol)) then begin
  1866. tmpref.refaddr := addr_highest;
  1867. list.concat(taicpu.op_reg_ref(A_LIS, tmpreg, tmpref));
  1868. tmpref.refaddr := addr_higher;
  1869. list.concat(taicpu.op_reg_reg_ref(A_ORI, tmpreg, tmpreg, tmpref));
  1870. tmpref.refaddr := addr_high;
  1871. list.concat(taicpu.op_reg_ref(A_LIS, tmpreg2, tmpref));
  1872. tmpref.refaddr := addr_low;
  1873. list.concat(taicpu.op_reg_reg_ref(A_ORI, tmpreg2, tmpreg2, tmpref));
  1874. list.concat(taicpu.op_reg_reg_const_const(A_RLDIMI, tmpreg2, tmpreg, 32, 0));
  1875. end else
  1876. a_load_const_reg(list, OS_ADDR, tmpref.offset, tmpreg2);
  1877. reference_reset(tmpref);
  1878. tmpref.base := ref.base;
  1879. tmpref.index := tmpreg2;
  1880. case op of
  1881. { the code generator doesn't generate update instructions anyway, so
  1882. error out on those instructions }
  1883. A_LBZ : op := A_LBZX;
  1884. A_LHZ : op := A_LHZX;
  1885. A_LWZ : op := A_LWZX;
  1886. A_LD : op := A_LDX;
  1887. A_LHA : op := A_LHAX;
  1888. A_LWA : op := A_LWAX;
  1889. A_LFS : op := A_LFSX;
  1890. A_LFD : op := A_LFDX;
  1891. A_STB : op := A_STBX;
  1892. A_STH : op := A_STHX;
  1893. A_STW : op := A_STWX;
  1894. A_STD : op := A_STDX;
  1895. A_STFS : op := A_STFSX;
  1896. A_STFD : op := A_STFDX;
  1897. else
  1898. { unknown load/store opcode }
  1899. internalerror(2005101302);
  1900. end;
  1901. list.concat(taicpu.op_reg_ref(op, reg, tmpref));
  1902. end else begin
  1903. { when accessing value from a reference without a base register, use the
  1904. following code template:
  1905. lis rT,SYM+offs@highesta
  1906. ori rT,SYM+offs@highera
  1907. sldi rT,rT,32
  1908. oris rT,rT,SYM+offs@ha
  1909. ld rD,SYM+offs@l(rT)
  1910. }
  1911. tmpref.refaddr := addr_highesta;
  1912. list.concat(taicpu.op_reg_ref(A_LIS, tmpreg, tmpref));
  1913. tmpref.refaddr := addr_highera;
  1914. list.concat(taicpu.op_reg_reg_ref(A_ORI, tmpreg, tmpreg, tmpref));
  1915. list.concat(taicpu.op_reg_reg_const(A_SLDI, tmpreg, tmpreg, 32));
  1916. tmpref.refaddr := addr_higha;
  1917. list.concat(taicpu.op_reg_reg_ref(A_ORIS, tmpreg, tmpreg, tmpref));
  1918. tmpref.base := tmpreg;
  1919. tmpref.refaddr := addr_low;
  1920. list.concat(taicpu.op_reg_ref(op, reg, tmpref));
  1921. end;
  1922. end else begin
  1923. list.concat(taicpu.op_reg_ref(op, reg, ref));
  1924. end;
  1925. end;
  1926. procedure tcgppc.loadConstantPIC(list : TAsmList; size : TCGSize; a : aint; reg : TRegister);
  1927. var
  1928. l: tasmsymbol;
  1929. ref: treference;
  1930. symname : string;
  1931. begin
  1932. maybe_new_object_file(current_asmdata.asmlists[al_picdata]);
  1933. symname := '_$' + current_asmdata.name + '$toc$' + hexstr(a, sizeof(a)*2);
  1934. l:=current_asmdata.getasmsymbol(symname);
  1935. if not(assigned(l)) then begin
  1936. l:=current_asmdata.DefineAsmSymbol(symname,AB_GLOBAL, AT_DATA);
  1937. current_asmdata.asmlists[al_picdata].concat(tai_section.create(sec_toc, '.toc', 8));
  1938. current_asmdata.asmlists[al_picdata].concat(tai_symbol.create_global(l,0));
  1939. current_asmdata.asmlists[al_picdata].concat(tai_directive.create(asd_toc_entry, symname + '[TC], ' + inttostr(a)));
  1940. end;
  1941. reference_reset_symbol(ref,l,0);
  1942. ref.base := NR_R2;
  1943. ref.refaddr := addr_pic;
  1944. {$IFDEF EXTDEBUG}
  1945. list.concat(tai_comment.create(strpnew('loading value from TOC reference for ' + symname)));
  1946. {$ENDIF EXTDEBUG}
  1947. cg.a_load_ref_reg(list, OS_INT, OS_INT, ref, reg);
  1948. end;
  1949. begin
  1950. cg := tcgppc.create;
  1951. end.