cpubase.pas 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666
  1. {
  2. $Id$
  3. Copyright (c) 1998-2002 by Florian Klaempfl
  4. Contains the base types for the PowerPC
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. { This Unit contains the base types for the PowerPC
  19. }
  20. unit cpubase;
  21. {$i fpcdefs.inc}
  22. interface
  23. uses
  24. strings,cutils,cclasses,aasmbase,cpuinfo,cginfo;
  25. {*****************************************************************************
  26. Assembler Opcodes
  27. *****************************************************************************}
  28. type
  29. TAsmOp=(A_None,
  30. { normal opcodes }
  31. a_add, a_add_, a_addo, a_addo_, a_addc, a_addc_, a_addco, a_addco_,
  32. a_adde, a_adde_, a_addeo, a_addeo_, a_addi, a_addic, a_addic_, a_addis,
  33. a_addme, a_addme_, a_addmeo, a_addmeo_, a_addze, a_addze_, a_addzeo,
  34. a_addzeo_, a_and, a_and_, a_andc, a_andc_, a_andi_, a_andis_, a_b,
  35. a_ba, a_bl, a_bla, a_bc, a_bca, a_bcl, a_bcla, a_bcctr, a_bcctrl, a_bclr,
  36. a_bclrl, a_cmp, a_cmpi, a_cmpl, a_cmpli, a_cntlzw, a_cntlzw_, a_crand,
  37. a_crandc, a_creqv, a_crnand, a_crnor, a_cror, a_crorc, a_crxor, a_dcba,
  38. a_dcbf, a_dcbi, a_dcbst, a_dcbt, a_divw, a_divw_, a_divwo, a_divwo_,
  39. a_divwu, a_divwu_, a_divwuo, a_divwuo_, a_eciwx, a_ecowx, a_eieio, a_eqv,
  40. a_eqv_, a_extsb, a_extsb_, a_extsh, a_extsh_, a_fabs, a_fabs_, a_fadd,
  41. a_fadd_, a_fadds, a_fadds_, a_fcmpo, a_fcmpu, a_fctiw, a_fctw_, a_fctwz,
  42. a_fctwz_, a_fdiv, a_fdiv_, a_fdivs, a_fdivs_, a_fmadd, a_fmadd_, a_fmadds,
  43. a_fmadds_, a_fmr, a_fmsub, a_fmsub_, a_fmsubs, a_fmsubs_, a_fmul, a_fmul_,
  44. a_fmuls, a_fmuls_, a_fnabs, a_fnabs_, a_fneg, a_fneg_, a_fnmadd,
  45. a_fnmadd_, a_fnmadds, a_fnmadds_, a_fnmsub, a_fnmsub_, a_fnmsubs,
  46. a_fnmsubs_, a_fres, a_fres_, a_frsp, a_frsp_, a_frsqrte, a_frsqrte_,
  47. a_fsel, a_fsel_, a_fsqrt, a_fsqrt_, a_fsqrts, a_fsqrts_, a_fsub, a_fsub_,
  48. a_fsubs, a_fsubs_, a_icbi, a_isync, a_lbz, a_lbzu, a_lbzux, a_lbzx,
  49. a_lfd, a_lfdu, a_lfdux, a_lfdx, a_lfs, a_lfsu, a_lfsux, a_lfsx, a_lha,
  50. a_lhau, a_lhaux, a_lhax, a_hbrx, a_lhz, a_lhzu, a_lhzux, a_lhzx, a_lmw,
  51. a_lswi, a_lswx, a_lwarx, a_lwbrx, a_lwz, a_lwzu, a_lwzux, a_lwzx, a_mcrf,
  52. a_mcrfs, a_mcrxr, a_lcrxe, a_mfcr, a_mffs, a_maffs_, a_mfmsr, a_mfspr, a_mfsr,
  53. a_mfsrin, a_mftb, a_mtfcrf, a_a_mtfd0, a_mtfsb1, a_mtfsf, a_mtfsf_,
  54. a_mtfsfi, a_mtfsfi_, a_mtmsr, a_mtspr, a_mtsr, a_mtsrin, a_mulhw,
  55. a_mulhw_, a_mulhwu, a_mulhwu_, a_mulli, a_mullw, a_mullw_, a_mullwo,
  56. a_mullwo_, a_nand, a_nand_, a_neg, a_neg_, a_nego, a_nego_, a_nor, a_nor_,
  57. a_or, a_or_, a_orc, a_orc_, a_ori, a_oris, a_rfi, a_rlwimi, a_rlwimi_,
  58. a_rlwinm, a_tlwinm_, a_rlwnm, a_sc, a_slw, a_slw_, a_sraw, a_sraw_,
  59. a_srawi, a_srawi_,a_srw, a_srw_, a_stb, a_stbu, a_stbux, a_stbx, a_stfd,
  60. a_stfdu, a_stfdux, a_stfdx, a_stfiwx, a_stfs, a_stfsu, a_stfsux, a_stfsx,
  61. a_sth, a_sthbrx, a_sthu, a_sthux, a_sthx, a_stmw, a_stswi, a_stswx, a_stw,
  62. a_stwbrx, a_stwx_, a_stwu, a_stwux, a_stwx, a_subf, a_subf_, a_subfo,
  63. a_subfo_, a_subfc, a_subfc_, a_subfco, a_subfco_, a_subfe, a_subfe_,
  64. a_subfeo, a_subfeo_, a_subfic, a_subfme, a_subfme_, a_subfmeo, a_subfmeo_,
  65. a_subfze, a_subfze_, a_subfzeo, a_subfzeo_, a_sync, a_tlbia, a_tlbie,
  66. a_tlbsync, a_tw, a_twi, a_xor, a_xor_, a_xori, a_xoris,
  67. { simplified mnemonics }
  68. a_subi, a_subis, a_subic, a_subic_, a_sub, a_sub_, a_subo, a_subo_,
  69. a_subc, a_subc_, a_subco, _subco_, a_cmpwi, a_cmpw, a_cmplwi, a_cmplw,
  70. a_extlwi, a_extlwi_, a_extrwi, a_extrwi_, a_inslwi, a_inslwi_, a_insrwi,
  71. a_insrwi_, a_rotlwi, a_rotlwi_, a_rotlw, a_rotlw_, a_slwi, a_slwi_,
  72. a_srwi, a_srwi_, a_clrlwi, a_clrlwi_, a_clrrwi, a_clrrwi_, a_clrslwi,
  73. a_clrslwi_, a_blr, a_bctr, a_blrl, a_bctrl, a_crset, a_crclr, a_crmove,
  74. a_crnot, a_mt {move to special prupose reg}, a_mf {move from special purpose reg},
  75. a_nop, a_li, a_lis, a_la, a_mr, a_mr_, a_not, a_mtcr);
  76. {# This should define the array of instructions as string }
  77. op2strtable=array[tasmop] of string[8];
  78. Const
  79. {# First value of opcode enumeration }
  80. firstop = low(tasmop);
  81. {# Last value of opcode enumeration }
  82. lastop = high(tasmop);
  83. {*****************************************************************************
  84. Registers
  85. *****************************************************************************}
  86. type
  87. tregister = (R_NO,
  88. R_0,R_1,R_2,R_3,R_4,R_5,R_6,R_7,R_8,R_9,R_10,R_11,R_12,R_13,R_14,R_15,R_16,
  89. R_17,R_18,R_19,R_20,R_21,R_22,R_23,R_24,R_25,R_26,R_27,R_28,R_29,R_30,R_31,
  90. R_F0,R_F1,R_F2,R_F3,R_F4,R_F5,R_F6,R_F7,R_F8,R_F9,R_F10,R_F11,R_F12,
  91. R_F13,R_F14,R_F15,R_F16,R_F17, R_F18,R_F19,R_F20,R_F21,R_F22, R_F23,R_F24,
  92. R_F25,R_F26,R_F27,R_F28,R_F29,R_F30,R_F31,
  93. R_M0,R_M1,R_M2,R_M3,R_M4,R_M5,R_M6,R_M7,R_M8,R_M9,R_M10,R_M11,R_M12,
  94. R_M13,R_M14,R_M15,R_M16,R_M17,R_M18,R_M19,R_M20,R_M21,R_M22, R_M23,R_M24,
  95. R_M25,R_M26,R_M27,R_M28,R_M29,R_M30,R_M31,
  96. R_CR,R_CR0,R_CR1,R_CR2,R_CR3,R_CR4,R_CR5,R_CR6,R_CR7,
  97. R_XER,R_LR,R_CTR,R_FPSCR
  98. );
  99. {# Set type definition for registers }
  100. tregisterset = set of tregister;
  101. { A type to store register locations for 64 Bit values. }
  102. tregister64 = packed record
  103. reglo,reghi : tregister;
  104. end;
  105. { alias for compact code }
  106. treg64 = tregister64;
  107. {# Type definition for the array of string of register nnames }
  108. reg2strtable = array[tregister] of string[5];
  109. Const
  110. {# First register in the tregister enumeration }
  111. firstreg = low(tregister);
  112. {# Last register in the tregister enumeration }
  113. lastreg = high(tregister);
  114. R_SPR1 = R_XER;
  115. R_SPR8 = R_LR;
  116. R_SPR9 = R_CTR;
  117. R_TOC = R_2;
  118. { CR0 = 0;
  119. CR1 = 4;
  120. CR2 = 8;
  121. CR3 = 12;
  122. CR4 = 16;
  123. CR5 = 20;
  124. CR6 = 24;
  125. CR7 = 28;
  126. LT = 0;
  127. GT = 1;
  128. EQ = 2;
  129. SO = 3;
  130. FX = 4;
  131. FEX = 5;
  132. VX = 6;
  133. OX = 7;}
  134. mot_reg2str : reg2strtable = ('',
  135. 'r0','r1','r2','r3','r4','r5','r6','r7','r8','r9','r10','r11','r12','r13',
  136. 'r14','r15','r16','r17','r18','r19','r20','r21','r22','r23','r24','r25',
  137. 'r26','r27','r28','r29','r30','r31',
  138. 'F0','F1','F2','F3','F4','F5','F6','F7', 'F8','F9','F10','F11','F12',
  139. 'F13','F14','F15','F16','F17', 'F18','F19','F20','F21','F22', 'F23','F24',
  140. 'F25','F26','F27','F28','F29','F30','F31',
  141. 'M0','M1','M2','M3','M4','M5','M6','M7','M8','M9','M10','M11','M12',
  142. 'M13','M14','M15','M16','M17','M18','M19','M20','M21','M22', 'M23','M24',
  143. 'M25','M26','M27','M28','M29','M30','M31',
  144. 'CR','CR0','CR1','CR2','CR3','CR4','CR5','CR6','CR7',
  145. 'XER','LR','CTR','FPSCR'
  146. );
  147. std_reg2str : reg2strtable = ('',
  148. 'r0','r1','r2','r3','r4','r5','r6','r7','r8','r9','r10','r11','r12','r13',
  149. 'r14','r15','r16','r17','r18','r19','r20','r21','r22','r23','r24','r25',
  150. 'r26','r27','r28','r29','r30','r31',
  151. 'F0','F1','F2','F3','F4','F5','F6','F7', 'F8','F9','F10','F11','F12',
  152. 'F13','F14','F15','F16','F17', 'F18','F19','F20','F21','F22', 'F23','F24',
  153. 'F25','F26','F27','F28','F29','F30','F31',
  154. 'M0','M1','M2','M3','M4','M5','M6','M7','M8','M9','M10','M11','M12',
  155. 'M13','M14','M15','M16','M17','M18','M19','M20','M21','M22', 'M23','M24',
  156. 'M25','M26','M27','M28','M29','M30','M31',
  157. 'CR','CR0','CR1','CR2','CR3','CR4','CR5','CR6','CR7',
  158. 'XER','LR','CTR','FPSCR'
  159. );
  160. {*****************************************************************************
  161. Conditions
  162. *****************************************************************************}
  163. type
  164. TAsmCondFlag = (C_None { unconditional jumps },
  165. { conditions when not using ctr decrement etc }
  166. C_LT,C_LE,C_EQ,C_GE,C_GT,C_NL,C_NE,C_NG,C_SO,C_NS,C_UN,C_NU,
  167. { conditions when using ctr decrement etc }
  168. C_T,C_F,C_DNZ,C_DNZT,C_DNZF,C_DZ,C_DZT,C_DZF);
  169. const
  170. { these are in the XER, but when moved to CR_x they correspond with the }
  171. { bits below (still needs to be verified!!!) }
  172. C_OV = C_EQ;
  173. C_CA = C_GT;
  174. type
  175. TAsmCond = packed record
  176. case simple: boolean of
  177. false: (BO, BI: byte);
  178. true: (
  179. cond: TAsmCondFlag;
  180. case byte of
  181. 0: ();
  182. { specifies in which part of the cr the bit has to be }
  183. { tested for blt,bgt,beq,..,bnu }
  184. 1: (cr: R_CR0..R_CR7);
  185. { specifies the bit to test for bt,bf,bdz,..,bdzf }
  186. 2: (crbit: byte)
  187. );
  188. end;
  189. const
  190. AsmCondFlag2BO: Array[C_T..C_DZF] of Byte =
  191. (12,4,16,8,0,18,10,2);
  192. AsmCondFlag2BI: Array[C_LT..C_NU] of Byte =
  193. (0,1,2,0,1,0,2,1,3,3,3,3);
  194. AsmCondFlagTF: Array[TAsmCondFlag] of Boolean =
  195. (false,true,false,true,false,true,false,false,false,true,false,true,false,
  196. true,false,false,true,false,false,true,false);
  197. AsmCondFlag2Str: Array[TAsmCondFlag] of string[4] = ({cf_none}'',
  198. { conditions when not using ctr decrement etc}
  199. 'lt','le','eq','ge','gt','nl','ne','ng','so','ns','un','nu',
  200. 't','f','dnz','dzt','dnzf','dz','dzt','dzf');
  201. const
  202. CondAsmOps=3;
  203. CondAsmOp:array[0..CondAsmOps-1] of TasmOp=(
  204. A_BC, A_TW, A_TWI
  205. );
  206. {*****************************************************************************
  207. Flags
  208. *****************************************************************************}
  209. type
  210. TResFlagsEnum = (F_EQ,F_NE,F_LT,F_LE,F_GT,F_GE,F_SO,F_FX,F_FEX,F_VX,F_OX);
  211. TResFlags = record
  212. cr: R_CR0..R_CR7;
  213. flag: TResFlagsEnum;
  214. end;
  215. (*
  216. const
  217. { arrays for boolean location conversions }
  218. flag_2_cond : array[TResFlags] of TAsmCond =
  219. (C_E,C_NE,C_LT,C_LE,C_GT,C_GE,???????????????);
  220. *)
  221. {*****************************************************************************
  222. Reference
  223. *****************************************************************************}
  224. type
  225. trefoptions=(ref_none,ref_parafixup,ref_localfixup,ref_selffixup);
  226. { since we have only 16 offsets, we need to be able to specify the high }
  227. { and low 16 bits of the address of a symbol }
  228. trefsymaddr = (refs_full,refs_ha,refs_l);
  229. { reference record }
  230. preference = ^treference;
  231. treference = packed record
  232. base,
  233. index : tregister;
  234. offset : longint;
  235. symbol : tasmsymbol;
  236. symaddr : trefsymaddr;
  237. offsetfixup : longint;
  238. options : trefoptions;
  239. alignment : byte;
  240. end;
  241. { reference record }
  242. pparareference = ^tparareference;
  243. tparareference = packed record
  244. index : tregister;
  245. offset : longint;
  246. end;
  247. const
  248. symaddr2str: array[trefsymaddr] of string[3] = ('','@ha','@l');
  249. {*****************************************************************************
  250. Operand
  251. *****************************************************************************}
  252. type
  253. toptype=(top_none,top_reg,top_ref,top_const,top_symbol,top_bool);
  254. toper=record
  255. ot : longint;
  256. case typ : toptype of
  257. top_none : ();
  258. top_reg : (reg:tregister);
  259. top_ref : (ref:^treference);
  260. top_const : (val:aword);
  261. top_symbol : (sym:tasmsymbol;symofs:longint);
  262. top_bool : (b: boolean);
  263. end;
  264. {*****************************************************************************
  265. Operand Sizes
  266. *****************************************************************************}
  267. {*****************************************************************************
  268. Generic Location
  269. *****************************************************************************}
  270. type
  271. TLoc=(
  272. LOC_INVALID, { added for tracking problems}
  273. LOC_CONSTANT, { ordinal constant }
  274. LOC_REGISTER, { in a processor register }
  275. LOC_CREGISTER, { Constant register which shouldn't be modified }
  276. LOC_FPUREGISTER, { FPU register}
  277. LOC_CFPUREGISTER,{ Constant FPU register which shouldn't be modified }
  278. LOC_MMREGISTER, { multimedia register }
  279. LOC_CMMREGISTER, { Constant multimedia reg which shouldn't be modified }
  280. LOC_REFERENCE, { in memory }
  281. LOC_CREFERENCE, { in memory (constant) }
  282. LOC_JUMP, { boolean results only, jump to false or true label }
  283. LOC_FLAGS { boolean results only, flags are set }
  284. );
  285. { tparamlocation describes where a parameter for a procedure is stored.
  286. References are given from the caller's point of view. The usual
  287. TLocation isn't used, because contains a lot of unnessary fields.
  288. }
  289. tparalocation = packed record
  290. loc : TLoc;
  291. sp_fixup : longint;
  292. case TLoc of
  293. LOC_REFERENCE : (reference : tparareference);
  294. { segment in reference at the same place as in loc_register }
  295. LOC_FPUREGISTER, LOC_CFPUREGISTER, LOC_MMREGISTER, LOC_CMMREGISTER,
  296. LOC_REGISTER,LOC_CREGISTER : (
  297. case longint of
  298. 1 : (register,registerhigh : tregister);
  299. { overlay a registerlow }
  300. 2 : (registerlow : tregister);
  301. { overlay a 64 Bit register type }
  302. 3 : (reg64 : tregister64);
  303. 4 : (register64 : tregister64);
  304. );
  305. end;
  306. tlocation = packed record
  307. size : TCGSize;
  308. loc : tloc;
  309. case tloc of
  310. LOC_CREFERENCE,LOC_REFERENCE : (reference : treference);
  311. LOC_CONSTANT : (
  312. case longint of
  313. 1 : (value : AWord);
  314. 2 : (valuelow, valuehigh:AWord);
  315. { overlay a complete 64 Bit value }
  316. 3 : (valueqword : qword);
  317. );
  318. LOC_FPUREGISTER, LOC_CFPUREGISTER, LOC_MMREGISTER, LOC_CMMREGISTER,
  319. LOC_REGISTER,LOC_CREGISTER : (
  320. case longint of
  321. 1 : (registerlow,registerhigh : tregister);
  322. 2 : (register : tregister);
  323. { overlay a 64 Bit register type }
  324. 3 : (reg64 : tregister64);
  325. 4 : (register64 : tregister64);
  326. );
  327. LOC_FLAGS : (resflags : tresflags);
  328. end;
  329. {*****************************************************************************
  330. Constants
  331. *****************************************************************************}
  332. const
  333. max_operands = 5;
  334. lvaluelocations = [LOC_REFERENCE, LOC_CREGISTER, LOC_CFPUREGISTER,
  335. LOC_CMMREGISTER];
  336. {# Constant defining possibly all registers which might require saving }
  337. {$warning FIX ME !!!!!!!!! }
  338. ALL_REGISTERS = [R_0..R_FPSCR];
  339. general_registers = [R_0..R_31];
  340. {# low and high of the available maximum width integer general purpose }
  341. { registers }
  342. LoGPReg = R_0;
  343. HiGPReg = R_31;
  344. {# low and high of every possible width general purpose register (same as }
  345. { above on most architctures apart from the 80x86) }
  346. LoReg = R_0;
  347. HiReg = R_31;
  348. {# Table of registers which can be allocated by the code generator
  349. internally, when generating the code.
  350. }
  351. { legend: }
  352. { xxxregs = set of all possibly used registers of that type in the code }
  353. { generator }
  354. { usableregsxxx = set of all 32bit components of registers that can be }
  355. { possible allocated to a regvar or using getregisterxxx (this }
  356. { excludes registers which can be only used for parameter }
  357. { passing on ABI's that define this) }
  358. { c_countusableregsxxx = amount of registers in the usableregsxxx set }
  359. maxintregs = 18;
  360. intregs = [R_0..R_31];
  361. usableregsint = [R_13..R_27];
  362. c_countusableregsint = 18;
  363. maxfpuregs = 31-14+1;
  364. fpuregs = [R_F0..R_F31];
  365. usableregsfpu = [R_F14..R_F31];
  366. c_countusableregsfpu = 31-14+1;
  367. mmregs = [R_M0..R_M31];
  368. usableregsmm = [R_M14..R_M31];
  369. c_countusableregsmm = 31-14+1;
  370. firstsaveintreg = R_13;
  371. lastsaveintreg = R_27;
  372. firstsavefpureg = R_F14;
  373. lastsavefpureg = R_F31;
  374. { no altivec support yet. Need to override tcgobj.a_loadmm_* first in tcgppc }
  375. firstsavemmreg = R_NO;
  376. lastsavemmreg = R_NO;
  377. maxvarregs = 18;
  378. varregs : Array [1..maxvarregs] of Tregister =
  379. (R_13,R_14,R_15,R_16,R_17,R_18,R_19,R_20,R_21,R_22,R_23,R_24,R_25,
  380. R_26,R_27,R_28,R_29,R_30);
  381. maxfpuvarregs = 31-14+1;
  382. fpuvarregs : Array [1..maxfpuvarregs] of Tregister =
  383. (R_F14,R_F15,R_F16,R_F17,R_F18,R_F19,R_F20,R_F21,R_F22,R_F23,
  384. R_F24,R_F25,R_F26,R_F27,R_F28,R_F29,R_F30,R_F31);
  385. max_param_regs_int = 8;
  386. param_regs_int: Array[1..max_param_regs_int] of tregister =
  387. (R_3,R_4,R_5,R_6,R_7,R_8,R_9,R_10);
  388. max_param_regs_fpu = 13;
  389. param_regs_fpu: Array[1..max_param_regs_fpu] of tregister =
  390. (R_F1,R_F2,R_F3,R_F4,R_F5,R_F6,R_F7,R_F8,R_F9,R_F10,R_F11,R_F12,R_F13);
  391. max_param_regs_mm = 13;
  392. param_regs_mm: Array[1..max_param_regs_mm] of tregister =
  393. (R_M1,R_M2,R_M3,R_M4,R_M5,R_M6,R_M7,R_M8,R_M9,R_M10,R_M11,R_M12,R_M13);
  394. {# Registers which are defined as scratch and no need to save across
  395. routine calls or in assembler blocks.
  396. }
  397. max_scratch_regs = 3;
  398. scratch_regs: Array[1..max_scratch_regs] of TRegister = (R_28,R_29,R_30);
  399. {*****************************************************************************
  400. Default generic sizes
  401. *****************************************************************************}
  402. {# Defines the default address size for a processor, }
  403. OS_ADDR = OS_32;
  404. {# the natural int size for a processor, }
  405. OS_INT = OS_32;
  406. {# the maximum float size for a processor, }
  407. OS_FLOAT = OS_F64;
  408. {# the size of a vector register for a processor }
  409. OS_VECTOR = OS_M128;
  410. {*****************************************************************************
  411. Generic Register names
  412. *****************************************************************************}
  413. {# Stack pointer register }
  414. stack_pointer_reg = R_1;
  415. {# Frame pointer register }
  416. frame_pointer_reg = stack_pointer_reg;
  417. {# Self pointer register : contains the instance address of an
  418. object or class. }
  419. self_pointer_reg = R_9;
  420. {# Register for addressing absolute data in a position independant way,
  421. such as in PIC code. The exact meaning is ABI specific }
  422. {$warning Needs checking, this is just a dummy (PFV) }
  423. pic_offset_reg = R_8;
  424. {# Results are returned in this register (32-bit values) }
  425. accumulator = R_3;
  426. {# Hi-Results are returned in this register (64-bit value high register) }
  427. accumulatorhigh = R_4;
  428. { WARNING: don't change to R_ST0!! See comments above implementation of }
  429. { a_loadfpu* methods in rgcpu (JM) }
  430. {$warning I don't know the exact values, please check (PFV) }
  431. fpuresultreg = R_F0;
  432. mmresultreg = R_M0;
  433. {*****************************************************************************
  434. GCC /ABI linking information
  435. *****************************************************************************}
  436. {# Registers which must be saved when calling a routine declared as
  437. cppdecl, cdecl, stdcall, safecall, palmossyscall. The registers
  438. saved should be the ones as defined in the target ABI and / or GCC.
  439. This value can be deduced from CALLED_USED_REGISTERS array in the
  440. GCC source.
  441. }
  442. std_saved_registers = [R_13..R_29];
  443. {# Required parameter alignment when calling a routine declared as
  444. stdcall and cdecl. The alignment value should be the one defined
  445. by GCC or the target ABI.
  446. The value of this constant is equal to the constant
  447. PARM_BOUNDARY / BITS_PER_UNIT in the GCC source.
  448. }
  449. std_param_align = 4; { for 32-bit version only }
  450. {*****************************************************************************
  451. CPU Dependent Constants
  452. *****************************************************************************}
  453. LinkageAreaSize = 24;
  454. { offset in the linkage area for the saved stack pointer }
  455. LA_SP = 0;
  456. { offset in the linkage area for the saved conditional register}
  457. LA_CR = 4;
  458. { offset in the linkage area for the saved link register}
  459. LA_LR = 8;
  460. { offset in the linkage area for the saved RTOC register}
  461. LA_RTOC = 20;
  462. {*****************************************************************************
  463. Helpers
  464. *****************************************************************************}
  465. function is_calljmp(o:tasmop):boolean;
  466. procedure inverse_flags(var r : TResFlags);
  467. procedure inverse_cond(const c: TAsmCond;var r : TAsmCond);
  468. function flags_to_cond(const f: TResFlags) : TAsmCond;
  469. procedure create_cond_imm(BO,BI:byte;var r : TAsmCond);
  470. procedure create_cond_norm(cond: TAsmCondFlag; cr: byte;var r : TasmCond);
  471. implementation
  472. uses
  473. verbose;
  474. {*****************************************************************************
  475. Helpers
  476. *****************************************************************************}
  477. function is_calljmp(o:tasmop):boolean;
  478. begin
  479. is_calljmp:=false;
  480. case o of
  481. A_B,A_BA,A_BL,A_BLA,A_BC,A_BCA,A_BCL,A_BCLA,A_BCCTR,A_BCCTRL,A_BCLR,
  482. A_BCLRL,A_TW,A_TWI: is_calljmp:=true;
  483. end;
  484. end;
  485. procedure inverse_flags(var r: TResFlags);
  486. const
  487. inv_flags: array[F_EQ..F_GE] of TResFlagsEnum =
  488. (F_NE,F_EQ,F_GE,F_GE,F_LE,F_LT);
  489. begin
  490. r.flag := inv_flags[r.flag];
  491. end;
  492. procedure inverse_cond(const c: TAsmCond;var r : TAsmCond);
  493. const
  494. inv_condflags:array[TAsmCondFlag] of TAsmCondFlag=(C_None,
  495. C_GE,C_GT,C_NE,C_LT,C_LE,C_LT,C_EQ,C_GT,C_NS,C_SO,C_NU,C_UN,
  496. C_F,C_T,C_DNZ,C_DNZF,C_DNZT,C_DZ,C_DZF,C_DZT);
  497. begin
  498. r := c;
  499. r.cond := inv_condflags[c.cond];
  500. end;
  501. function flags_to_cond(const f: TResFlags) : TAsmCond;
  502. const
  503. flag_2_cond: array[F_EQ..F_SO] of TAsmCondFlag =
  504. (C_EQ,C_NE,C_LT,C_LE,C_GT,C_GE,C_SO);
  505. begin
  506. if f.flag > high(flag_2_cond) then
  507. internalerror(200112301);
  508. result.simple := true;
  509. result.cr := f.cr;
  510. result.cond := flag_2_cond[f.flag];
  511. end;
  512. procedure create_cond_imm(BO,BI:byte;var r : TAsmCond);
  513. begin
  514. r.simple := false;
  515. r.bo := bo;
  516. r.bi := bi;
  517. end;
  518. procedure create_cond_norm(cond: TAsmCondFlag; cr: byte;var r : TasmCond);
  519. const cr2reg: array[0..7] of tregister =
  520. (R_CR0,R_CR1,R_CR2,R_CR3,R_CR4,R_CR5,R_CR6,R_CR7);
  521. begin
  522. r.simple := true;
  523. r.cond := cond;
  524. case cond of
  525. C_NONE:;
  526. C_T..C_DZF: r.crbit := cr
  527. else r.cr := cr2reg[cr];
  528. end;
  529. end;
  530. end.
  531. {
  532. $Log$
  533. Revision 1.17 2002-07-11 07:35:36 jonas
  534. * some available registers fixes
  535. Revision 1.16 2002/07/09 19:45:01 jonas
  536. * unarynminus and shlshr node fixed for 32bit and smaller ordinals
  537. * small fixes in the assembler writer
  538. * changed scratch registers, because they were used by the linker (r11
  539. and r12) and by the abi under linux (r31)
  540. Revision 1.15 2002/07/07 09:44:31 florian
  541. * powerpc target fixed, very simple units can be compiled
  542. Revision 1.14 2002/05/18 13:34:26 peter
  543. * readded missing revisions
  544. Revision 1.12 2002/05/14 19:35:01 peter
  545. * removed old logs and updated copyright year
  546. Revision 1.11 2002/05/14 17:28:10 peter
  547. * synchronized cpubase between powerpc and i386
  548. * moved more tables from cpubase to cpuasm
  549. * tai_align_abstract moved to tainst, cpuasm must define
  550. the tai_align class now, which may be empty
  551. Revision 1.10 2002/05/13 19:52:46 peter
  552. * a ppcppc can be build again
  553. Revision 1.9 2002/04/21 15:48:39 carl
  554. * some small updates according to i386 version
  555. Revision 1.8 2002/04/20 21:41:51 carl
  556. * renamed some constants
  557. Revision 1.7 2002/04/06 18:13:02 jonas
  558. * several powerpc-related additions and fixes
  559. }