cgcpu.pas 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the i386
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,
  22. cgbase,cgobj,cg64f32,cgx86,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,parabase,cgutils,
  25. symconst,symdef
  26. ;
  27. type
  28. tcg386 = class(tcgx86)
  29. procedure init_register_allocators;override;
  30. procedure do_register_allocation(list:TAsmList;headertai:tai);override;
  31. { passing parameter using push instead of mov }
  32. procedure a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);override;
  33. procedure a_load_const_cgpara(list : TAsmList;size : tcgsize;a : aint;const cgpara : tcgpara);override;
  34. procedure a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);override;
  35. procedure a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);override;
  36. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);override;
  37. procedure g_copyvaluepara_openarray(list : TAsmList;const ref:treference;const lenloc:tlocation;elesize:aint;destreg:tregister);override;
  38. procedure g_releasevaluepara_openarray(list : TAsmList;const l:tlocation);override;
  39. procedure g_exception_reason_save(list : TAsmList; const href : treference);override;
  40. procedure g_exception_reason_save_const(list : TAsmList; const href : treference; a: aint);override;
  41. procedure g_exception_reason_load(list : TAsmList; const href : treference);override;
  42. procedure g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);override;
  43. procedure g_maybe_got_init(list: TAsmList); override;
  44. end;
  45. tcg64f386 = class(tcg64f32)
  46. procedure a_op64_ref_reg(list : TAsmList;op:TOpCG;size : tcgsize;const ref : treference;reg : tregister64);override;
  47. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  48. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);override;
  49. procedure a_op64_const_ref(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;const ref : treference);override;
  50. private
  51. procedure get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  52. end;
  53. procedure create_codegen;
  54. implementation
  55. uses
  56. globals,verbose,systems,cutils,
  57. paramgr,procinfo,fmodule,
  58. rgcpu,rgx86;
  59. function use_push(const cgpara:tcgpara):boolean;
  60. begin
  61. result:=(not use_fixed_stack) and
  62. assigned(cgpara.location) and
  63. (cgpara.location^.loc=LOC_REFERENCE) and
  64. (cgpara.location^.reference.index=NR_STACK_POINTER_REG);
  65. end;
  66. procedure tcg386.init_register_allocators;
  67. begin
  68. inherited init_register_allocators;
  69. if (target_info.system<>system_i386_darwin) and
  70. (cs_create_pic in current_settings.moduleswitches) then
  71. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,[RS_EAX,RS_EDX,RS_ECX,RS_ESI,RS_EDI],first_int_imreg,[RS_EBP])
  72. else
  73. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,[RS_EAX,RS_EDX,RS_ECX,RS_EBX,RS_ESI,RS_EDI],first_int_imreg,[RS_EBP]);
  74. rg[R_MMXREGISTER]:=trgcpu.create(R_MMXREGISTER,R_SUBNONE,[RS_XMM0,RS_XMM1,RS_XMM2,RS_XMM3,RS_XMM4,RS_XMM5,RS_XMM6,RS_XMM7],first_mm_imreg,[]);
  75. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBWHOLE,[RS_XMM0,RS_XMM1,RS_XMM2,RS_XMM3,RS_XMM4,RS_XMM5,RS_XMM6,RS_XMM7],first_mm_imreg,[]);
  76. rgfpu:=Trgx86fpu.create;
  77. end;
  78. procedure tcg386.do_register_allocation(list:TAsmList;headertai:tai);
  79. begin
  80. if (pi_needs_got in current_procinfo.flags) then
  81. begin
  82. if getsupreg(current_procinfo.got) < first_int_imreg then
  83. include(rg[R_INTREGISTER].used_in_proc,getsupreg(current_procinfo.got));
  84. { ebx is currently always used (do to getiepasebx call) }
  85. include(rg[R_INTREGISTER].used_in_proc,RS_EBX);
  86. end;
  87. inherited do_register_allocation(list,headertai);
  88. end;
  89. procedure tcg386.a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);
  90. var
  91. pushsize : tcgsize;
  92. begin
  93. check_register_size(size,r);
  94. if use_push(cgpara) then
  95. begin
  96. cgpara.check_simple_location;
  97. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  98. pushsize:=cgpara.location^.size
  99. else
  100. pushsize:=int_cgsize(cgpara.alignment);
  101. list.concat(taicpu.op_reg(A_PUSH,tcgsize2opsize[pushsize],makeregsize(list,r,pushsize)));
  102. end
  103. else
  104. inherited a_load_reg_cgpara(list,size,r,cgpara);
  105. end;
  106. procedure tcg386.a_load_const_cgpara(list : TAsmList;size : tcgsize;a : aint;const cgpara : tcgpara);
  107. var
  108. pushsize : tcgsize;
  109. begin
  110. if use_push(cgpara) then
  111. begin
  112. cgpara.check_simple_location;
  113. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  114. pushsize:=cgpara.location^.size
  115. else
  116. pushsize:=int_cgsize(cgpara.alignment);
  117. list.concat(taicpu.op_const(A_PUSH,tcgsize2opsize[pushsize],a));
  118. end
  119. else
  120. inherited a_load_const_cgpara(list,size,a,cgpara);
  121. end;
  122. procedure tcg386.a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);
  123. procedure pushdata(paraloc:pcgparalocation;ofs:aint);
  124. var
  125. pushsize : tcgsize;
  126. tmpreg : tregister;
  127. href : treference;
  128. begin
  129. if not assigned(paraloc) then
  130. exit;
  131. if (paraloc^.loc<>LOC_REFERENCE) or
  132. (paraloc^.reference.index<>NR_STACK_POINTER_REG) or
  133. (tcgsize2size[paraloc^.size]>sizeof(aint)) then
  134. internalerror(200501162);
  135. { Pushes are needed in reverse order, add the size of the
  136. current location to the offset where to load from. This
  137. prevents wrong calculations for the last location when
  138. the size is not a power of 2 }
  139. if assigned(paraloc^.next) then
  140. pushdata(paraloc^.next,ofs+tcgsize2size[paraloc^.size]);
  141. { Push the data starting at ofs }
  142. href:=r;
  143. inc(href.offset,ofs);
  144. if tcgsize2size[paraloc^.size]>cgpara.alignment then
  145. pushsize:=paraloc^.size
  146. else
  147. pushsize:=int_cgsize(cgpara.alignment);
  148. if tcgsize2size[paraloc^.size]<cgpara.alignment then
  149. begin
  150. tmpreg:=getintregister(list,pushsize);
  151. a_load_ref_reg(list,paraloc^.size,pushsize,href,tmpreg);
  152. list.concat(taicpu.op_reg(A_PUSH,TCgsize2opsize[pushsize],tmpreg));
  153. end
  154. else
  155. begin
  156. make_simple_ref(list,href);
  157. list.concat(taicpu.op_ref(A_PUSH,TCgsize2opsize[pushsize],href));
  158. end;
  159. end;
  160. var
  161. len : aint;
  162. href : treference;
  163. begin
  164. { cgpara.size=OS_NO requires a copy on the stack }
  165. if use_push(cgpara) then
  166. begin
  167. { Record copy? }
  168. if (cgpara.size in [OS_NO,OS_F64]) or (size=OS_NO) then
  169. begin
  170. cgpara.check_simple_location;
  171. len:=align(cgpara.intsize,cgpara.alignment);
  172. g_stackpointer_alloc(list,len);
  173. reference_reset_base(href,NR_STACK_POINTER_REG,0,4);
  174. g_concatcopy(list,r,href,len);
  175. end
  176. else
  177. begin
  178. if tcgsize2size[cgpara.size]<>tcgsize2size[size] then
  179. internalerror(200501161);
  180. { We need to push the data in reverse order,
  181. therefor we use a recursive algorithm }
  182. pushdata(cgpara.location,0);
  183. end
  184. end
  185. else
  186. inherited a_load_ref_cgpara(list,size,r,cgpara);
  187. end;
  188. procedure tcg386.a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);
  189. var
  190. tmpreg : tregister;
  191. opsize : topsize;
  192. begin
  193. with r do
  194. begin
  195. if (segment<>NR_NO) then
  196. cgmessage(cg_e_cant_use_far_pointer_there);
  197. if use_push(cgpara) then
  198. begin
  199. cgpara.check_simple_location;
  200. opsize:=tcgsize2opsize[OS_ADDR];
  201. if (segment=NR_NO) and (base=NR_NO) and (index=NR_NO) then
  202. begin
  203. if assigned(symbol) then
  204. list.concat(Taicpu.Op_sym_ofs(A_PUSH,opsize,symbol,offset))
  205. else
  206. list.concat(Taicpu.Op_const(A_PUSH,opsize,offset));
  207. end
  208. else if (segment=NR_NO) and (base=NR_NO) and (index<>NR_NO) and
  209. (offset=0) and (scalefactor=0) and (symbol=nil) then
  210. list.concat(Taicpu.Op_reg(A_PUSH,opsize,index))
  211. else if (segment=NR_NO) and (base<>NR_NO) and (index=NR_NO) and
  212. (offset=0) and (symbol=nil) then
  213. list.concat(Taicpu.Op_reg(A_PUSH,opsize,base))
  214. else
  215. begin
  216. tmpreg:=getaddressregister(list);
  217. a_loadaddr_ref_reg(list,r,tmpreg);
  218. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  219. end;
  220. end
  221. else
  222. inherited a_loadaddr_ref_cgpara(list,r,cgpara);
  223. end;
  224. end;
  225. procedure tcg386.g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);
  226. var
  227. stacksize : longint;
  228. begin
  229. { MMX needs to call EMMS }
  230. if assigned(rg[R_MMXREGISTER]) and
  231. (rg[R_MMXREGISTER].uses_registers) then
  232. list.concat(Taicpu.op_none(A_EMMS,S_NO));
  233. { remove stackframe }
  234. if not nostackframe then
  235. begin
  236. if (current_procinfo.framepointer=NR_STACK_POINTER_REG) then
  237. begin
  238. stacksize:=current_procinfo.calc_stackframe_size;
  239. if (target_info.system = system_i386_darwin) and
  240. ((stacksize <> 0) or
  241. (pi_do_call in current_procinfo.flags) or
  242. { can't detect if a call in this case -> use nostackframe }
  243. { if you (think you) know what you are doing }
  244. (po_assembler in current_procinfo.procdef.procoptions)) then
  245. stacksize := align(stacksize+sizeof(aint),16) - sizeof(aint);
  246. if (stacksize<>0) then
  247. cg.a_op_const_reg(list,OP_ADD,OS_ADDR,stacksize,current_procinfo.framepointer);
  248. end
  249. else
  250. list.concat(Taicpu.op_none(A_LEAVE,S_NO));
  251. list.concat(tai_regalloc.dealloc(current_procinfo.framepointer,nil));
  252. end;
  253. { return from proc }
  254. if (po_interrupt in current_procinfo.procdef.procoptions) and
  255. { this messes up stack alignment }
  256. (target_info.system <> system_i386_darwin) then
  257. begin
  258. if assigned(current_procinfo.procdef.funcretloc[calleeside].location) and
  259. (current_procinfo.procdef.funcretloc[calleeside].location^.loc=LOC_REGISTER) then
  260. begin
  261. if (getsupreg(current_procinfo.procdef.funcretloc[calleeside].location^.register)=RS_EAX) then
  262. list.concat(Taicpu.Op_const_reg(A_ADD,S_L,4,NR_ESP))
  263. else
  264. internalerror(2010053001);
  265. end
  266. else
  267. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EAX));
  268. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EBX));
  269. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_ECX));
  270. if (current_procinfo.procdef.funcretloc[calleeside].size in [OS_64,OS_S64]) and
  271. assigned(current_procinfo.procdef.funcretloc[calleeside].location) and
  272. assigned(current_procinfo.procdef.funcretloc[calleeside].location^.next) and
  273. (current_procinfo.procdef.funcretloc[calleeside].location^.next^.loc=LOC_REGISTER) then
  274. begin
  275. if (getsupreg(current_procinfo.procdef.funcretloc[calleeside].location^.next^.register)=RS_EDX) then
  276. list.concat(Taicpu.Op_const_reg(A_ADD,S_L,4,NR_ESP))
  277. else
  278. internalerror(2010053002);
  279. end
  280. else
  281. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDX));
  282. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_ESI));
  283. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDI));
  284. { .... also the segment registers }
  285. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_DS));
  286. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_ES));
  287. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_FS));
  288. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_GS));
  289. { this restores the flags }
  290. list.concat(Taicpu.Op_none(A_IRET,S_NO));
  291. end
  292. { Routines with the poclearstack flag set use only a ret }
  293. else if (current_procinfo.procdef.proccalloption in clearstack_pocalls) and
  294. (not use_fixed_stack) then
  295. begin
  296. { complex return values are removed from stack in C code PM }
  297. { but not on win32 }
  298. if (target_info.system <> system_i386_win32) and
  299. paramanager.ret_in_param(current_procinfo.procdef.returndef,
  300. current_procinfo.procdef.proccalloption) then
  301. list.concat(Taicpu.Op_const(A_RET,S_W,sizeof(aint)))
  302. else
  303. list.concat(Taicpu.Op_none(A_RET,S_NO));
  304. end
  305. { ... also routines with parasize=0 }
  306. else if (parasize=0) then
  307. list.concat(Taicpu.Op_none(A_RET,S_NO))
  308. else
  309. begin
  310. { parameters are limited to 65535 bytes because ret allows only imm16 }
  311. if (parasize>65535) then
  312. CGMessage(cg_e_parasize_too_big);
  313. list.concat(Taicpu.Op_const(A_RET,S_W,parasize));
  314. end;
  315. end;
  316. procedure tcg386.g_copyvaluepara_openarray(list : TAsmList;const ref:treference;const lenloc:tlocation;elesize:aint;destreg:tregister);
  317. var
  318. power,len : longint;
  319. opsize : topsize;
  320. {$ifndef __NOWINPECOFF__}
  321. again,ok : tasmlabel;
  322. {$endif}
  323. begin
  324. if use_fixed_stack then
  325. begin
  326. inherited g_copyvaluepara_openarray(list,ref,lenloc,elesize,destreg);
  327. exit;
  328. end;
  329. { get stack space }
  330. getcpuregister(list,NR_EDI);
  331. a_load_loc_reg(list,OS_INT,lenloc,NR_EDI);
  332. list.concat(Taicpu.op_reg(A_INC,S_L,NR_EDI));
  333. if (elesize<>1) then
  334. begin
  335. if ispowerof2(elesize, power) then
  336. list.concat(Taicpu.op_const_reg(A_SHL,S_L,power,NR_EDI))
  337. else
  338. list.concat(Taicpu.op_const_reg(A_IMUL,S_L,elesize,NR_EDI));
  339. end;
  340. {$ifndef __NOWINPECOFF__}
  341. { windows guards only a few pages for stack growing, }
  342. { so we have to access every page first }
  343. if target_info.system=system_i386_win32 then
  344. begin
  345. current_asmdata.getjumplabel(again);
  346. current_asmdata.getjumplabel(ok);
  347. a_label(list,again);
  348. list.concat(Taicpu.op_const_reg(A_CMP,S_L,winstackpagesize,NR_EDI));
  349. a_jmp_cond(list,OC_B,ok);
  350. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize-4,NR_ESP));
  351. list.concat(Taicpu.op_reg(A_PUSH,S_L,NR_EDI));
  352. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize,NR_EDI));
  353. a_jmp_always(list,again);
  354. a_label(list,ok);
  355. list.concat(Taicpu.op_reg_reg(A_SUB,S_L,NR_EDI,NR_ESP));
  356. ungetcpuregister(list,NR_EDI);
  357. { now reload EDI }
  358. getcpuregister(list,NR_EDI);
  359. a_load_loc_reg(list,OS_INT,lenloc,NR_EDI);
  360. list.concat(Taicpu.op_reg(A_INC,S_L,NR_EDI));
  361. if (elesize<>1) then
  362. begin
  363. if ispowerof2(elesize, power) then
  364. list.concat(Taicpu.op_const_reg(A_SHL,S_L,power,NR_EDI))
  365. else
  366. list.concat(Taicpu.op_const_reg(A_IMUL,S_L,elesize,NR_EDI));
  367. end;
  368. end
  369. else
  370. {$endif __NOWINPECOFF__}
  371. list.concat(Taicpu.op_reg_reg(A_SUB,S_L,NR_EDI,NR_ESP));
  372. { align stack on 4 bytes }
  373. list.concat(Taicpu.op_const_reg(A_AND,S_L,aint($fffffff4),NR_ESP));
  374. { load destination, don't use a_load_reg_reg, that will add a move instruction
  375. that can confuse the reg allocator }
  376. list.concat(Taicpu.Op_reg_reg(A_MOV,S_L,NR_ESP,NR_EDI));
  377. { Allocate other registers }
  378. getcpuregister(list,NR_ECX);
  379. getcpuregister(list,NR_ESI);
  380. { load count }
  381. a_load_loc_reg(list,OS_INT,lenloc,NR_ECX);
  382. { load source }
  383. a_loadaddr_ref_reg(list,ref,NR_ESI);
  384. { scheduled .... }
  385. list.concat(Taicpu.op_reg(A_INC,S_L,NR_ECX));
  386. { calculate size }
  387. len:=elesize;
  388. opsize:=S_B;
  389. if (len and 3)=0 then
  390. begin
  391. opsize:=S_L;
  392. len:=len shr 2;
  393. end
  394. else
  395. if (len and 1)=0 then
  396. begin
  397. opsize:=S_W;
  398. len:=len shr 1;
  399. end;
  400. if len<>0 then
  401. begin
  402. if ispowerof2(len, power) then
  403. list.concat(Taicpu.op_const_reg(A_SHL,S_L,power,NR_ECX))
  404. else
  405. list.concat(Taicpu.op_const_reg(A_IMUL,S_L,len,NR_ECX));
  406. end;
  407. list.concat(Taicpu.op_none(A_REP,S_NO));
  408. case opsize of
  409. S_B : list.concat(Taicpu.Op_none(A_MOVSB,S_NO));
  410. S_W : list.concat(Taicpu.Op_none(A_MOVSW,S_NO));
  411. S_L : list.concat(Taicpu.Op_none(A_MOVSD,S_NO));
  412. end;
  413. ungetcpuregister(list,NR_EDI);
  414. ungetcpuregister(list,NR_ECX);
  415. ungetcpuregister(list,NR_ESI);
  416. { patch the new address, but don't use a_load_reg_reg, that will add a move instruction
  417. that can confuse the reg allocator }
  418. list.concat(Taicpu.Op_reg_reg(A_MOV,S_L,NR_ESP,destreg));
  419. end;
  420. procedure tcg386.g_releasevaluepara_openarray(list : TAsmList;const l:tlocation);
  421. begin
  422. if use_fixed_stack then
  423. begin
  424. inherited g_releasevaluepara_openarray(list,l);
  425. exit;
  426. end;
  427. { Nothing to release }
  428. end;
  429. procedure tcg386.g_exception_reason_save(list : TAsmList; const href : treference);
  430. begin
  431. if not use_fixed_stack then
  432. list.concat(Taicpu.op_reg(A_PUSH,tcgsize2opsize[OS_INT],NR_FUNCTION_RESULT_REG))
  433. else
  434. inherited g_exception_reason_save(list,href);
  435. end;
  436. procedure tcg386.g_exception_reason_save_const(list : TAsmList;const href : treference; a: aint);
  437. begin
  438. if not use_fixed_stack then
  439. list.concat(Taicpu.op_const(A_PUSH,tcgsize2opsize[OS_INT],a))
  440. else
  441. inherited g_exception_reason_save_const(list,href,a);
  442. end;
  443. procedure tcg386.g_exception_reason_load(list : TAsmList; const href : treference);
  444. begin
  445. if not use_fixed_stack then
  446. begin
  447. cg.a_reg_alloc(list,NR_FUNCTION_RESULT_REG);
  448. list.concat(Taicpu.op_reg(A_POP,tcgsize2opsize[OS_INT],NR_FUNCTION_RESULT_REG))
  449. end
  450. else
  451. inherited g_exception_reason_load(list,href);
  452. end;
  453. procedure tcg386.g_maybe_got_init(list: TAsmList);
  454. begin
  455. { allocate PIC register }
  456. if (cs_create_pic in current_settings.moduleswitches) and
  457. (tf_pic_uses_got in target_info.flags) and
  458. (pi_needs_got in current_procinfo.flags) then
  459. begin
  460. if (target_info.system<>system_i386_darwin) then
  461. begin
  462. current_module.requires_ebx_pic_helper:=true;
  463. cg.a_call_name_static(list,'fpc_geteipasebx');
  464. list.concat(taicpu.op_sym_ofs_reg(A_ADD,S_L,current_asmdata.RefAsmSymbol('_GLOBAL_OFFSET_TABLE_'),0,NR_PIC_OFFSET_REG));
  465. list.concat(tai_regalloc.alloc(NR_PIC_OFFSET_REG,nil));
  466. { ecx could be used in leaf procedures }
  467. current_procinfo.got:=NR_EBX;
  468. end
  469. else
  470. begin
  471. { can't use ecx, since that one may overwrite a parameter }
  472. current_module.requires_ebx_pic_helper:=true;
  473. cg.a_call_name_static(list,'fpc_geteipasebx');
  474. list.concat(tai_regalloc.alloc(NR_EBX,nil));
  475. a_label(list,current_procinfo.CurrGotLabel);
  476. { got is already set by ti386procinfo.allocate_got_register }
  477. list.concat(tai_regalloc.dealloc(NR_EBX,nil));
  478. a_load_reg_reg(list,OS_ADDR,OS_ADDR,NR_EBX,current_procinfo.got);
  479. end;
  480. end;
  481. end;
  482. procedure tcg386.g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);
  483. {
  484. possible calling conventions:
  485. default stdcall cdecl pascal register
  486. default(0): OK OK OK(1) OK OK
  487. virtual(2): OK OK OK(3) OK OK
  488. (0):
  489. set self parameter to correct value
  490. jmp mangledname
  491. (1): The code is the following
  492. set self parameter to correct value
  493. call mangledname
  494. set self parameter to interface value
  495. ret
  496. This is different to case (0) because in theory, the caller
  497. could reuse the data pushed on the stack so we've to return
  498. it unmodified because self is const.
  499. (2): The wrapper code use %eax to reach the virtual method address
  500. set self to correct value
  501. move self,%eax
  502. mov 0(%eax),%eax ; load vmt
  503. jmp vmtoffs(%eax) ; method offs
  504. (3): The wrapper code use %eax to reach the virtual method address
  505. set self to correct value
  506. move self,%eax
  507. mov 0(%eax),%eax ; load vmt
  508. jmp vmtoffs(%eax) ; method offs
  509. set self parameter to interface value
  510. (4): Virtual use values pushed on stack to reach the method address
  511. so the following code be generated:
  512. set self to correct value
  513. push %ebx ; allocate space for function address
  514. push %eax
  515. mov self,%eax
  516. mov 0(%eax),%eax ; load vmt
  517. mov vmtoffs(%eax),eax ; method offs
  518. mov %eax,4(%esp)
  519. pop %eax
  520. ret 0; jmp the address
  521. }
  522. procedure getselftoeax(offs: longint);
  523. var
  524. href : treference;
  525. selfoffsetfromsp : longint;
  526. begin
  527. { mov offset(%esp),%eax }
  528. if (procdef.proccalloption<>pocall_register) then
  529. begin
  530. { framepointer is pushed for nested procs }
  531. if procdef.parast.symtablelevel>normal_function_level then
  532. selfoffsetfromsp:=2*sizeof(aint)
  533. else
  534. selfoffsetfromsp:=sizeof(aint);
  535. reference_reset_base(href,NR_ESP,selfoffsetfromsp+offs,4);
  536. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_EAX);
  537. end;
  538. end;
  539. procedure loadvmttoeax;
  540. var
  541. href : treference;
  542. begin
  543. { mov 0(%eax),%eax ; load vmt}
  544. reference_reset_base(href,NR_EAX,0,4);
  545. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_EAX);
  546. end;
  547. procedure op_oneaxmethodaddr(op: TAsmOp);
  548. var
  549. href : treference;
  550. begin
  551. if (procdef.extnumber=$ffff) then
  552. Internalerror(200006139);
  553. { call/jmp vmtoffs(%eax) ; method offs }
  554. reference_reset_base(href,NR_EAX,procdef._class.vmtmethodoffset(procdef.extnumber),4);
  555. list.concat(taicpu.op_ref(op,S_L,href));
  556. end;
  557. procedure loadmethodoffstoeax;
  558. var
  559. href : treference;
  560. begin
  561. if (procdef.extnumber=$ffff) then
  562. Internalerror(200006139);
  563. { mov vmtoffs(%eax),%eax ; method offs }
  564. reference_reset_base(href,NR_EAX,procdef._class.vmtmethodoffset(procdef.extnumber),4);
  565. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_EAX);
  566. end;
  567. var
  568. lab : tasmsymbol;
  569. make_global : boolean;
  570. href : treference;
  571. begin
  572. if not(procdef.proctypeoption in [potype_function,potype_procedure]) then
  573. Internalerror(200006137);
  574. if not assigned(procdef._class) or
  575. (procdef.procoptions*[po_classmethod, po_staticmethod,
  576. po_methodpointer, po_interrupt, po_iocheck]<>[]) then
  577. Internalerror(200006138);
  578. if procdef.owner.symtabletype<>ObjectSymtable then
  579. Internalerror(200109191);
  580. make_global:=false;
  581. if (not current_module.is_unit) or
  582. create_smartlink or
  583. (procdef.owner.defowner.owner.symtabletype=globalsymtable) then
  584. make_global:=true;
  585. if make_global then
  586. List.concat(Tai_symbol.Createname_global(labelname,AT_FUNCTION,0))
  587. else
  588. List.concat(Tai_symbol.Createname(labelname,AT_FUNCTION,0));
  589. { set param1 interface to self }
  590. g_adjust_self_value(list,procdef,ioffset);
  591. { case 1 or 2 }
  592. if (procdef.proccalloption in clearstack_pocalls) then
  593. begin
  594. if po_virtualmethod in procdef.procoptions then
  595. begin
  596. { case 2 }
  597. getselftoeax(0);
  598. loadvmttoeax;
  599. op_oneaxmethodaddr(A_CALL);
  600. end
  601. else
  602. begin
  603. { case 1 }
  604. cg.a_call_name(list,procdef.mangledname,false);
  605. end;
  606. { restore param1 value self to interface }
  607. g_adjust_self_value(list,procdef,-ioffset);
  608. list.concat(taicpu.op_none(A_RET,S_L));
  609. end
  610. else if po_virtualmethod in procdef.procoptions then
  611. begin
  612. if (procdef.proccalloption=pocall_register) then
  613. begin
  614. { case 4 }
  615. list.concat(taicpu.op_reg(A_PUSH,S_L,NR_EBX)); { allocate space for address}
  616. list.concat(taicpu.op_reg(A_PUSH,S_L,NR_EAX));
  617. getselftoeax(8);
  618. loadvmttoeax;
  619. loadmethodoffstoeax;
  620. { mov %eax,4(%esp) }
  621. reference_reset_base(href,NR_ESP,4,4);
  622. list.concat(taicpu.op_reg_ref(A_MOV,S_L,NR_EAX,href));
  623. { pop %eax }
  624. list.concat(taicpu.op_reg(A_POP,S_L,NR_EAX));
  625. { ret ; jump to the address }
  626. list.concat(taicpu.op_none(A_RET,S_L));
  627. end
  628. else
  629. begin
  630. { case 3 }
  631. getselftoeax(0);
  632. loadvmttoeax;
  633. op_oneaxmethodaddr(A_JMP);
  634. end;
  635. end
  636. { case 0 }
  637. else
  638. begin
  639. if (target_info.system <> system_i386_darwin) then
  640. begin
  641. lab:=current_asmdata.RefAsmSymbol(procdef.mangledname);
  642. list.concat(taicpu.op_sym(A_JMP,S_NO,lab))
  643. end
  644. else
  645. list.concat(taicpu.op_sym(A_JMP,S_NO,get_darwin_call_stub(procdef.mangledname,false)))
  646. end;
  647. List.concat(Tai_symbol_end.Createname(labelname));
  648. end;
  649. { ************* 64bit operations ************ }
  650. procedure tcg64f386.get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  651. begin
  652. case op of
  653. OP_ADD :
  654. begin
  655. op1:=A_ADD;
  656. op2:=A_ADC;
  657. end;
  658. OP_SUB :
  659. begin
  660. op1:=A_SUB;
  661. op2:=A_SBB;
  662. end;
  663. OP_XOR :
  664. begin
  665. op1:=A_XOR;
  666. op2:=A_XOR;
  667. end;
  668. OP_OR :
  669. begin
  670. op1:=A_OR;
  671. op2:=A_OR;
  672. end;
  673. OP_AND :
  674. begin
  675. op1:=A_AND;
  676. op2:=A_AND;
  677. end;
  678. else
  679. internalerror(200203241);
  680. end;
  681. end;
  682. procedure tcg64f386.a_op64_ref_reg(list : TAsmList;op:TOpCG;size : tcgsize;const ref : treference;reg : tregister64);
  683. var
  684. op1,op2 : TAsmOp;
  685. tempref : treference;
  686. begin
  687. if not(op in [OP_NEG,OP_NOT]) then
  688. begin
  689. get_64bit_ops(op,op1,op2);
  690. tempref:=ref;
  691. tcgx86(cg).make_simple_ref(list,tempref);
  692. list.concat(taicpu.op_ref_reg(op1,S_L,tempref,reg.reglo));
  693. inc(tempref.offset,4);
  694. list.concat(taicpu.op_ref_reg(op2,S_L,tempref,reg.reghi));
  695. end
  696. else
  697. begin
  698. a_load64_ref_reg(list,ref,reg);
  699. a_op64_reg_reg(list,op,size,reg,reg);
  700. end;
  701. end;
  702. procedure tcg64f386.a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);
  703. var
  704. op1,op2 : TAsmOp;
  705. begin
  706. case op of
  707. OP_NEG :
  708. begin
  709. if (regsrc.reglo<>regdst.reglo) then
  710. a_load64_reg_reg(list,regsrc,regdst);
  711. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reghi));
  712. list.concat(taicpu.op_reg(A_NEG,S_L,regdst.reglo));
  713. list.concat(taicpu.op_const_reg(A_SBB,S_L,-1,regdst.reghi));
  714. exit;
  715. end;
  716. OP_NOT :
  717. begin
  718. if (regsrc.reglo<>regdst.reglo) then
  719. a_load64_reg_reg(list,regsrc,regdst);
  720. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reghi));
  721. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reglo));
  722. exit;
  723. end;
  724. end;
  725. get_64bit_ops(op,op1,op2);
  726. list.concat(taicpu.op_reg_reg(op1,S_L,regsrc.reglo,regdst.reglo));
  727. list.concat(taicpu.op_reg_reg(op2,S_L,regsrc.reghi,regdst.reghi));
  728. end;
  729. procedure tcg64f386.a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);
  730. var
  731. op1,op2 : TAsmOp;
  732. begin
  733. case op of
  734. OP_AND,OP_OR,OP_XOR:
  735. begin
  736. cg.a_op_const_reg(list,op,OS_32,aint(lo(value)),reg.reglo);
  737. cg.a_op_const_reg(list,op,OS_32,aint(hi(value)),reg.reghi);
  738. end;
  739. OP_ADD, OP_SUB:
  740. begin
  741. // can't use a_op_const_ref because this may use dec/inc
  742. get_64bit_ops(op,op1,op2);
  743. list.concat(taicpu.op_const_reg(op1,S_L,aint(lo(value)),reg.reglo));
  744. list.concat(taicpu.op_const_reg(op2,S_L,aint(hi(value)),reg.reghi));
  745. end;
  746. else
  747. internalerror(200204021);
  748. end;
  749. end;
  750. procedure tcg64f386.a_op64_const_ref(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;const ref : treference);
  751. var
  752. op1,op2 : TAsmOp;
  753. tempref : treference;
  754. begin
  755. tempref:=ref;
  756. tcgx86(cg).make_simple_ref(list,tempref);
  757. case op of
  758. OP_AND,OP_OR,OP_XOR:
  759. begin
  760. cg.a_op_const_ref(list,op,OS_32,aint(lo(value)),tempref);
  761. inc(tempref.offset,4);
  762. cg.a_op_const_ref(list,op,OS_32,aint(hi(value)),tempref);
  763. end;
  764. OP_ADD, OP_SUB:
  765. begin
  766. get_64bit_ops(op,op1,op2);
  767. // can't use a_op_const_ref because this may use dec/inc
  768. list.concat(taicpu.op_const_ref(op1,S_L,aint(lo(value)),tempref));
  769. inc(tempref.offset,4);
  770. list.concat(taicpu.op_const_ref(op2,S_L,aint(hi(value)),tempref));
  771. end;
  772. else
  773. internalerror(200204022);
  774. end;
  775. end;
  776. procedure create_codegen;
  777. begin
  778. cg := tcg386.create;
  779. cg64 := tcg64f386.create;
  780. end;
  781. end.