spreg.dat 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173
  1. ;
  2. ; Sparc registers
  3. ;
  4. ; layout
  5. ; <name>,<regtype>,<regnum>,<stdname>,<stabidx>,<dwarfidx>
  6. ;
  7. NO,$00,$00,$00,INVALID,-1,-1
  8. ; Integer registers
  9. G0,$01,$04,$00,%g0,0,0
  10. G1,$01,$04,$01,%g1,1,1
  11. G2,$01,$04,$02,%g2,2,2
  12. G3,$01,$04,$03,%g3,3,3
  13. G4,$01,$04,$04,%g4,4,4
  14. G5,$01,$04,$05,%g5,5,5
  15. G6,$01,$04,$06,%g6,6,6
  16. G7,$01,$04,$07,%g7,7,7
  17. O0,$01,$04,$08,%o0,8,8
  18. O1,$01,$04,$09,%o1,9,9
  19. O2,$01,$04,$0a,%o2,10,10
  20. O3,$01,$04,$0b,%o3,11,11
  21. O4,$01,$04,$0c,%o4,12,12
  22. O5,$01,$04,$0d,%o5,13,13
  23. O6,$01,$04,$0e,%o6,14,14
  24. O7,$01,$04,$0f,%o7,15,15
  25. L0,$01,$04,$10,%l0,16,16
  26. L1,$01,$04,$11,%l1,17,17
  27. L2,$01,$04,$12,%l2,18,18
  28. L3,$01,$04,$13,%l3,19,19
  29. L4,$01,$04,$14,%l4,20,20
  30. L5,$01,$04,$15,%l5,21,21
  31. L6,$01,$04,$16,%l6,22,22
  32. L7,$01,$04,$17,%l7,23,23
  33. I0,$01,$04,$18,%i0,24,24
  34. I1,$01,$04,$19,%i1,25,25
  35. I2,$01,$04,$1a,%i2,26,26
  36. I3,$01,$04,$1b,%i3,27,27
  37. I4,$01,$04,$1c,%i4,28,28
  38. I5,$01,$04,$1d,%i5,29,29
  39. I6,$01,$04,$1e,%i6,30,30
  40. I7,$01,$04,$1f,%i7,31,31
  41. ; Aliases for stackpointer (%o6) and framepointer (%i6)
  42. FP,$01,$04,$1e,%fp,30,30
  43. SP,$01,$04,$0e,%sp,14,14
  44. ; Float registers, single use
  45. F0,$02,$06,$00,%f0,32,32
  46. F1,$02,$06,$01,%f1,33,33
  47. F2,$02,$06,$02,%f2,34,34
  48. F3,$02,$06,$03,%f3,35,35
  49. F4,$02,$06,$04,%f4,36,36
  50. F5,$02,$06,$05,%f5,37,37
  51. F6,$02,$06,$06,%f6,38,38
  52. F7,$02,$06,$07,%f7,39,39
  53. F8,$02,$06,$08,%f8,40,40
  54. F9,$02,$06,$09,%f9,41,41
  55. F10,$02,$06,$0a,%f10,42,42
  56. F11,$02,$06,$0b,%f11,43,43
  57. F12,$02,$06,$0c,%f12,44,44
  58. F13,$02,$06,$0d,%f13,45,45
  59. F14,$02,$06,$0e,%f14,46,46
  60. F15,$02,$06,$0f,%f15,47,47
  61. F16,$02,$06,$10,%f16,48,48
  62. F17,$02,$06,$11,%f17,49,49
  63. F18,$02,$06,$12,%f18,50,50
  64. F19,$02,$06,$13,%f19,51,51
  65. F20,$02,$06,$14,%f20,52,52
  66. F21,$02,$06,$15,%f21,53,53
  67. F22,$02,$06,$16,%f22,54,54
  68. F23,$02,$06,$17,%f23,55,55
  69. F24,$02,$06,$18,%f24,56,56
  70. F25,$02,$06,$19,%f25,57,57
  71. F26,$02,$06,$1a,%f26,58,58
  72. F27,$02,$06,$1b,%f27,59,59
  73. F28,$02,$06,$1c,%f28,60,60
  74. F29,$02,$06,$1d,%f29,61,61
  75. F30,$02,$06,$1e,%f30,62,62
  76. F31,$02,$06,$1f,%f31,63,63
  77. ; Float registers, double use
  78. ; Not enabled for now Pierre
  79. ; D0,$02,$07,$00,%d0,72,72
  80. ; D2,$02,$07,$02,%d2,73,73
  81. ; D4,$02,$07,$04,%d4,74,74
  82. ; D6,$02,$07,$06,%d6,75,75
  83. ; D8,$02,$07,$08,%d8,76,76
  84. ; D10,$02,$07,$0a,%d10,77,77
  85. ; D12,$02,$07,$0c,%d12,78,78
  86. ; D14,$02,$07,$0e,%d14,79,79
  87. ; D16,$02,$07,$10,%d16,80,80
  88. ; D18,$02,$07,$12,%d18,81,81
  89. ; D20,$02,$07,$14,%d20,82,82
  90. ; D22,$02,$07,$16,%d22,83,83
  91. ; D24,$02,$07,$18,%d24,84,84
  92. ; D26,$02,$07,$1a,%d26,85,85
  93. ; D28,$02,$07,$1c,%d28,86,86
  94. ; D30,$02,$07,$1e,%d30,87,87
  95. ; Coprocessor registers
  96. C0,$03,$00,$00,%c0,32,32
  97. C1,$03,$00,$01,%c1,32,32
  98. C2,$03,$00,$02,%c2,32,32
  99. C3,$03,$00,$03,%c3,32,32
  100. C4,$03,$00,$04,%c4,32,32
  101. C5,$03,$00,$05,%c5,32,32
  102. C6,$03,$00,$06,%c6,32,32
  103. C7,$03,$00,$07,%c7,32,32
  104. C8,$03,$00,$08,%c8,32,32
  105. C9,$03,$00,$09,%c9,32,32
  106. C10,$03,$00,$0a,%c10,32,32
  107. C11,$03,$00,$0b,%c11,32,32
  108. C12,$03,$00,$0c,%c12,32,32
  109. C13,$03,$00,$0d,%c13,32,32
  110. C14,$03,$00,$0e,%c14,32,32
  111. C15,$03,$00,$0f,%c15,32,32
  112. C16,$03,$00,$10,%c16,32,32
  113. C17,$03,$00,$11,%c17,32,32
  114. C18,$03,$00,$12,%c18,32,32
  115. C19,$03,$00,$13,%c19,32,32
  116. C20,$03,$00,$14,%c20,32,32
  117. C21,$03,$00,$15,%c21,32,32
  118. C22,$03,$00,$16,%c22,32,32
  119. C23,$03,$00,$17,%c23,32,32
  120. C24,$03,$00,$18,%c24,32,32
  121. C25,$03,$00,$19,%c25,32,32
  122. C26,$03,$00,$1a,%c26,32,32
  123. C27,$03,$00,$1b,%c27,32,32
  124. C28,$03,$00,$1c,%c28,32,32
  125. C29,$03,$00,$1d,%c29,32,32
  126. C30,$03,$00,$1e,%c30,32,32
  127. C31,$03,$00,$1f,%c31,32,32
  128. ; Special registers
  129. FSR,$05,$00,$00,%fsr,70,70
  130. FQ,$05,$00,$01,%fq,65,65
  131. CSR,$05,$00,$02,%csr,71,71
  132. CQ,$05,$00,$03,%cq,65,65
  133. PSR,$05,$00,$04,%psr,65,65
  134. TBR,$05,$00,$05,%tbr,67,67
  135. WIM,$05,$00,$06,%wim,66,66
  136. Y,$05,$00,$07,%y,64,64
  137. ; Ancillary State Registers
  138. ASR0,$04,$00,$00,%asr0,32,32
  139. ASR1,$04,$00,$01,%asr1,32,32
  140. ASR2,$04,$00,$02,%asr2,32,32
  141. ASR3,$04,$00,$03,%asr3,32,32
  142. ASR4,$04,$00,$04,%asr4,32,32
  143. ASR5,$04,$00,$05,%asr5,32,32
  144. ASR6,$04,$00,$06,%asr6,32,32
  145. ASR7,$04,$00,$07,%asr7,32,32
  146. ASR8,$04,$00,$08,%asr8,32,32
  147. ASR9,$04,$00,$09,%asr9,32,32
  148. ASR10,$04,$00,$0a,%asr10,32,32
  149. ASR11,$04,$00,$0b,%asr11,32,32
  150. ASR12,$04,$00,$0c,%asr12,32,32
  151. ASR13,$04,$00,$0d,%asr13,32,32
  152. ASR14,$04,$00,$0e,%asr14,32,32
  153. ASR15,$04,$00,$0f,%asr15,32,32
  154. ASR16,$04,$00,$10,%asr16,32,32
  155. ASR17,$04,$00,$11,%asr17,32,32
  156. ASR18,$04,$00,$12,%asr18,32,32
  157. ASR19,$04,$00,$13,%asr19,32,32
  158. ASR20,$04,$00,$14,%asr20,32,32
  159. ASR21,$04,$00,$15,%asr21,32,32
  160. ASR22,$04,$00,$16,%asr22,32,32
  161. ASR23,$04,$00,$17,%asr23,32,32
  162. ASR24,$04,$00,$18,%asr24,32,32
  163. ASR25,$04,$00,$19,%asr25,32,32
  164. ASR26,$04,$00,$1a,%asr26,32,32
  165. ASR27,$04,$00,$1b,%asr27,32,32
  166. ASR28,$04,$00,$1c,%asr28,32,32
  167. ASR29,$04,$00,$1d,%asr29,32,32
  168. ASR30,$04,$00,$1e,%asr30,32,32
  169. ASR31,$04,$00,$1f,%asr31,32,32