cpubase.pas 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053
  1. {
  2. $Id$
  3. Copyright (c) 1998-2002 by Florian Klaempfl
  4. Contains the base types for the PowerPC
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. { This Unit contains the base types for the PowerPC
  19. }
  20. unit cpubase;
  21. {$i fpcdefs.inc}
  22. interface
  23. uses
  24. strings,cutils,cclasses,aasmbase,cpuinfo,cginfo;
  25. {*****************************************************************************
  26. Assembler Opcodes
  27. *****************************************************************************}
  28. type
  29. TAsmOp=(A_None,
  30. { normal opcodes }
  31. a_add, a_add_, a_addo, a_addo_, a_addc, a_addc_, a_addco, a_addco_,
  32. a_adde, a_adde_, a_addeo, a_addeo_, a_addi, a_addic, a_addic_, a_addis,
  33. a_addme, a_addme_, a_addmeo, a_addmeo_, a_addze, a_addze_, a_addzeo,
  34. a_addzeo_, a_and, a_and_, a_andc, a_andc_, a_andi_, a_andis_, a_b,
  35. a_ba, a_bl, a_bla, a_bc, a_bca, a_bcl, a_bcla, a_bcctr, a_bcctrl, a_bclr,
  36. a_bclrl, a_cmp, a_cmpi, a_cmpl, a_cmpli, a_cntlzw, a_cntlzw_, a_crand,
  37. a_crandc, a_creqv, a_crnand, a_crnor, a_cror, a_crorc, a_crxor, a_dcba,
  38. a_dcbf, a_dcbi, a_dcbst, a_dcbt, a_divw, a_divw_, a_divwo, a_divwo_,
  39. a_divwu, a_divwu_, a_divwuo, a_divwuo_, a_eciwx, a_ecowx, a_eieio, a_eqv,
  40. a_eqv_, a_extsb, a_extsb_, a_extsh, a_extsh_, a_fabs, a_fabs_, a_fadd,
  41. a_fadd_, a_fadds, a_fadds_, a_fcmpo, a_fcmpu, a_fctiw, a_fctw_, a_fctwz,
  42. a_fctwz_, a_fdiv, a_fdiv_, a_fdivs, a_fdivs_, a_fmadd, a_fmadd_, a_fmadds,
  43. a_fmadds_, a_fmr, a_fmsub, a_fmsub_, a_fmsubs, a_fmsubs_, a_fmul, a_fmul_,
  44. a_fmuls, a_fmuls_, a_fnabs, a_fnabs_, a_fneg, a_fneg_, a_fnmadd,
  45. a_fnmadd_, a_fnmadds, a_fnmadds_, a_fnmsub, a_fnmsub_, a_fnmsubs,
  46. a_fnmsubs_, a_fres, a_fres_, a_frsp, a_frsp_, a_frsqrte, a_frsqrte_,
  47. a_fsel, a_fsel_, a_fsqrt, a_fsqrt_, a_fsqrts, a_fsqrts_, a_fsub, a_fsub_,
  48. a_fsubs, a_fsubs_, a_icbi, a_isync, a_lbz, a_lbzu, a_lbzux, a_lbzx,
  49. a_lfd, a_lfdu, a_lfdux, a_lfdx, a_lfs, a_lfsu, a_lfsux, a_lfsx, a_lha,
  50. a_lhau, a_lhaux, a_lhax, a_hbrx, a_lhz, a_lhzu, a_lhzux, a_lhzx, a_lmw,
  51. a_lswi, a_lswx, a_lwarx, a_lwbrx, a_lwz, a_lwzu, a_lwzux, a_lwzx, a_mcrf,
  52. a_mcrfs, a_mcrxr, a_lcrxe, a_mfcr, a_mffs, a_maffs_, a_mfmsr, a_mfspr, a_mfsr,
  53. a_mfsrin, a_mftb, a_mtfcrf, a_a_mtfd0, a_mtfsb1, a_mtfsf, a_mtfsf_,
  54. a_mtfsfi, a_mtfsfi_, a_mtmsr, a_mtspr, a_mtsr, a_mtsrin, a_mulhw,
  55. a_mulhw_, a_mulhwu, a_mulhwu_, a_mulli, a_mullw, a_mullw_, a_mullwo,
  56. a_mullwo_, a_nand, a_nand_, a_neg, a_neg_, a_nego, a_nego_, a_nor, a_nor_,
  57. a_or, a_or_, a_orc, a_orc_, a_ori, a_oris, a_rfi, a_rlwimi, a_rlwimi_,
  58. a_rlwinm, a_rlwinm_, a_rlwnm, a_sc, a_slw, a_slw_, a_sraw, a_sraw_,
  59. a_srawi, a_srawi_,a_srw, a_srw_, a_stb, a_stbu, a_stbux, a_stbx, a_stfd,
  60. a_stfdu, a_stfdux, a_stfdx, a_stfiwx, a_stfs, a_stfsu, a_stfsux, a_stfsx,
  61. a_sth, a_sthbrx, a_sthu, a_sthux, a_sthx, a_stmw, a_stswi, a_stswx, a_stw,
  62. a_stwbrx, a_stwx_, a_stwu, a_stwux, a_stwx, a_subf, a_subf_, a_subfo,
  63. a_subfo_, a_subfc, a_subfc_, a_subfco, a_subfco_, a_subfe, a_subfe_,
  64. a_subfeo, a_subfeo_, a_subfic, a_subfme, a_subfme_, a_subfmeo, a_subfmeo_,
  65. a_subfze, a_subfze_, a_subfzeo, a_subfzeo_, a_sync, a_tlbia, a_tlbie,
  66. a_tlbsync, a_tw, a_twi, a_xor, a_xor_, a_xori, a_xoris,
  67. { simplified mnemonics }
  68. a_subi, a_subis, a_subic, a_subic_, a_sub, a_sub_, a_subo, a_subo_,
  69. a_subc, a_subc_, a_subco, a_subco_, a_cmpwi, a_cmpw, a_cmplwi, a_cmplw,
  70. a_extlwi, a_extlwi_, a_extrwi, a_extrwi_, a_inslwi, a_inslwi_, a_insrwi,
  71. a_insrwi_, a_rotlwi, a_rotlwi_, a_rotlw, a_rotlw_, a_slwi, a_slwi_,
  72. a_srwi, a_srwi_, a_clrlwi, a_clrlwi_, a_clrrwi, a_clrrwi_, a_clrslwi,
  73. a_clrslwi_, a_blr, a_bctr, a_blrl, a_bctrl, a_crset, a_crclr, a_crmove,
  74. a_crnot, a_mt {move to special prupose reg}, a_mf {move from special purpose reg},
  75. a_nop, a_li, a_lis, a_la, a_mr, a_mr_, a_not, a_mtcr, a_mtlr, a_mflr,
  76. a_mtctr, a_mfctr);
  77. {# This should define the array of instructions as string }
  78. op2strtable=array[tasmop] of string[8];
  79. Const
  80. {# First value of opcode enumeration }
  81. firstop = low(tasmop);
  82. {# Last value of opcode enumeration }
  83. lastop = high(tasmop);
  84. {*****************************************************************************
  85. Registers
  86. *****************************************************************************}
  87. type
  88. Toldregister = (R_NO,
  89. R_0,R_1,R_2,R_3,R_4,R_5,R_6,R_7,R_8,R_9,R_10,R_11,R_12,R_13,R_14,R_15,R_16,
  90. R_17,R_18,R_19,R_20,R_21,R_22,R_23,R_24,R_25,R_26,R_27,R_28,R_29,R_30,R_31,
  91. R_F0,R_F1,R_F2,R_F3,R_F4,R_F5,R_F6,R_F7,R_F8,R_F9,R_F10,R_F11,R_F12,
  92. R_F13,R_F14,R_F15,R_F16,R_F17, R_F18,R_F19,R_F20,R_F21,R_F22, R_F23,R_F24,
  93. R_F25,R_F26,R_F27,R_F28,R_F29,R_F30,R_F31,
  94. R_M0,R_M1,R_M2,R_M3,R_M4,R_M5,R_M6,R_M7,R_M8,R_M9,R_M10,R_M11,R_M12,
  95. R_M13,R_M14,R_M15,R_M16,R_M17,R_M18,R_M19,R_M20,R_M21,R_M22, R_M23,R_M24,
  96. R_M25,R_M26,R_M27,R_M28,R_M29,R_M30,R_M31,
  97. R_CR,R_CR0,R_CR1,R_CR2,R_CR3,R_CR4,R_CR5,R_CR6,R_CR7,
  98. R_XER,R_LR,R_CTR,R_FPSCR,
  99. R_INTREGISTER {Only for use by the register allocator.}
  100. );
  101. Tnewregister=word;
  102. Tsuperregister=byte;
  103. Tsubregister=byte;
  104. Tregister=record
  105. enum:Toldregister;
  106. number:Tnewregister;
  107. end;
  108. {# Set type definition for registers }
  109. tregisterset = set of Toldregister;
  110. Tsupregset=set of Tsuperregister;
  111. { A type to store register locations for 64 Bit values. }
  112. tregister64 = packed record
  113. reglo,reghi : tregister;
  114. end;
  115. { alias for compact code }
  116. treg64 = tregister64;
  117. Const
  118. {# First register in the tregister enumeration }
  119. firstreg = low(Toldregister);
  120. {# Last register in the tregister enumeration }
  121. lastreg = R_FPSCR;
  122. type
  123. {# Type definition for the array of string of register nnames }
  124. treg2strtable = array[firstreg..lastreg] of string[5];
  125. const
  126. R_SPR1 = R_XER;
  127. R_SPR8 = R_LR;
  128. R_SPR9 = R_CTR;
  129. R_TOC = R_2;
  130. { CR0 = 0;
  131. CR1 = 4;
  132. CR2 = 8;
  133. CR3 = 12;
  134. CR4 = 16;
  135. CR5 = 20;
  136. CR6 = 24;
  137. CR7 = 28;
  138. LT = 0;
  139. GT = 1;
  140. EQ = 2;
  141. SO = 3;
  142. FX = 4;
  143. FEX = 5;
  144. VX = 6;
  145. OX = 7;}
  146. mot_reg2str : treg2strtable = ('',
  147. 'r0','r1','r2','r3','r4','r5','r6','r7','r8','r9','r10','r11','r12','r13',
  148. 'r14','r15','r16','r17','r18','r19','r20','r21','r22','r23','r24','r25',
  149. 'r26','r27','r28','r29','r30','r31',
  150. 'F0','F1','F2','F3','F4','F5','F6','F7', 'F8','F9','F10','F11','F12',
  151. 'F13','F14','F15','F16','F17', 'F18','F19','F20','F21','F22', 'F23','F24',
  152. 'F25','F26','F27','F28','F29','F30','F31',
  153. 'M0','M1','M2','M3','M4','M5','M6','M7','M8','M9','M10','M11','M12',
  154. 'M13','M14','M15','M16','M17','M18','M19','M20','M21','M22', 'M23','M24',
  155. 'M25','M26','M27','M28','M29','M30','M31',
  156. 'CR','CR0','CR1','CR2','CR3','CR4','CR5','CR6','CR7',
  157. 'XER','LR','CTR','FPSCR'
  158. );
  159. std_reg2str : treg2strtable = ('',
  160. 'r0','r1','r2','r3','r4','r5','r6','r7','r8','r9','r10','r11','r12','r13',
  161. 'r14','r15','r16','r17','r18','r19','r20','r21','r22','r23','r24','r25',
  162. 'r26','r27','r28','r29','r30','r31',
  163. 'F0','F1','F2','F3','F4','F5','F6','F7', 'F8','F9','F10','F11','F12',
  164. 'F13','F14','F15','F16','F17', 'F18','F19','F20','F21','F22', 'F23','F24',
  165. 'F25','F26','F27','F28','F29','F30','F31',
  166. 'M0','M1','M2','M3','M4','M5','M6','M7','M8','M9','M10','M11','M12',
  167. 'M13','M14','M15','M16','M17','M18','M19','M20','M21','M22', 'M23','M24',
  168. 'M25','M26','M27','M28','M29','M30','M31',
  169. 'CR','CR0','CR1','CR2','CR3','CR4','CR5','CR6','CR7',
  170. 'XER','LR','CTR','FPSCR'
  171. );
  172. {New register coding:}
  173. {Special registers:}
  174. const
  175. NR_NO = $0000; {Invalid register}
  176. {Normal registers:}
  177. {General purpose registers:}
  178. NR_R0 = $0100; NR_R1 = $0200; NR_R2 = $0300;
  179. NR_R3 = $0400; NR_R4 = $0500; NR_R5 = $0600;
  180. NR_R6 = $0700; NR_R7 = $0800; NR_R8 = $0900;
  181. NR_R9 = $0A00; NR_R10 = $0B00; NR_R11 = $0C00;
  182. NR_R12 = $0D00; NR_R13 = $0E00; NR_R14 = $0F00;
  183. NR_R15 = $1000; NR_R16 = $1100; NR_R17 = $1200;
  184. NR_R18 = $1300; NR_R19 = $1400; NR_R20 = $1500;
  185. NR_R21 = $1600; NR_R22 = $1700; NR_R23 = $1800;
  186. NR_R24 = $1900; NR_R25 = $1A00; NR_R26 = $1B00;
  187. NR_R27 = $1C00; NR_R28 = $1D00; NR_R29 = $1E00;
  188. NR_R30 = $1F00; NR_R31 = $2000;
  189. NR_RTOC = NR_R2;
  190. {Super registers:}
  191. RS_NONE=$00;
  192. RS_R0 = $01; RS_R1 = $02; RS_R2 = $03;
  193. RS_R3 = $04; RS_R4 = $05; RS_R5 = $06;
  194. RS_R6 = $07; RS_R7 = $08; RS_R8 = $09;
  195. RS_R9 = $0A; RS_R10 = $0B; RS_R11 = $0C;
  196. RS_R12 = $0D; RS_R13 = $0E; RS_R14 = $0F;
  197. RS_R15 = $10; RS_R16 = $11; RS_R17 = $12;
  198. RS_R18 = $13; RS_R19 = $14; RS_R20 = $15;
  199. RS_R21 = $16; RS_R22 = $17; RS_R23 = $18;
  200. RS_R24 = $19; RS_R25 = $1A; RS_R26 = $1B;
  201. RS_R27 = $1C; RS_R28 = $1D; RS_R29 = $1E;
  202. RS_R30 = $1F; RS_R31 = $20;
  203. first_supreg = $00;
  204. last_supreg = $20;
  205. {Number of first and last imaginary register.}
  206. first_imreg = $21;
  207. last_imreg = $ff;
  208. {Subregisters, situation unknown!!.}
  209. R_SUBWHOLE=$00;
  210. R_SUBL=$00;
  211. {*****************************************************************************
  212. Conditions
  213. *****************************************************************************}
  214. type
  215. TAsmCondFlag = (C_None { unconditional jumps },
  216. { conditions when not using ctr decrement etc }
  217. C_LT,C_LE,C_EQ,C_GE,C_GT,C_NL,C_NE,C_NG,C_SO,C_NS,C_UN,C_NU,
  218. { conditions when using ctr decrement etc }
  219. C_T,C_F,C_DNZ,C_DNZT,C_DNZF,C_DZ,C_DZT,C_DZF);
  220. const
  221. { these are in the XER, but when moved to CR_x they correspond with the }
  222. { bits below (still needs to be verified!!!) }
  223. C_OV = C_EQ;
  224. C_CA = C_GT;
  225. type
  226. TAsmCond = packed record
  227. case simple: boolean of
  228. false: (BO, BI: byte);
  229. true: (
  230. cond: TAsmCondFlag;
  231. case byte of
  232. 0: ();
  233. { specifies in which part of the cr the bit has to be }
  234. { tested for blt,bgt,beq,..,bnu }
  235. 1: (cr: R_CR0..R_CR7);
  236. { specifies the bit to test for bt,bf,bdz,..,bdzf }
  237. 2: (crbit: byte)
  238. );
  239. end;
  240. const
  241. AsmCondFlag2BO: Array[C_T..C_DZF] of Byte =
  242. (12,4,16,8,0,18,10,2);
  243. AsmCondFlag2BI: Array[C_LT..C_NU] of Byte =
  244. (0,1,2,0,1,0,2,1,3,3,3,3);
  245. AsmCondFlagTF: Array[TAsmCondFlag] of Boolean =
  246. (false,true,false,true,false,true,false,false,false,true,false,true,false,
  247. true,false,false,true,false,false,true,false);
  248. AsmCondFlag2Str: Array[TAsmCondFlag] of string[4] = ({cf_none}'',
  249. { conditions when not using ctr decrement etc}
  250. 'lt','le','eq','ge','gt','nl','ne','ng','so','ns','un','nu',
  251. 't','f','dnz','dzt','dnzf','dz','dzt','dzf');
  252. const
  253. CondAsmOps=3;
  254. CondAsmOp:array[0..CondAsmOps-1] of TasmOp=(
  255. A_BC, A_TW, A_TWI
  256. );
  257. {*****************************************************************************
  258. Flags
  259. *****************************************************************************}
  260. type
  261. TResFlagsEnum = (F_EQ,F_NE,F_LT,F_LE,F_GT,F_GE,F_SO,F_FX,F_FEX,F_VX,F_OX);
  262. TResFlags = record
  263. cr: R_CR0..R_CR7;
  264. flag: TResFlagsEnum;
  265. end;
  266. (*
  267. const
  268. { arrays for boolean location conversions }
  269. flag_2_cond : array[TResFlags] of TAsmCond =
  270. (C_E,C_NE,C_LT,C_LE,C_GT,C_GE,???????????????);
  271. *)
  272. {*****************************************************************************
  273. Reference
  274. *****************************************************************************}
  275. type
  276. trefoptions=(ref_none,ref_parafixup,ref_localfixup,ref_selffixup);
  277. { since we have only 16 offsets, we need to be able to specify the high }
  278. { and low 16 bits of the address of a symbol }
  279. trefsymaddr = (refs_full,refs_ha,refs_l);
  280. { reference record }
  281. preference = ^treference;
  282. treference = packed record
  283. { base register, R_NO if none }
  284. base,
  285. { index register, R_NO if none }
  286. index : tregister;
  287. { offset, 0 if none }
  288. offset : longint;
  289. { symbol this reference refers to, nil if none }
  290. symbol : tasmsymbol;
  291. { used in conjunction with symbols and offsets: refs_full means }
  292. { means a full 32bit reference, refs_ha means the upper 16 bits }
  293. { and refs_l the lower 16 bits of the address }
  294. symaddr : trefsymaddr;
  295. { changed when inlining and possibly in other cases, don't }
  296. { set manually }
  297. offsetfixup : longint;
  298. { used in conjunction with the previous field }
  299. options : trefoptions;
  300. { alignment this reference is guaranteed to have }
  301. alignment : byte;
  302. end;
  303. { reference record }
  304. pparareference = ^tparareference;
  305. tparareference = packed record
  306. index : tregister;
  307. offset : aword;
  308. end;
  309. const
  310. symaddr2str: array[trefsymaddr] of string[3] = ('','@ha','@l');
  311. const
  312. { MacOS only. Whether the direct data area (TOC) directly contain
  313. global variables. Otherwise it contains pointers to global variables. }
  314. macos_direct_globals = false;
  315. {*****************************************************************************
  316. Operand
  317. *****************************************************************************}
  318. type
  319. toptype=(top_none,top_reg,top_ref,top_const,top_symbol,top_bool);
  320. toper=record
  321. ot : longint;
  322. case typ : toptype of
  323. top_none : ();
  324. top_reg : (reg:tregister);
  325. top_ref : (ref:preference);
  326. top_const : (val:aword);
  327. top_symbol : (sym:tasmsymbol;symofs:longint);
  328. top_bool : (b: boolean);
  329. end;
  330. {*****************************************************************************
  331. Operand Sizes
  332. *****************************************************************************}
  333. {*****************************************************************************
  334. Generic Location
  335. *****************************************************************************}
  336. type
  337. { tparamlocation describes where a parameter for a procedure is stored.
  338. References are given from the caller's point of view. The usual
  339. TLocation isn't used, because contains a lot of unnessary fields.
  340. }
  341. tparalocation = packed record
  342. size : TCGSize;
  343. { The location type where the parameter is passed, usually
  344. LOC_REFERENCE,LOC_REGISTER or LOC_FPUREGISTER
  345. }
  346. loc : TCGLoc;
  347. { The stack pointer must be decreased by this value before
  348. the parameter is copied to the given destination.
  349. This allows to "encode" pushes with tparalocation.
  350. On the PowerPC, this field is unsed but it is there
  351. because several generic code accesses it.
  352. }
  353. sp_fixup : longint;
  354. case TCGLoc of
  355. LOC_REFERENCE : (reference : tparareference);
  356. LOC_FPUREGISTER, LOC_CFPUREGISTER, LOC_MMREGISTER, LOC_CMMREGISTER,
  357. LOC_REGISTER,LOC_CREGISTER : (
  358. case longint of
  359. 1 : (register,registerhigh : tregister);
  360. { overlay a registerlow }
  361. 2 : (registerlow : tregister);
  362. { overlay a 64 Bit register type }
  363. 3 : (reg64 : tregister64);
  364. 4 : (register64 : tregister64);
  365. );
  366. end;
  367. treglocation = packed record
  368. case longint of
  369. 1 : (register,registerhigh : tregister);
  370. { overlay a registerlow }
  371. 2 : (registerlow : tregister);
  372. { overlay a 64 Bit register type }
  373. 3 : (reg64 : tregister64);
  374. 4 : (register64 : tregister64);
  375. end;
  376. tlocation = packed record
  377. size : TCGSize;
  378. loc : tcgloc;
  379. case tcgloc of
  380. LOC_CREFERENCE,LOC_REFERENCE : (reference : treference);
  381. LOC_CONSTANT : (
  382. case longint of
  383. {$ifdef FPC_BIG_ENDIAN}
  384. 1 : (_valuedummy,value : AWord);
  385. {$else FPC_BIG_ENDIAN}
  386. 1 : (value : AWord);
  387. {$endif FPC_BIG_ENDIAN}
  388. { can't do this, this layout depends on the host cpu. Use }
  389. { lo(valueqword)/hi(valueqword) instead (JM) }
  390. { 2 : (valuelow, valuehigh:AWord); }
  391. { overlay a complete 64 Bit value }
  392. 3 : (valueqword : qword);
  393. );
  394. LOC_FPUREGISTER, LOC_CFPUREGISTER, LOC_MMREGISTER, LOC_CMMREGISTER,
  395. LOC_REGISTER,LOC_CREGISTER : (
  396. case longint of
  397. 1 : (registerlow,registerhigh : tregister);
  398. 2 : (register : tregister);
  399. { overlay a 64 Bit register type }
  400. 3 : (reg64 : tregister64);
  401. 4 : (register64 : tregister64);
  402. );
  403. LOC_FLAGS : (resflags : tresflags);
  404. end;
  405. {*****************************************************************************
  406. Constants
  407. *****************************************************************************}
  408. const
  409. max_operands = 5;
  410. {# Constant defining possibly all registers which might require saving }
  411. {$warning FIX ME !!!!!!!!! }
  412. ALL_REGISTERS = [R_0..R_FPSCR];
  413. general_registers = [R_0..R_31];
  414. general_superregisters = [RS_R0..RS_R31];
  415. {# low and high of the available maximum width integer general purpose }
  416. { registers }
  417. LoGPReg = R_0;
  418. HiGPReg = R_31;
  419. {# low and high of every possible width general purpose register (same as }
  420. { above on most architctures apart from the 80x86) }
  421. LoReg = R_0;
  422. HiReg = R_31;
  423. {# Table of registers which can be allocated by the code generator
  424. internally, when generating the code.
  425. }
  426. { legend: }
  427. { xxxregs = set of all possibly used registers of that type in the code }
  428. { generator }
  429. { usableregsxxx = set of all 32bit components of registers that can be }
  430. { possible allocated to a regvar or using getregisterxxx (this }
  431. { excludes registers which can be only used for parameter }
  432. { passing on ABI's that define this) }
  433. { c_countusableregsxxx = amount of registers in the usableregsxxx set }
  434. maxintregs = 18;
  435. intregs = [R_0..R_31];
  436. usableregsint = [RS_R13..RS_R27];
  437. c_countusableregsint = 18;
  438. maxfpuregs = 31-14+1;
  439. fpuregs = [R_F0..R_F31];
  440. usableregsfpu = [R_F14..R_F31];
  441. c_countusableregsfpu = 31-14+1;
  442. mmregs = [R_M0..R_M31];
  443. usableregsmm = [R_M14..R_M31];
  444. c_countusableregsmm = 31-14+1;
  445. { no distinction on this platform }
  446. maxaddrregs = 0;
  447. addrregs = [];
  448. usableregsaddr = [];
  449. c_countusableregsaddr = 0;
  450. firstsaveintreg = RS_R13;
  451. lastsaveintreg = RS_R27;
  452. firstsavefpureg = R_F14;
  453. lastsavefpureg = R_F31;
  454. { no altivec support yet. Need to override tcgobj.a_loadmm_* first in tcgppc }
  455. firstsavemmreg = R_NO;
  456. lastsavemmreg = R_NO;
  457. maxvarregs = 15;
  458. varregs : Array [1..maxvarregs] of Tnewregister =
  459. (RS_R14,RS_R15,RS_R16,RS_R17,RS_R18,RS_R19,RS_R20,RS_R21,
  460. RS_R22,RS_R23,RS_R24,RS_R25,RS_R26,RS_R27,RS_R28);
  461. maxfpuvarregs = 31-14+1;
  462. fpuvarregs : Array [1..maxfpuvarregs] of Toldregister =
  463. (R_F14,R_F15,R_F16,R_F17,R_F18,R_F19,R_F20,R_F21,R_F22,R_F23,
  464. R_F24,R_F25,R_F26,R_F27,R_F28,R_F29,R_F30,R_F31);
  465. max_param_regs_int = 8;
  466. param_regs_int: Array[1..max_param_regs_int] of Toldregister =
  467. (R_3,R_4,R_5,R_6,R_7,R_8,R_9,R_10);
  468. max_param_regs_fpu = 13;
  469. param_regs_fpu: Array[1..max_param_regs_fpu] of Toldregister =
  470. (R_F1,R_F2,R_F3,R_F4,R_F5,R_F6,R_F7,R_F8,R_F9,R_F10,R_F11,R_F12,R_F13);
  471. max_param_regs_mm = 13;
  472. param_regs_mm: Array[1..max_param_regs_mm] of Toldregister =
  473. (R_M1,R_M2,R_M3,R_M4,R_M5,R_M6,R_M7,R_M8,R_M9,R_M10,R_M11,R_M12,R_M13);
  474. {$ifndef newra}
  475. {# Registers which are defined as scratch and no need to save across
  476. routine calls or in assembler blocks.
  477. }
  478. max_scratch_regs = 3;
  479. scratch_regs: Array[1..max_scratch_regs] of Tsuperregister = (RS_R29,RS_R30,RS_R31);
  480. {$endif newra}
  481. {*****************************************************************************
  482. Default generic sizes
  483. *****************************************************************************}
  484. {# Defines the default address size for a processor, }
  485. OS_ADDR = OS_32;
  486. {# the natural int size for a processor, }
  487. OS_INT = OS_32;
  488. {# the maximum float size for a processor, }
  489. OS_FLOAT = OS_F64;
  490. {# the size of a vector register for a processor }
  491. OS_VECTOR = OS_M128;
  492. {*****************************************************************************
  493. GDB Information
  494. *****************************************************************************}
  495. {# Register indexes for stabs information, when some
  496. parameters or variables are stored in registers.
  497. Taken from rs6000.h (DBX_REGISTER_NUMBER)
  498. from GCC 3.x source code. PowerPC has 1:1 mapping
  499. according to the order of the registers defined
  500. in GCC
  501. }
  502. stab_regindex : array[firstreg..lastreg] of shortint =
  503. (
  504. { R_NO }
  505. -1,
  506. { R0..R7 }
  507. 0,1,2,3,4,5,6,7,
  508. { R8..R15 }
  509. 8,9,10,11,12,13,14,15,
  510. { R16..R23 }
  511. 16,17,18,19,20,21,22,23,
  512. { R24..R32 }
  513. 24,25,26,27,28,29,30,31,
  514. { F0..F7 }
  515. 32,33,34,35,36,37,38,39,
  516. { F8..F15 }
  517. 40,41,42,43,44,45,46,47,
  518. { F16..F23 }
  519. 48,49,50,51,52,53,54,55,
  520. { F24..F31 }
  521. 56,57,58,59,60,61,62,63,
  522. { M0..M7 Multimedia registers are not supported by GCC }
  523. -1,-1,-1,-1,-1,-1,-1,-1,
  524. { M8..M15 }
  525. -1,-1,-1,-1,-1,-1,-1,-1,
  526. { M16..M23 }
  527. -1,-1,-1,-1,-1,-1,-1,-1,
  528. { M24..M31 }
  529. -1,-1,-1,-1,-1,-1,-1,-1,
  530. { CR }
  531. -1,
  532. { CR0..CR7 }
  533. 68,69,70,71,72,73,74,75,
  534. { XER }
  535. 76,
  536. { LR }
  537. 65,
  538. { CTR }
  539. 66,
  540. { FPSCR }
  541. -1
  542. );
  543. {*****************************************************************************
  544. Generic Register names
  545. *****************************************************************************}
  546. {# Stack pointer register }
  547. NR_STACK_POINTER_REG = NR_R1;
  548. RS_STACK_POINTER_REG = RS_R1;
  549. {# Frame pointer register }
  550. NR_FRAME_POINTER_REG = NR_STACK_POINTER_REG;
  551. RS_FRAME_POINTER_REG = RS_STACK_POINTER_REG;
  552. {# Register for addressing absolute data in a position independant way,
  553. such as in PIC code. The exact meaning is ABI specific. For
  554. further information look at GCC source : PIC_OFFSET_TABLE_REGNUM
  555. Taken from GCC rs6000.h
  556. }
  557. {$warning As indicated in rs6000.h, but can't find it anywhere else!}
  558. NR_PIC_OFFSET_REG = NR_R30;
  559. { Results are returned in this register (32-bit values) }
  560. NR_FUNCTION_RETURN_REG = NR_R3;
  561. RS_FUNCTION_RETURN_REG = RS_R3;
  562. { Low part of 64bit return value }
  563. NR_FUNCTION_RETURN64_LOW_REG = NR_R4;
  564. RS_FUNCTION_RETURN64_LOW_REG = RS_R4;
  565. { High part of 64bit return value }
  566. NR_FUNCTION_RETURN64_HIGH_REG = NR_R3;
  567. RS_FUNCTION_RETURN64_HIGH_REG = RS_R3;
  568. { The value returned from a function is available in this register }
  569. NR_FUNCTION_RESULT_REG = NR_FUNCTION_RETURN_REG;
  570. RS_FUNCTION_RESULT_REG = RS_FUNCTION_RETURN_REG;
  571. { The lowh part of 64bit value returned from a function }
  572. NR_FUNCTION_RESULT64_LOW_REG = NR_FUNCTION_RETURN64_LOW_REG;
  573. RS_FUNCTION_RESULT64_LOW_REG = RS_FUNCTION_RETURN64_LOW_REG;
  574. { The high part of 64bit value returned from a function }
  575. NR_FUNCTION_RESULT64_HIGH_REG = NR_FUNCTION_RETURN64_HIGH_REG;
  576. RS_FUNCTION_RESULT64_HIGH_REG = RS_FUNCTION_RETURN64_HIGH_REG;
  577. { WARNING: don't change to R_ST0!! See comments above implementation of }
  578. { a_loadfpu* methods in rgcpu (JM) }
  579. FPU_RESULT_REG = R_F1;
  580. mmresultreg = R_M0;
  581. {*****************************************************************************
  582. GCC /ABI linking information
  583. *****************************************************************************}
  584. {# Registers which must be saved when calling a routine declared as
  585. cppdecl, cdecl, stdcall, safecall, palmossyscall. The registers
  586. saved should be the ones as defined in the target ABI and / or GCC.
  587. This value can be deduced from CALLED_USED_REGISTERS array in the
  588. GCC source.
  589. }
  590. std_saved_registers = [RS_R13..RS_R29];
  591. {# Required parameter alignment when calling a routine declared as
  592. stdcall and cdecl. The alignment value should be the one defined
  593. by GCC or the target ABI.
  594. The value of this constant is equal to the constant
  595. PARM_BOUNDARY / BITS_PER_UNIT in the GCC source.
  596. }
  597. std_param_align = 4; { for 32-bit version only }
  598. {*****************************************************************************
  599. CPU Dependent Constants
  600. *****************************************************************************}
  601. LinkageAreaSize = 24;
  602. { offset in the linkage area for the saved stack pointer }
  603. LA_SP = 0;
  604. { offset in the linkage area for the saved conditional register}
  605. LA_CR = 4;
  606. { offset in the linkage area for the saved link register}
  607. LA_LR = 8;
  608. { offset in the linkage area for the saved RTOC register}
  609. LA_RTOC = 20;
  610. {*****************************************************************************
  611. Helpers
  612. *****************************************************************************}
  613. function supreg_name(r:Tsuperregister):string;
  614. function is_calljmp(o:tasmop):boolean;
  615. procedure inverse_flags(var r : TResFlags);
  616. procedure inverse_cond(const c: TAsmCond;var r : TAsmCond);
  617. function flags_to_cond(const f: TResFlags) : TAsmCond;
  618. procedure create_cond_imm(BO,BI:byte;var r : TAsmCond);
  619. procedure create_cond_norm(cond: TAsmCondFlag; cr: byte;var r : TasmCond);
  620. procedure convert_register_to_enum(var r:Tregister);
  621. function cgsize2subreg(s:Tcgsize):Tsubregister;
  622. implementation
  623. uses
  624. verbose;
  625. {*****************************************************************************
  626. Helpers
  627. *****************************************************************************}
  628. function supreg_name(r:Tsuperregister):string;
  629. var s:string[4];
  630. const supreg_names:array[0..last_supreg] of string[3]=
  631. ('INV',
  632. 'r0','r1','r2','r3','r4','r5','r6','r7','r8','r9',
  633. 'r10','r11','r12','r13','r14','r15','r16','r17','r18','r19',
  634. 'r20','r21','r22','r23','r24','r25','r26','r27','r28','r29',
  635. 'r30' ,'r31');
  636. begin
  637. if r in [0..last_supreg] then
  638. supreg_name:=supreg_names[r]
  639. else
  640. begin
  641. str(r,s);
  642. supreg_name:='invalid_reg'+s;
  643. end;
  644. end;
  645. function is_calljmp(o:tasmop):boolean;
  646. begin
  647. is_calljmp:=false;
  648. case o of
  649. A_B,A_BA,A_BL,A_BLA,A_BC,A_BCA,A_BCL,A_BCLA,A_BCCTR,A_BCCTRL,A_BCLR,
  650. A_BCLRL,A_TW,A_TWI: is_calljmp:=true;
  651. end;
  652. end;
  653. procedure inverse_flags(var r: TResFlags);
  654. const
  655. inv_flags: array[F_EQ..F_GE] of TResFlagsEnum =
  656. (F_NE,F_EQ,F_GE,F_GE,F_LE,F_LT);
  657. begin
  658. r.flag := inv_flags[r.flag];
  659. end;
  660. procedure inverse_cond(const c: TAsmCond;var r : TAsmCond);
  661. const
  662. inv_condflags:array[TAsmCondFlag] of TAsmCondFlag=(C_None,
  663. C_GE,C_GT,C_NE,C_LT,C_LE,C_LT,C_EQ,C_GT,C_NS,C_SO,C_NU,C_UN,
  664. C_F,C_T,C_DNZ,C_DNZF,C_DNZT,C_DZ,C_DZF,C_DZT);
  665. begin
  666. r := c;
  667. r.cond := inv_condflags[c.cond];
  668. end;
  669. function flags_to_cond(const f: TResFlags) : TAsmCond;
  670. const
  671. flag_2_cond: array[F_EQ..F_SO] of TAsmCondFlag =
  672. (C_EQ,C_NE,C_LT,C_LE,C_GT,C_GE,C_SO);
  673. begin
  674. if f.flag > high(flag_2_cond) then
  675. internalerror(200112301);
  676. result.simple := true;
  677. result.cr := f.cr;
  678. result.cond := flag_2_cond[f.flag];
  679. end;
  680. procedure create_cond_imm(BO,BI:byte;var r : TAsmCond);
  681. begin
  682. r.simple := false;
  683. r.bo := bo;
  684. r.bi := bi;
  685. end;
  686. procedure create_cond_norm(cond: TAsmCondFlag; cr: byte;var r : TasmCond);
  687. begin
  688. r.simple := true;
  689. r.cond := cond;
  690. case cond of
  691. C_NONE:;
  692. C_T..C_DZF: r.crbit := cr
  693. else r.cr := Toldregister(ord(R_CR0)+cr);
  694. end;
  695. end;
  696. procedure convert_register_to_enum(var r:Tregister);
  697. begin
  698. if r.enum = R_INTREGISTER then
  699. if (r.number >= NR_NO) and
  700. (r.number <= NR_R31) then
  701. r.enum := toldregister(r.number shr 8)
  702. else
  703. { case r.number of
  704. NR_NO: r.enum:= R_NO;
  705. NR_R0: r.enum:= R_0;
  706. NR_R1: r.enum:= R_1;
  707. NR_R2: r.enum:= R_2;
  708. NR_R3: r.enum:= R_3;
  709. NR_R4: r.enum:= R_4;
  710. NR_R5: r.enum:= R_5;
  711. NR_R6: r.enum:= R_6;
  712. NR_R7: r.enum:= R_7;
  713. NR_R8: r.enum:= R_8;
  714. NR_R9: r.enum:= R_9;
  715. NR_R10: r.enum:= R_10;
  716. NR_R11: r.enum:= R_11;
  717. NR_R12: r.enum:= R_12;
  718. NR_R13: r.enum:= R_13;
  719. NR_R14: r.enum:= R_14;
  720. NR_R15: r.enum:= R_15;
  721. NR_R16: r.enum:= R_16;
  722. NR_R17: r.enum:= R_17;
  723. NR_R18: r.enum:= R_18;
  724. NR_R19: r.enum:= R_19;
  725. NR_R20: r.enum:= R_20;
  726. NR_R21: r.enum:= R_21;
  727. NR_R22: r.enum:= R_22;
  728. NR_R23: r.enum:= R_23;
  729. NR_R24: r.enum:= R_24;
  730. NR_R25: r.enum:= R_25;
  731. NR_R26: r.enum:= R_26;
  732. NR_R27: r.enum:= R_27;
  733. NR_R28: r.enum:= R_28;
  734. NR_R29: r.enum:= R_29;
  735. NR_R30: r.enum:= R_30;
  736. NR_R31: r.enum:= R_31;
  737. else}
  738. internalerror(200301082);
  739. { end;}
  740. end;
  741. function cgsize2subreg(s:Tcgsize):Tsubregister;
  742. begin
  743. cgsize2subreg:=R_SUBWHOLE;
  744. end;
  745. end.
  746. {
  747. $Log$
  748. Revision 1.58 2003-06-14 22:32:43 jonas
  749. * ppc compiles with -dnewra, haven't tried to compile anything with it
  750. yet though
  751. Revision 1.57 2003/06/13 17:44:44 jonas
  752. + added supreg_name function
  753. Revision 1.56 2003/06/12 19:11:34 jonas
  754. - removed ALL_INTREGISTERS (only the one in rgobj is valid)
  755. Revision 1.55 2003/05/31 15:05:28 peter
  756. * FUNCTION_RESULT64_LOW/HIGH_REG added for int64 results
  757. Revision 1.54 2003/05/30 23:57:08 peter
  758. * more sparc cleanup
  759. * accumulator removed, splitted in function_return_reg (called) and
  760. function_result_reg (caller)
  761. Revision 1.53 2003/05/30 18:49:59 jonas
  762. * changed scratchregs from r28-r30 to r29-r31
  763. * made sure the regvar registers don't overlap with the scratchregs
  764. anymore
  765. Revision 1.52 2003/05/24 16:02:01 jonas
  766. * fixed endian problem with tlocation.value/valueqword fields
  767. Revision 1.51 2003/05/16 16:26:05 jonas
  768. * adapted for Peter's regvar fixes
  769. Revision 1.50 2003/05/15 22:14:43 florian
  770. * fixed last commit, changing lastsaveintreg to r31 caused some strange problems
  771. Revision 1.49 2003/05/15 21:37:00 florian
  772. * sysv entry code saves r13 now as well
  773. Revision 1.48 2003/04/23 12:35:35 florian
  774. * fixed several issues with powerpc
  775. + applied a patch from Jonas for nested function calls (PowerPC only)
  776. * ...
  777. Revision 1.47 2003/04/22 11:27:48 florian
  778. + added first_ and last_imreg
  779. Revision 1.46 2003/03/19 14:26:26 jonas
  780. * fixed R_TOC bugs introduced by new register allocator conversion
  781. Revision 1.45 2003/03/11 21:46:24 jonas
  782. * lots of new regallocator fixes, both in generic and ppc-specific code
  783. (ppc compiler still can't compile the linux system unit though)
  784. Revision 1.44 2003/02/19 22:00:16 daniel
  785. * Code generator converted to new register notation
  786. - Horribily outdated todo.txt removed
  787. Revision 1.43 2003/02/02 19:25:54 carl
  788. * Several bugfixes for m68k target (register alloc., opcode emission)
  789. + VIS target
  790. + Generic add more complete (still not verified)
  791. Revision 1.42 2003/01/16 11:31:28 olle
  792. + added new register constants
  793. + implemented register convertion proc
  794. Revision 1.41 2003/01/13 17:17:50 olle
  795. * changed global var access, TOC now contain pointers to globals
  796. * fixed handling of function pointers
  797. Revision 1.40 2003/01/09 15:49:56 daniel
  798. * Added register conversion
  799. Revision 1.39 2003/01/08 18:43:58 daniel
  800. * Tregister changed into a record
  801. Revision 1.38 2002/11/25 17:43:27 peter
  802. * splitted defbase in defutil,symutil,defcmp
  803. * merged isconvertable and is_equal into compare_defs(_ext)
  804. * made operator search faster by walking the list only once
  805. Revision 1.37 2002/11/24 14:28:56 jonas
  806. + some comments describing the fields of treference
  807. Revision 1.36 2002/11/17 18:26:16 mazen
  808. * fixed a compilation bug accmulator-->FUNCTION_RETURN_REG, in definition of return_result_reg
  809. Revision 1.35 2002/11/17 17:49:09 mazen
  810. + return_result_reg and FUNCTION_RESULT_REG are now used, in all plateforms, to pass functions result between called function and its caller. See the explanation of each one
  811. Revision 1.34 2002/09/17 18:54:06 jonas
  812. * a_load_reg_reg() now has two size parameters: source and dest. This
  813. allows some optimizations on architectures that don't encode the
  814. register size in the register name.
  815. Revision 1.33 2002/09/07 17:54:59 florian
  816. * first part of PowerPC fixes
  817. Revision 1.32 2002/09/07 15:25:14 peter
  818. * old logs removed and tabs fixed
  819. Revision 1.31 2002/09/01 21:04:49 florian
  820. * several powerpc related stuff fixed
  821. Revision 1.30 2002/08/18 22:16:15 florian
  822. + the ppc gas assembler writer adds now registers aliases
  823. to the assembler file
  824. Revision 1.29 2002/08/18 21:36:42 florian
  825. + handling of local variables in direct reader implemented
  826. Revision 1.28 2002/08/14 18:41:47 jonas
  827. - remove valuelow/valuehigh fields from tlocation, because they depend
  828. on the endianess of the host operating system -> difficult to get
  829. right. Use lo/hi(location.valueqword) instead (remember to use
  830. valueqword and not value!!)
  831. Revision 1.27 2002/08/13 21:40:58 florian
  832. * more fixes for ppc calling conventions
  833. Revision 1.26 2002/08/12 15:08:44 carl
  834. + stab register indexes for powerpc (moved from gdb to cpubase)
  835. + tprocessor enumeration moved to cpuinfo
  836. + linker in target_info is now a class
  837. * many many updates for m68k (will soon start to compile)
  838. - removed some ifdef or correct them for correct cpu
  839. Revision 1.25 2002/08/10 17:15:06 jonas
  840. * endianess fix
  841. Revision 1.24 2002/08/06 20:55:24 florian
  842. * first part of ppc calling conventions fix
  843. Revision 1.23 2002/08/04 12:57:56 jonas
  844. * more misc. fixes, mostly constant-related
  845. Revision 1.22 2002/07/27 19:57:18 jonas
  846. * some typo corrections in the instruction tables
  847. * renamed the m* registers to v*
  848. Revision 1.21 2002/07/26 12:30:51 jonas
  849. * fixed typo in instruction table (_subco_ -> a_subco)
  850. Revision 1.20 2002/07/25 18:04:10 carl
  851. + FPURESULTREG -> FPU_RESULT_REG
  852. Revision 1.19 2002/07/13 19:38:44 florian
  853. * some more generic calling stuff fixed
  854. Revision 1.18 2002/07/11 14:41:34 florian
  855. * start of the new generic parameter handling
  856. Revision 1.17 2002/07/11 07:35:36 jonas
  857. * some available registers fixes
  858. Revision 1.16 2002/07/09 19:45:01 jonas
  859. * unarynminus and shlshr node fixed for 32bit and smaller ordinals
  860. * small fixes in the assembler writer
  861. * changed scratch registers, because they were used by the linker (r11
  862. and r12) and by the abi under linux (r31)
  863. Revision 1.15 2002/07/07 09:44:31 florian
  864. * powerpc target fixed, very simple units can be compiled
  865. Revision 1.14 2002/05/18 13:34:26 peter
  866. * readded missing revisions
  867. Revision 1.12 2002/05/14 19:35:01 peter
  868. * removed old logs and updated copyright year
  869. Revision 1.11 2002/05/14 17:28:10 peter
  870. * synchronized cpubase between powerpc and i386
  871. * moved more tables from cpubase to cpuasm
  872. * tai_align_abstract moved to tainst, cpuasm must define
  873. the tai_align class now, which may be empty
  874. }