rax86.pas 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755
  1. {
  2. Copyright (c) 1998-2002 by Carl Eric Codere and Peter Vreman
  3. Handles the common x86 assembler reader routines
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. {
  18. Contains the common x86 (i386 and x86-64) assembler reader routines.
  19. }
  20. unit rax86;
  21. {$i fpcdefs.inc}
  22. interface
  23. uses
  24. aasmbase,aasmtai,aasmdata,aasmcpu,
  25. cpubase,rautils,cclasses;
  26. { Parser helpers }
  27. function is_prefix(t:tasmop):boolean;
  28. function is_override(t:tasmop):boolean;
  29. Function CheckPrefix(prefixop,op:tasmop): Boolean;
  30. Function CheckOverride(overrideop,op:tasmop): Boolean;
  31. Procedure FWaitWarning;
  32. type
  33. Tx86Operand=class(TOperand)
  34. opsize : topsize;
  35. Procedure SetSize(_size:longint;force:boolean);override;
  36. Procedure SetCorrectSize(opcode:tasmop);override;
  37. Procedure CheckOperand; override;
  38. end;
  39. Tx86Instruction=class(TInstruction)
  40. OpOrder : TOperandOrder;
  41. opsize : topsize;
  42. constructor Create(optype : tcoperand);override;
  43. { Operand sizes }
  44. procedure AddReferenceSizes;
  45. procedure SetInstructionOpsize;
  46. procedure CheckOperandSizes;
  47. procedure CheckNonCommutativeOpcodes;
  48. procedure SwapOperands;
  49. { opcode adding }
  50. function ConcatInstruction(p : TAsmList) : tai;override;
  51. end;
  52. const
  53. AsmPrefixes = 6;
  54. AsmPrefix : array[0..AsmPrefixes-1] of TasmOP =(
  55. A_LOCK,A_REP,A_REPE,A_REPNE,A_REPNZ,A_REPZ
  56. );
  57. AsmOverrides = 6;
  58. AsmOverride : array[0..AsmOverrides-1] of TasmOP =(
  59. A_SEGCS,A_SEGES,A_SEGDS,A_SEGFS,A_SEGGS,A_SEGSS
  60. );
  61. CondAsmOps=3;
  62. CondAsmOp:array[0..CondAsmOps-1] of TasmOp=(
  63. A_CMOVcc, A_Jcc, A_SETcc
  64. );
  65. CondAsmOpStr:array[0..CondAsmOps-1] of string[4]=(
  66. 'CMOV','J','SET'
  67. );
  68. implementation
  69. uses
  70. globtype,globals,systems,verbose,
  71. procinfo,
  72. cpuinfo,cgbase,cgutils,
  73. itcpugas,cgx86;
  74. {*****************************************************************************
  75. Parser Helpers
  76. *****************************************************************************}
  77. function is_prefix(t:tasmop):boolean;
  78. var
  79. i : longint;
  80. Begin
  81. is_prefix:=false;
  82. for i:=1 to AsmPrefixes do
  83. if t=AsmPrefix[i-1] then
  84. begin
  85. is_prefix:=true;
  86. exit;
  87. end;
  88. end;
  89. function is_override(t:tasmop):boolean;
  90. var
  91. i : longint;
  92. Begin
  93. is_override:=false;
  94. for i:=1 to AsmOverrides do
  95. if t=AsmOverride[i-1] then
  96. begin
  97. is_override:=true;
  98. exit;
  99. end;
  100. end;
  101. Function CheckPrefix(prefixop,op:tasmop): Boolean;
  102. { Checks if the prefix is valid with the following opcode }
  103. { return false if not, otherwise true }
  104. Begin
  105. CheckPrefix := TRUE;
  106. (* Case prefix of
  107. A_REP,A_REPNE,A_REPE:
  108. Case opcode Of
  109. A_SCASB,A_SCASW,A_SCASD,
  110. A_INS,A_OUTS,A_MOVS,A_CMPS,A_LODS,A_STOS:;
  111. Else
  112. Begin
  113. CheckPrefix := FALSE;
  114. exit;
  115. end;
  116. end; { case }
  117. A_LOCK:
  118. Case opcode Of
  119. A_BT,A_BTS,A_BTR,A_BTC,A_XCHG,A_ADD,A_OR,A_ADC,A_SBB,A_AND,A_SUB,
  120. A_XOR,A_NOT,A_NEG,A_INC,A_DEC:;
  121. Else
  122. Begin
  123. CheckPrefix := FALSE;
  124. Exit;
  125. end;
  126. end; { case }
  127. A_NONE: exit; { no prefix here }
  128. else
  129. CheckPrefix := FALSE;
  130. end; { end case } *)
  131. end;
  132. Function CheckOverride(overrideop,op:tasmop): Boolean;
  133. { Check if the override is valid, and if so then }
  134. { update the instr variable accordingly. }
  135. Begin
  136. CheckOverride := true;
  137. { Case instr.getinstruction of
  138. A_MOVS,A_XLAT,A_CMPS:
  139. Begin
  140. CheckOverride := TRUE;
  141. Message(assem_e_segment_override_not_supported);
  142. end
  143. end }
  144. end;
  145. Procedure FWaitWarning;
  146. begin
  147. if (target_info.system=system_i386_GO32V2) and (cs_fp_emulation in current_settings.moduleswitches) then
  148. Message(asmr_w_fwait_emu_prob);
  149. end;
  150. {*****************************************************************************
  151. TX86Operand
  152. *****************************************************************************}
  153. Procedure Tx86Operand.SetSize(_size:longint;force:boolean);
  154. begin
  155. inherited SetSize(_size,force);
  156. { OS_64 will be set to S_L and be fixed later
  157. in SetCorrectSize }
  158. opsize:=TCGSize2Opsize[size];
  159. end;
  160. Procedure Tx86Operand.SetCorrectSize(opcode:tasmop);
  161. begin
  162. if gas_needsuffix[opcode]=attsufFPU then
  163. begin
  164. case size of
  165. OS_32 : opsize:=S_FS;
  166. OS_64 : opsize:=S_FL;
  167. end;
  168. end
  169. else if gas_needsuffix[opcode]=attsufFPUint then
  170. begin
  171. case size of
  172. OS_16 : opsize:=S_IS;
  173. OS_32 : opsize:=S_IL;
  174. OS_64 : opsize:=S_IQ;
  175. end;
  176. end;
  177. end;
  178. Procedure Tx86Operand.CheckOperand;
  179. begin
  180. if (opr.typ=OPR_Reference) and
  181. not hasvar then
  182. begin
  183. if (getsupreg(opr.ref.base)=RS_EBP) and (opr.ref.offset>0) then
  184. begin
  185. if current_procinfo.procdef.proccalloption=pocall_register then
  186. message(asmr_w_no_direct_ebp_for_parameter)
  187. else
  188. message(asmr_w_direct_ebp_for_parameter_regcall);
  189. end
  190. else if (getsupreg(opr.ref.base)=RS_EBP) and (opr.ref.offset<0) then
  191. message(asmr_w_direct_ebp_neg_offset)
  192. else if (getsupreg(opr.ref.base)=RS_ESP) and (opr.ref.offset<0) then
  193. message(asmr_w_direct_esp_neg_offset);
  194. end;
  195. end;
  196. {*****************************************************************************
  197. T386Instruction
  198. *****************************************************************************}
  199. constructor Tx86Instruction.Create(optype : tcoperand);
  200. begin
  201. inherited Create(optype);
  202. Opsize:=S_NO;
  203. end;
  204. procedure Tx86Instruction.SwapOperands;
  205. begin
  206. Inherited SwapOperands;
  207. { mark the correct order }
  208. if OpOrder=op_intel then
  209. OpOrder:=op_att
  210. else
  211. OpOrder:=op_intel;
  212. end;
  213. procedure Tx86Instruction.AddReferenceSizes;
  214. { this will add the sizes for references like [esi] which do not
  215. have the size set yet, it will take only the size if the other
  216. operand is a register }
  217. var
  218. operand2,i : longint;
  219. s : tasmsymbol;
  220. so : aint;
  221. begin
  222. for i:=1 to ops do
  223. begin
  224. operands[i].SetCorrectSize(opcode);
  225. if tx86operand(operands[i]).opsize=S_NO then
  226. begin
  227. {$ifdef x86_64}
  228. if (opcode=A_MOVQ) and
  229. (ops=2) and
  230. (operands[1].opr.typ=OPR_CONSTANT) then
  231. opsize:=S_Q
  232. else
  233. {$endif x86_64}
  234. case operands[i].Opr.Typ of
  235. OPR_LOCAL,
  236. OPR_REFERENCE :
  237. begin
  238. if i=2 then
  239. operand2:=1
  240. else
  241. operand2:=2;
  242. if operand2<ops then
  243. begin
  244. { Only allow register as operand to take the size from }
  245. if operands[operand2].opr.typ=OPR_REGISTER then
  246. begin
  247. if ((opcode<>A_MOVD) and
  248. (opcode<>A_CVTSI2SS)) then
  249. tx86operand(operands[i]).opsize:=tx86operand(operands[operand2]).opsize;
  250. end
  251. else
  252. begin
  253. { if no register then take the opsize (which is available with ATT),
  254. if not availble then give an error }
  255. if opsize<>S_NO then
  256. tx86operand(operands[i]).opsize:=opsize
  257. else
  258. begin
  259. if (m_delphi in current_settings.modeswitches) then
  260. Message(asmr_w_unable_to_determine_reference_size_using_dword)
  261. else
  262. Message(asmr_e_unable_to_determine_reference_size);
  263. { recovery }
  264. tx86operand(operands[i]).opsize:=S_L;
  265. end;
  266. end;
  267. end
  268. else
  269. begin
  270. if opsize<>S_NO then
  271. tx86operand(operands[i]).opsize:=opsize
  272. end;
  273. end;
  274. OPR_SYMBOL :
  275. begin
  276. { Fix lea which need a reference }
  277. if opcode=A_LEA then
  278. begin
  279. s:=operands[i].opr.symbol;
  280. so:=operands[i].opr.symofs;
  281. operands[i].opr.typ:=OPR_REFERENCE;
  282. Fillchar(operands[i].opr.ref,sizeof(treference),0);
  283. operands[i].opr.ref.symbol:=s;
  284. operands[i].opr.ref.offset:=so;
  285. end;
  286. {$ifdef x86_64}
  287. tx86operand(operands[i]).opsize:=S_Q;
  288. {$else x86_64}
  289. tx86operand(operands[i]).opsize:=S_L;
  290. {$endif x86_64}
  291. end;
  292. end;
  293. end;
  294. end;
  295. end;
  296. procedure Tx86Instruction.SetInstructionOpsize;
  297. begin
  298. if opsize<>S_NO then
  299. exit;
  300. if (OpOrder=op_intel) then
  301. SwapOperands;
  302. case ops of
  303. 0 : ;
  304. 1 :
  305. begin
  306. { "push es" must be stored as a long PM }
  307. if ((opcode=A_PUSH) or
  308. (opcode=A_POP)) and
  309. (operands[1].opr.typ=OPR_REGISTER) and
  310. is_segment_reg(operands[1].opr.reg) then
  311. opsize:=S_L
  312. else
  313. opsize:=tx86operand(operands[1]).opsize;
  314. end;
  315. 2 :
  316. begin
  317. case opcode of
  318. A_MOVZX,A_MOVSX :
  319. begin
  320. if tx86operand(operands[1]).opsize=S_NO then
  321. begin
  322. tx86operand(operands[1]).opsize:=S_B;
  323. if (m_delphi in current_settings.modeswitches) then
  324. Message(asmr_w_unable_to_determine_reference_size_using_byte)
  325. else
  326. Message(asmr_e_unable_to_determine_reference_size);
  327. end;
  328. case tx86operand(operands[1]).opsize of
  329. S_W :
  330. case tx86operand(operands[2]).opsize of
  331. S_L :
  332. opsize:=S_WL;
  333. end;
  334. S_B :
  335. begin
  336. case tx86operand(operands[2]).opsize of
  337. S_W :
  338. opsize:=S_BW;
  339. S_L :
  340. opsize:=S_BL;
  341. end;
  342. end;
  343. end;
  344. end;
  345. A_MOVD : { movd is a move from a mmx register to a
  346. 32 bit register or memory, so no opsize is correct here PM }
  347. exit;
  348. A_OUT :
  349. opsize:=tx86operand(operands[1]).opsize;
  350. else
  351. opsize:=tx86operand(operands[2]).opsize;
  352. end;
  353. end;
  354. 3 :
  355. opsize:=tx86operand(operands[3]).opsize;
  356. end;
  357. end;
  358. procedure Tx86Instruction.CheckOperandSizes;
  359. var
  360. sizeerr : boolean;
  361. i : longint;
  362. begin
  363. { Check only the most common opcodes here, the others are done in
  364. the assembler pass }
  365. case opcode of
  366. A_PUSH,A_POP,A_DEC,A_INC,A_NOT,A_NEG,
  367. A_CMP,A_MOV,
  368. A_ADD,A_SUB,A_ADC,A_SBB,
  369. A_AND,A_OR,A_TEST,A_XOR: ;
  370. else
  371. exit;
  372. end;
  373. { Handle the BW,BL,WL separatly }
  374. sizeerr:=false;
  375. { special push/pop selector case }
  376. if ((opcode=A_PUSH) or
  377. (opcode=A_POP)) and
  378. (operands[1].opr.typ=OPR_REGISTER) and
  379. is_segment_reg(operands[1].opr.reg) then
  380. exit;
  381. if opsize in [S_BW,S_BL,S_WL] then
  382. begin
  383. if ops<>2 then
  384. sizeerr:=true
  385. else
  386. begin
  387. case opsize of
  388. S_BW :
  389. sizeerr:=(tx86operand(operands[1]).opsize<>S_B) or (tx86operand(operands[2]).opsize<>S_W);
  390. S_BL :
  391. sizeerr:=(tx86operand(operands[1]).opsize<>S_B) or (tx86operand(operands[2]).opsize<>S_L);
  392. S_WL :
  393. sizeerr:=(tx86operand(operands[1]).opsize<>S_W) or (tx86operand(operands[2]).opsize<>S_L);
  394. end;
  395. end;
  396. end
  397. else
  398. begin
  399. for i:=1 to ops do
  400. begin
  401. if (operands[i].opr.typ<>OPR_CONSTANT) and
  402. (tx86operand(operands[i]).opsize in [S_B,S_W,S_L]) and
  403. (tx86operand(operands[i]).opsize<>opsize) then
  404. sizeerr:=true;
  405. end;
  406. end;
  407. if sizeerr then
  408. begin
  409. { if range checks are on then generate an error }
  410. if (cs_compilesystem in current_settings.moduleswitches) or
  411. not (cs_check_range in current_settings.localswitches) then
  412. Message(asmr_w_size_suffix_and_dest_dont_match)
  413. else
  414. Message(asmr_e_size_suffix_and_dest_dont_match);
  415. end;
  416. end;
  417. { This check must be done with the operand in ATT order
  418. i.e.after swapping in the intel reader
  419. but before swapping in the NASM and TASM writers PM }
  420. procedure Tx86Instruction.CheckNonCommutativeOpcodes;
  421. begin
  422. if (OpOrder=op_intel) then
  423. SwapOperands;
  424. if (
  425. (ops=2) and
  426. (operands[1].opr.typ=OPR_REGISTER) and
  427. (operands[2].opr.typ=OPR_REGISTER) and
  428. { if the first is ST and the second is also a register
  429. it is necessarily ST1 .. ST7 }
  430. ((operands[1].opr.reg=NR_ST) or
  431. (operands[1].opr.reg=NR_ST0))
  432. ) or
  433. (ops=0) then
  434. if opcode=A_FSUBR then
  435. opcode:=A_FSUB
  436. else if opcode=A_FSUB then
  437. opcode:=A_FSUBR
  438. else if opcode=A_FDIVR then
  439. opcode:=A_FDIV
  440. else if opcode=A_FDIV then
  441. opcode:=A_FDIVR
  442. else if opcode=A_FSUBRP then
  443. opcode:=A_FSUBP
  444. else if opcode=A_FSUBP then
  445. opcode:=A_FSUBRP
  446. else if opcode=A_FDIVRP then
  447. opcode:=A_FDIVP
  448. else if opcode=A_FDIVP then
  449. opcode:=A_FDIVRP;
  450. if (
  451. (ops=1) and
  452. (operands[1].opr.typ=OPR_REGISTER) and
  453. (getregtype(operands[1].opr.reg)=R_FPUREGISTER) and
  454. (operands[1].opr.reg<>NR_ST) and
  455. (operands[1].opr.reg<>NR_ST0)
  456. ) then
  457. if opcode=A_FSUBRP then
  458. opcode:=A_FSUBP
  459. else if opcode=A_FSUBP then
  460. opcode:=A_FSUBRP
  461. else if opcode=A_FDIVRP then
  462. opcode:=A_FDIVP
  463. else if opcode=A_FDIVP then
  464. opcode:=A_FDIVRP;
  465. end;
  466. {*****************************************************************************
  467. opcode Adding
  468. *****************************************************************************}
  469. function Tx86Instruction.ConcatInstruction(p : TAsmList) : tai;
  470. var
  471. siz : topsize;
  472. i,asize : longint;
  473. ai : taicpu;
  474. begin
  475. if (OpOrder=op_intel) then
  476. SwapOperands;
  477. for i:=1 to Ops do
  478. operands[i].CheckOperand;
  479. { Get Opsize }
  480. if (opsize<>S_NO) or (Ops=0) then
  481. siz:=opsize
  482. else
  483. begin
  484. if (Ops=2) and (operands[1].opr.typ=OPR_REGISTER) then
  485. siz:=tx86operand(operands[1]).opsize
  486. else
  487. siz:=tx86operand(operands[Ops]).opsize;
  488. { MOVD should be of size S_LQ or S_QL, but these do not exist PM }
  489. if (ops=2) and
  490. (tx86operand(operands[1]).opsize<>S_NO) and
  491. (tx86operand(operands[2]).opsize<>S_NO) and
  492. (tx86operand(operands[1]).opsize<>tx86operand(operands[2]).opsize) then
  493. siz:=S_NO;
  494. end;
  495. if ((opcode=A_MOVD)or
  496. (opcode=A_CVTSI2SS)) and
  497. ((tx86operand(operands[1]).opsize=S_NO) or
  498. (tx86operand(operands[2]).opsize=S_NO)) then
  499. siz:=S_NO;
  500. { NASM does not support FADD without args
  501. as alias of FADDP
  502. and GNU AS interprets FADD without operand differently
  503. for version 2.9.1 and 2.9.5 !! }
  504. if (ops=0) and
  505. ((opcode=A_FADD) or
  506. (opcode=A_FMUL) or
  507. (opcode=A_FSUB) or
  508. (opcode=A_FSUBR) or
  509. (opcode=A_FDIV) or
  510. (opcode=A_FDIVR)) then
  511. begin
  512. if opcode=A_FADD then
  513. opcode:=A_FADDP
  514. else if opcode=A_FMUL then
  515. opcode:=A_FMULP
  516. else if opcode=A_FSUB then
  517. opcode:=A_FSUBP
  518. else if opcode=A_FSUBR then
  519. opcode:=A_FSUBRP
  520. else if opcode=A_FDIV then
  521. opcode:=A_FDIVP
  522. else if opcode=A_FDIVR then
  523. opcode:=A_FDIVRP;
  524. message1(asmr_w_fadd_to_faddp,std_op2str[opcode]);
  525. end;
  526. {It is valid to specify some instructions without operand size.}
  527. if siz=S_NO then
  528. begin
  529. if (ops=1) and (opcode=A_INT) then
  530. siz:=S_B;
  531. if (ops=1) and (opcode=A_RET) or (opcode=A_RETN) or (opcode=A_RETF) then
  532. siz:=S_W;
  533. if (ops=1) and (opcode=A_PUSH) then
  534. begin
  535. {We are a 32 compiler, assume 32-bit by default. This is Delphi
  536. compatible but bad coding practise.}
  537. siz:=S_L;
  538. message(asmr_w_unable_to_determine_reference_size_using_dword);
  539. end;
  540. if (opcode=A_JMP) or (opcode=A_JCC) or (opcode=A_CALL) then
  541. if ops=1 then
  542. siz:=S_NEAR
  543. else
  544. siz:=S_FAR;
  545. end;
  546. {$ifdef x86_64}
  547. { Convert movq with at least one general registers or constant to a mov instruction }
  548. if (opcode=A_MOVQ) and
  549. (ops=2) and
  550. (
  551. (operands[1].opr.typ=OPR_REGISTER) or
  552. (operands[2].opr.typ=OPR_REGISTER) or
  553. (operands[1].opr.typ=OPR_CONSTANT)
  554. ) then
  555. opcode:=A_MOV;
  556. {$endif x86_64}
  557. { GNU AS interprets FDIV without operand differently
  558. for version 2.9.1 and 2.10
  559. we add explicit args to it !! }
  560. if (ops=0) and
  561. ((opcode=A_FSUBP) or
  562. (opcode=A_FSUBRP) or
  563. (opcode=A_FDIVP) or
  564. (opcode=A_FDIVRP) or
  565. (opcode=A_FSUB) or
  566. (opcode=A_FSUBR) or
  567. (opcode=A_FADD) or
  568. (opcode=A_FADDP) or
  569. (opcode=A_FDIV) or
  570. (opcode=A_FDIVR)) then
  571. begin
  572. message1(asmr_w_adding_explicit_args_fXX,std_op2str[opcode]);
  573. ops:=2;
  574. operands[1].opr.typ:=OPR_REGISTER;
  575. operands[2].opr.typ:=OPR_REGISTER;
  576. operands[1].opr.reg:=NR_ST0;
  577. operands[2].opr.reg:=NR_ST1;
  578. end;
  579. if (ops=1) and
  580. (
  581. (operands[1].opr.typ=OPR_REGISTER) and
  582. (getregtype(operands[1].opr.reg)=R_FPUREGISTER) and
  583. (operands[1].opr.reg<>NR_ST) and
  584. (operands[1].opr.reg<>NR_ST0)
  585. ) and
  586. (
  587. (opcode=A_FSUBP) or
  588. (opcode=A_FSUBRP) or
  589. (opcode=A_FDIVP) or
  590. (opcode=A_FDIVRP) or
  591. (opcode=A_FADDP) or
  592. (opcode=A_FMULP)
  593. ) then
  594. begin
  595. message1(asmr_w_adding_explicit_first_arg_fXX,std_op2str[opcode]);
  596. ops:=2;
  597. operands[2].opr.typ:=OPR_REGISTER;
  598. operands[2].opr.reg:=operands[1].opr.reg;
  599. operands[1].opr.reg:=NR_ST0;
  600. end;
  601. if (ops=1) and
  602. (
  603. (operands[1].opr.typ=OPR_REGISTER) and
  604. (getregtype(operands[1].opr.reg)=R_FPUREGISTER) and
  605. (operands[1].opr.reg<>NR_ST) and
  606. (operands[1].opr.reg<>NR_ST0)
  607. ) and
  608. (
  609. (opcode=A_FSUB) or
  610. (opcode=A_FSUBR) or
  611. (opcode=A_FDIV) or
  612. (opcode=A_FDIVR) or
  613. (opcode=A_FADD) or
  614. (opcode=A_FMUL)
  615. ) then
  616. begin
  617. message1(asmr_w_adding_explicit_second_arg_fXX,std_op2str[opcode]);
  618. ops:=2;
  619. operands[2].opr.typ:=OPR_REGISTER;
  620. operands[2].opr.reg:=NR_ST0;
  621. end;
  622. { I tried to convince Linus Torvalds to add
  623. code to support ENTER instruction
  624. (when raising a stack page fault)
  625. but he replied that ENTER is a bad instruction and
  626. Linux does not need to support it
  627. So I think its at least a good idea to add a warning
  628. if someone uses this in assembler code
  629. FPC itself does not use it at all PM }
  630. if (opcode=A_ENTER) and
  631. (target_info.system in [system_i386_linux,system_i386_FreeBSD]) then
  632. Message(asmr_w_enter_not_supported_by_linux);
  633. ai:=taicpu.op_none(opcode,siz);
  634. ai.SetOperandOrder(OpOrder);
  635. ai.Ops:=Ops;
  636. ai.Allocate_oper(Ops);
  637. for i:=1 to Ops do
  638. case operands[i].opr.typ of
  639. OPR_CONSTANT :
  640. ai.loadconst(i-1,operands[i].opr.val);
  641. OPR_REGISTER:
  642. ai.loadreg(i-1,operands[i].opr.reg);
  643. OPR_SYMBOL:
  644. ai.loadsymbol(i-1,operands[i].opr.symbol,operands[i].opr.symofs);
  645. OPR_LOCAL :
  646. with operands[i].opr do
  647. ai.loadlocal(i-1,localsym,localsymofs,localindexreg,
  648. localscale,localgetoffset,localforceref);
  649. OPR_REFERENCE:
  650. begin
  651. ai.loadref(i-1,operands[i].opr.ref);
  652. if operands[i].size<>OS_NO then
  653. begin
  654. asize:=0;
  655. case operands[i].size of
  656. OS_8,OS_S8 :
  657. asize:=OT_BITS8;
  658. OS_16,OS_S16 :
  659. asize:=OT_BITS16;
  660. OS_32,OS_S32,OS_F32 :
  661. asize:=OT_BITS32;
  662. OS_64,OS_S64:
  663. begin
  664. { Only FPU operations know about 64bit values, for all
  665. integer operations it is seen as 32bit }
  666. if gas_needsuffix[opcode] in [attsufFPU,attsufFPUint] then
  667. asize:=OT_BITS64
  668. else
  669. asize:=OT_BITS32;
  670. end;
  671. OS_F64,OS_C64 :
  672. asize:=OT_BITS64;
  673. OS_F80 :
  674. asize:=OT_BITS80;
  675. end;
  676. if asize<>0 then
  677. ai.oper[i-1]^.ot:=(ai.oper[i-1]^.ot and not OT_SIZE_MASK) or asize;
  678. end;
  679. end;
  680. end;
  681. { Condition ? }
  682. if condition<>C_None then
  683. ai.SetCondition(condition);
  684. { Concat the opcode or give an error }
  685. if assigned(ai) then
  686. begin
  687. { Check the instruction if it's valid }
  688. ai.CheckIfValid;
  689. p.concat(ai);
  690. end
  691. else
  692. Message(asmr_e_invalid_opcode_and_operand);
  693. result:=ai;
  694. end;
  695. end.