aasmcpu.pas 197 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl and Peter Vreman
  3. Contains the abstract assembler implementation for the i386
  4. * Portions of this code was inspired by the NASM sources
  5. The Netwide Assembler is Copyright (c) 1996 Simon Tatham and
  6. Julian Hall. All rights reserved.
  7. This program is free software; you can redistribute it and/or modify
  8. it under the terms of the GNU General Public License as published by
  9. the Free Software Foundation; either version 2 of the License, or
  10. (at your option) any later version.
  11. This program is distributed in the hope that it will be useful,
  12. but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. GNU General Public License for more details.
  15. You should have received a copy of the GNU General Public License
  16. along with this program; if not, write to the Free Software
  17. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  18. ****************************************************************************
  19. }
  20. unit aasmcpu;
  21. {$i fpcdefs.inc}
  22. interface
  23. uses
  24. globtype,verbose,
  25. cpubase,
  26. cgbase,cgutils,
  27. aasmbase,aasmtai,aasmsym,
  28. ogbase;
  29. const
  30. { "mov reg,reg" source operand number }
  31. O_MOV_SOURCE = 0;
  32. { "mov reg,reg" destination operand number }
  33. O_MOV_DEST = 1;
  34. { Operand types }
  35. OT_NONE = $00000000;
  36. { Bits 0..7: sizes }
  37. OT_BITS8 = $00000001;
  38. OT_BITS16 = $00000002;
  39. OT_BITS32 = $00000004;
  40. OT_BITS64 = $00000008; { x86_64 and FPU }
  41. //OT_BITS128 = $10000000; { 16 byte SSE }
  42. //OT_BITS256 = $20000000; { 32 byte AVX }
  43. //OT_BITS512 = $40000000; { 64 byte AVX512 }
  44. OT_BITS128 = $20000000; { 16 byte SSE }
  45. OT_BITS256 = $40000000; { 32 byte AVX }
  46. OT_BITS512 = $80000000; { 64 byte AVX512 }
  47. OT_VECTORMASK = $1000000000; { OPTIONAL VECTORMASK AVX512}
  48. OT_VECTORZERO = $2000000000; { OPTIONAL ZERO-FLAG AVX512}
  49. OT_VECTORBCST = $4000000000; { BROADCAST-MEM-FLAG AVX512}
  50. OT_VECTORSAE = $8000000000; { OPTIONAL SAE-FLAG AVX512}
  51. OT_VECTORER = $10000000000; { OPTIONAL ER-FLAG-FLAG AVX512}
  52. OT_VECTOR_EXT = OT_VECTORMASK or OT_VECTORZERO or OT_VECTORBCST or OT_VECTORSAE or OT_VECTORER;
  53. OT_BITSB32 = OT_BITS32 or OT_VECTORBCST;
  54. OT_BITSB64 = OT_BITS64 or OT_VECTORBCST;
  55. OT_BITS80 = $00000010; { FPU only }
  56. OT_FAR = $00000020; { this means 16:16 or 16:32, like in CALL/JMP }
  57. OT_NEAR = $00000040;
  58. OT_SHORT = $00000080;
  59. { TODO: FAR/NEAR/SHORT are sizes too, they should be included into size mask,
  60. but this requires adjusting the opcode table }
  61. //OT_SIZE_MASK = $3000001F; { all the size attributes }
  62. OT_SIZE_MASK = $E000001F; { all the size attributes }
  63. OT_NON_SIZE = longint(not(longint(OT_SIZE_MASK)));
  64. { Bits 8..11: modifiers }
  65. OT_SIGNED = $00000100; { the operand need to be signed -128-127 }
  66. OT_TO = $00000200; { reverse effect in FADD, FSUB &c }
  67. OT_COLON = $00000400; { operand is followed by a colon }
  68. OT_MODIFIER_MASK = $00000F00;
  69. { Bits 12..15: type of operand }
  70. OT_REGISTER = $00001000;
  71. OT_IMMEDIATE = $00002000;
  72. OT_MEMORY = $0000C000; { always includes 'OT_REGMEM' bit as well }
  73. OT_REGMEM = $00008000; { for r/m, ie EA, operands }
  74. OT_TYPE_MASK = OT_REGISTER or OT_IMMEDIATE or OT_MEMORY or OT_REGMEM;
  75. OT_REGNORM = OT_REGISTER or OT_REGMEM; { 'normal' reg, qualifies as EA }
  76. { Bits 20..22, 24..26: register classes
  77. otf_* consts are not used alone, only to build other constants. }
  78. otf_reg_cdt = $00100000;
  79. otf_reg_gpr = $00200000;
  80. otf_reg_sreg = $00400000;
  81. otf_reg_k = $00800000;
  82. otf_reg_fpu = $01000000;
  83. otf_reg_mmx = $02000000;
  84. otf_reg_xmm = $04000000;
  85. otf_reg_ymm = $08000000;
  86. otf_reg_zmm = $10000000;
  87. otf_reg_extra_mask = $0F000000;
  88. { Bits 16..19: subclasses, meaning depends on classes field }
  89. otf_sub0 = $00010000;
  90. otf_sub1 = $00020000;
  91. otf_sub2 = $00040000;
  92. otf_sub3 = $00080000;
  93. OT_REG_SMASK = otf_sub0 or otf_sub1 or otf_sub2 or otf_sub3;
  94. //OT_REG_EXTRA_MASK = $0F000000;
  95. OT_REG_EXTRA_MASK = $1F000000;
  96. OT_REG_TYPMASK = otf_reg_cdt or otf_reg_gpr or otf_reg_sreg or otf_reg_k or otf_reg_extra_mask;
  97. { register class 0: CRx, DRx and TRx }
  98. {$ifdef x86_64}
  99. OT_REG_CDT = OT_REGISTER or otf_reg_cdt or OT_BITS64;
  100. {$else x86_64}
  101. OT_REG_CDT = OT_REGISTER or otf_reg_cdt or OT_BITS32;
  102. {$endif x86_64}
  103. OT_REG_CREG = OT_REG_CDT or otf_sub0; { CRn }
  104. OT_REG_DREG = OT_REG_CDT or otf_sub1; { DRn }
  105. OT_REG_TREG = OT_REG_CDT or otf_sub2; { TRn }
  106. OT_REG_CR4 = OT_REG_CDT or otf_sub3; { CR4 (Pentium only) }
  107. { register class 1: general-purpose registers }
  108. OT_REG_GPR = OT_REGNORM or otf_reg_gpr;
  109. OT_RM_GPR = OT_REGMEM or otf_reg_gpr;
  110. OT_REG8 = OT_REG_GPR or OT_BITS8; { 8-bit GPR }
  111. OT_REG16 = OT_REG_GPR or OT_BITS16;
  112. OT_REG32 = OT_REG_GPR or OT_BITS32;
  113. OT_REG64 = OT_REG_GPR or OT_BITS64;
  114. { GPR subclass 0: accumulator: AL, AX, EAX or RAX }
  115. OT_REG_ACCUM = OT_REG_GPR or otf_sub0;
  116. OT_REG_AL = OT_REG_ACCUM or OT_BITS8;
  117. OT_REG_AX = OT_REG_ACCUM or OT_BITS16;
  118. OT_REG_EAX = OT_REG_ACCUM or OT_BITS32;
  119. {$ifdef x86_64}
  120. OT_REG_RAX = OT_REG_ACCUM or OT_BITS64;
  121. {$endif x86_64}
  122. { GPR subclass 1: counter: CL, CX, ECX or RCX }
  123. OT_REG_COUNT = OT_REG_GPR or otf_sub1;
  124. OT_REG_CL = OT_REG_COUNT or OT_BITS8;
  125. OT_REG_CX = OT_REG_COUNT or OT_BITS16;
  126. OT_REG_ECX = OT_REG_COUNT or OT_BITS32;
  127. {$ifdef x86_64}
  128. OT_REG_RCX = OT_REG_COUNT or OT_BITS64;
  129. {$endif x86_64}
  130. { GPR subclass 2: data register: DL, DX, EDX or RDX }
  131. OT_REG_DX = OT_REG_GPR or otf_sub2 or OT_BITS16;
  132. OT_REG_EDX = OT_REG_GPR or otf_sub2 or OT_BITS32;
  133. { register class 2: Segment registers }
  134. OT_REG_SREG = OT_REGISTER or otf_reg_sreg or OT_BITS16;
  135. OT_REG_CS = OT_REG_SREG or otf_sub0; { CS }
  136. OT_REG_DESS = OT_REG_SREG or otf_sub1; { DS, ES, SS (non-CS 86 registers) }
  137. OT_REG_FSGS = OT_REG_SREG or otf_sub2; { FS, GS (386 extended registers) }
  138. { register class 3: FPU registers }
  139. OT_FPUREG = OT_REGISTER or otf_reg_fpu;
  140. OT_FPU0 = OT_FPUREG or otf_sub0; { FPU stack register zero }
  141. { register class 4: MMX (both reg and r/m) }
  142. OT_MMXREG = OT_REGNORM or otf_reg_mmx;
  143. OT_MMXRM = OT_REGMEM or otf_reg_mmx;
  144. { register class 5: XMM (both reg and r/m) }
  145. OT_XMMREG = OT_REGNORM or otf_reg_xmm;
  146. OT_XMMRM = OT_REGMEM or otf_reg_xmm;
  147. OT_XMEM32 = OT_REGNORM or otf_reg_xmm or otf_reg_gpr or OT_BITS32;
  148. OT_XMEM32_M = OT_XMEM32 or OT_VECTORMASK;
  149. OT_XMEM64 = OT_REGNORM or otf_reg_xmm or otf_reg_gpr or OT_BITS64;
  150. OT_XMEM64_M = OT_XMEM64 or OT_VECTORMASK;
  151. OT_XMMREG_M = OT_XMMREG or OT_VECTORMASK;
  152. OT_XMMREG_MZ = OT_XMMREG or OT_VECTORMASK or OT_VECTORZERO;
  153. OT_XMMRM_MZ = OT_XMMRM or OT_VECTORMASK or OT_VECTORZERO;
  154. OT_XMMREG_SAE = OT_XMMREG or OT_VECTORSAE;
  155. OT_XMMRM_SAE = OT_XMMRM or OT_VECTORSAE;
  156. OT_XMMREG_ER = OT_XMMREG or OT_VECTORER;
  157. OT_XMMRM_ER = OT_XMMRM or OT_VECTORER;
  158. { register class 5: YMM (both reg and r/m) }
  159. OT_YMMREG = OT_REGNORM or otf_reg_ymm;
  160. OT_YMMRM = OT_REGMEM or otf_reg_ymm;
  161. OT_YMEM32 = OT_REGNORM or otf_reg_ymm or otf_reg_gpr or OT_BITS32;
  162. OT_YMEM32_M = OT_YMEM32 or OT_VECTORMASK;
  163. OT_YMEM64 = OT_REGNORM or otf_reg_ymm or otf_reg_gpr or OT_BITS64;
  164. OT_YMEM64_M = OT_YMEM64 or OT_VECTORMASK;
  165. OT_YMMREG_M = OT_YMMREG or OT_VECTORMASK;
  166. OT_YMMREG_MZ = OT_YMMREG or OT_VECTORMASK or OT_VECTORZERO;
  167. OT_YMMRM_MZ = OT_YMMRM or OT_VECTORMASK or OT_VECTORZERO;
  168. OT_YMMREG_SAE = OT_YMMREG or OT_VECTORSAE;
  169. OT_YMMRM_SAE = OT_YMMRM or OT_VECTORSAE;
  170. OT_YMMREG_ER = OT_YMMREG or OT_VECTORER;
  171. OT_YMMRM_ER = OT_YMMRM or OT_VECTORER;
  172. { register class 5: ZMM (both reg and r/m) }
  173. OT_ZMMREG = OT_REGNORM or otf_reg_zmm;
  174. OT_ZMMRM = OT_REGMEM or otf_reg_zmm;
  175. OT_ZMEM32 = OT_REGNORM or otf_reg_zmm or otf_reg_gpr or OT_BITS32;
  176. OT_ZMEM32_M = OT_ZMEM32 or OT_VECTORMASK;
  177. OT_ZMEM64 = OT_REGNORM or otf_reg_zmm or otf_reg_gpr or OT_BITS64;
  178. OT_ZMEM64_M = OT_ZMEM64 or OT_VECTORMASK;
  179. OT_ZMMREG_M = OT_ZMMREG or OT_VECTORMASK;
  180. OT_ZMMREG_MZ = OT_ZMMREG or OT_VECTORMASK or OT_VECTORZERO;
  181. OT_ZMMRM_MZ = OT_ZMMRM or OT_VECTORMASK or OT_VECTORZERO;
  182. OT_ZMMREG_SAE = OT_ZMMREG or OT_VECTORSAE;
  183. OT_ZMMRM_SAE = OT_ZMMRM or OT_VECTORSAE;
  184. OT_ZMMREG_ER = OT_ZMMREG or OT_VECTORER;
  185. OT_ZMMRM_ER = OT_ZMMRM or OT_VECTORER;
  186. OT_KREG = OT_REGNORM or otf_reg_k;
  187. OT_KREG_M = OT_KREG or OT_VECTORMASK;
  188. { Vector-Memory operands }
  189. OT_VMEM_ANY = OT_XMEM32 or OT_XMEM64 or OT_YMEM32 or OT_YMEM64 or OT_ZMEM32 or OT_ZMEM64;
  190. { Memory operands }
  191. OT_MEM8 = OT_MEMORY or OT_BITS8;
  192. OT_MEM16 = OT_MEMORY or OT_BITS16;
  193. OT_MEM16_M = OT_MEM16 or OT_VECTORMASK;
  194. OT_MEM32 = OT_MEMORY or OT_BITS32;
  195. OT_MEM32_M = OT_MEMORY or OT_BITS32 or OT_VECTORMASK;
  196. OT_BMEM32 = OT_MEMORY or OT_BITS32 or OT_VECTORBCST;
  197. OT_BMEM32_SAE= OT_MEMORY or OT_BITS32 or OT_VECTORBCST or OT_VECTORSAE;
  198. OT_MEM64 = OT_MEMORY or OT_BITS64;
  199. OT_MEM64_M = OT_MEMORY or OT_BITS64 or OT_VECTORMASK;
  200. OT_BMEM64 = OT_MEMORY or OT_BITS64 or OT_VECTORBCST;
  201. OT_BMEM64_SAE= OT_MEMORY or OT_BITS64 or OT_VECTORBCST or OT_VECTORSAE;
  202. OT_MEM128 = OT_MEMORY or OT_BITS128;
  203. OT_MEM128_M = OT_MEMORY or OT_BITS128 or OT_VECTORMASK;
  204. OT_MEM256 = OT_MEMORY or OT_BITS256;
  205. OT_MEM256_M = OT_MEMORY or OT_BITS256 or OT_VECTORMASK;
  206. OT_MEM512 = OT_MEMORY or OT_BITS512;
  207. OT_MEM512_M = OT_MEMORY or OT_BITS512 or OT_VECTORMASK;
  208. OT_MEM80 = OT_MEMORY or OT_BITS80;
  209. OT_MEM_OFFS = OT_MEMORY or otf_sub0; { special type of EA }
  210. { simple [address] offset }
  211. { Matches any type of r/m operand }
  212. OT_MEMORY_ANY = OT_MEMORY or OT_RM_GPR or OT_XMMRM or OT_MMXRM or OT_YMMRM or OT_ZMMRM or OT_REG_EXTRA_MASK;
  213. { Immediate operands }
  214. OT_IMM8 = OT_IMMEDIATE or OT_BITS8;
  215. OT_IMM16 = OT_IMMEDIATE or OT_BITS16;
  216. OT_IMM32 = OT_IMMEDIATE or OT_BITS32;
  217. OT_IMM64 = OT_IMMEDIATE or OT_BITS64;
  218. OT_ONENESS = otf_sub0; { special type of immediate operand }
  219. OT_UNITY = OT_IMMEDIATE or OT_ONENESS; { for shift/rotate instructions }
  220. OTVE_VECTOR_SAE = 1 shl 8;
  221. OTVE_VECTOR_ER = 1 shl 9;
  222. OTVE_VECTOR_ZERO = 1 shl 10;
  223. OTVE_VECTOR_WRITEMASK = 1 shl 11;
  224. OTVE_VECTOR_BCST = 1 shl 12;
  225. OTVE_VECTOR_BCST2 = 0;
  226. OTVE_VECTOR_BCST4 = 1 shl 4;
  227. OTVE_VECTOR_BCST8 = 1 shl 5;
  228. OTVE_VECTOR_BCST16 = 3 shl 4;
  229. OTVE_VECTOR_RNSAE = OTVE_VECTOR_ER or 0;
  230. OTVE_VECTOR_RDSAE = OTVE_VECTOR_ER or 1 shl 6;
  231. OTVE_VECTOR_RUSAE = OTVE_VECTOR_ER or 1 shl 7;
  232. OTVE_VECTOR_RZSAE = OTVE_VECTOR_ER or 3 shl 6;
  233. OTVE_VECTOR_BCST_MASK = OTVE_VECTOR_BCST2 or OTVE_VECTOR_BCST4 or OTVE_VECTOR_BCST8 or OTVE_VECTOR_BCST16;
  234. OTVE_VECTOR_ER_MASK = OTVE_VECTOR_RNSAE or OTVE_VECTOR_RDSAE or OTVE_VECTOR_RUSAE or OTVE_VECTOR_RZSAE;
  235. OTVE_VECTOR_MASK = OTVE_VECTOR_SAE or OTVE_VECTOR_ER or OTVE_VECTOR_ZERO or OTVE_VECTOR_WRITEMASK or OTVE_VECTOR_BCST;
  236. { Size of the instruction table converted by nasmconv.pas }
  237. {$if defined(x86_64)}
  238. instabentries = {$i x8664nop.inc}
  239. {$elseif defined(i386)}
  240. instabentries = {$i i386nop.inc}
  241. {$elseif defined(i8086)}
  242. instabentries = {$i i8086nop.inc}
  243. {$endif}
  244. maxinfolen = 10;
  245. type
  246. { What an instruction can change. Needed for optimizer and spilling code.
  247. Note: The order of this enumeration is should not be changed! }
  248. TInsChange = (Ch_None,
  249. {Read from a register}
  250. Ch_REAX, Ch_RECX, Ch_REDX, Ch_REBX, Ch_RESP, Ch_REBP, Ch_RESI, Ch_REDI,
  251. {write from a register}
  252. Ch_WEAX, Ch_WECX, Ch_WEDX, Ch_WEBX, Ch_WESP, Ch_WEBP, Ch_WESI, Ch_WEDI,
  253. {read and write from/to a register}
  254. Ch_RWEAX, Ch_RWECX, Ch_RWEDX, Ch_RWEBX, Ch_RWESP, Ch_RWEBP, Ch_RWESI, Ch_RWEDI,
  255. {modify the contents of a register with the purpose of using
  256. this changed content afterwards (add/sub/..., but e.g. not rep
  257. or movsd)}
  258. Ch_MEAX, Ch_MECX, Ch_MEDX, Ch_MEBX, Ch_MESP, Ch_MEBP, Ch_MESI, Ch_MEDI,
  259. {read individual flag bits from the flags register}
  260. Ch_RCarryFlag,Ch_RParityFlag,Ch_RAuxiliaryFlag,Ch_RZeroFlag,Ch_RSignFlag,Ch_ROverflowFlag,
  261. {write individual flag bits to the flags register}
  262. Ch_WCarryFlag,Ch_WParityFlag,Ch_WAuxiliaryFlag,Ch_WZeroFlag,Ch_WSignFlag,Ch_WOverflowFlag,
  263. {set individual flag bits to 0 in the flags register}
  264. Ch_W0CarryFlag,Ch_W0ParityFlag,Ch_W0AuxiliaryFlag,Ch_W0ZeroFlag,Ch_W0SignFlag,Ch_W0OverflowFlag,
  265. {set individual flag bits to 1 in the flags register}
  266. Ch_W1CarryFlag,Ch_W1ParityFlag,Ch_W1AuxiliaryFlag,Ch_W1ZeroFlag,Ch_W1SignFlag,Ch_W1OverflowFlag,
  267. {write an undefined value to individual flag bits in the flags register}
  268. Ch_WUCarryFlag,Ch_WUParityFlag,Ch_WUAuxiliaryFlag,Ch_WUZeroFlag,Ch_WUSignFlag,Ch_WUOverflowFlag,
  269. {read and write flag bits}
  270. Ch_RWCarryFlag,Ch_RWParityFlag,Ch_RWAuxiliaryFlag,Ch_RWZeroFlag,Ch_RWSignFlag,Ch_RWOverflowFlag,
  271. {more specialized flag bits (not considered part of NR_DEFAULTFLAGS by the compiler)}
  272. Ch_RDirFlag,Ch_W0DirFlag,Ch_W1DirFlag,Ch_W0IntFlag,Ch_W1IntFlag,
  273. {instruction reads flag bits, according to its condition (used by Jcc/SETcc/CMOVcc)}
  274. Ch_RFLAGScc,
  275. {read/write/read+write the entire flags/eflags/rflags register}
  276. Ch_RFlags, Ch_WFlags, Ch_RWFlags,
  277. Ch_FPU,
  278. Ch_Rop1, Ch_Wop1, Ch_RWop1, Ch_Mop1,
  279. Ch_Rop2, Ch_Wop2, Ch_RWop2, Ch_Mop2,
  280. Ch_Rop3, Ch_WOp3, Ch_RWOp3, Ch_Mop3,
  281. Ch_Rop4, Ch_WOp4, Ch_RWOp4, Ch_Mop4,
  282. { instruction doesn't read it's input register, in case both parameters
  283. are the same register (e.g. xor eax,eax; sub eax,eax; sbb eax,eax (reads flags only), etc.) }
  284. Ch_NoReadIfEqualRegs,
  285. Ch_RMemEDI,Ch_WMemEDI,
  286. Ch_All,
  287. { x86_64 registers }
  288. Ch_RRAX, Ch_RRCX, Ch_RRDX, Ch_RRBX, Ch_RRSP, Ch_RRBP, Ch_RRSI, Ch_RRDI,
  289. Ch_WRAX, Ch_WRCX, Ch_WRDX, Ch_WRBX, Ch_WRSP, Ch_WRBP, Ch_WRSI, Ch_WRDI,
  290. Ch_RWRAX, Ch_RWRCX, Ch_RWRDX, Ch_RWRBX, Ch_RWRSP, Ch_RWRBP, Ch_RWRSI, Ch_RWRDI,
  291. Ch_MRAX, Ch_MRCX, Ch_MRDX, Ch_MRBX, Ch_MRSP, Ch_MRBP, Ch_MRSI, Ch_MRDI
  292. );
  293. TInsProp = packed record
  294. Ch : set of TInsChange;
  295. end;
  296. TMemRefSizeInfo = (msiUnknown, msiUnsupported, msiNoSize, msiNoMemRef,
  297. msiMultiple, msiMultipleMinSize8, msiMultipleMinSize16, msiMultipleMinSize32,
  298. msiMultipleMinSize64, msiMultipleMinSize128, msiMultipleminSize256, msiMultipleMinSize512,
  299. msiMemRegSize, msiMemRegx16y32, msiMemRegx16y32z64, msiMemRegx32y64, msiMemRegx32y64z128, msiMemRegx64y128, msiMemRegx64y128z256,
  300. msiMemRegx64y256, msiMemRegx64y256z512,
  301. msiMem8, msiMem16, msiMem32, msiBMem32, msiMem64, msiBMem64, msiMem128, msiMem256, msiMem512,
  302. msiXMem32, msiXMem64, msiYMem32, msiYMem64, msiZMem32, msiZMem64,
  303. msiVMemMultiple, msiVMemRegSize,
  304. msiMemRegConst128,msiMemRegConst256,msiMemRegConst512);
  305. TMemRefSizeInfoBCST = (msbUnknown, msbBCST32, msbBCST64, msbMultiple);
  306. TMemRefSizeInfoBCSTType = (btUnknown, bt1to2, bt1to4, bt1to8, bt1to16);
  307. TEVEXTupleState = (etsUnknown, etsIsTuple, etsNotTuple);
  308. TConstSizeInfo = (csiUnknown, csiMultiple, csiNoSize, csiMem8, csiMem16, csiMem32, csiMem64);
  309. TInsTabMemRefSizeInfoRec = record
  310. MemRefSize : TMemRefSizeInfo;
  311. MemRefSizeBCST : TMemRefSizeInfoBCST;
  312. BCSTXMMMultiplicator : byte;
  313. ExistsSSEAVX : boolean;
  314. ConstSize : TConstSizeInfo;
  315. BCSTTypes : Set of TMemRefSizeInfoBCSTType;
  316. end;
  317. const
  318. MemRefMultiples: set of TMemRefSizeInfo = [msiMultiple, msiMultipleMinSize8,
  319. msiMultipleMinSize16, msiMultipleMinSize32,
  320. msiMultipleMinSize64, msiMultipleMinSize128,
  321. msiMultipleMinSize256, msiMultipleMinSize512,
  322. msiVMemMultiple];
  323. MemRefSizeInfoVMems: Set of TMemRefSizeInfo = [msiXMem32, msiXMem64, msiYMem32, msiYMem64,
  324. msiZMem32, msiZMem64,
  325. msiVMemMultiple, msiVMemRegSize];
  326. InsProp : array[tasmop] of TInsProp =
  327. {$if defined(x86_64)}
  328. {$i x8664pro.inc}
  329. {$elseif defined(i386)}
  330. {$i i386prop.inc}
  331. {$elseif defined(i8086)}
  332. {$i i8086prop.inc}
  333. {$endif}
  334. type
  335. TOperandOrder = (op_intel,op_att);
  336. {Instruction flags }
  337. tinsflag = (
  338. { please keep these in order and in sync with IF_SMASK }
  339. IF_SM, { size match first two operands }
  340. IF_SM2,
  341. IF_SB, { unsized operands can't be non-byte }
  342. IF_SW, { unsized operands can't be non-word }
  343. IF_SD, { unsized operands can't be nondword }
  344. { unsized argument spec }
  345. { please keep these in order and in sync with IF_ARMASK }
  346. IF_AR0, { SB, SW, SD applies to argument 0 }
  347. IF_AR1, { SB, SW, SD applies to argument 1 }
  348. IF_AR2, { SB, SW, SD applies to argument 2 }
  349. IF_PRIV, { it's a privileged instruction }
  350. IF_SMM, { it's only valid in SMM }
  351. IF_PROT, { it's protected mode only }
  352. IF_NOX86_64, { removed instruction in x86_64 }
  353. IF_UNDOC, { it's an undocumented instruction }
  354. IF_FPU, { it's an FPU instruction }
  355. IF_MMX, { it's an MMX instruction }
  356. { it's a 3DNow! instruction }
  357. IF_3DNOW,
  358. { it's a SSE (KNI, MMX2) instruction }
  359. IF_SSE,
  360. { SSE2 instructions }
  361. IF_SSE2,
  362. { SSE3 instructions }
  363. IF_SSE3,
  364. { SSE64 instructions }
  365. IF_SSE64,
  366. { SVM instructions }
  367. IF_SVM,
  368. { SSE4 instructions }
  369. IF_SSE4,
  370. IF_SSSE3,
  371. IF_SSE41,
  372. IF_SSE42,
  373. IF_MOVBE,
  374. IF_CLMUL,
  375. IF_AVX,
  376. IF_AVX2,
  377. IF_AVX512,
  378. IF_BMI1,
  379. IF_BMI2,
  380. { Intel ADX (Multi-Precision Add-Carry Instruction Extensions) }
  381. IF_ADX,
  382. IF_16BITONLY,
  383. IF_FMA,
  384. IF_FMA4,
  385. IF_TSX,
  386. IF_RAND,
  387. IF_XSAVE,
  388. IF_PREFETCHWT1,
  389. { mask for processor level }
  390. { please keep these in order and in sync with IF_PLEVEL }
  391. IF_8086, { 8086 instruction }
  392. IF_186, { 186+ instruction }
  393. IF_286, { 286+ instruction }
  394. IF_386, { 386+ instruction }
  395. IF_486, { 486+ instruction }
  396. IF_PENT, { Pentium instruction }
  397. IF_P6, { P6 instruction }
  398. IF_KATMAI, { Katmai instructions }
  399. IF_WILLAMETTE, { Willamette instructions }
  400. IF_PRESCOTT, { Prescott instructions }
  401. IF_X86_64,
  402. IF_SANDYBRIDGE, { Sandybridge-specific instruction }
  403. IF_NEC, { NEC V20/V30 instruction }
  404. { the following are not strictly part of the processor level, because
  405. they are never used standalone, but always in combination with a
  406. separate processor level flag. Therefore, they use bits outside of
  407. IF_PLEVEL, otherwise they would mess up the processor level they're
  408. used in combination with.
  409. The following combinations are currently used:
  410. [IF_AMD, IF_P6],
  411. [IF_CYRIX, IF_486],
  412. [IF_CYRIX, IF_PENT],
  413. [IF_CYRIX, IF_P6] }
  414. IF_CYRIX, { Cyrix, Centaur or VIA-specific instruction }
  415. IF_AMD, { AMD-specific instruction }
  416. { added flags }
  417. IF_PRE, { it's a prefix instruction }
  418. IF_PASS2, { if the instruction can change in a second pass }
  419. IF_IMM4, { immediate operand is a nibble (must be in range [0..15]) }
  420. IF_IMM3, { immediate operand is a triad (must be in range [0..7]) }
  421. { avx512 flags }
  422. IF_BCST2,
  423. IF_BCST4,
  424. IF_BCST8,
  425. IF_BCST16,
  426. IF_T2, { disp8 - tuple - 2 }
  427. IF_T4, { disp8 - tuple - 4 }
  428. IF_T8, { disp8 - tuple - 8 }
  429. IF_T1S, { disp8 - tuple - 1 scalar }
  430. IF_T1S8, { disp8 - tuple - 1 scalar byte }
  431. IF_T1S16, { disp8 - tuple - 1 scalar word }
  432. IF_T1F32,
  433. IF_T1F64,
  434. IF_TMDDUP,
  435. IF_TFV, { disp8 - tuple - full vector }
  436. IF_TFVM, { disp8 - tuple - full vector memory }
  437. IF_TQVM,
  438. IF_TMEM128,
  439. IF_THV,
  440. IF_THVM,
  441. IF_TOVM
  442. );
  443. tinsflags=set of tinsflag;
  444. const
  445. IF_SMASK=[IF_SM,IF_SM2,IF_SB,IF_SW,IF_SD];
  446. IF_ARMASK=[IF_AR0,IF_AR1,IF_AR2]; { mask for unsized argument spec }
  447. IF_PLEVEL=[IF_8086..IF_NEC]; { mask for processor level }
  448. IF_TUPLEMASK=[IF_T2..IF_TOVM]; { mask for AVX512 disp8-tuples }
  449. type
  450. tinsentry=packed record
  451. opcode : tasmop;
  452. ops : byte;
  453. optypes : array[0..max_operands-1] of int64;
  454. code : array[0..maxinfolen] of char;
  455. flags : tinsflags;
  456. end;
  457. pinsentry=^tinsentry;
  458. { alignment for operator }
  459. tai_align = class(tai_align_abstract)
  460. function calculatefillbuf(var buf : tfillbuffer;executable : boolean):pchar;override;
  461. end;
  462. { taicpu }
  463. taicpu = class(tai_cpu_abstract_sym)
  464. opsize : topsize;
  465. constructor op_none(op : tasmop);
  466. constructor op_none(op : tasmop;_size : topsize);
  467. constructor op_reg(op : tasmop;_size : topsize;_op1 : tregister);
  468. constructor op_const(op : tasmop;_size : topsize;_op1 : aint);
  469. constructor op_ref(op : tasmop;_size : topsize;const _op1 : treference);
  470. constructor op_reg_reg(op : tasmop;_size : topsize;_op1,_op2 : tregister);
  471. constructor op_reg_ref(op : tasmop;_size : topsize;_op1 : tregister;const _op2 : treference);
  472. constructor op_reg_const(op:tasmop; _size: topsize; _op1: tregister; _op2: aint);
  473. constructor op_const_reg(op : tasmop;_size : topsize;_op1 : aint;_op2 : tregister);
  474. constructor op_const_const(op : tasmop;_size : topsize;_op1,_op2 : aint);
  475. constructor op_const_ref(op : tasmop;_size : topsize;_op1 : aint;const _op2 : treference);
  476. constructor op_ref_reg(op : tasmop;_size : topsize;const _op1 : treference;_op2 : tregister);
  477. constructor op_reg_reg_reg(op : tasmop;_size : topsize;_op1,_op2,_op3 : tregister);
  478. constructor op_const_reg_reg(op : tasmop;_size : topsize;_op1 : aint;_op2 : tregister;_op3 : tregister);
  479. constructor op_const_ref_reg(op : tasmop;_size : topsize;_op1 : aint;const _op2 : treference;_op3 : tregister);
  480. constructor op_ref_reg_reg(op : tasmop;_size : topsize;const _op1 : treference;_op2,_op3 : tregister);
  481. constructor op_const_reg_ref(op : tasmop;_size : topsize;_op1 : aint;_op2 : tregister;const _op3 : treference);
  482. constructor op_reg_reg_ref(op : tasmop;_size : topsize;_op1,_op2 : tregister;const _op3 : treference);
  483. constructor op_const_reg_reg_reg(op : tasmop;_size : topsize;_op1 : aint;_op2, _op3, _op4 : tregister);
  484. { this is for Jmp instructions }
  485. constructor op_cond_sym(op : tasmop;cond:TAsmCond;_size : topsize;_op1 : tasmsymbol);
  486. constructor op_sym(op : tasmop;_size : topsize;_op1 : tasmsymbol);
  487. constructor op_sym_ofs(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint);
  488. constructor op_sym_ofs_reg(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint;_op2 : tregister);
  489. constructor op_sym_ofs_ref(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint;const _op2 : treference);
  490. procedure changeopsize(siz:topsize);
  491. function GetString:string;
  492. { This is a workaround for the GAS non commutative fpu instruction braindamage.
  493. Early versions of the UnixWare assembler had a bug where some fpu instructions
  494. were reversed and GAS still keeps this "feature" for compatibility.
  495. for details: http://sourceware.org/binutils/docs/as/i386_002dBugs.html#i386_002dBugs
  496. http://bugs.debian.org/cgi-bin/bugreport.cgi?bug=372528
  497. http://en.wikibooks.org/wiki/X86_Assembly/GAS_Syntax#Caveats
  498. Since FPC is "GAS centric" due to its history it generates instructions with the same operand order so
  499. when generating output for other assemblers, the opcodes must be fixed before writing them.
  500. This function returns the fixed opcodes. Changing the opcodes permanently is no good idea
  501. because in case of smartlinking assembler is generated twice so at the second run wrong
  502. assembler is generated.
  503. }
  504. function FixNonCommutativeOpcodes: tasmop;
  505. private
  506. FOperandOrder : TOperandOrder;
  507. procedure init(_size : topsize); { this need to be called by all constructor }
  508. public
  509. { the next will reset all instructions that can change in pass 2 }
  510. procedure ResetPass1;override;
  511. procedure ResetPass2;override;
  512. function CheckIfValid:boolean;
  513. function Pass1(objdata:TObjData):longint;override;
  514. procedure Pass2(objdata:TObjData);override;
  515. procedure SetOperandOrder(order:TOperandOrder);
  516. function is_same_reg_move(regtype: Tregistertype):boolean;override;
  517. { register spilling code }
  518. function spilling_get_operation_type(opnr: longint): topertype;override;
  519. {$ifdef i8086}
  520. procedure loadsegsymbol(opidx:longint;s:tasmsymbol);
  521. {$endif i8086}
  522. property OperandOrder : TOperandOrder read FOperandOrder;
  523. private
  524. { next fields are filled in pass1, so pass2 is faster }
  525. insentry : PInsEntry;
  526. insoffset : longint;
  527. LastInsOffset : longint; { need to be public to be reset }
  528. inssize : shortint;
  529. EVEXTupleState: TEVEXTupleState; { AVX512 disp8*N }
  530. {$ifdef x86_64}
  531. rex : byte;
  532. {$endif x86_64}
  533. function InsEnd:longint;
  534. procedure create_ot(objdata:TObjData);
  535. function Matches(p:PInsEntry):boolean;
  536. function calcsize(p:PInsEntry):shortint;
  537. procedure gencode(objdata:TObjData);
  538. function NeedAddrPrefix(opidx:byte):boolean;
  539. function NeedAddrPrefix:boolean;
  540. procedure write0x66prefix(objdata:TObjData);
  541. procedure write0x67prefix(objdata:TObjData);
  542. procedure Swapoperands;
  543. function FindInsentry(objdata:TObjData):boolean;
  544. function CheckUseEVEX: boolean;
  545. procedure CheckEVEXTuple(const aInput:toper; aInsEntry: pInsentry; aIsVector128, aIsVector256, aIsVector512, aIsEVEXW1: boolean);
  546. end;
  547. function is_64_bit_ref(const ref:treference):boolean;
  548. function is_32_bit_ref(const ref:treference):boolean;
  549. function is_16_bit_ref(const ref:treference):boolean;
  550. function get_ref_address_size(const ref:treference):byte;
  551. function get_default_segment_of_ref(const ref:treference):tregister;
  552. procedure optimize_ref(var ref:treference; inlineasm: boolean);
  553. function spilling_create_load(const ref:treference;r:tregister):Taicpu;
  554. function spilling_create_store(r:tregister; const ref:treference):Taicpu;
  555. function MemRefInfo(aAsmop: TAsmOp): TInsTabMemRefSizeInfoRec;
  556. function MightHaveExtension(AsmOp : TAsmOp) : Boolean;
  557. procedure InitAsm;
  558. procedure DoneAsm;
  559. {*****************************************************************************
  560. External Symbol Chain
  561. used for agx86nsm and agx86int
  562. *****************************************************************************}
  563. type
  564. PExternChain = ^TExternChain;
  565. TExternChain = Record
  566. psym : pshortstring;
  567. is_defined : boolean;
  568. next : PExternChain;
  569. end;
  570. const
  571. FEC : PExternChain = nil;
  572. procedure AddSymbol(symname : string; defined : boolean);
  573. procedure FreeExternChainList;
  574. implementation
  575. uses
  576. cutils,
  577. globals,
  578. systems,
  579. itcpugas,
  580. cpuinfo;
  581. procedure AddSymbol(symname : string; defined : boolean);
  582. var
  583. EC : PExternChain;
  584. begin
  585. EC:=FEC;
  586. while assigned(EC) do
  587. begin
  588. if EC^.psym^=symname then
  589. begin
  590. if defined then
  591. EC^.is_defined:=true;
  592. exit;
  593. end;
  594. EC:=EC^.next;
  595. end;
  596. New(EC);
  597. EC^.next:=FEC;
  598. FEC:=EC;
  599. FEC^.psym:=stringdup(symname);
  600. FEC^.is_defined := defined;
  601. end;
  602. procedure FreeExternChainList;
  603. var
  604. EC : PExternChain;
  605. begin
  606. EC:=FEC;
  607. while assigned(EC) do
  608. begin
  609. FEC:=EC^.next;
  610. stringdispose(EC^.psym);
  611. Dispose(EC);
  612. EC:=FEC;
  613. end;
  614. end;
  615. {*****************************************************************************
  616. Instruction table
  617. *****************************************************************************}
  618. type
  619. TInsTabCache=array[TasmOp] of longint;
  620. PInsTabCache=^TInsTabCache;
  621. TInsTabMemRefSizeInfoCache=array[TasmOp] of TInsTabMemRefSizeInfoRec;
  622. PInsTabMemRefSizeInfoCache=^TInsTabMemRefSizeInfoCache;
  623. const
  624. {$if defined(x86_64)}
  625. InsTab:array[0..instabentries-1] of TInsEntry={$i x8664tab.inc}
  626. {$elseif defined(i386)}
  627. InsTab:array[0..instabentries-1] of TInsEntry={$i i386tab.inc}
  628. {$elseif defined(i8086)}
  629. InsTab:array[0..instabentries-1] of TInsEntry={$i i8086tab.inc}
  630. {$endif}
  631. var
  632. InsTabCache : PInsTabCache;
  633. InsTabMemRefSizeInfoCache: PInsTabMemRefSizeInfoCache;
  634. const
  635. {$if defined(x86_64)}
  636. { Intel style operands ! }
  637. opsize_2_type:array[0..2,topsize] of int64=(
  638. (OT_NONE,
  639. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_BITS16,OT_BITS32,OT_BITS32,OT_BITS64,OT_BITS64,OT_BITS64,
  640. OT_BITS16,OT_BITS32,OT_BITS64,
  641. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  642. OT_BITS64,
  643. OT_NEAR,OT_FAR,OT_SHORT,
  644. OT_NONE,
  645. OT_BITS128,
  646. OT_BITS256,
  647. OT_BITS512
  648. ),
  649. (OT_NONE,
  650. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_BITS8,OT_BITS8,OT_BITS16,OT_BITS8,OT_BITS16,OT_BITS32,
  651. OT_BITS16,OT_BITS32,OT_BITS64,
  652. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  653. OT_BITS64,
  654. OT_NEAR,OT_FAR,OT_SHORT,
  655. OT_NONE,
  656. OT_BITS128,
  657. OT_BITS256,
  658. OT_BITS512
  659. ),
  660. (OT_NONE,
  661. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_NONE,OT_NONE,OT_NONE,OT_NONE,OT_NONE,OT_NONE,
  662. OT_BITS16,OT_BITS32,OT_BITS64,
  663. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  664. OT_BITS64,
  665. OT_NEAR,OT_FAR,OT_SHORT,
  666. OT_NONE,
  667. OT_BITS128,
  668. OT_BITS256,
  669. OT_BITS512
  670. )
  671. );
  672. reg_ot_table : array[tregisterindex] of longint = (
  673. {$i r8664ot.inc}
  674. );
  675. {$elseif defined(i386)}
  676. { Intel style operands ! }
  677. opsize_2_type:array[0..2,topsize] of int64=(
  678. (OT_NONE,
  679. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_BITS16,OT_BITS32,OT_BITS32,
  680. OT_BITS16,OT_BITS32,OT_BITS64,
  681. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  682. OT_BITS64,
  683. OT_NEAR,OT_FAR,OT_SHORT,
  684. OT_NONE,
  685. OT_BITS128,
  686. OT_BITS256,
  687. OT_BITS512
  688. ),
  689. (OT_NONE,
  690. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_BITS8,OT_BITS8,OT_BITS16,
  691. OT_BITS16,OT_BITS32,OT_BITS64,
  692. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  693. OT_BITS64,
  694. OT_NEAR,OT_FAR,OT_SHORT,
  695. OT_NONE,
  696. OT_BITS128,
  697. OT_BITS256,
  698. OT_BITS512
  699. ),
  700. (OT_NONE,
  701. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_NONE,OT_NONE,OT_NONE,
  702. OT_BITS16,OT_BITS32,OT_BITS64,
  703. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  704. OT_BITS64,
  705. OT_NEAR,OT_FAR,OT_SHORT,
  706. OT_NONE,
  707. OT_BITS128,
  708. OT_BITS256,
  709. OT_BITS512
  710. )
  711. );
  712. reg_ot_table : array[tregisterindex] of longint = (
  713. {$i r386ot.inc}
  714. );
  715. {$elseif defined(i8086)}
  716. { Intel style operands ! }
  717. opsize_2_type:array[0..2,topsize] of int64=(
  718. (OT_NONE,
  719. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_BITS16,OT_BITS32,OT_BITS32,
  720. OT_BITS16,OT_BITS32,OT_BITS64,
  721. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  722. OT_BITS64,
  723. OT_NEAR,OT_FAR,OT_SHORT,
  724. OT_NONE,
  725. OT_BITS128,
  726. OT_BITS256,
  727. OT_BITS512
  728. ),
  729. (OT_NONE,
  730. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_BITS8,OT_BITS8,OT_BITS16,
  731. OT_BITS16,OT_BITS32,OT_BITS64,
  732. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  733. OT_BITS64,
  734. OT_NEAR,OT_FAR,OT_SHORT,
  735. OT_NONE,
  736. OT_BITS128,
  737. OT_BITS256,
  738. OT_BITS512
  739. ),
  740. (OT_NONE,
  741. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_NONE,OT_NONE,OT_NONE,
  742. OT_BITS16,OT_BITS32,OT_BITS64,
  743. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  744. OT_BITS64,
  745. OT_NEAR,OT_FAR,OT_SHORT,
  746. OT_NONE,
  747. OT_BITS128,
  748. OT_BITS256,
  749. OT_BITS512
  750. )
  751. );
  752. reg_ot_table : array[tregisterindex] of longint = (
  753. {$i r8086ot.inc}
  754. );
  755. {$endif}
  756. function MemRefInfo(aAsmop: TAsmOp): TInsTabMemRefSizeInfoRec;
  757. begin
  758. result := InsTabMemRefSizeInfoCache^[aAsmop];
  759. end;
  760. function MightHaveExtension(AsmOp : TAsmOp): Boolean;
  761. var
  762. i,j: LongInt;
  763. insentry: pinsentry;
  764. begin
  765. Result:=true;
  766. i:=InsTabCache^[AsmOp];
  767. if i>=0 then
  768. begin
  769. insentry:=@instab[i];
  770. while insentry^.opcode=AsmOp do
  771. begin
  772. for j:=0 to insentry^.ops-1 do
  773. begin
  774. if (insentry^.optypes[j] and OT_VECTOR_EXT)<>0 then
  775. exit;
  776. end;
  777. inc(i);
  778. insentry:=@instab[i];
  779. end;
  780. end;
  781. Result:=false;
  782. end;
  783. { Operation type for spilling code }
  784. type
  785. toperation_type_table=array[tasmop,0..Max_Operands] of topertype;
  786. var
  787. operation_type_table : ^toperation_type_table;
  788. {****************************************************************************
  789. TAI_ALIGN
  790. ****************************************************************************}
  791. function tai_align.calculatefillbuf(var buf : tfillbuffer;executable : boolean):pchar;
  792. const
  793. { Updated according to
  794. Software Optimization Guide for AMD Family 15h Processors, Verison 3.08, January 2014
  795. and
  796. Intel 64 and IA-32 Architectures Software Developer’s Manual
  797. Volume 2B: Instruction Set Reference, N-Z, January 2015
  798. }
  799. {$ifndef i8086}
  800. alignarray_cmovcpus:array[0..10] of string[11]=(
  801. #$66#$66#$66#$0F#$1F#$84#$00#$00#$00#$00#$00,
  802. #$66#$66#$0F#$1F#$84#$00#$00#$00#$00#$00,
  803. #$66#$0F#$1F#$84#$00#$00#$00#$00#$00,
  804. #$0F#$1F#$84#$00#$00#$00#$00#$00,
  805. #$0F#$1F#$80#$00#$00#$00#$00,
  806. #$66#$0F#$1F#$44#$00#$00,
  807. #$0F#$1F#$44#$00#$00,
  808. #$0F#$1F#$40#$00,
  809. #$0F#$1F#$00,
  810. #$66#$90,
  811. #$90);
  812. {$endif i8086}
  813. {$ifdef i8086}
  814. alignarray:array[0..5] of string[8]=(
  815. #$90#$90#$90#$90#$90#$90#$90,
  816. #$90#$90#$90#$90#$90#$90,
  817. #$90#$90#$90#$90,
  818. #$90#$90#$90,
  819. #$90#$90,
  820. #$90);
  821. {$else i8086}
  822. alignarray:array[0..5] of string[8]=(
  823. #$8D#$B4#$26#$00#$00#$00#$00,
  824. #$8D#$B6#$00#$00#$00#$00,
  825. #$8D#$74#$26#$00,
  826. #$8D#$76#$00,
  827. #$89#$F6,
  828. #$90);
  829. {$endif i8086}
  830. var
  831. bufptr : pchar;
  832. j : longint;
  833. localsize: byte;
  834. begin
  835. inherited calculatefillbuf(buf,executable);
  836. if not(use_op) and executable then
  837. begin
  838. bufptr:=pchar(@buf);
  839. { fillsize may still be used afterwards, so don't modify }
  840. { e.g. writebytes(hp.calculatefillbuf(buf)^,hp.fillsize) }
  841. localsize:=fillsize;
  842. while (localsize>0) do
  843. begin
  844. {$ifndef i8086}
  845. if (CPUX86_HAS_CMOV in cpu_capabilities[current_settings.cputype]) then
  846. begin
  847. for j:=low(alignarray_cmovcpus) to high(alignarray_cmovcpus) do
  848. if (localsize>=length(alignarray_cmovcpus[j])) then
  849. break;
  850. move(alignarray_cmovcpus[j][1],bufptr^,length(alignarray_cmovcpus[j]));
  851. inc(bufptr,length(alignarray_cmovcpus[j]));
  852. dec(localsize,length(alignarray_cmovcpus[j]));
  853. end
  854. else
  855. {$endif not i8086}
  856. begin
  857. for j:=low(alignarray) to high(alignarray) do
  858. if (localsize>=length(alignarray[j])) then
  859. break;
  860. move(alignarray[j][1],bufptr^,length(alignarray[j]));
  861. inc(bufptr,length(alignarray[j]));
  862. dec(localsize,length(alignarray[j]));
  863. end
  864. end;
  865. end;
  866. calculatefillbuf:=pchar(@buf);
  867. end;
  868. {*****************************************************************************
  869. Taicpu Constructors
  870. *****************************************************************************}
  871. procedure taicpu.changeopsize(siz:topsize);
  872. begin
  873. opsize:=siz;
  874. end;
  875. procedure taicpu.init(_size : topsize);
  876. begin
  877. { default order is att }
  878. FOperandOrder:=op_att;
  879. segprefix:=NR_NO;
  880. opsize:=_size;
  881. insentry:=nil;
  882. LastInsOffset:=-1;
  883. InsOffset:=0;
  884. InsSize:=0;
  885. EVEXTupleState := etsUnknown;
  886. end;
  887. constructor taicpu.op_none(op : tasmop);
  888. begin
  889. inherited create(op);
  890. init(S_NO);
  891. end;
  892. constructor taicpu.op_none(op : tasmop;_size : topsize);
  893. begin
  894. inherited create(op);
  895. init(_size);
  896. end;
  897. constructor taicpu.op_reg(op : tasmop;_size : topsize;_op1 : tregister);
  898. begin
  899. inherited create(op);
  900. init(_size);
  901. ops:=1;
  902. loadreg(0,_op1);
  903. end;
  904. constructor taicpu.op_const(op : tasmop;_size : topsize;_op1 : aint);
  905. begin
  906. inherited create(op);
  907. init(_size);
  908. ops:=1;
  909. loadconst(0,_op1);
  910. end;
  911. constructor taicpu.op_ref(op : tasmop;_size : topsize;const _op1 : treference);
  912. begin
  913. inherited create(op);
  914. init(_size);
  915. ops:=1;
  916. loadref(0,_op1);
  917. end;
  918. constructor taicpu.op_reg_reg(op : tasmop;_size : topsize;_op1,_op2 : tregister);
  919. begin
  920. inherited create(op);
  921. init(_size);
  922. ops:=2;
  923. loadreg(0,_op1);
  924. loadreg(1,_op2);
  925. end;
  926. constructor taicpu.op_reg_const(op:tasmop; _size: topsize; _op1: tregister; _op2: aint);
  927. begin
  928. inherited create(op);
  929. init(_size);
  930. ops:=2;
  931. loadreg(0,_op1);
  932. loadconst(1,_op2);
  933. end;
  934. constructor taicpu.op_reg_ref(op : tasmop;_size : topsize;_op1 : tregister;const _op2 : treference);
  935. begin
  936. inherited create(op);
  937. init(_size);
  938. ops:=2;
  939. loadreg(0,_op1);
  940. loadref(1,_op2);
  941. end;
  942. constructor taicpu.op_const_reg(op : tasmop;_size : topsize;_op1 : aint;_op2 : tregister);
  943. begin
  944. inherited create(op);
  945. init(_size);
  946. ops:=2;
  947. loadconst(0,_op1);
  948. loadreg(1,_op2);
  949. end;
  950. constructor taicpu.op_const_const(op : tasmop;_size : topsize;_op1,_op2 : aint);
  951. begin
  952. inherited create(op);
  953. init(_size);
  954. ops:=2;
  955. loadconst(0,_op1);
  956. loadconst(1,_op2);
  957. end;
  958. constructor taicpu.op_const_ref(op : tasmop;_size : topsize;_op1 : aint;const _op2 : treference);
  959. begin
  960. inherited create(op);
  961. init(_size);
  962. ops:=2;
  963. loadconst(0,_op1);
  964. loadref(1,_op2);
  965. end;
  966. constructor taicpu.op_ref_reg(op : tasmop;_size : topsize;const _op1 : treference;_op2 : tregister);
  967. begin
  968. inherited create(op);
  969. init(_size);
  970. ops:=2;
  971. loadref(0,_op1);
  972. loadreg(1,_op2);
  973. end;
  974. constructor taicpu.op_reg_reg_reg(op : tasmop;_size : topsize;_op1,_op2,_op3 : tregister);
  975. begin
  976. inherited create(op);
  977. init(_size);
  978. ops:=3;
  979. loadreg(0,_op1);
  980. loadreg(1,_op2);
  981. loadreg(2,_op3);
  982. end;
  983. constructor taicpu.op_const_reg_reg(op : tasmop;_size : topsize;_op1 : aint;_op2 : tregister;_op3 : tregister);
  984. begin
  985. inherited create(op);
  986. init(_size);
  987. ops:=3;
  988. loadconst(0,_op1);
  989. loadreg(1,_op2);
  990. loadreg(2,_op3);
  991. end;
  992. constructor taicpu.op_ref_reg_reg(op : tasmop;_size : topsize;const _op1 : treference;_op2,_op3 : tregister);
  993. begin
  994. inherited create(op);
  995. init(_size);
  996. ops:=3;
  997. loadref(0,_op1);
  998. loadreg(1,_op2);
  999. loadreg(2,_op3);
  1000. end;
  1001. constructor taicpu.op_const_ref_reg(op : tasmop;_size : topsize;_op1 : aint;const _op2 : treference;_op3 : tregister);
  1002. begin
  1003. inherited create(op);
  1004. init(_size);
  1005. ops:=3;
  1006. loadconst(0,_op1);
  1007. loadref(1,_op2);
  1008. loadreg(2,_op3);
  1009. end;
  1010. constructor taicpu.op_const_reg_ref(op : tasmop;_size : topsize;_op1 : aint;_op2 : tregister;const _op3 : treference);
  1011. begin
  1012. inherited create(op);
  1013. init(_size);
  1014. ops:=3;
  1015. loadconst(0,_op1);
  1016. loadreg(1,_op2);
  1017. loadref(2,_op3);
  1018. end;
  1019. constructor taicpu.op_reg_reg_ref(op : tasmop;_size : topsize;_op1,_op2 : tregister;const _op3 : treference);
  1020. begin
  1021. inherited create(op);
  1022. init(_size);
  1023. ops:=3;
  1024. loadreg(0,_op1);
  1025. loadreg(1,_op2);
  1026. loadref(2,_op3);
  1027. end;
  1028. constructor taicpu.op_const_reg_reg_reg(op : tasmop; _size : topsize; _op1 : aint; _op2, _op3, _op4 : tregister);
  1029. begin
  1030. inherited create(op);
  1031. init(_size);
  1032. ops:=4;
  1033. loadconst(0,_op1);
  1034. loadreg(1,_op2);
  1035. loadreg(2,_op3);
  1036. loadreg(3,_op4);
  1037. end;
  1038. constructor taicpu.op_cond_sym(op : tasmop;cond:TAsmCond;_size : topsize;_op1 : tasmsymbol);
  1039. begin
  1040. inherited create(op);
  1041. init(_size);
  1042. condition:=cond;
  1043. ops:=1;
  1044. loadsymbol(0,_op1,0);
  1045. end;
  1046. constructor taicpu.op_sym(op : tasmop;_size : topsize;_op1 : tasmsymbol);
  1047. begin
  1048. inherited create(op);
  1049. init(_size);
  1050. ops:=1;
  1051. loadsymbol(0,_op1,0);
  1052. end;
  1053. constructor taicpu.op_sym_ofs(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint);
  1054. begin
  1055. inherited create(op);
  1056. init(_size);
  1057. ops:=1;
  1058. loadsymbol(0,_op1,_op1ofs);
  1059. end;
  1060. constructor taicpu.op_sym_ofs_reg(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint;_op2 : tregister);
  1061. begin
  1062. inherited create(op);
  1063. init(_size);
  1064. ops:=2;
  1065. loadsymbol(0,_op1,_op1ofs);
  1066. loadreg(1,_op2);
  1067. end;
  1068. constructor taicpu.op_sym_ofs_ref(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint;const _op2 : treference);
  1069. begin
  1070. inherited create(op);
  1071. init(_size);
  1072. ops:=2;
  1073. loadsymbol(0,_op1,_op1ofs);
  1074. loadref(1,_op2);
  1075. end;
  1076. function taicpu.GetString:string;
  1077. var
  1078. i : longint;
  1079. s : string;
  1080. regnr: string;
  1081. addsize : boolean;
  1082. begin
  1083. s:='['+std_op2str[opcode];
  1084. for i:=0 to ops-1 do
  1085. begin
  1086. with oper[i]^ do
  1087. begin
  1088. if i=0 then
  1089. s:=s+' '
  1090. else
  1091. s:=s+',';
  1092. { type }
  1093. addsize:=false;
  1094. regnr := '';
  1095. if getregtype(reg) = R_MMREGISTER then
  1096. str(getsupreg(reg),regnr);
  1097. if (ot and OT_XMMREG)=OT_XMMREG then
  1098. s:=s+'xmmreg' + regnr
  1099. else
  1100. if (ot and OT_YMMREG)=OT_YMMREG then
  1101. s:=s+'ymmreg' + regnr
  1102. else
  1103. if (ot and OT_ZMMREG)=OT_ZMMREG then
  1104. s:=s+'zmmreg' + regnr
  1105. else
  1106. if (ot and OT_REG_EXTRA_MASK)=OT_MMXREG then
  1107. s:=s+'mmxreg'
  1108. else
  1109. if (ot and OT_REG_EXTRA_MASK)=OT_FPUREG then
  1110. s:=s+'fpureg'
  1111. else
  1112. if (ot and OT_REGISTER)=OT_REGISTER then
  1113. begin
  1114. s:=s+'reg';
  1115. addsize:=true;
  1116. end
  1117. else
  1118. if (ot and OT_IMMEDIATE)=OT_IMMEDIATE then
  1119. begin
  1120. s:=s+'imm';
  1121. addsize:=true;
  1122. end
  1123. else
  1124. if (ot and OT_MEMORY)=OT_MEMORY then
  1125. begin
  1126. s:=s+'mem';
  1127. addsize:=true;
  1128. end
  1129. else
  1130. s:=s+'???';
  1131. { size }
  1132. if addsize then
  1133. begin
  1134. if (ot and OT_BITS8)<>0 then
  1135. s:=s+'8'
  1136. else
  1137. if (ot and OT_BITS16)<>0 then
  1138. s:=s+'16'
  1139. else
  1140. if (ot and OT_BITS32)<>0 then
  1141. s:=s+'32'
  1142. else
  1143. if (ot and OT_BITS64)<>0 then
  1144. s:=s+'64'
  1145. else
  1146. if (ot and OT_BITS128)<>0 then
  1147. s:=s+'128'
  1148. else
  1149. if (ot and OT_BITS256)<>0 then
  1150. s:=s+'256'
  1151. else
  1152. if (ot and OT_BITS512)<>0 then
  1153. s:=s+'512'
  1154. else
  1155. s:=s+'??';
  1156. { signed }
  1157. if (ot and OT_SIGNED)<>0 then
  1158. s:=s+'s';
  1159. end;
  1160. if vopext <> 0 then
  1161. begin
  1162. str(vopext and $07, regnr);
  1163. if vopext and OTVE_VECTOR_WRITEMASK = OTVE_VECTOR_WRITEMASK then
  1164. s := s + ' {k' + regnr + '}';
  1165. if vopext and OTVE_VECTOR_ZERO = OTVE_VECTOR_ZERO then
  1166. s := s + ' {z}';
  1167. if vopext and OTVE_VECTOR_SAE = OTVE_VECTOR_SAE then
  1168. s := s + ' {sae}';
  1169. if vopext and OTVE_VECTOR_BCST = OTVE_VECTOR_BCST then
  1170. case vopext and OTVE_VECTOR_BCST_MASK of
  1171. OTVE_VECTOR_BCST2: s := s + ' {1to2}';
  1172. OTVE_VECTOR_BCST4: s := s + ' {1to4}';
  1173. OTVE_VECTOR_BCST8: s := s + ' {1to8}';
  1174. OTVE_VECTOR_BCST16: s := s + ' {1to16}';
  1175. end;
  1176. if vopext and OTVE_VECTOR_ER = OTVE_VECTOR_ER then
  1177. case vopext and OTVE_VECTOR_ER_MASK of
  1178. OTVE_VECTOR_RNSAE: s := s + ' {rn-sae}';
  1179. OTVE_VECTOR_RDSAE: s := s + ' {rd-sae}';
  1180. OTVE_VECTOR_RUSAE: s := s + ' {ru-sae}';
  1181. OTVE_VECTOR_RZSAE: s := s + ' {rz-sae}';
  1182. end;
  1183. end;
  1184. end;
  1185. end;
  1186. GetString:=s+']';
  1187. end;
  1188. procedure taicpu.Swapoperands;
  1189. var
  1190. p : POper;
  1191. begin
  1192. { Fix the operands which are in AT&T style and we need them in Intel style }
  1193. case ops of
  1194. 0,1:
  1195. ;
  1196. 2 : begin
  1197. { 0,1 -> 1,0 }
  1198. p:=oper[0];
  1199. oper[0]:=oper[1];
  1200. oper[1]:=p;
  1201. end;
  1202. 3 : begin
  1203. { 0,1,2 -> 2,1,0 }
  1204. p:=oper[0];
  1205. oper[0]:=oper[2];
  1206. oper[2]:=p;
  1207. end;
  1208. 4 : begin
  1209. { 0,1,2,3 -> 3,2,1,0 }
  1210. p:=oper[0];
  1211. oper[0]:=oper[3];
  1212. oper[3]:=p;
  1213. p:=oper[1];
  1214. oper[1]:=oper[2];
  1215. oper[2]:=p;
  1216. end;
  1217. else
  1218. internalerror(201108141);
  1219. end;
  1220. end;
  1221. procedure taicpu.SetOperandOrder(order:TOperandOrder);
  1222. begin
  1223. if FOperandOrder<>order then
  1224. begin
  1225. Swapoperands;
  1226. FOperandOrder:=order;
  1227. end;
  1228. end;
  1229. function taicpu.FixNonCommutativeOpcodes: tasmop;
  1230. begin
  1231. result:=opcode;
  1232. { we need ATT order }
  1233. SetOperandOrder(op_att);
  1234. if (
  1235. (ops=2) and
  1236. (oper[0]^.typ=top_reg) and
  1237. (oper[1]^.typ=top_reg) and
  1238. { if the first is ST and the second is also a register
  1239. it is necessarily ST1 .. ST7 }
  1240. ((oper[0]^.reg=NR_ST) or
  1241. (oper[0]^.reg=NR_ST0))
  1242. ) or
  1243. { ((ops=1) and
  1244. (oper[0]^.typ=top_reg) and
  1245. (oper[0]^.reg in [R_ST1..R_ST7])) or}
  1246. (ops=0) then
  1247. begin
  1248. if opcode=A_FSUBR then
  1249. result:=A_FSUB
  1250. else if opcode=A_FSUB then
  1251. result:=A_FSUBR
  1252. else if opcode=A_FDIVR then
  1253. result:=A_FDIV
  1254. else if opcode=A_FDIV then
  1255. result:=A_FDIVR
  1256. else if opcode=A_FSUBRP then
  1257. result:=A_FSUBP
  1258. else if opcode=A_FSUBP then
  1259. result:=A_FSUBRP
  1260. else if opcode=A_FDIVRP then
  1261. result:=A_FDIVP
  1262. else if opcode=A_FDIVP then
  1263. result:=A_FDIVRP;
  1264. end;
  1265. if (
  1266. (ops=1) and
  1267. (oper[0]^.typ=top_reg) and
  1268. (getregtype(oper[0]^.reg)=R_FPUREGISTER) and
  1269. (oper[0]^.reg<>NR_ST)
  1270. ) then
  1271. begin
  1272. if opcode=A_FSUBRP then
  1273. result:=A_FSUBP
  1274. else if opcode=A_FSUBP then
  1275. result:=A_FSUBRP
  1276. else if opcode=A_FDIVRP then
  1277. result:=A_FDIVP
  1278. else if opcode=A_FDIVP then
  1279. result:=A_FDIVRP;
  1280. end;
  1281. end;
  1282. {*****************************************************************************
  1283. Assembler
  1284. *****************************************************************************}
  1285. type
  1286. ea = packed record
  1287. sib_present : boolean;
  1288. bytes : byte;
  1289. size : byte;
  1290. modrm : byte;
  1291. sib : byte;
  1292. {$ifdef x86_64}
  1293. rex : byte;
  1294. {$endif x86_64}
  1295. end;
  1296. procedure taicpu.create_ot(objdata:TObjData);
  1297. {
  1298. this function will also fix some other fields which only needs to be once
  1299. }
  1300. var
  1301. i,l,relsize : longint;
  1302. currsym : TObjSymbol;
  1303. begin
  1304. if ops=0 then
  1305. exit;
  1306. { update oper[].ot field }
  1307. for i:=0 to ops-1 do
  1308. with oper[i]^ do
  1309. begin
  1310. case typ of
  1311. top_reg :
  1312. begin
  1313. ot:=reg_ot_table[findreg_by_number(reg)];
  1314. end;
  1315. top_ref :
  1316. begin
  1317. if (ref^.refaddr in [addr_no{$ifdef x86_64},addr_tpoff{$endif x86_64}{$ifdef i386},addr_ntpoff{$endif i386}])
  1318. {$ifdef i386}
  1319. or (
  1320. (ref^.refaddr in [addr_pic,addr_tlsgd]) and
  1321. ((ref^.base<>NR_NO) or (ref^.index<>NR_NO))
  1322. )
  1323. {$endif i386}
  1324. {$ifdef x86_64}
  1325. or (
  1326. (ref^.refaddr in [addr_pic,addr_pic_no_got,addr_tlsgd]) and
  1327. (ref^.base<>NR_NO)
  1328. )
  1329. {$endif x86_64}
  1330. then
  1331. begin
  1332. { create ot field }
  1333. if (reg_ot_table[findreg_by_number(ref^.base)] and OT_REG_GPR = OT_REG_GPR) and
  1334. ((reg_ot_table[findreg_by_number(ref^.index)] = OT_XMMREG) or
  1335. (reg_ot_table[findreg_by_number(ref^.index)] = OT_YMMREG) or
  1336. (reg_ot_table[findreg_by_number(ref^.index)] = OT_ZMMREG)
  1337. ) then
  1338. // AVX2 - vector-memory-referenz (e.g. vgatherdpd xmm0, [rax xmm1], xmm2)
  1339. ot := (reg_ot_table[findreg_by_number(ref^.base)] and OT_REG_GPR) or
  1340. (reg_ot_table[findreg_by_number(ref^.index)])
  1341. else if (ref^.base = NR_NO) and
  1342. ((reg_ot_table[findreg_by_number(ref^.index)] = OT_XMMREG) or
  1343. (reg_ot_table[findreg_by_number(ref^.index)] = OT_YMMREG) or
  1344. (reg_ot_table[findreg_by_number(ref^.index)] = OT_ZMMREG)
  1345. ) then
  1346. // AVX2 - vector-memory-referenz without base-register (e.g. vgatherdpd xmm0, [xmm1], xmm2)
  1347. ot := (OT_REG_GPR) or
  1348. (reg_ot_table[findreg_by_number(ref^.index)])
  1349. else if (ot and OT_SIZE_MASK)=0 then
  1350. ot:=OT_MEMORY_ANY or opsize_2_type[i,opsize]
  1351. else
  1352. ot:=OT_MEMORY_ANY or (ot and OT_SIZE_MASK);
  1353. if (ref^.base=NR_NO) and (ref^.index=NR_NO) then
  1354. ot:=ot or OT_MEM_OFFS;
  1355. { fix scalefactor }
  1356. if (ref^.index=NR_NO) then
  1357. ref^.scalefactor:=0
  1358. else
  1359. if (ref^.scalefactor=0) then
  1360. ref^.scalefactor:=1;
  1361. end
  1362. else
  1363. begin
  1364. { Jumps use a relative offset which can be 8bit,
  1365. for other opcodes we always need to generate the full
  1366. 32bit address }
  1367. if assigned(objdata) and
  1368. is_jmp then
  1369. begin
  1370. currsym:=objdata.symbolref(ref^.symbol);
  1371. l:=ref^.offset;
  1372. {$push}
  1373. {$r-,q-} { disable also overflow as address returns a qword for x86_64 }
  1374. if assigned(currsym) then
  1375. inc(l,currsym.address);
  1376. {$pop}
  1377. { when it is a forward jump we need to compensate the
  1378. offset of the instruction since the previous time,
  1379. because the symbol address is then still using the
  1380. 'old-style' addressing.
  1381. For backwards jumps this is not required because the
  1382. address of the symbol is already adjusted to the
  1383. new offset }
  1384. if (l>InsOffset) and (LastInsOffset<>-1) then
  1385. inc(l,InsOffset-LastInsOffset);
  1386. { instruction size will then always become 2 (PFV) }
  1387. relsize:=(InsOffset+2)-l;
  1388. if (relsize>=-128) and (relsize<=127) and
  1389. (
  1390. not assigned(currsym) or
  1391. (currsym.objsection=objdata.currobjsec)
  1392. ) then
  1393. ot:=OT_IMM8 or OT_SHORT
  1394. else
  1395. {$ifdef i8086}
  1396. ot:=OT_IMM16 or OT_NEAR;
  1397. {$else i8086}
  1398. ot:=OT_IMM32 or OT_NEAR;
  1399. {$endif i8086}
  1400. end
  1401. else
  1402. {$ifdef i8086}
  1403. if opsize=S_FAR then
  1404. ot:=OT_IMM16 or OT_FAR
  1405. else
  1406. ot:=OT_IMM16 or OT_NEAR;
  1407. {$else i8086}
  1408. ot:=OT_IMM32 or OT_NEAR;
  1409. {$endif i8086}
  1410. end;
  1411. end;
  1412. top_local :
  1413. begin
  1414. if (ot and OT_SIZE_MASK)=0 then
  1415. ot:=OT_MEMORY or opsize_2_type[i,opsize]
  1416. else
  1417. ot:=OT_MEMORY or (ot and OT_SIZE_MASK);
  1418. end;
  1419. top_const :
  1420. begin
  1421. // if opcode is a SSE or AVX-instruction then we need a
  1422. // special handling (opsize can different from const-size)
  1423. // (e.g. "pextrw reg/m16, xmmreg, imm8" =>> opsize (16 bit), const-size (8 bit)
  1424. if (InsTabMemRefSizeInfoCache^[opcode].ExistsSSEAVX) and
  1425. (not(InsTabMemRefSizeInfoCache^[opcode].ConstSize in [csiMultiple, csiUnknown])) then
  1426. begin
  1427. case InsTabMemRefSizeInfoCache^[opcode].ConstSize of
  1428. csiNoSize: ot := ot and OT_NON_SIZE or OT_IMMEDIATE;
  1429. csiMem8: ot := ot and OT_NON_SIZE or OT_IMMEDIATE or OT_BITS8;
  1430. csiMem16: ot := ot and OT_NON_SIZE or OT_IMMEDIATE or OT_BITS16;
  1431. csiMem32: ot := ot and OT_NON_SIZE or OT_IMMEDIATE or OT_BITS32;
  1432. csiMem64: ot := ot and OT_NON_SIZE or OT_IMMEDIATE or OT_BITS64;
  1433. else
  1434. ;
  1435. end;
  1436. end
  1437. else
  1438. begin
  1439. { allow 2nd, 3rd or 4th operand being a constant and expect no size for shuf* etc. }
  1440. { further, allow AAD and AAM with imm. operand }
  1441. if (opsize=S_NO) and not((i in [1,2,3])
  1442. {$ifndef x86_64}
  1443. or ((i=0) and (opcode in [A_AAD,A_AAM]))
  1444. {$endif x86_64}
  1445. ) then
  1446. message(asmr_e_invalid_opcode_and_operand);
  1447. if
  1448. {$ifdef i8086}
  1449. (longint(val)>=-128) and (val<=127) then
  1450. {$else i8086}
  1451. (opsize<>S_W) and
  1452. (aint(val)>=-128) and (val<=127) then
  1453. {$endif not i8086}
  1454. ot:=OT_IMM8 or OT_SIGNED
  1455. else
  1456. ot:=OT_IMMEDIATE or opsize_2_type[i,opsize];
  1457. if (val=1) and (i=1) then
  1458. ot := ot or OT_ONENESS;
  1459. end;
  1460. end;
  1461. top_none :
  1462. begin
  1463. { generated when there was an error in the
  1464. assembler reader. It never happends when generating
  1465. assembler }
  1466. end;
  1467. else
  1468. internalerror(200402266);
  1469. end;
  1470. end;
  1471. end;
  1472. function taicpu.InsEnd:longint;
  1473. begin
  1474. InsEnd:=InsOffset+InsSize;
  1475. end;
  1476. function taicpu.Matches(p:PInsEntry):boolean;
  1477. { * IF_SM stands for Size Match: any operand whose size is not
  1478. * explicitly specified by the template is `really' intended to be
  1479. * the same size as the first size-specified operand.
  1480. * Non-specification is tolerated in the input instruction, but
  1481. * _wrong_ specification is not.
  1482. *
  1483. * IF_SM2 invokes Size Match on only the first _two_ operands, for
  1484. * three-operand instructions such as SHLD: it implies that the
  1485. * first two operands must match in size, but that the third is
  1486. * required to be _unspecified_.
  1487. *
  1488. * IF_SB invokes Size Byte: operands with unspecified size in the
  1489. * template are really bytes, and so no non-byte specification in
  1490. * the input instruction will be tolerated. IF_SW similarly invokes
  1491. * Size Word, and IF_SD invokes Size Doubleword.
  1492. *
  1493. * (The default state if neither IF_SM nor IF_SM2 is specified is
  1494. * that any operand with unspecified size in the template is
  1495. * required to have unspecified size in the instruction too...)
  1496. }
  1497. var
  1498. insot,
  1499. currot: int64;
  1500. i,j,asize,oprs : longint;
  1501. insflags:tinsflags;
  1502. vopext: int64;
  1503. siz : array[0..max_operands-1] of longint;
  1504. begin
  1505. result:=false;
  1506. { Check the opcode and operands }
  1507. if (p^.opcode<>opcode) or (p^.ops<>ops) then
  1508. exit;
  1509. {$ifdef i8086}
  1510. { On i8086, we need to skip the i386+ version of Jcc near, if the target
  1511. cpu is earlier than 386. There's another entry, later in the table for
  1512. i8086, which simulates it with i8086 instructions:
  1513. JNcc short +3
  1514. JMP near target }
  1515. if (p^.opcode=A_Jcc) and (current_settings.cputype<cpu_386) and
  1516. (IF_386 in p^.flags) then
  1517. exit;
  1518. {$endif i8086}
  1519. for i:=0 to p^.ops-1 do
  1520. begin
  1521. insot:=p^.optypes[i];
  1522. currot:=oper[i]^.ot;
  1523. { Check the operand flags }
  1524. if (insot and (not currot) and OT_NON_SIZE)<>0 then
  1525. exit;
  1526. // IGNORE VECTOR-MEMORY-SIZE
  1527. if insot and OT_TYPE_MASK = OT_MEMORY then
  1528. insot := insot and not(int64(OT_BITS128 or OT_BITS256 or OT_BITS512));
  1529. { Check if the passed operand size matches with one of
  1530. the supported operand sizes }
  1531. if ((insot and OT_SIZE_MASK)<>0) and
  1532. ((insot and currot and OT_SIZE_MASK)<>(currot and OT_SIZE_MASK)) then
  1533. exit;
  1534. { "far" matches only with "far" }
  1535. if (insot and OT_FAR)<>(currot and OT_FAR) then
  1536. exit;
  1537. end;
  1538. { Check operand sizes }
  1539. insflags:=p^.flags;
  1540. if (insflags*IF_SMASK)<>[] then
  1541. begin
  1542. { as default an untyped size can get all the sizes, this is different
  1543. from nasm, but else we need to do a lot checking which opcodes want
  1544. size or not with the automatic size generation }
  1545. asize:=-1;
  1546. if IF_SB in insflags then
  1547. asize:=OT_BITS8
  1548. else if IF_SW in insflags then
  1549. asize:=OT_BITS16
  1550. else if IF_SD in insflags then
  1551. asize:=OT_BITS32;
  1552. if insflags*IF_ARMASK<>[] then
  1553. begin
  1554. siz[0]:=-1;
  1555. siz[1]:=-1;
  1556. siz[2]:=-1;
  1557. if IF_AR0 in insflags then
  1558. siz[0]:=asize
  1559. else if IF_AR1 in insflags then
  1560. siz[1]:=asize
  1561. else if IF_AR2 in insflags then
  1562. siz[2]:=asize
  1563. else
  1564. internalerror(2017092101);
  1565. end
  1566. else
  1567. begin
  1568. siz[0]:=asize;
  1569. siz[1]:=asize;
  1570. siz[2]:=asize;
  1571. end;
  1572. if insflags*[IF_SM,IF_SM2]<>[] then
  1573. begin
  1574. if IF_SM2 in insflags then
  1575. oprs:=2
  1576. else
  1577. oprs:=p^.ops;
  1578. for i:=0 to oprs-1 do
  1579. if ((p^.optypes[i] and OT_SIZE_MASK) <> 0) then
  1580. begin
  1581. for j:=0 to oprs-1 do
  1582. siz[j]:=p^.optypes[i] and OT_SIZE_MASK;
  1583. break;
  1584. end;
  1585. end
  1586. else
  1587. oprs:=2;
  1588. { Check operand sizes }
  1589. for i:=0 to p^.ops-1 do
  1590. begin
  1591. insot:=p^.optypes[i];
  1592. currot:=oper[i]^.ot;
  1593. if ((insot and OT_SIZE_MASK)=0) and
  1594. ((currot and OT_SIZE_MASK and (not siz[i]))<>0) and
  1595. { Immediates can always include smaller size }
  1596. ((currot and OT_IMMEDIATE)=0) and
  1597. (((insot and OT_SIZE_MASK) or siz[i])<(currot and OT_SIZE_MASK)) then
  1598. exit;
  1599. if (insot and OT_FAR)<>(currot and OT_FAR) then
  1600. exit;
  1601. end;
  1602. end;
  1603. if (InsTabMemRefSizeInfoCache^[opcode].MemRefSize in MemRefMultiples) and
  1604. (InsTabMemRefSizeInfoCache^[opcode].ExistsSSEAVX) then
  1605. begin
  1606. for i:=0 to p^.ops-1 do
  1607. begin
  1608. insot:=p^.optypes[i];
  1609. if ((insot and (OT_XMMRM or OT_REG_EXTRA_MASK)) = OT_XMMRM) OR
  1610. ((insot and (OT_YMMRM or OT_REG_EXTRA_MASK)) = OT_YMMRM) OR
  1611. ((insot and (OT_ZMMRM or OT_REG_EXTRA_MASK)) = OT_ZMMRM) then
  1612. begin
  1613. if (insot and OT_SIZE_MASK) = 0 then
  1614. begin
  1615. case insot and (OT_XMMRM or OT_YMMRM or OT_ZMMRM or OT_REG_EXTRA_MASK) of
  1616. OT_XMMRM: insot := insot or OT_BITS128;
  1617. OT_YMMRM: insot := insot or OT_BITS256;
  1618. OT_ZMMRM: insot := insot or OT_BITS512;
  1619. else
  1620. ;
  1621. end;
  1622. end;
  1623. end;
  1624. currot:=oper[i]^.ot;
  1625. { Check the operand flags }
  1626. if (insot and (not currot) and OT_NON_SIZE)<>0 then
  1627. exit;
  1628. { Check if the passed operand size matches with one of
  1629. the supported operand sizes }
  1630. if ((insot and OT_SIZE_MASK)<>0) and
  1631. ((insot and currot and OT_SIZE_MASK)<>(currot and OT_SIZE_MASK)) then
  1632. exit;
  1633. end;
  1634. end;
  1635. if (InsTabMemRefSizeInfoCache^[opcode].ExistsSSEAVX) then
  1636. begin
  1637. for i:=0 to p^.ops-1 do
  1638. begin
  1639. // check vectoroperand-extention e.g. {k1} {z}
  1640. vopext := 0;
  1641. if (oper[i]^.vopext and OTVE_VECTOR_WRITEMASK) = OTVE_VECTOR_WRITEMASK then
  1642. begin
  1643. vopext := vopext or OT_VECTORMASK;
  1644. if (oper[i]^.vopext and OTVE_VECTOR_ZERO) = OTVE_VECTOR_ZERO then
  1645. vopext := vopext or OT_VECTORZERO;
  1646. end;
  1647. if (oper[i]^.vopext and OTVE_VECTOR_BCST) = OTVE_VECTOR_BCST then
  1648. begin
  1649. vopext := vopext or OT_VECTORBCST;
  1650. if (InsTabMemRefSizeInfoCache^[opcode].BCSTTypes <> []) then
  1651. begin
  1652. // any opcodes needs a special handling
  1653. // default broadcast calculation is
  1654. // bmem32
  1655. // xmmreg: {1to4}
  1656. // ymmreg: {1to8}
  1657. // zmmreg: {1to16}
  1658. // bmem64
  1659. // xmmreg: {1to2}
  1660. // ymmreg: {1to4}
  1661. // zmmreg: {1to8}
  1662. // in any opcodes not exists a mmregister
  1663. // e.g. vfpclasspd k1, [RAX] {1to8}, 0
  1664. // =>> check flags
  1665. case oper[i]^.vopext and (OTVE_VECTOR_BCST2 or OTVE_VECTOR_BCST4 or OTVE_VECTOR_BCST8 or OTVE_VECTOR_BCST16) of
  1666. OTVE_VECTOR_BCST2: if not(IF_BCST2 in p^.flags) then exit;
  1667. OTVE_VECTOR_BCST4: if not(IF_BCST4 in p^.flags) then exit;
  1668. OTVE_VECTOR_BCST8: if not(IF_BCST8 in p^.flags) then exit;
  1669. OTVE_VECTOR_BCST16: if not(IF_BCST16 in p^.flags) then exit;
  1670. else exit;
  1671. end;
  1672. end;
  1673. end;
  1674. if (oper[i]^.vopext and OTVE_VECTOR_ER) = OTVE_VECTOR_ER then
  1675. vopext := vopext or OT_VECTORER;
  1676. if (oper[i]^.vopext and OTVE_VECTOR_SAE) = OTVE_VECTOR_SAE then
  1677. vopext := vopext or OT_VECTORSAE;
  1678. if p^.optypes[i] and vopext <> vopext then
  1679. exit;
  1680. end;
  1681. end;
  1682. result:=true;
  1683. end;
  1684. procedure taicpu.ResetPass1;
  1685. begin
  1686. { we need to reset everything here, because the choosen insentry
  1687. can be invalid for a new situation where the previously optimized
  1688. insentry is not correct }
  1689. InsEntry:=nil;
  1690. InsSize:=0;
  1691. LastInsOffset:=-1;
  1692. end;
  1693. procedure taicpu.ResetPass2;
  1694. begin
  1695. { we are here in a second pass, check if the instruction can be optimized }
  1696. if assigned(InsEntry) and
  1697. (IF_PASS2 in InsEntry^.flags) then
  1698. begin
  1699. InsEntry:=nil;
  1700. InsSize:=0;
  1701. end;
  1702. LastInsOffset:=-1;
  1703. end;
  1704. function taicpu.CheckIfValid:boolean;
  1705. begin
  1706. result:=FindInsEntry(nil);
  1707. end;
  1708. function taicpu.FindInsentry(objdata:TObjData):boolean;
  1709. var
  1710. i : longint;
  1711. begin
  1712. result:=false;
  1713. { Things which may only be done once, not when a second pass is done to
  1714. optimize }
  1715. if (Insentry=nil) or (IF_PASS2 in InsEntry^.flags) then
  1716. begin
  1717. current_filepos:=fileinfo;
  1718. { We need intel style operands }
  1719. SetOperandOrder(op_intel);
  1720. { create the .ot fields }
  1721. create_ot(objdata);
  1722. { set the file postion }
  1723. end
  1724. else
  1725. begin
  1726. { we've already an insentry so it's valid }
  1727. result:=true;
  1728. exit;
  1729. end;
  1730. { Lookup opcode in the table }
  1731. InsSize:=-1;
  1732. i:=instabcache^[opcode];
  1733. if i=-1 then
  1734. begin
  1735. Message1(asmw_e_opcode_not_in_table,gas_op2str[opcode]);
  1736. exit;
  1737. end;
  1738. insentry:=@instab[i];
  1739. while (insentry^.opcode=opcode) do
  1740. begin
  1741. if matches(insentry) then
  1742. begin
  1743. result:=true;
  1744. exit;
  1745. end;
  1746. inc(insentry);
  1747. end;
  1748. Message1(asmw_e_invalid_opcode_and_operands,GetString);
  1749. { No instruction found, set insentry to nil and inssize to -1 }
  1750. insentry:=nil;
  1751. inssize:=-1;
  1752. end;
  1753. function taicpu.CheckUseEVEX: boolean;
  1754. var
  1755. i: integer;
  1756. begin
  1757. result := false;
  1758. for i := 0 to ops - 1 do
  1759. begin
  1760. if (oper[i]^.typ=top_reg) and
  1761. (getregtype(oper[i]^.reg) = R_MMREGISTER) then
  1762. if getsupreg(oper[i]^.reg)>=16 then
  1763. result := true;
  1764. if (oper[i]^.vopext and OTVE_VECTOR_MASK) <> 0 then
  1765. result := true;
  1766. end;
  1767. end;
  1768. procedure taicpu.CheckEVEXTuple(const aInput:toper; aInsEntry: pInsentry; aIsVector128, aIsVector256, aIsVector512, aIsEVEXW1: boolean);
  1769. var
  1770. i: integer;
  1771. tuplesize: integer;
  1772. memsize: integer;
  1773. begin
  1774. if EVEXTupleState = etsUnknown then
  1775. begin
  1776. EVEXTupleState := etsNotTuple;
  1777. if aInsEntry^.Flags * IF_TUPLEMASK <> [] then
  1778. begin
  1779. tuplesize := 0;
  1780. if IF_TFV in aInsEntry^.Flags then
  1781. begin
  1782. for i := 0 to aInsEntry^.ops - 1 do
  1783. if (aInsEntry^.optypes[i] and OT_BMEM32 = OT_BMEM32) then
  1784. begin
  1785. tuplesize := 4;
  1786. break;
  1787. end
  1788. else if (aInsEntry^.optypes[i] and OT_BMEM64 = OT_BMEM64) then
  1789. begin
  1790. tuplesize := 8;
  1791. break;
  1792. end
  1793. else if (aInsEntry^.optypes[i] and OT_MEMORY = OT_MEMORY) then
  1794. begin
  1795. if aIsVector512 then tuplesize := 64
  1796. else if aIsVector256 then tuplesize := 32
  1797. else tuplesize := 16;
  1798. break;
  1799. end
  1800. else if (aInsEntry^.optypes[i] and OT_REGNORM = OT_REGMEM) then
  1801. begin
  1802. if aIsVector512 then tuplesize := 64
  1803. else if aIsVector256 then tuplesize := 32
  1804. else tuplesize := 16;
  1805. break;
  1806. end;
  1807. end
  1808. else if IF_THV in aInsEntry^.Flags then
  1809. begin
  1810. for i := 0 to aInsEntry^.ops - 1 do
  1811. if (aInsEntry^.optypes[i] and OT_BMEM32 = OT_BMEM32) then
  1812. begin
  1813. tuplesize := 4;
  1814. break;
  1815. end
  1816. else if (aInsEntry^.optypes[i] and OT_REGNORM = OT_REGMEM) then
  1817. begin
  1818. if aIsVector512 then tuplesize := 32
  1819. else if aIsVector256 then tuplesize := 16
  1820. else tuplesize := 8;
  1821. break;
  1822. end
  1823. end
  1824. else if IF_TFVM in aInsEntry^.Flags then
  1825. begin
  1826. if aIsVector512 then tuplesize := 64
  1827. else if aIsVector256 then tuplesize := 32
  1828. else tuplesize := 16;
  1829. end
  1830. else
  1831. begin
  1832. memsize := 0;
  1833. for i := 0 to aInsEntry^.ops - 1 do
  1834. begin
  1835. if aInsEntry^.optypes[i] and (OT_REGNORM or OT_MEMORY) = OT_REGMEM then
  1836. begin
  1837. case aInsEntry^.optypes[i] and (OT_BITS32 or OT_BITS64) of
  1838. OT_BITS32: begin
  1839. memsize := 32;
  1840. break;
  1841. end;
  1842. OT_BITS64: begin
  1843. memsize := 64;
  1844. break;
  1845. end;
  1846. end;
  1847. end
  1848. else
  1849. case aInsEntry^.optypes[i] and (OT_MEM8 or OT_MEM16 or OT_MEM32 or OT_MEM64) of
  1850. OT_MEM8: begin
  1851. memsize := 8;
  1852. break;
  1853. end;
  1854. OT_MEM16: begin
  1855. memsize := 16;
  1856. break;
  1857. end;
  1858. OT_MEM32: begin
  1859. memsize := 32;
  1860. break;
  1861. end;
  1862. OT_MEM64: //if aIsEVEXW1 then
  1863. begin
  1864. memsize := 64;
  1865. break;
  1866. end;
  1867. end;
  1868. end;
  1869. if IF_T1S in aInsEntry^.Flags then
  1870. begin
  1871. case memsize of
  1872. 8: tuplesize := 1;
  1873. 16: tuplesize := 2;
  1874. else if aIsEVEXW1 then tuplesize := 8
  1875. else tuplesize := 4;
  1876. end;
  1877. end
  1878. else if IF_T1S8 in aInsEntry^.Flags then tuplesize := 1
  1879. else if IF_T1S16 in aInsEntry^.Flags then tuplesize := 2
  1880. else if IF_T1F32 in aInsEntry^.Flags then tuplesize := 4
  1881. else if IF_T1F64 in aInsEntry^.Flags then tuplesize := 8
  1882. else if IF_T2 in aInsEntry^.Flags then
  1883. begin
  1884. case aIsEVEXW1 of
  1885. false: tuplesize := 8;
  1886. else if aIsVector256 or aIsVector512 then tuplesize := 16;
  1887. end;
  1888. end
  1889. else if IF_T4 in aInsEntry^.Flags then
  1890. begin
  1891. case aIsEVEXW1 of
  1892. false: if aIsVector256 or aIsVector512 then tuplesize := 16;
  1893. else if aIsVector512 then tuplesize := 32;
  1894. end;
  1895. end
  1896. else if IF_T8 in aInsEntry^.Flags then
  1897. begin
  1898. case aIsEVEXW1 of
  1899. false: if aIsVector512 then tuplesize := 32;
  1900. else
  1901. Internalerror(2019081013);
  1902. end;
  1903. end
  1904. else if IF_THVM in aInsEntry^.Flags then
  1905. begin
  1906. tuplesize := 8; // default 128bit-vectorlength
  1907. if aIsVector256 then tuplesize := 16
  1908. else if aIsVector512 then tuplesize := 32;
  1909. end
  1910. else if IF_TQVM in aInsEntry^.Flags then
  1911. begin
  1912. tuplesize := 4; // default 128bit-vectorlength
  1913. if aIsVector256 then tuplesize := 8
  1914. else if aIsVector512 then tuplesize := 16;
  1915. end
  1916. else if IF_TOVM in aInsEntry^.Flags then
  1917. begin
  1918. tuplesize := 2; // default 128bit-vectorlength
  1919. if aIsVector256 then tuplesize := 4
  1920. else if aIsVector512 then tuplesize := 8;
  1921. end
  1922. else if IF_TMEM128 in aInsEntry^.Flags then tuplesize := 16
  1923. else if IF_TMDDUP in aInsEntry^.Flags then
  1924. begin
  1925. tuplesize := 8; // default 128bit-vectorlength
  1926. if aIsVector256 then tuplesize := 32
  1927. else if aIsVector512 then tuplesize := 64;
  1928. end;
  1929. end;
  1930. if tuplesize > 0 then
  1931. begin
  1932. if aInput.typ = top_ref then
  1933. begin
  1934. if aInput.ref^.base <> NR_NO then
  1935. begin
  1936. if (aInput.ref^.offset <> 0) and
  1937. ((aInput.ref^.offset mod tuplesize) = 0) and
  1938. (abs(aInput.ref^.offset) div tuplesize <= 127) then
  1939. begin
  1940. aInput.ref^.offset := aInput.ref^.offset div tuplesize;
  1941. EVEXTupleState := etsIsTuple;
  1942. end;
  1943. end;
  1944. end;
  1945. end;
  1946. end;
  1947. end;
  1948. end;
  1949. function taicpu.Pass1(objdata:TObjData):longint;
  1950. begin
  1951. Pass1:=0;
  1952. { Save the old offset and set the new offset }
  1953. InsOffset:=ObjData.CurrObjSec.Size;
  1954. { Error? }
  1955. if (Insentry=nil) and (InsSize=-1) then
  1956. exit;
  1957. { set the file postion }
  1958. current_filepos:=fileinfo;
  1959. { Get InsEntry }
  1960. if FindInsEntry(ObjData) then
  1961. begin
  1962. { Calculate instruction size }
  1963. InsSize:=calcsize(insentry);
  1964. if segprefix<>NR_NO then
  1965. inc(InsSize);
  1966. if NeedAddrPrefix then
  1967. inc(InsSize);
  1968. { Fix opsize if size if forced }
  1969. if insentry^.flags*[IF_SB,IF_SW,IF_SD]<>[] then
  1970. begin
  1971. if insentry^.flags*IF_ARMASK=[] then
  1972. begin
  1973. if IF_SB in insentry^.flags then
  1974. begin
  1975. if opsize=S_NO then
  1976. opsize:=S_B;
  1977. end
  1978. else if IF_SW in insentry^.flags then
  1979. begin
  1980. if opsize=S_NO then
  1981. opsize:=S_W;
  1982. end
  1983. else if IF_SD in insentry^.flags then
  1984. begin
  1985. if opsize=S_NO then
  1986. opsize:=S_L;
  1987. end;
  1988. end;
  1989. end;
  1990. LastInsOffset:=InsOffset;
  1991. Pass1:=InsSize;
  1992. exit;
  1993. end;
  1994. LastInsOffset:=-1;
  1995. end;
  1996. const
  1997. segprefixes: array[NR_ES..NR_GS] of Byte=(
  1998. // es cs ss ds fs gs
  1999. $26, $2E, $36, $3E, $64, $65
  2000. );
  2001. procedure taicpu.Pass2(objdata:TObjData);
  2002. begin
  2003. { error in pass1 ? }
  2004. if insentry=nil then
  2005. exit;
  2006. current_filepos:=fileinfo;
  2007. { Segment override }
  2008. if (segprefix>=NR_ES) and (segprefix<=NR_GS) then
  2009. begin
  2010. {$ifdef i8086}
  2011. if (objdata.CPUType<>cpu_none) and (objdata.CPUType<cpu_386) and
  2012. ((segprefix=NR_FS) or (segprefix=NR_GS)) then
  2013. Message(asmw_e_instruction_not_supported_by_cpu);
  2014. {$endif i8086}
  2015. objdata.writebytes(segprefixes[segprefix],1);
  2016. { fix the offset for GenNode }
  2017. inc(InsOffset);
  2018. end
  2019. else if segprefix<>NR_NO then
  2020. InternalError(201001071);
  2021. { Address size prefix? }
  2022. if NeedAddrPrefix then
  2023. begin
  2024. write0x67prefix(objdata);
  2025. { fix the offset for GenNode }
  2026. inc(InsOffset);
  2027. end;
  2028. { Generate the instruction }
  2029. GenCode(objdata);
  2030. end;
  2031. function is_64_bit_ref(const ref:treference):boolean;
  2032. begin
  2033. {$if defined(x86_64)}
  2034. result:=not is_32_bit_ref(ref);
  2035. {$elseif defined(i386) or defined(i8086)}
  2036. result:=false;
  2037. {$endif}
  2038. end;
  2039. function is_32_bit_ref(const ref:treference):boolean;
  2040. begin
  2041. {$if defined(x86_64)}
  2042. result:=(ref.refaddr=addr_no) and
  2043. (ref.base<>NR_RIP) and
  2044. (
  2045. ((ref.index<>NR_NO) and (getsubreg(ref.index)=R_SUBD)) or
  2046. ((ref.base<>NR_NO) and (getsubreg(ref.base)=R_SUBD))
  2047. );
  2048. {$elseif defined(i386) or defined(i8086)}
  2049. result:=not is_16_bit_ref(ref);
  2050. {$endif}
  2051. end;
  2052. function is_16_bit_ref(const ref:treference):boolean;
  2053. var
  2054. ir,br : Tregister;
  2055. isub,bsub : tsubregister;
  2056. begin
  2057. if (ref.index<>NR_NO) and (getregtype(ref.index)=R_MMREGISTER) then
  2058. exit(false);
  2059. ir:=ref.index;
  2060. br:=ref.base;
  2061. isub:=getsubreg(ir);
  2062. bsub:=getsubreg(br);
  2063. { it's a direct address }
  2064. if (br=NR_NO) and (ir=NR_NO) then
  2065. begin
  2066. {$ifdef i8086}
  2067. result:=true;
  2068. {$else i8086}
  2069. result:=false;
  2070. {$endif}
  2071. end
  2072. else
  2073. { it's an indirection }
  2074. begin
  2075. result := ((ir<>NR_NO) and (isub=R_SUBW)) or
  2076. ((br<>NR_NO) and (bsub=R_SUBW));
  2077. end;
  2078. end;
  2079. function get_ref_address_size(const ref:treference):byte;
  2080. begin
  2081. if is_64_bit_ref(ref) then
  2082. result:=64
  2083. else if is_32_bit_ref(ref) then
  2084. result:=32
  2085. else if is_16_bit_ref(ref) then
  2086. result:=16
  2087. else
  2088. internalerror(2017101601);
  2089. end;
  2090. function get_default_segment_of_ref(const ref:treference):tregister;
  2091. begin
  2092. { for 16-bit registers, we allow base and index to be swapped, that's
  2093. why we also we check whether ref.index=NR_BP. For 32-bit registers,
  2094. however, index=NR_EBP is encoded differently than base=NR_EBP and has
  2095. a different default segment. }
  2096. if (ref.base=NR_BP) or (ref.index=NR_BP) or
  2097. (ref.base=NR_EBP) or (ref.base=NR_ESP)
  2098. {$ifdef x86_64}
  2099. or (ref.base=NR_RBP) or (ref.base=NR_RSP)
  2100. {$endif x86_64}
  2101. then
  2102. result:=NR_SS
  2103. else
  2104. result:=NR_DS;
  2105. end;
  2106. procedure optimize_ref(var ref:treference; inlineasm: boolean);
  2107. var
  2108. ss_equals_ds: boolean;
  2109. tmpreg: TRegister;
  2110. begin
  2111. {$ifdef x86_64}
  2112. { x86_64 in long mode ignores all segment base, limit and access rights
  2113. checks for the DS, ES and SS registers, so we can set ss_equals_ds to
  2114. true (and thus, perform stronger optimizations on the reference),
  2115. regardless of whether this is inline asm or not (so, even if the user
  2116. is doing tricks by loading different values into DS and SS, it still
  2117. doesn't matter while the processor is in long mode) }
  2118. ss_equals_ds:=True;
  2119. {$else x86_64}
  2120. { for i8086 and i386 inline asm, we assume SS<>DS, even if we're
  2121. compiling for a memory model, where SS=DS, because the user might be
  2122. doing something tricky with the segment registers (and may have
  2123. temporarily set them differently) }
  2124. if inlineasm then
  2125. ss_equals_ds:=False
  2126. else
  2127. ss_equals_ds:=segment_regs_equal(NR_DS,NR_SS);
  2128. {$endif x86_64}
  2129. { remove redundant segment overrides }
  2130. if (ref.segment<>NR_NO) and
  2131. ((inlineasm and (ref.segment=get_default_segment_of_ref(ref))) or
  2132. ((not inlineasm) and (segment_regs_equal(ref.segment,get_default_segment_of_ref(ref))))) then
  2133. ref.segment:=NR_NO;
  2134. if not is_16_bit_ref(ref) then
  2135. begin
  2136. { Switching index to base position gives shorter assembler instructions.
  2137. Converting index*2 to base+index also gives shorter instructions. }
  2138. if (ref.base=NR_NO) and (ref.index<>NR_NO) and (ref.scalefactor<=2) and
  2139. (ss_equals_ds or (ref.segment<>NR_NO) or (ref.index<>NR_EBP))
  2140. { do not mess with tls references, they have the (,reg,1) format on purpose
  2141. else the linker cannot resolve/replace them }
  2142. {$ifdef i386} and (ref.refaddr<>addr_tlsgd) {$endif i386} then
  2143. begin
  2144. ref.base:=ref.index;
  2145. if ref.scalefactor=2 then
  2146. ref.scalefactor:=1
  2147. else
  2148. begin
  2149. ref.index:=NR_NO;
  2150. ref.scalefactor:=0;
  2151. end;
  2152. end;
  2153. { Switching rBP+reg to reg+rBP sometimes gives shorter instructions (if there's no offset)
  2154. On x86_64 this also works for switching r13+reg to reg+r13. }
  2155. if ((ref.base=NR_EBP) {$ifdef x86_64}or (ref.base=NR_RBP) or (ref.base=NR_R13) or (ref.base=NR_R13D){$endif}) and
  2156. (ref.index<>NR_NO) and
  2157. (ref.index<>NR_EBP) and {$ifdef x86_64}(ref.index<>NR_RBP) and (ref.index<>NR_R13) and (ref.index<>NR_R13D) and{$endif}
  2158. (ref.scalefactor<=1) and (ref.offset=0) and (ref.refaddr=addr_no) and
  2159. (ss_equals_ds or (ref.segment<>NR_NO)) then
  2160. begin
  2161. tmpreg:=ref.base;
  2162. ref.base:=ref.index;
  2163. ref.index:=tmpreg;
  2164. end;
  2165. end;
  2166. { remove redundant segment overrides again }
  2167. if (ref.segment<>NR_NO) and
  2168. ((inlineasm and (ref.segment=get_default_segment_of_ref(ref))) or
  2169. ((not inlineasm) and (segment_regs_equal(ref.segment,get_default_segment_of_ref(ref))))) then
  2170. ref.segment:=NR_NO;
  2171. end;
  2172. function taicpu.NeedAddrPrefix(opidx: byte): boolean;
  2173. begin
  2174. {$if defined(x86_64)}
  2175. result:=(oper[opidx]^.typ=top_ref) and is_32_bit_ref(oper[opidx]^.ref^);
  2176. {$elseif defined(i386)}
  2177. result:=(oper[opidx]^.typ=top_ref) and is_16_bit_ref(oper[opidx]^.ref^);
  2178. {$elseif defined(i8086)}
  2179. result:=(oper[opidx]^.typ=top_ref) and is_32_bit_ref(oper[opidx]^.ref^);
  2180. {$endif}
  2181. end;
  2182. function taicpu.NeedAddrPrefix:boolean;
  2183. var
  2184. i: Integer;
  2185. begin
  2186. for i:=0 to ops-1 do
  2187. if needaddrprefix(i) then
  2188. exit(true);
  2189. result:=false;
  2190. end;
  2191. procedure badreg(r:Tregister);
  2192. begin
  2193. Message1(asmw_e_invalid_register,generic_regname(r));
  2194. end;
  2195. function regval(r:Tregister):byte;
  2196. const
  2197. intsupreg2opcode: array[0..7] of byte=
  2198. // ax cx dx bx si di bp sp -- in x86reg.dat
  2199. // ax cx dx bx sp bp si di -- needed order
  2200. (0, 1, 2, 3, 6, 7, 5, 4);
  2201. maxsupreg: array[tregistertype] of tsuperregister=
  2202. {$ifdef x86_64}
  2203. (0, 16, 9, 8, 32, 32, 8, 0, 0, 0);
  2204. {$else x86_64}
  2205. (0, 8, 9, 8, 8, 32, 8, 0, 0, 0);
  2206. {$endif x86_64}
  2207. var
  2208. rs: tsuperregister;
  2209. rt: tregistertype;
  2210. begin
  2211. rs:=getsupreg(r);
  2212. rt:=getregtype(r);
  2213. if (rs>=maxsupreg[rt]) then
  2214. badreg(r);
  2215. result:=rs and 7;
  2216. if (rt=R_INTREGISTER) then
  2217. begin
  2218. if (rs<8) then
  2219. result:=intsupreg2opcode[rs];
  2220. if getsubreg(r)=R_SUBH then
  2221. inc(result,4);
  2222. end;
  2223. end;
  2224. {$if defined(x86_64)}
  2225. function rexbits(r: tregister): byte;
  2226. begin
  2227. result:=0;
  2228. case getregtype(r) of
  2229. R_INTREGISTER:
  2230. if (getsupreg(r)>=RS_R8) then
  2231. { Either B,X or R bits can be set, depending on register role in instruction.
  2232. Set all three bits here, caller will discard unnecessary ones. }
  2233. result:=result or $47
  2234. else if (getsubreg(r)=R_SUBL) and
  2235. (getsupreg(r) in [RS_RDI,RS_RSI,RS_RBP,RS_RSP]) then
  2236. result:=result or $40
  2237. else if (getsubreg(r)=R_SUBH) then
  2238. { Not an actual REX bit, used to detect incompatible usage of
  2239. AH/BH/CH/DH }
  2240. result:=result or $80;
  2241. R_MMREGISTER:
  2242. //if getsupreg(r)>=RS_XMM8 then
  2243. // AVX512 = 32 register
  2244. // rexbit = 0 => MMRegister 0..7 or 16..23
  2245. // rexbit = 1 => MMRegister 8..15 or 24..31
  2246. if (getsupreg(r) and $08) = $08 then
  2247. result:=result or $47;
  2248. else
  2249. ;
  2250. end;
  2251. end;
  2252. function process_ea_ref_64_32(const input:toper;var output:ea;rfield:longint; uselargeoffset: boolean):boolean;
  2253. var
  2254. sym : tasmsymbol;
  2255. md,s : byte;
  2256. base,index,scalefactor,
  2257. o : longint;
  2258. ir,br : Tregister;
  2259. isub,bsub : tsubregister;
  2260. begin
  2261. result:=false;
  2262. ir:=input.ref^.index;
  2263. br:=input.ref^.base;
  2264. isub:=getsubreg(ir);
  2265. bsub:=getsubreg(br);
  2266. s:=input.ref^.scalefactor;
  2267. o:=input.ref^.offset;
  2268. sym:=input.ref^.symbol;
  2269. //if ((ir<>NR_NO) and (getregtype(ir)<>R_INTREGISTER)) or
  2270. // ((br<>NR_NO) and (br<>NR_RIP) and (getregtype(br)<>R_INTREGISTER)) then
  2271. if ((ir<>NR_NO) and (getregtype(ir)=R_MMREGISTER) and (br<>NR_NO) and (getregtype(br)<>R_INTREGISTER)) or // vector memory (AVX2)
  2272. ((ir<>NR_NO) and (getregtype(ir)<>R_INTREGISTER) and (getregtype(ir)<>R_MMREGISTER)) or
  2273. ((br<>NR_NO) and (br<>NR_RIP) and (getregtype(br)<>R_INTREGISTER)) then
  2274. internalerror(200301081);
  2275. { it's direct address }
  2276. if (br=NR_NO) and (ir=NR_NO) then
  2277. begin
  2278. output.sib_present:=true;
  2279. output.bytes:=4;
  2280. output.modrm:=4 or (rfield shl 3);
  2281. output.sib:=$25;
  2282. end
  2283. else if (br=NR_RIP) and (ir=NR_NO) then
  2284. begin
  2285. { rip based }
  2286. output.sib_present:=false;
  2287. output.bytes:=4;
  2288. output.modrm:=5 or (rfield shl 3);
  2289. end
  2290. else
  2291. { it's an indirection }
  2292. begin
  2293. if ((br=NR_RIP) and (ir<>NR_NO)) or
  2294. (ir=NR_RIP) then
  2295. message(asmw_e_illegal_use_of_rip);
  2296. { 16 bit? }
  2297. if ((ir<>NR_NO) and (isub in [R_SUBMMX,R_SUBMMY,R_SUBMMZ]) and
  2298. (br<>NR_NO) and (bsub=R_SUBQ)
  2299. ) then
  2300. begin
  2301. // vector memory (AVX2) =>> ignore
  2302. end
  2303. else if ((ir<>NR_NO) and (isub<>R_SUBQ) and (isub<>R_SUBD)) or
  2304. ((br<>NR_NO) and (bsub<>R_SUBQ) and (bsub<>R_SUBD)) then
  2305. begin
  2306. message(asmw_e_16bit_32bit_not_supported);
  2307. end;
  2308. { wrong, for various reasons }
  2309. if (ir=NR_ESP) or ((s<>1) and (s<>2) and (s<>4) and (s<>8) and (ir<>NR_NO)) then
  2310. exit;
  2311. output.rex:=output.rex or (rexbits(br) and $F1) or (rexbits(ir) and $F2);
  2312. result:=true;
  2313. { base }
  2314. case br of
  2315. NR_R8D,
  2316. NR_EAX,
  2317. NR_R8,
  2318. NR_RAX : base:=0;
  2319. NR_R9D,
  2320. NR_ECX,
  2321. NR_R9,
  2322. NR_RCX : base:=1;
  2323. NR_R10D,
  2324. NR_EDX,
  2325. NR_R10,
  2326. NR_RDX : base:=2;
  2327. NR_R11D,
  2328. NR_EBX,
  2329. NR_R11,
  2330. NR_RBX : base:=3;
  2331. NR_R12D,
  2332. NR_ESP,
  2333. NR_R12,
  2334. NR_RSP : base:=4;
  2335. NR_R13D,
  2336. NR_EBP,
  2337. NR_R13,
  2338. NR_NO,
  2339. NR_RBP : base:=5;
  2340. NR_R14D,
  2341. NR_ESI,
  2342. NR_R14,
  2343. NR_RSI : base:=6;
  2344. NR_R15D,
  2345. NR_EDI,
  2346. NR_R15,
  2347. NR_RDI : base:=7;
  2348. else
  2349. exit;
  2350. end;
  2351. { index }
  2352. case ir of
  2353. NR_R8D,
  2354. NR_EAX,
  2355. NR_R8,
  2356. NR_RAX,
  2357. NR_XMM0,
  2358. NR_XMM8,
  2359. NR_XMM16,
  2360. NR_XMM24,
  2361. NR_YMM0,
  2362. NR_YMM8,
  2363. NR_YMM16,
  2364. NR_YMM24,
  2365. NR_ZMM0,
  2366. NR_ZMM8,
  2367. NR_ZMM16,
  2368. NR_ZMM24: index:=0;
  2369. NR_R9D,
  2370. NR_ECX,
  2371. NR_R9,
  2372. NR_RCX,
  2373. NR_XMM1,
  2374. NR_XMM9,
  2375. NR_XMM17,
  2376. NR_XMM25,
  2377. NR_YMM1,
  2378. NR_YMM9,
  2379. NR_YMM17,
  2380. NR_YMM25,
  2381. NR_ZMM1,
  2382. NR_ZMM9,
  2383. NR_ZMM17,
  2384. NR_ZMM25: index:=1;
  2385. NR_R10D,
  2386. NR_EDX,
  2387. NR_R10,
  2388. NR_RDX,
  2389. NR_XMM2,
  2390. NR_XMM10,
  2391. NR_XMM18,
  2392. NR_XMM26,
  2393. NR_YMM2,
  2394. NR_YMM10,
  2395. NR_YMM18,
  2396. NR_YMM26,
  2397. NR_ZMM2,
  2398. NR_ZMM10,
  2399. NR_ZMM18,
  2400. NR_ZMM26: index:=2;
  2401. NR_R11D,
  2402. NR_EBX,
  2403. NR_R11,
  2404. NR_RBX,
  2405. NR_XMM3,
  2406. NR_XMM11,
  2407. NR_XMM19,
  2408. NR_XMM27,
  2409. NR_YMM3,
  2410. NR_YMM11,
  2411. NR_YMM19,
  2412. NR_YMM27,
  2413. NR_ZMM3,
  2414. NR_ZMM11,
  2415. NR_ZMM19,
  2416. NR_ZMM27: index:=3;
  2417. NR_R12D,
  2418. NR_ESP,
  2419. NR_R12,
  2420. NR_NO,
  2421. NR_XMM4,
  2422. NR_XMM12,
  2423. NR_XMM20,
  2424. NR_XMM28,
  2425. NR_YMM4,
  2426. NR_YMM12,
  2427. NR_YMM20,
  2428. NR_YMM28,
  2429. NR_ZMM4,
  2430. NR_ZMM12,
  2431. NR_ZMM20,
  2432. NR_ZMM28: index:=4;
  2433. NR_R13D,
  2434. NR_EBP,
  2435. NR_R13,
  2436. NR_RBP,
  2437. NR_XMM5,
  2438. NR_XMM13,
  2439. NR_XMM21,
  2440. NR_XMM29,
  2441. NR_YMM5,
  2442. NR_YMM13,
  2443. NR_YMM21,
  2444. NR_YMM29,
  2445. NR_ZMM5,
  2446. NR_ZMM13,
  2447. NR_ZMM21,
  2448. NR_ZMM29: index:=5;
  2449. NR_R14D,
  2450. NR_ESI,
  2451. NR_R14,
  2452. NR_RSI,
  2453. NR_XMM6,
  2454. NR_XMM14,
  2455. NR_XMM22,
  2456. NR_XMM30,
  2457. NR_YMM6,
  2458. NR_YMM14,
  2459. NR_YMM22,
  2460. NR_YMM30,
  2461. NR_ZMM6,
  2462. NR_ZMM14,
  2463. NR_ZMM22,
  2464. NR_ZMM30: index:=6;
  2465. NR_R15D,
  2466. NR_EDI,
  2467. NR_R15,
  2468. NR_RDI,
  2469. NR_XMM7,
  2470. NR_XMM15,
  2471. NR_XMM23,
  2472. NR_XMM31,
  2473. NR_YMM7,
  2474. NR_YMM15,
  2475. NR_YMM23,
  2476. NR_YMM31,
  2477. NR_ZMM7,
  2478. NR_ZMM15,
  2479. NR_ZMM23,
  2480. NR_ZMM31: index:=7;
  2481. else
  2482. exit;
  2483. end;
  2484. case s of
  2485. 0,
  2486. 1 : scalefactor:=0;
  2487. 2 : scalefactor:=1;
  2488. 4 : scalefactor:=2;
  2489. 8 : scalefactor:=3;
  2490. else
  2491. exit;
  2492. end;
  2493. { If rbp or r13 is used we must always include an offset }
  2494. if (br=NR_NO) or
  2495. ((br<>NR_RBP) and (br<>NR_R13) and (br<>NR_EBP) and (br<>NR_R13D) and (o=0) and (sym=nil)) then
  2496. md:=0
  2497. else
  2498. if ((o>=-128) and (o<=127) and (sym=nil) and (not(uselargeoffset) or (o = 0))) then
  2499. md:=1
  2500. else
  2501. md:=2;
  2502. if (br=NR_NO) or (md=2) then
  2503. output.bytes:=4
  2504. else
  2505. output.bytes:=md;
  2506. { SIB needed ? }
  2507. if (ir=NR_NO) and (br<>NR_RSP) and (br<>NR_R12) and (br<>NR_ESP) and (br<>NR_R12D) then
  2508. begin
  2509. output.sib_present:=false;
  2510. output.modrm:=(md shl 6) or (rfield shl 3) or base;
  2511. end
  2512. else
  2513. begin
  2514. output.sib_present:=true;
  2515. output.modrm:=(md shl 6) or (rfield shl 3) or 4;
  2516. output.sib:=(scalefactor shl 6) or (index shl 3) or base;
  2517. end;
  2518. end;
  2519. output.size:=1+ord(output.sib_present)+output.bytes;
  2520. result:=true;
  2521. end;
  2522. {$elseif defined(i386) or defined(i8086)}
  2523. function process_ea_ref_32(const input:toper;out output:ea;rfield:longint; uselargeoffset: boolean):boolean;
  2524. var
  2525. sym : tasmsymbol;
  2526. md,s : byte;
  2527. base,index,scalefactor,
  2528. o : longint;
  2529. ir,br : Tregister;
  2530. isub,bsub : tsubregister;
  2531. begin
  2532. result:=false;
  2533. if ((input.ref^.index<>NR_NO) and (getregtype(input.ref^.index)=R_MMREGISTER) and (input.ref^.base<>NR_NO) and (getregtype(input.ref^.base)<>R_INTREGISTER)) or // vector memory (AVX2)
  2534. ((input.ref^.index<>NR_NO) and (getregtype(input.ref^.index)<>R_INTREGISTER) and (getregtype(input.ref^.index)<>R_MMREGISTER)) or
  2535. ((input.ref^.base<>NR_NO) and (getregtype(input.ref^.base)<>R_INTREGISTER)) then
  2536. internalerror(2003010802);
  2537. ir:=input.ref^.index;
  2538. br:=input.ref^.base;
  2539. isub:=getsubreg(ir);
  2540. bsub:=getsubreg(br);
  2541. s:=input.ref^.scalefactor;
  2542. o:=input.ref^.offset;
  2543. sym:=input.ref^.symbol;
  2544. { it's direct address }
  2545. if (br=NR_NO) and (ir=NR_NO) then
  2546. begin
  2547. { it's a pure offset }
  2548. output.sib_present:=false;
  2549. output.bytes:=4;
  2550. output.modrm:=5 or (rfield shl 3);
  2551. end
  2552. else
  2553. { it's an indirection }
  2554. begin
  2555. { 16 bit address? }
  2556. if ((ir<>NR_NO) and (isub in [R_SUBMMX,R_SUBMMY,R_SUBMMZ]) and
  2557. (br<>NR_NO) and (bsub=R_SUBD)
  2558. ) then
  2559. begin
  2560. // vector memory (AVX2) =>> ignore
  2561. end
  2562. else if ((ir<>NR_NO) and (isub<>R_SUBD)) or
  2563. ((br<>NR_NO) and (bsub<>R_SUBD)) then
  2564. message(asmw_e_16bit_not_supported);
  2565. {$ifdef OPTEA}
  2566. { make single reg base }
  2567. if (br=NR_NO) and (s=1) then
  2568. begin
  2569. br:=ir;
  2570. ir:=NR_NO;
  2571. end;
  2572. { convert [3,5,9]*EAX to EAX+[2,4,8]*EAX }
  2573. if (br=NR_NO) and
  2574. (((s=2) and (ir<>NR_ESP)) or
  2575. (s=3) or (s=5) or (s=9)) then
  2576. begin
  2577. br:=ir;
  2578. dec(s);
  2579. end;
  2580. { swap ESP into base if scalefactor is 1 }
  2581. if (s=1) and (ir=NR_ESP) then
  2582. begin
  2583. ir:=br;
  2584. br:=NR_ESP;
  2585. end;
  2586. {$endif OPTEA}
  2587. { wrong, for various reasons }
  2588. if (ir=NR_ESP) or ((s<>1) and (s<>2) and (s<>4) and (s<>8) and (ir<>NR_NO)) then
  2589. exit;
  2590. { base }
  2591. case br of
  2592. NR_EAX : base:=0;
  2593. NR_ECX : base:=1;
  2594. NR_EDX : base:=2;
  2595. NR_EBX : base:=3;
  2596. NR_ESP : base:=4;
  2597. NR_NO,
  2598. NR_EBP : base:=5;
  2599. NR_ESI : base:=6;
  2600. NR_EDI : base:=7;
  2601. else
  2602. exit;
  2603. end;
  2604. { index }
  2605. case ir of
  2606. NR_EAX,
  2607. NR_XMM0,
  2608. NR_YMM0,
  2609. NR_ZMM0: index:=0;
  2610. NR_ECX,
  2611. NR_XMM1,
  2612. NR_YMM1,
  2613. NR_ZMM1: index:=1;
  2614. NR_EDX,
  2615. NR_XMM2,
  2616. NR_YMM2,
  2617. NR_ZMM2: index:=2;
  2618. NR_EBX,
  2619. NR_XMM3,
  2620. NR_YMM3,
  2621. NR_ZMM3: index:=3;
  2622. NR_NO,
  2623. NR_XMM4,
  2624. NR_YMM4,
  2625. NR_ZMM4: index:=4;
  2626. NR_EBP,
  2627. NR_XMM5,
  2628. NR_YMM5,
  2629. NR_ZMM5: index:=5;
  2630. NR_ESI,
  2631. NR_XMM6,
  2632. NR_YMM6,
  2633. NR_ZMM6: index:=6;
  2634. NR_EDI,
  2635. NR_XMM7,
  2636. NR_YMM7,
  2637. NR_ZMM7: index:=7;
  2638. else
  2639. exit;
  2640. end;
  2641. case s of
  2642. 0,
  2643. 1 : scalefactor:=0;
  2644. 2 : scalefactor:=1;
  2645. 4 : scalefactor:=2;
  2646. 8 : scalefactor:=3;
  2647. else
  2648. exit;
  2649. end;
  2650. if (br=NR_NO) or
  2651. ((br<>NR_EBP) and (o=0) and (sym=nil)) then
  2652. md:=0
  2653. else
  2654. if ((o>=-128) and (o<=127) and (sym=nil) and (not(uselargeoffset) or (o = 0))) then
  2655. md:=1
  2656. else
  2657. md:=2;
  2658. if (br=NR_NO) or (md=2) then
  2659. output.bytes:=4
  2660. else
  2661. output.bytes:=md;
  2662. { SIB needed ? }
  2663. if (ir=NR_NO) and (br<>NR_ESP) then
  2664. begin
  2665. output.sib_present:=false;
  2666. output.modrm:=(longint(md) shl 6) or (rfield shl 3) or base;
  2667. end
  2668. else
  2669. begin
  2670. output.sib_present:=true;
  2671. output.modrm:=(longint(md) shl 6) or (rfield shl 3) or 4;
  2672. output.sib:=(scalefactor shl 6) or (index shl 3) or base;
  2673. end;
  2674. end;
  2675. if output.sib_present then
  2676. output.size:=2+output.bytes
  2677. else
  2678. output.size:=1+output.bytes;
  2679. result:=true;
  2680. end;
  2681. procedure maybe_swap_index_base(var br,ir:Tregister);
  2682. var
  2683. tmpreg: Tregister;
  2684. begin
  2685. if ((br=NR_NO) or (br=NR_SI) or (br=NR_DI)) and
  2686. ((ir=NR_NO) or (ir=NR_BP) or (ir=NR_BX)) then
  2687. begin
  2688. tmpreg:=br;
  2689. br:=ir;
  2690. ir:=tmpreg;
  2691. end;
  2692. end;
  2693. function process_ea_ref_16(const input:toper;out output:ea;rfield:longint; uselargeoffset: boolean):boolean;
  2694. var
  2695. sym : tasmsymbol;
  2696. md,s : byte;
  2697. base,
  2698. o : longint;
  2699. ir,br : Tregister;
  2700. isub,bsub : tsubregister;
  2701. begin
  2702. result:=false;
  2703. if ((input.ref^.index<>NR_NO) and (getregtype(input.ref^.index)<>R_INTREGISTER)) or
  2704. ((input.ref^.base<>NR_NO) and (getregtype(input.ref^.base)<>R_INTREGISTER)) then
  2705. internalerror(2003010803);
  2706. ir:=input.ref^.index;
  2707. br:=input.ref^.base;
  2708. isub:=getsubreg(ir);
  2709. bsub:=getsubreg(br);
  2710. s:=input.ref^.scalefactor;
  2711. o:=input.ref^.offset;
  2712. sym:=input.ref^.symbol;
  2713. { it's a direct address }
  2714. if (br=NR_NO) and (ir=NR_NO) then
  2715. begin
  2716. { it's a pure offset }
  2717. output.bytes:=2;
  2718. output.modrm:=6 or (rfield shl 3);
  2719. end
  2720. else
  2721. { it's an indirection }
  2722. begin
  2723. { 32 bit address? }
  2724. if ((ir<>NR_NO) and (isub<>R_SUBW)) or
  2725. ((br<>NR_NO) and (bsub<>R_SUBW)) then
  2726. message(asmw_e_32bit_not_supported);
  2727. { scalefactor can only be 1 in 16-bit addresses }
  2728. if (s<>1) and (ir<>NR_NO) then
  2729. exit;
  2730. maybe_swap_index_base(br,ir);
  2731. if (br=NR_BX) and (ir=NR_SI) then
  2732. base:=0
  2733. else if (br=NR_BX) and (ir=NR_DI) then
  2734. base:=1
  2735. else if (br=NR_BP) and (ir=NR_SI) then
  2736. base:=2
  2737. else if (br=NR_BP) and (ir=NR_DI) then
  2738. base:=3
  2739. else if (br=NR_NO) and (ir=NR_SI) then
  2740. base:=4
  2741. else if (br=NR_NO) and (ir=NR_DI) then
  2742. base:=5
  2743. else if (br=NR_BP) and (ir=NR_NO) then
  2744. base:=6
  2745. else if (br=NR_BX) and (ir=NR_NO) then
  2746. base:=7
  2747. else
  2748. exit;
  2749. if (base<>6) and (o=0) and (sym=nil) then
  2750. md:=0
  2751. else if ((o>=-128) and (o<=127) and (sym=nil) and (not(uselargeoffset) or (o = 0))) then
  2752. md:=1
  2753. else
  2754. md:=2;
  2755. output.bytes:=md;
  2756. output.modrm:=(longint(md) shl 6) or (rfield shl 3) or base;
  2757. end;
  2758. output.size:=1+output.bytes;
  2759. output.sib_present:=false;
  2760. result:=true;
  2761. end;
  2762. {$endif}
  2763. function process_ea(const input:toper;out output:ea;rfield:longint; uselargeoffset: boolean):boolean;
  2764. var
  2765. rv : byte;
  2766. begin
  2767. result:=false;
  2768. fillchar(output,sizeof(output),0);
  2769. {Register ?}
  2770. if (input.typ=top_reg) then
  2771. begin
  2772. rv:=regval(input.reg);
  2773. output.modrm:=$c0 or (rfield shl 3) or rv;
  2774. output.size:=1;
  2775. {$ifdef x86_64}
  2776. output.rex:=output.rex or (rexbits(input.reg) and $F1);
  2777. {$endif x86_64}
  2778. result:=true;
  2779. exit;
  2780. end;
  2781. {No register, so memory reference.}
  2782. if input.typ<>top_ref then
  2783. internalerror(200409263);
  2784. {$if defined(x86_64)}
  2785. result:=process_ea_ref_64_32(input,output,rfield, uselargeoffset);
  2786. {$elseif defined(i386) or defined(i8086)}
  2787. if is_16_bit_ref(input.ref^) then
  2788. result:=process_ea_ref_16(input,output,rfield, uselargeoffset)
  2789. else
  2790. result:=process_ea_ref_32(input,output,rfield, uselargeoffset);
  2791. {$endif}
  2792. end;
  2793. function taicpu.calcsize(p:PInsEntry):shortint;
  2794. var
  2795. codes : pchar;
  2796. c : byte;
  2797. len : shortint;
  2798. ea_data : ea;
  2799. exists_evex: boolean;
  2800. exists_vex: boolean;
  2801. exists_vex_extension: boolean;
  2802. exists_prefix_66: boolean;
  2803. exists_prefix_F2: boolean;
  2804. exists_prefix_F3: boolean;
  2805. exists_l256: boolean;
  2806. exists_l512: boolean;
  2807. exists_EVEXW1: boolean;
  2808. {$ifdef x86_64}
  2809. omit_rexw : boolean;
  2810. {$endif x86_64}
  2811. begin
  2812. len:=0;
  2813. codes:=@p^.code[0];
  2814. exists_vex := false;
  2815. exists_vex_extension := false;
  2816. exists_prefix_66 := false;
  2817. exists_prefix_F2 := false;
  2818. exists_prefix_F3 := false;
  2819. exists_evex := false;
  2820. exists_l256 := false;
  2821. exists_l512 := false;
  2822. exists_EVEXW1 := false;
  2823. {$ifdef x86_64}
  2824. rex:=0;
  2825. omit_rexw:=false;
  2826. {$endif x86_64}
  2827. repeat
  2828. c:=ord(codes^);
  2829. inc(codes);
  2830. case c of
  2831. &0 :
  2832. break;
  2833. &1,&2,&3 :
  2834. begin
  2835. inc(codes,c);
  2836. inc(len,c);
  2837. end;
  2838. &10,&11,&12 :
  2839. begin
  2840. {$ifdef x86_64}
  2841. rex:=rex or (rexbits(oper[c-&10]^.reg) and $F1);
  2842. {$endif x86_64}
  2843. inc(codes);
  2844. inc(len);
  2845. end;
  2846. &13,&23 :
  2847. begin
  2848. inc(codes);
  2849. inc(len);
  2850. end;
  2851. &4,&5,&6,&7 :
  2852. begin
  2853. if opsize={$ifdef i8086}S_L{$else}S_W{$endif} then
  2854. inc(len,2)
  2855. else
  2856. inc(len);
  2857. end;
  2858. &14,&15,&16,
  2859. &20,&21,&22,
  2860. &24,&25,&26,&27,
  2861. &50,&51,&52 :
  2862. inc(len);
  2863. &30,&31,&32,
  2864. &37,
  2865. &60,&61,&62 :
  2866. inc(len,2);
  2867. &34,&35,&36:
  2868. begin
  2869. {$ifdef i8086}
  2870. inc(len,2);
  2871. {$else i8086}
  2872. if opsize=S_Q then
  2873. inc(len,8)
  2874. else
  2875. inc(len,4);
  2876. {$endif i8086}
  2877. end;
  2878. &44,&45,&46:
  2879. inc(len,sizeof(pint));
  2880. &54,&55,&56:
  2881. inc(len,8);
  2882. &40,&41,&42,
  2883. &70,&71,&72,
  2884. &254,&255,&256 :
  2885. inc(len,4);
  2886. &64,&65,&66:
  2887. {$ifdef i8086}
  2888. inc(len,2);
  2889. {$else i8086}
  2890. inc(len,4);
  2891. {$endif i8086}
  2892. &74,&75,&76,&77: ; // ignore vex-coded operand-idx
  2893. &320,&321,&322 :
  2894. begin
  2895. case (oper[c-&320]^.ot and OT_SIZE_MASK) of
  2896. {$if defined(i386) or defined(x86_64)}
  2897. OT_BITS16 :
  2898. {$elseif defined(i8086)}
  2899. OT_BITS32 :
  2900. {$endif}
  2901. inc(len);
  2902. {$ifdef x86_64}
  2903. OT_BITS64:
  2904. begin
  2905. rex:=rex or $48;
  2906. end;
  2907. {$endif x86_64}
  2908. end;
  2909. end;
  2910. &310 :
  2911. {$if defined(x86_64)}
  2912. { every insentry with code 0310 must be marked with NOX86_64 }
  2913. InternalError(2011051301);
  2914. {$elseif defined(i386)}
  2915. inc(len);
  2916. {$elseif defined(i8086)}
  2917. {nothing};
  2918. {$endif}
  2919. &311 :
  2920. {$if defined(x86_64) or defined(i8086)}
  2921. inc(len)
  2922. {$endif x86_64 or i8086}
  2923. ;
  2924. &324 :
  2925. {$ifndef i8086}
  2926. inc(len)
  2927. {$endif not i8086}
  2928. ;
  2929. &326 :
  2930. begin
  2931. {$ifdef x86_64}
  2932. rex:=rex or $48;
  2933. {$endif x86_64}
  2934. end;
  2935. &312,
  2936. &323,
  2937. &327,
  2938. &331,&332: ;
  2939. &325:
  2940. {$ifdef i8086}
  2941. inc(len)
  2942. {$endif i8086}
  2943. ;
  2944. &333:
  2945. begin
  2946. inc(len);
  2947. exists_prefix_F2 := true;
  2948. end;
  2949. &334:
  2950. begin
  2951. inc(len);
  2952. exists_prefix_F3 := true;
  2953. end;
  2954. &361:
  2955. begin
  2956. {$ifndef i8086}
  2957. inc(len);
  2958. exists_prefix_66 := true;
  2959. {$endif not i8086}
  2960. end;
  2961. &335:
  2962. {$ifdef x86_64}
  2963. omit_rexw:=true
  2964. {$endif x86_64}
  2965. ;
  2966. &336,
  2967. &337: {nothing};
  2968. &100..&227 :
  2969. begin
  2970. {$ifdef x86_64}
  2971. if (c<&177) then
  2972. begin
  2973. if (oper[c and 7]^.typ=top_reg) then
  2974. begin
  2975. rex:=rex or (rexbits(oper[c and 7]^.reg) and $F4);
  2976. end;
  2977. end;
  2978. {$endif x86_64}
  2979. if (oper[(c shr 3) and 7]^.typ = top_ref) and
  2980. (oper[(c shr 3) and 7]^.ref^.offset <> 0) then
  2981. begin
  2982. if (exists_vex and exists_evex and CheckUseEVEX) or
  2983. (not(exists_vex) and exists_evex) then
  2984. begin
  2985. CheckEVEXTuple(oper[(c shr 3) and 7]^, p, not(exists_l256 or exists_l512), exists_l256, exists_l512, exists_EVEXW1);
  2986. //const aInput:toper; aInsEntry: pInsentry; aIsVector128, aIsVector256, aIsVector512, aIsEVEXW1: boolean);
  2987. end;
  2988. end;
  2989. if process_ea(oper[(c shr 3) and 7]^, ea_data, 0, EVEXTupleState = etsNotTuple) then
  2990. inc(len,ea_data.size)
  2991. else Message(asmw_e_invalid_effective_address);
  2992. {$ifdef x86_64}
  2993. rex:=rex or ea_data.rex;
  2994. {$endif x86_64}
  2995. end;
  2996. &350:
  2997. begin
  2998. exists_evex := true;
  2999. end;
  3000. &351: exists_l512 := true; // EVEX length bit 512
  3001. &352: exists_EVEXW1 := true; // EVEX W1
  3002. &362: // VEX prefix for AVX (length = 2 or 3 bytes, dependens on REX.XBW or opcode-prefix ($0F38 or $0F3A))
  3003. // =>> DEFAULT = 2 Bytes
  3004. begin
  3005. //if not(exists_vex) then
  3006. //begin
  3007. // inc(len, 2);
  3008. //end;
  3009. exists_vex := true;
  3010. end;
  3011. &363: // REX.W = 1
  3012. // =>> VEX prefix length = 3
  3013. begin
  3014. if not(exists_vex_extension) then
  3015. begin
  3016. //inc(len);
  3017. exists_vex_extension := true;
  3018. end;
  3019. end;
  3020. &364: exists_l256 := true; // VEX length bit 256
  3021. &366, // operand 2 (ymmreg) encoded immediate byte (bit 4-7)
  3022. &367: inc(len); // operand 3 (ymmreg) encoded immediate byte (bit 4-7)
  3023. &370: // VEX-Extension prefix $0F
  3024. // ignore for calculating length
  3025. ;
  3026. &371, // VEX-Extension prefix $0F38
  3027. &372: // VEX-Extension prefix $0F3A
  3028. begin
  3029. if not(exists_vex_extension) then
  3030. begin
  3031. //inc(len);
  3032. exists_vex_extension := true;
  3033. end;
  3034. end;
  3035. &300,&301,&302:
  3036. begin
  3037. {$if defined(x86_64) or defined(i8086)}
  3038. if (oper[c and 3]^.ot and OT_SIZE_MASK)=OT_BITS32 then
  3039. inc(len);
  3040. {$endif x86_64 or i8086}
  3041. end;
  3042. else
  3043. InternalError(200603141);
  3044. end;
  3045. until false;
  3046. {$ifdef x86_64}
  3047. if ((rex and $80)<>0) and ((rex and $4F)<>0) then
  3048. Message(asmw_e_bad_reg_with_rex);
  3049. rex:=rex and $4F; { reset extra bits in upper nibble }
  3050. if omit_rexw then
  3051. begin
  3052. if rex=$48 then { remove rex entirely? }
  3053. rex:=0
  3054. else
  3055. rex:=rex and $F7;
  3056. end;
  3057. if not(exists_vex or exists_evex) then
  3058. begin
  3059. if rex<>0 then
  3060. Inc(len);
  3061. end;
  3062. {$endif}
  3063. if exists_evex and
  3064. exists_vex then
  3065. begin
  3066. if CheckUseEVEX then
  3067. begin
  3068. inc(len, 4);
  3069. end
  3070. else
  3071. begin
  3072. inc(len, 2);
  3073. if exists_vex_extension then inc(len);
  3074. {$ifdef x86_64}
  3075. if not(exists_vex_extension) then
  3076. if rex and $0B <> 0 then inc(len); // REX.WXB <> 0 =>> needed VEX-Extension
  3077. {$endif x86_64}
  3078. end;
  3079. if exists_prefix_66 then dec(len);
  3080. if exists_prefix_F2 then dec(len);
  3081. if exists_prefix_F3 then dec(len);
  3082. end
  3083. else if exists_evex then
  3084. begin
  3085. inc(len, 4);
  3086. if exists_prefix_66 then dec(len);
  3087. if exists_prefix_F2 then dec(len);
  3088. if exists_prefix_F3 then dec(len);
  3089. end
  3090. else
  3091. begin
  3092. if exists_vex then
  3093. begin
  3094. inc(len,2);
  3095. if exists_prefix_66 then dec(len);
  3096. if exists_prefix_F2 then dec(len);
  3097. if exists_prefix_F3 then dec(len);
  3098. if exists_vex_extension then inc(len);
  3099. {$ifdef x86_64}
  3100. if not(exists_vex_extension) then
  3101. if rex and $0B <> 0 then inc(len); // REX.WXB <> 0 =>> needed VEX-Extension
  3102. {$endif x86_64}
  3103. end;
  3104. end;
  3105. calcsize:=len;
  3106. end;
  3107. procedure taicpu.write0x66prefix(objdata:TObjData);
  3108. const
  3109. b66: Byte=$66;
  3110. begin
  3111. {$ifdef i8086}
  3112. if (objdata.CPUType<>cpu_none) and (objdata.CPUType<cpu_386) then
  3113. Message(asmw_e_instruction_not_supported_by_cpu);
  3114. {$endif i8086}
  3115. objdata.writebytes(b66,1);
  3116. end;
  3117. procedure taicpu.write0x67prefix(objdata:TObjData);
  3118. const
  3119. b67: Byte=$67;
  3120. begin
  3121. {$ifdef i8086}
  3122. if (objdata.CPUType<>cpu_none) and (objdata.CPUType<cpu_386) then
  3123. Message(asmw_e_instruction_not_supported_by_cpu);
  3124. {$endif i8086}
  3125. objdata.writebytes(b67,1);
  3126. end;
  3127. procedure taicpu.gencode(objdata: TObjData);
  3128. {
  3129. * the actual codes (C syntax, i.e. octal):
  3130. * \0 - terminates the code. (Unless it's a literal of course.)
  3131. * \1, \2, \3 - that many literal bytes follow in the code stream
  3132. * \4, \6 - the POP/PUSH (respectively) codes for CS, DS, ES, SS
  3133. * (POP is never used for CS) depending on operand 0
  3134. * \5, \7 - the second byte of POP/PUSH codes for FS, GS, depending
  3135. * on operand 0
  3136. * \10, \11, \12 - a literal byte follows in the code stream, to be added
  3137. * to the register value of operand 0, 1 or 2
  3138. * \13 - a literal byte follows in the code stream, to be added
  3139. * to the condition code value of the instruction.
  3140. * \14, \15, \16 - a signed byte immediate operand, from operand 0, 1 or 2
  3141. * \20, \21, \22 - a byte immediate operand, from operand 0, 1 or 2
  3142. * \23 - a literal byte follows in the code stream, to be added
  3143. * to the inverted condition code value of the instruction
  3144. * (inverted version of \13).
  3145. * \24, \25, \26, \27 - an unsigned byte immediate operand, from operand 0, 1, 2 or 3
  3146. * \30, \31, \32 - a word immediate operand, from operand 0, 1 or 2
  3147. * \34, \35, \36 - select between \3[012] and \4[012] depending on 16/32 bit
  3148. * assembly mode or the address-size override on the operand
  3149. * \37 - a word constant, from the _segment_ part of operand 0
  3150. * \40, \41, \42 - a long immediate operand, from operand 0, 1 or 2
  3151. * \44, \45, \46 - select between \3[012], \4[012] or \5[456] depending
  3152. on the address size of instruction
  3153. * \50, \51, \52 - a byte relative operand, from operand 0, 1 or 2
  3154. * \54, \55, \56 - a qword immediate, from operand 0, 1 or 2
  3155. * \60, \61, \62 - a word relative operand, from operand 0, 1 or 2
  3156. * \64, \65, \66 - select between \6[012] and \7[012] depending on 16/32 bit
  3157. * assembly mode or the address-size override on the operand
  3158. * \70, \71, \72 - a long relative operand, from operand 0, 1 or 2
  3159. * \74, \75, \76 - a vex-coded vector operand, from operand 0, 1 or 2
  3160. * \1ab - a ModRM, calculated on EA in operand a, with the spare
  3161. * field the register value of operand b.
  3162. * \2ab - a ModRM, calculated on EA in operand a, with the spare
  3163. * field equal to digit b.
  3164. * \254,\255,\256 - a signed 32-bit immediate to be extended to 64 bits
  3165. * \300,\301,\302 - might be an 0x67, depending on the address size of
  3166. * the memory reference in operand x.
  3167. * \310 - indicates fixed 16-bit address size, i.e. optional 0x67.
  3168. * \311 - indicates fixed 32-bit address size, i.e. optional 0x67.
  3169. * \312 - (disassembler only) invalid with non-default address size.
  3170. * \320,\321,\322 - might be an 0x66 or 0x48 byte, depending on the operand
  3171. * size of operand x.
  3172. * \324 - indicates fixed 16-bit operand size, i.e. optional 0x66.
  3173. * \325 - indicates fixed 32-bit operand size, i.e. optional 0x66.
  3174. * \326 - indicates fixed 64-bit operand size, i.e. optional 0x48.
  3175. * \327 - indicates that this instruction is only valid when the
  3176. * operand size is the default (instruction to disassembler,
  3177. * generates no code in the assembler)
  3178. * \331 - instruction not valid with REP prefix. Hint for
  3179. * disassembler only; for SSE instructions.
  3180. * \332 - disassemble a rep (0xF3 byte) prefix as repe not rep.
  3181. * \333 - 0xF3 prefix for SSE instructions
  3182. * \334 - 0xF2 prefix for SSE instructions
  3183. * \335 - Indicates 64-bit operand size with REX.W not necessary / 64-bit scalar vector operand size
  3184. * \336 - Indicates 32-bit scalar vector operand size
  3185. * \337 - Indicates 64-bit scalar vector operand size
  3186. * \350 - EVEX prefix for AVX instructions
  3187. * \351 - EVEX Vector length 512
  3188. * \352 - EVEX W1
  3189. * \361 - 0x66 prefix for SSE instructions
  3190. * \362 - VEX prefix for AVX instructions
  3191. * \363 - VEX W1
  3192. * \364 - VEX Vector length 256
  3193. * \366 - operand 2 (ymmreg,zmmreg) encoded in bit 4-7 of the immediate byte
  3194. * \367 - operand 3 (ymmreg,zmmreg) encoded in bit 4-7 of the immediate byte
  3195. * \370 - VEX 0F-FLAG
  3196. * \371 - VEX 0F38-FLAG
  3197. * \372 - VEX 0F3A-FLAG
  3198. }
  3199. var
  3200. {$ifdef i8086}
  3201. currval : longint;
  3202. {$else i8086}
  3203. currval : aint;
  3204. {$endif i8086}
  3205. currsym : tobjsymbol;
  3206. currrelreloc,
  3207. currabsreloc,
  3208. currabsreloc32 : TObjRelocationType;
  3209. {$ifdef x86_64}
  3210. rexwritten : boolean;
  3211. {$endif x86_64}
  3212. procedure getvalsym(opidx:longint);
  3213. begin
  3214. case oper[opidx]^.typ of
  3215. top_ref :
  3216. begin
  3217. currval:=oper[opidx]^.ref^.offset;
  3218. currsym:=ObjData.symbolref(oper[opidx]^.ref^.symbol);
  3219. {$ifdef i8086}
  3220. if oper[opidx]^.ref^.refaddr=addr_seg then
  3221. begin
  3222. currrelreloc:=RELOC_SEGREL;
  3223. currabsreloc:=RELOC_SEG;
  3224. currabsreloc32:=RELOC_SEG;
  3225. end
  3226. else if oper[opidx]^.ref^.refaddr=addr_dgroup then
  3227. begin
  3228. currrelreloc:=RELOC_DGROUPREL;
  3229. currabsreloc:=RELOC_DGROUP;
  3230. currabsreloc32:=RELOC_DGROUP;
  3231. end
  3232. else if oper[opidx]^.ref^.refaddr=addr_fardataseg then
  3233. begin
  3234. currrelreloc:=RELOC_FARDATASEGREL;
  3235. currabsreloc:=RELOC_FARDATASEG;
  3236. currabsreloc32:=RELOC_FARDATASEG;
  3237. end
  3238. else
  3239. {$endif i8086}
  3240. {$ifdef i386}
  3241. if (oper[opidx]^.ref^.refaddr=addr_pic) and
  3242. (tf_pic_uses_got in target_info.flags) then
  3243. begin
  3244. currrelreloc:=RELOC_PLT32;
  3245. currabsreloc:=RELOC_GOT32;
  3246. currabsreloc32:=RELOC_GOT32;
  3247. end
  3248. else if oper[opidx]^.ref^.refaddr=addr_ntpoff then
  3249. begin
  3250. currrelreloc:=RELOC_NTPOFF;
  3251. currabsreloc:=RELOC_NTPOFF;
  3252. currabsreloc32:=RELOC_NTPOFF;
  3253. end
  3254. else if oper[opidx]^.ref^.refaddr=addr_tlsgd then
  3255. begin
  3256. currrelreloc:=RELOC_TLSGD;
  3257. currabsreloc:=RELOC_TLSGD;
  3258. currabsreloc32:=RELOC_TLSGD;
  3259. end
  3260. else
  3261. {$endif i386}
  3262. {$ifdef x86_64}
  3263. if oper[opidx]^.ref^.refaddr=addr_pic then
  3264. begin
  3265. currrelreloc:=RELOC_PLT32;
  3266. currabsreloc:=RELOC_GOTPCREL;
  3267. currabsreloc32:=RELOC_GOTPCREL;
  3268. end
  3269. else if oper[opidx]^.ref^.refaddr=addr_pic_no_got then
  3270. begin
  3271. currrelreloc:=RELOC_RELATIVE;
  3272. currabsreloc:=RELOC_RELATIVE;
  3273. currabsreloc32:=RELOC_RELATIVE;
  3274. end
  3275. else if oper[opidx]^.ref^.refaddr=addr_tpoff then
  3276. begin
  3277. currrelreloc:=RELOC_TPOFF;
  3278. currabsreloc:=RELOC_TPOFF;
  3279. currabsreloc32:=RELOC_TPOFF;
  3280. end
  3281. else if oper[opidx]^.ref^.refaddr=addr_tlsgd then
  3282. begin
  3283. currrelreloc:=RELOC_TLSGD;
  3284. currabsreloc:=RELOC_TLSGD;
  3285. currabsreloc32:=RELOC_TLSGD;
  3286. end
  3287. else
  3288. {$endif x86_64}
  3289. begin
  3290. currrelreloc:=RELOC_RELATIVE;
  3291. currabsreloc:=RELOC_ABSOLUTE;
  3292. currabsreloc32:=RELOC_ABSOLUTE32;
  3293. end;
  3294. end;
  3295. top_const :
  3296. begin
  3297. {$ifdef i8086}
  3298. currval:=longint(oper[opidx]^.val);
  3299. {$else i8086}
  3300. currval:=aint(oper[opidx]^.val);
  3301. {$endif i8086}
  3302. currsym:=nil;
  3303. currabsreloc:=RELOC_ABSOLUTE;
  3304. currabsreloc32:=RELOC_ABSOLUTE32;
  3305. end;
  3306. else
  3307. Message(asmw_e_immediate_or_reference_expected);
  3308. end;
  3309. end;
  3310. {$ifdef x86_64}
  3311. procedure maybewriterex;
  3312. begin
  3313. if (rex<>0) and not(rexwritten) then
  3314. begin
  3315. rexwritten:=true;
  3316. objdata.writebytes(rex,1);
  3317. end;
  3318. end;
  3319. {$endif x86_64}
  3320. procedure objdata_writereloc(Data:TRelocDataInt;len:aword;p:TObjSymbol;Reloctype:TObjRelocationType);
  3321. begin
  3322. {$ifdef i386}
  3323. { Special case of '_GLOBAL_OFFSET_TABLE_'
  3324. which needs a special relocation type R_386_GOTPC }
  3325. if assigned (p) and
  3326. (p.name='_GLOBAL_OFFSET_TABLE_') and
  3327. (tf_pic_uses_got in target_info.flags) then
  3328. begin
  3329. { nothing else than a 4 byte relocation should occur
  3330. for GOT }
  3331. if len<>4 then
  3332. Message1(asmw_e_invalid_opcode_and_operands,GetString);
  3333. Reloctype:=RELOC_GOTPC;
  3334. { We need to add the offset of the relocation
  3335. of _GLOBAL_OFFSET_TABLE symbol within
  3336. the current instruction }
  3337. inc(data,objdata.currobjsec.size-insoffset);
  3338. end;
  3339. {$endif i386}
  3340. objdata.writereloc(data,len,p,Reloctype);
  3341. end;
  3342. const
  3343. CondVal:array[TAsmCond] of byte=($0,
  3344. $7, $3, $2, $6, $2, $4, $F, $D, $C, $E, $6, $2,
  3345. $3, $7, $3, $5, $E, $C, $D, $F, $1, $B, $9, $5,
  3346. $0, $A, $A, $B, $8, $4);
  3347. var
  3348. i: integer;
  3349. c : byte;
  3350. pb : pbyte;
  3351. codes : pchar;
  3352. bytes : array[0..3] of byte;
  3353. rfield,
  3354. data,s,opidx : longint;
  3355. ea_data : ea;
  3356. relsym : TObjSymbol;
  3357. needed_VEX_Extension: boolean;
  3358. needed_VEX: boolean;
  3359. needed_EVEX: boolean;
  3360. needed_VSIB: boolean;
  3361. opmode: integer;
  3362. VEXvvvv: byte;
  3363. VEXmmmmm: byte;
  3364. VEXw : byte;
  3365. VEXpp : byte;
  3366. VEXll : byte;
  3367. EVEXvvvv: byte;
  3368. EVEXpp: byte;
  3369. EVEXr: byte;
  3370. EVEXx: byte;
  3371. EVEXv: byte;
  3372. EVEXll: byte;
  3373. EVEXw1: byte;
  3374. EVEXz : byte;
  3375. EVEXaaa : byte;
  3376. EVEXb : byte;
  3377. EVEXmm : byte;
  3378. begin
  3379. { safety check }
  3380. if objdata.currobjsec.size<>longword(insoffset) then
  3381. internalerror(200130121);
  3382. { those variables are initialized inside local procedures, the dfa cannot handle this yet }
  3383. currsym:=nil;
  3384. currabsreloc:=RELOC_NONE;
  3385. currabsreloc32:=RELOC_NONE;
  3386. currrelreloc:=RELOC_NONE;
  3387. currval:=0;
  3388. { check instruction's processor level }
  3389. { todo: maybe adapt and enable this code for i386 and x86_64 as well }
  3390. {$ifdef i8086}
  3391. if objdata.CPUType<>cpu_none then
  3392. begin
  3393. if IF_8086 in insentry^.flags then
  3394. else if IF_186 in insentry^.flags then
  3395. begin
  3396. if objdata.CPUType<cpu_186 then
  3397. Message(asmw_e_instruction_not_supported_by_cpu);
  3398. end
  3399. else if IF_286 in insentry^.flags then
  3400. begin
  3401. if objdata.CPUType<cpu_286 then
  3402. Message(asmw_e_instruction_not_supported_by_cpu);
  3403. end
  3404. else if IF_386 in insentry^.flags then
  3405. begin
  3406. if objdata.CPUType<cpu_386 then
  3407. Message(asmw_e_instruction_not_supported_by_cpu);
  3408. end
  3409. else if IF_486 in insentry^.flags then
  3410. begin
  3411. if objdata.CPUType<cpu_486 then
  3412. Message(asmw_e_instruction_not_supported_by_cpu);
  3413. end
  3414. else if IF_PENT in insentry^.flags then
  3415. begin
  3416. if objdata.CPUType<cpu_Pentium then
  3417. Message(asmw_e_instruction_not_supported_by_cpu);
  3418. end
  3419. else if IF_P6 in insentry^.flags then
  3420. begin
  3421. if objdata.CPUType<cpu_Pentium2 then
  3422. Message(asmw_e_instruction_not_supported_by_cpu);
  3423. end
  3424. else if IF_KATMAI in insentry^.flags then
  3425. begin
  3426. if objdata.CPUType<cpu_Pentium3 then
  3427. Message(asmw_e_instruction_not_supported_by_cpu);
  3428. end
  3429. else if insentry^.flags*[IF_WILLAMETTE,IF_PRESCOTT]<>[] then
  3430. begin
  3431. if objdata.CPUType<cpu_Pentium4 then
  3432. Message(asmw_e_instruction_not_supported_by_cpu);
  3433. end
  3434. else if IF_NEC in insentry^.flags then
  3435. begin
  3436. { the NEC V20/V30 extensions are incompatible with 386+, due to overlapping opcodes }
  3437. if objdata.CPUType>=cpu_386 then
  3438. Message(asmw_e_instruction_not_supported_by_cpu);
  3439. end
  3440. else if IF_SANDYBRIDGE in insentry^.flags then
  3441. begin
  3442. { todo: handle these properly }
  3443. end;
  3444. end;
  3445. {$endif i8086}
  3446. { load data to write }
  3447. codes:=insentry^.code;
  3448. {$ifdef x86_64}
  3449. rexwritten:=false;
  3450. {$endif x86_64}
  3451. { Force word push/pop for registers }
  3452. if (opsize={$ifdef i8086}S_L{$else}S_W{$endif}) and ((codes[0]=#4) or (codes[0]=#6) or
  3453. ((codes[0]=#1) and ((codes[2]=#5) or (codes[2]=#7)))) then
  3454. write0x66prefix(objdata);
  3455. // needed VEX Prefix (for AVX etc.)
  3456. needed_VEX := false;
  3457. needed_EVEX := false;
  3458. needed_VEX_Extension := false;
  3459. needed_VSIB := false;
  3460. opmode := -1;
  3461. VEXvvvv := 0;
  3462. VEXmmmmm := 0;
  3463. VEXll := 0;
  3464. VEXw := 0;
  3465. VEXpp := 0;
  3466. EVEXpp := 0;
  3467. EVEXvvvv := 0;
  3468. EVEXr := 0;
  3469. EVEXx := 0;
  3470. EVEXv := 0;
  3471. EVEXll := 0;
  3472. EVEXw1 := 0;
  3473. EVEXz := 0;
  3474. EVEXaaa := 0;
  3475. EVEXb := 0;
  3476. EVEXmm := 0;
  3477. repeat
  3478. c:=ord(codes^);
  3479. inc(codes);
  3480. case c of
  3481. &0: break;
  3482. &1,
  3483. &2,
  3484. &3: inc(codes,c);
  3485. &10,
  3486. &11,
  3487. &12: inc(codes, 1);
  3488. &74: opmode := 0;
  3489. &75: opmode := 1;
  3490. &76: opmode := 2;
  3491. &100..&227: begin
  3492. // AVX 512 - EVEX
  3493. // check operands
  3494. if (c shr 6) = 1 then
  3495. begin
  3496. opidx := c and 7;
  3497. if ops > opidx then
  3498. begin
  3499. if (oper[opidx]^.typ=top_reg) then
  3500. if getsupreg(oper[opidx]^.reg) and $10 = $0 then EVEXr := 1;
  3501. end
  3502. end
  3503. else EVEXr := 1; // modrm:reg not used =>> 1
  3504. opidx := (c shr 3) and 7;
  3505. if ops > opidx then
  3506. case oper[opidx]^.typ of
  3507. top_reg: if getsupreg(oper[opidx]^.reg) and $10 = $0 then EVEXx := 1;
  3508. top_ref: begin
  3509. if getsupreg(oper[opidx]^.ref^.index) and $08 = $0 then EVEXx := 1;
  3510. if getsubreg(oper[opidx]^.ref^.index) in [R_SUBMMX,R_SUBMMY,R_SUBMMZ] then
  3511. begin
  3512. // VSIB memory addresing
  3513. if getsupreg(oper[opidx]^.ref^.index) and $10 = $0 then EVEXv := 1; // VECTOR-Index
  3514. needed_VSIB := true;
  3515. end;
  3516. end;
  3517. else
  3518. Internalerror(2019081014);
  3519. end;
  3520. end;
  3521. &333: begin
  3522. VEXvvvv := VEXvvvv OR $02; // set SIMD-prefix $F3
  3523. VEXpp := $02; // set SIMD-prefix $F3
  3524. EVEXpp := $02; // set SIMD-prefix $F3
  3525. end;
  3526. &334: begin
  3527. VEXvvvv := VEXvvvv OR $03; // set SIMD-prefix $F2
  3528. VEXpp := $03; // set SIMD-prefix $F2
  3529. EVEXpp := $03; // set SIMD-prefix $F2
  3530. end;
  3531. &350: needed_EVEX := true; // AVX512 instruction or AVX128/256/512-instruction (depended on operands [x,y,z]mm16..)
  3532. &351: EVEXll := $02; // vectorlength = 512 bits AND no scalar
  3533. &352: EVEXw1 := $01;
  3534. &361: begin
  3535. VEXvvvv := VEXvvvv OR $01; // set SIMD-prefix $66
  3536. VEXpp := $01; // set SIMD-prefix $66
  3537. EVEXpp := $01; // set SIMD-prefix $66
  3538. end;
  3539. &362: needed_VEX := true;
  3540. &363: begin
  3541. needed_VEX_Extension := true;
  3542. VEXvvvv := VEXvvvv OR (1 shl 7); // set REX.W
  3543. VEXw := 1;
  3544. end;
  3545. &364: begin
  3546. VEXvvvv := VEXvvvv OR $04; // vectorlength = 256 bits AND no scalar
  3547. VEXll := $01;
  3548. EVEXll := $01;
  3549. end;
  3550. &366,
  3551. &367: begin
  3552. opidx:=c-&364; { 0366->operand 2, 0367->operand 3 }
  3553. if (ops > opidx) and
  3554. (oper[opidx]^.typ=top_reg) and
  3555. ((oper[opidx]^.ot and OT_REG_EXTRA_MASK = otf_reg_xmm) or
  3556. (oper[opidx]^.ot and OT_REG_EXTRA_MASK = otf_reg_ymm) or
  3557. (oper[opidx]^.ot and OT_REG_EXTRA_MASK = otf_reg_zmm)) then
  3558. if (getsupreg(oper[opidx]^.reg) and $10 = $0) then EVEXx := 1;
  3559. end;
  3560. &370: begin
  3561. VEXmmmmm := VEXmmmmm OR $01; // set leading opcode byte $0F
  3562. EVEXmm := $01;
  3563. end;
  3564. &371: begin
  3565. needed_VEX_Extension := true;
  3566. VEXmmmmm := VEXmmmmm OR $02; // set leading opcode byte $0F38
  3567. EVEXmm := $02;
  3568. end;
  3569. &372: begin
  3570. needed_VEX_Extension := true;
  3571. VEXmmmmm := VEXmmmmm OR $03; // set leading opcode byte $0F3A
  3572. EVEXmm := $03;
  3573. end;
  3574. end;
  3575. until false;
  3576. {$ifndef x86_64}
  3577. EVEXv := 1;
  3578. EVEXx := 1;
  3579. EVEXr := 1;
  3580. {$endif}
  3581. if needed_VEX or needed_EVEX then
  3582. begin
  3583. if (opmode > ops) or
  3584. (opmode < -1) then
  3585. begin
  3586. Internalerror(777100);
  3587. end
  3588. else if opmode = -1 then
  3589. begin
  3590. VEXvvvv := VEXvvvv or ($0F shl 3); // set VEXvvvv bits (bits 6-3) to 1
  3591. EVEXvvvv := $0F;
  3592. {$ifdef x86_64}
  3593. if not(needed_vsib) then EVEXv := 1;
  3594. {$endif x86_64}
  3595. end
  3596. else if oper[opmode]^.typ = top_reg then
  3597. begin
  3598. VEXvvvv := VEXvvvv or ((not(regval(oper[opmode]^.reg)) and $07) shl 3);
  3599. EVEXvvvv := not(regval(oper[opmode]^.reg)) and $07;
  3600. {$ifdef x86_64}
  3601. if rexbits(oper[opmode]^.reg) = 0 then VEXvvvv := VEXvvvv or (1 shl 6);
  3602. if rexbits(oper[opmode]^.reg) = 0 then EVEXvvvv := EVEXvvvv or (1 shl 3);
  3603. if getsupreg(oper[opmode]^.reg) and $10 = 0 then EVEXv := 1;
  3604. {$else}
  3605. VEXvvvv := VEXvvvv or (1 shl 6);
  3606. EVEXvvvv := EVEXvvvv or (1 shl 3);
  3607. {$endif x86_64}
  3608. end
  3609. else Internalerror(777101);
  3610. if not(needed_VEX_Extension) then
  3611. begin
  3612. {$ifdef x86_64}
  3613. if rex and $0B <> 0 then needed_VEX_Extension := true;
  3614. {$endif x86_64}
  3615. end;
  3616. //TG
  3617. if needed_EVEX and needed_VEX then
  3618. begin
  3619. needed_EVEX := false;
  3620. if CheckUseEVEX then
  3621. begin
  3622. // EVEX-Flags r,v,x indicate extended-MMregister
  3623. // Flag = 0 =>> [x,y,z]mm16..[x,y,z]mm31
  3624. // Flag = 1 =>> [x,y,z]mm00..[x,y,z]mm15
  3625. needed_EVEX := true;
  3626. needed_VEX := false;
  3627. needed_VEX_Extension := false;
  3628. end;
  3629. end;
  3630. if needed_EVEX then
  3631. begin
  3632. EVEXaaa:= 0;
  3633. EVEXz := 0;
  3634. for i := 0 to ops - 1 do
  3635. if (oper[i]^.vopext and OTVE_VECTOR_MASK) <> 0 then
  3636. begin
  3637. if oper[i]^.vopext and OTVE_VECTOR_WRITEMASK = OTVE_VECTOR_WRITEMASK then
  3638. begin
  3639. EVEXaaa := oper[i]^.vopext and $07;
  3640. if oper[i]^.vopext and OTVE_VECTOR_ZERO = OTVE_VECTOR_ZERO then EVEXz := 1;
  3641. end;
  3642. if oper[i]^.vopext and OTVE_VECTOR_BCST = OTVE_VECTOR_BCST then
  3643. begin
  3644. EVEXb := 1;
  3645. end;
  3646. // flag EVEXb is multiple use (broadcast, sae and er)
  3647. if oper[i]^.vopext and OTVE_VECTOR_SAE = OTVE_VECTOR_SAE then
  3648. begin
  3649. EVEXb := 1;
  3650. end;
  3651. if oper[i]^.vopext and OTVE_VECTOR_ER = OTVE_VECTOR_ER then
  3652. begin
  3653. EVEXb := 1;
  3654. case oper[i]^.vopext and OTVE_VECTOR_ER_MASK of
  3655. OTVE_VECTOR_RNSAE: EVEXll := 0;
  3656. OTVE_VECTOR_RDSAE: EVEXll := 1;
  3657. OTVE_VECTOR_RUSAE: EVEXll := 2;
  3658. OTVE_VECTOR_RZSAE: EVEXll := 3;
  3659. else EVEXll := 0;
  3660. end;
  3661. end;
  3662. end;
  3663. bytes[0] := $62;
  3664. bytes[1] := ((EVEXmm and $03) shl 0) or
  3665. {$ifdef x86_64}
  3666. ((not(rex) and $05) shl 5) or
  3667. {$else}
  3668. (($05) shl 5) or
  3669. {$endif x86_64}
  3670. ((EVEXr and $01) shl 4) or
  3671. ((EVEXx and $01) shl 6);
  3672. bytes[2] := ((EVEXpp and $03) shl 0) or
  3673. ((1 and $01) shl 2) or // fixed in AVX512
  3674. ((EVEXvvvv and $0F) shl 3) or
  3675. ((EVEXw1 and $01) shl 7);
  3676. bytes[3] := ((EVEXaaa and $07) shl 0) or
  3677. ((EVEXv and $01) shl 3) or
  3678. ((EVEXb and $01) shl 4) or
  3679. ((EVEXll and $03) shl 5) or
  3680. ((EVEXz and $01) shl 7);
  3681. objdata.writebytes(bytes,4);
  3682. end
  3683. else if needed_VEX_Extension then
  3684. begin
  3685. // VEX-Prefix-Length = 3 Bytes
  3686. {$ifdef x86_64}
  3687. VEXmmmmm := VEXmmmmm or ((not(rex) and $07) shl 5); // set REX.rxb
  3688. VEXvvvv := VEXvvvv or ((rex and $08) shl 7); // set REX.w
  3689. {$else}
  3690. VEXmmmmm := VEXmmmmm or (7 shl 5); //
  3691. {$endif x86_64}
  3692. bytes[0]:=$C4;
  3693. bytes[1]:=VEXmmmmm;
  3694. bytes[2]:=VEXvvvv;
  3695. objdata.writebytes(bytes,3);
  3696. end
  3697. else
  3698. begin
  3699. // VEX-Prefix-Length = 2 Bytes
  3700. {$ifdef x86_64}
  3701. if rex and $04 = 0 then
  3702. {$endif x86_64}
  3703. begin
  3704. VEXvvvv := VEXvvvv or (1 shl 7);
  3705. end;
  3706. bytes[0]:=$C5;
  3707. bytes[1]:=VEXvvvv;
  3708. objdata.writebytes(bytes,2);
  3709. end;
  3710. end
  3711. else
  3712. begin
  3713. needed_VEX_Extension := false;
  3714. opmode := -1;
  3715. end;
  3716. if not(needed_EVEX) then
  3717. begin
  3718. for opidx := 0 to ops - 1 do
  3719. begin
  3720. if ops > opidx then
  3721. if (oper[opidx]^.typ=top_reg) and
  3722. (getregtype(oper[opidx]^.reg) = R_MMREGISTER) then
  3723. if getsupreg(oper[opidx]^.reg) and $10 = $10 then
  3724. begin
  3725. Message1(asmw_e_invalid_opcode_and_operands,GetString);
  3726. break;
  3727. end;
  3728. //badreg(oper[opidx]^.reg);
  3729. end;
  3730. end;
  3731. { load data to write }
  3732. codes:=insentry^.code;
  3733. repeat
  3734. c:=ord(codes^);
  3735. inc(codes);
  3736. case c of
  3737. &0 :
  3738. break;
  3739. &1,&2,&3 :
  3740. begin
  3741. {$ifdef x86_64}
  3742. if not(needed_VEX or needed_EVEX) then // TG
  3743. maybewriterex;
  3744. {$endif x86_64}
  3745. objdata.writebytes(codes^,c);
  3746. inc(codes,c);
  3747. end;
  3748. &4,&6 :
  3749. begin
  3750. case oper[0]^.reg of
  3751. NR_CS:
  3752. bytes[0]:=$e;
  3753. NR_NO,
  3754. NR_DS:
  3755. bytes[0]:=$1e;
  3756. NR_ES:
  3757. bytes[0]:=$6;
  3758. NR_SS:
  3759. bytes[0]:=$16;
  3760. else
  3761. internalerror(777004);
  3762. end;
  3763. if c=&4 then
  3764. inc(bytes[0]);
  3765. objdata.writebytes(bytes,1);
  3766. end;
  3767. &5,&7 :
  3768. begin
  3769. case oper[0]^.reg of
  3770. NR_FS:
  3771. bytes[0]:=$a0;
  3772. NR_GS:
  3773. bytes[0]:=$a8;
  3774. else
  3775. internalerror(777005);
  3776. end;
  3777. if c=&5 then
  3778. inc(bytes[0]);
  3779. objdata.writebytes(bytes,1);
  3780. end;
  3781. &10,&11,&12 :
  3782. begin
  3783. {$ifdef x86_64}
  3784. if not(needed_VEX or needed_EVEX) then // TG
  3785. maybewriterex;
  3786. {$endif x86_64}
  3787. bytes[0]:=ord(codes^)+regval(oper[c-&10]^.reg);
  3788. inc(codes);
  3789. objdata.writebytes(bytes,1);
  3790. end;
  3791. &13 :
  3792. begin
  3793. bytes[0]:=ord(codes^)+condval[condition];
  3794. inc(codes);
  3795. objdata.writebytes(bytes,1);
  3796. end;
  3797. &14,&15,&16 :
  3798. begin
  3799. getvalsym(c-&14);
  3800. if (currval<-128) or (currval>127) then
  3801. Message2(asmw_e_value_exceeds_bounds,'signed byte',tostr(currval));
  3802. if assigned(currsym) then
  3803. objdata_writereloc(currval,1,currsym,currabsreloc)
  3804. else
  3805. objdata.writebytes(currval,1);
  3806. end;
  3807. &20,&21,&22 :
  3808. begin
  3809. getvalsym(c-&20);
  3810. if (currval<-256) or (currval>255) then
  3811. Message2(asmw_e_value_exceeds_bounds,'byte',tostr(currval));
  3812. if assigned(currsym) then
  3813. objdata_writereloc(currval,1,currsym,currabsreloc)
  3814. else
  3815. objdata.writebytes(currval,1);
  3816. end;
  3817. &23 :
  3818. begin
  3819. bytes[0]:=ord(codes^)+condval[inverse_cond(condition)];
  3820. inc(codes);
  3821. objdata.writebytes(bytes,1);
  3822. end;
  3823. &24,&25,&26,&27 :
  3824. begin
  3825. getvalsym(c-&24);
  3826. if IF_IMM3 in insentry^.flags then
  3827. begin
  3828. if (currval<0) or (currval>7) then
  3829. Message2(asmw_e_value_exceeds_bounds,'unsigned triad',tostr(currval));
  3830. end
  3831. else if IF_IMM4 in insentry^.flags then
  3832. begin
  3833. if (currval<0) or (currval>15) then
  3834. Message2(asmw_e_value_exceeds_bounds,'unsigned nibble',tostr(currval));
  3835. end
  3836. else
  3837. if (currval<0) or (currval>255) then
  3838. Message2(asmw_e_value_exceeds_bounds,'unsigned byte',tostr(currval));
  3839. if assigned(currsym) then
  3840. objdata_writereloc(currval,1,currsym,currabsreloc)
  3841. else
  3842. objdata.writebytes(currval,1);
  3843. end;
  3844. &30,&31,&32 : // 030..032
  3845. begin
  3846. getvalsym(c-&30);
  3847. {$ifndef i8086}
  3848. { currval is an aint so this cannot happen on i8086 and causes only a warning }
  3849. if (currval<-65536) or (currval>65535) then
  3850. Message2(asmw_e_value_exceeds_bounds,'word',tostr(currval));
  3851. {$endif i8086}
  3852. if assigned(currsym)
  3853. {$ifdef i8086}
  3854. or (currabsreloc in [RELOC_DGROUP,RELOC_FARDATASEG])
  3855. {$endif i8086}
  3856. then
  3857. objdata_writereloc(currval,2,currsym,currabsreloc)
  3858. else
  3859. objdata.writebytes(currval,2);
  3860. end;
  3861. &34,&35,&36 : // 034..036
  3862. { !!! These are intended (and used in opcode table) to select depending
  3863. on address size, *not* operand size. Works by coincidence only. }
  3864. begin
  3865. getvalsym(c-&34);
  3866. {$ifdef i8086}
  3867. if assigned(currsym) then
  3868. objdata_writereloc(currval,2,currsym,currabsreloc)
  3869. else
  3870. objdata.writebytes(currval,2);
  3871. {$else i8086}
  3872. if opsize=S_Q then
  3873. begin
  3874. if assigned(currsym) then
  3875. objdata_writereloc(currval,8,currsym,currabsreloc)
  3876. else
  3877. objdata.writebytes(currval,8);
  3878. end
  3879. else
  3880. begin
  3881. if assigned(currsym) then
  3882. objdata_writereloc(currval,4,currsym,currabsreloc32)
  3883. else
  3884. objdata.writebytes(currval,4);
  3885. end
  3886. {$endif i8086}
  3887. end;
  3888. &40,&41,&42 : // 040..042
  3889. begin
  3890. getvalsym(c-&40);
  3891. if assigned(currsym)
  3892. {$ifdef i8086}
  3893. or (currabsreloc in [RELOC_DGROUP,RELOC_FARDATASEG])
  3894. {$endif i8086}
  3895. then
  3896. objdata_writereloc(currval,4,currsym,currabsreloc32)
  3897. else
  3898. objdata.writebytes(currval,4);
  3899. end;
  3900. &44,&45,&46 :// 044..046 - select between word/dword/qword depending on
  3901. begin // address size (we support only default address sizes).
  3902. getvalsym(c-&44);
  3903. {$if defined(x86_64)}
  3904. if assigned(currsym) then
  3905. objdata_writereloc(currval,8,currsym,currabsreloc)
  3906. else
  3907. objdata.writebytes(currval,8);
  3908. {$elseif defined(i386)}
  3909. if assigned(currsym) then
  3910. objdata_writereloc(currval,4,currsym,currabsreloc32)
  3911. else
  3912. objdata.writebytes(currval,4);
  3913. {$elseif defined(i8086)}
  3914. if assigned(currsym) then
  3915. objdata_writereloc(currval,2,currsym,currabsreloc)
  3916. else
  3917. objdata.writebytes(currval,2);
  3918. {$endif}
  3919. end;
  3920. &50,&51,&52 : // 050..052 - byte relative operand
  3921. begin
  3922. getvalsym(c-&50);
  3923. data:=currval-insend;
  3924. {$push}
  3925. {$r-,q-} { disable also overflow as address returns a qword for x86_64 }
  3926. if assigned(currsym) then
  3927. inc(data,currsym.address);
  3928. {$pop}
  3929. if (data>127) or (data<-128) then
  3930. Message1(asmw_e_short_jmp_out_of_range,tostr(data));
  3931. objdata.writebytes(data,1);
  3932. end;
  3933. &54,&55,&56: // 054..056 - qword immediate operand
  3934. begin
  3935. getvalsym(c-&54);
  3936. if assigned(currsym) then
  3937. objdata_writereloc(currval,8,currsym,currabsreloc)
  3938. else
  3939. objdata.writebytes(currval,8);
  3940. end;
  3941. &60,&61,&62 :
  3942. begin
  3943. getvalsym(c-&60);
  3944. {$ifdef i8086}
  3945. if assigned(currsym) then
  3946. objdata_writereloc(currval,2,currsym,currrelreloc)
  3947. else
  3948. objdata_writereloc(currval-insend,2,nil,currabsreloc)
  3949. {$else i8086}
  3950. InternalError(2020100821);
  3951. {$endif i8086}
  3952. end;
  3953. &64,&65,&66 : // 064..066 - select between 16/32 address mode, but we support only 32 (only 16 on i8086)
  3954. begin
  3955. getvalsym(c-&64);
  3956. {$ifdef i8086}
  3957. if assigned(currsym) then
  3958. objdata_writereloc(currval,2,currsym,currrelreloc)
  3959. else
  3960. objdata_writereloc(currval-insend,2,nil,currabsreloc)
  3961. {$else i8086}
  3962. if assigned(currsym) then
  3963. objdata_writereloc(currval,4,currsym,currrelreloc)
  3964. else
  3965. objdata_writereloc(currval-insend,4,nil,currabsreloc32)
  3966. {$endif i8086}
  3967. end;
  3968. &70,&71,&72 : // 070..072 - long relative operand
  3969. begin
  3970. getvalsym(c-&70);
  3971. if assigned(currsym) then
  3972. objdata_writereloc(currval,4,currsym,currrelreloc)
  3973. else
  3974. objdata_writereloc(currval-insend,4,nil,currabsreloc32)
  3975. end;
  3976. &74,&75,&76 : ; // 074..076 - vex-coded vector operand
  3977. // ignore
  3978. &254,&255,&256 : // 0254..0256 - dword implicitly sign-extended to 64-bit (x86_64 only)
  3979. begin
  3980. getvalsym(c-&254);
  3981. {$ifdef x86_64}
  3982. { for i386 as aint type is longint the
  3983. following test is useless }
  3984. if (currval<low(longint)) or (currval>high(longint)) then
  3985. Message2(asmw_e_value_exceeds_bounds,'signed dword',tostr(currval));
  3986. {$endif x86_64}
  3987. if assigned(currsym) then
  3988. objdata_writereloc(currval,4,currsym,currabsreloc32)
  3989. else
  3990. objdata.writebytes(currval,4);
  3991. end;
  3992. &300,&301,&302:
  3993. begin
  3994. {$if defined(x86_64) or defined(i8086)}
  3995. if (oper[c and 3]^.ot and OT_SIZE_MASK)=OT_BITS32 then
  3996. write0x67prefix(objdata);
  3997. {$endif x86_64 or i8086}
  3998. end;
  3999. &310 : { fixed 16-bit addr }
  4000. {$if defined(x86_64)}
  4001. { every insentry having code 0310 must be marked with NOX86_64 }
  4002. InternalError(2011051302);
  4003. {$elseif defined(i386)}
  4004. write0x67prefix(objdata);
  4005. {$elseif defined(i8086)}
  4006. {nothing};
  4007. {$endif}
  4008. &311 : { fixed 32-bit addr }
  4009. {$if defined(x86_64) or defined(i8086)}
  4010. write0x67prefix(objdata)
  4011. {$endif x86_64 or i8086}
  4012. ;
  4013. &320,&321,&322 :
  4014. begin
  4015. case oper[c-&320]^.ot and OT_SIZE_MASK of
  4016. {$if defined(i386) or defined(x86_64)}
  4017. OT_BITS16 :
  4018. {$elseif defined(i8086)}
  4019. OT_BITS32 :
  4020. {$endif}
  4021. write0x66prefix(objdata);
  4022. {$ifndef x86_64}
  4023. OT_BITS64 :
  4024. Message(asmw_e_64bit_not_supported);
  4025. {$endif x86_64}
  4026. end;
  4027. end;
  4028. &323 : {no action needed};
  4029. &325:
  4030. {$ifdef i8086}
  4031. write0x66prefix(objdata);
  4032. {$else i8086}
  4033. {no action needed};
  4034. {$endif i8086}
  4035. &324,
  4036. &361:
  4037. begin
  4038. {$ifndef i8086}
  4039. if not(needed_VEX or needed_EVEX) then
  4040. write0x66prefix(objdata);
  4041. {$endif not i8086}
  4042. end;
  4043. &326 :
  4044. begin
  4045. {$ifndef x86_64}
  4046. Message(asmw_e_64bit_not_supported);
  4047. {$endif x86_64}
  4048. end;
  4049. &333 :
  4050. begin
  4051. if not(needed_VEX or needed_EVEX) then
  4052. begin
  4053. bytes[0]:=$f3;
  4054. objdata.writebytes(bytes,1);
  4055. end;
  4056. end;
  4057. &334 :
  4058. begin
  4059. if not(needed_VEX or needed_EVEX) then
  4060. begin
  4061. bytes[0]:=$f2;
  4062. objdata.writebytes(bytes,1);
  4063. end;
  4064. end;
  4065. &335:
  4066. ;
  4067. &336: ; // indicates 32-bit scalar vector operand {no action needed}
  4068. &337: ; // indicates 64-bit scalar vector operand {no action needed}
  4069. &312,
  4070. &327,
  4071. &331,&332 :
  4072. begin
  4073. { these are dissambler hints or 32 bit prefixes which
  4074. are not needed }
  4075. end;
  4076. &362..&364: ; // VEX flags =>> nothing todo
  4077. &366, &367:
  4078. begin
  4079. opidx:=c-&364; { 0366->operand 2, 0367->operand 3 }
  4080. if (needed_VEX or needed_EVEX) and
  4081. (ops=4) and
  4082. (oper[opidx]^.typ=top_reg) and
  4083. (
  4084. ((oper[opidx]^.ot and OT_REG_EXTRA_MASK)=otf_reg_xmm) or
  4085. ((oper[opidx]^.ot and OT_REG_EXTRA_MASK)=otf_reg_ymm) or
  4086. ((oper[opidx]^.ot and OT_REG_EXTRA_MASK)=otf_reg_zmm)
  4087. ) then
  4088. begin
  4089. bytes[0] := ((getsupreg(oper[opidx]^.reg) and 15) shl 4);
  4090. objdata.writebytes(bytes,1);
  4091. end
  4092. else
  4093. Internalerror(2014032001);
  4094. end;
  4095. &350..&352: ; // EVEX flags =>> nothing todo
  4096. &370..&372: ; // VEX flags =>> nothing todo
  4097. &37:
  4098. begin
  4099. {$ifdef i8086}
  4100. if assigned(currsym) then
  4101. objdata_writereloc(0,2,currsym,RELOC_SEG)
  4102. else
  4103. InternalError(2015041503);
  4104. {$else i8086}
  4105. InternalError(2020100822);
  4106. {$endif i8086}
  4107. end;
  4108. else
  4109. begin
  4110. { rex should be written at this point }
  4111. {$ifdef x86_64}
  4112. if not(needed_VEX or needed_EVEX) then // TG
  4113. if (rex<>0) and not(rexwritten) then
  4114. internalerror(200603191);
  4115. {$endif x86_64}
  4116. if (c>=&100) and (c<=&227) then // 0100..0227
  4117. begin
  4118. if (c<&177) then // 0177
  4119. begin
  4120. if (oper[c and 7]^.typ=top_reg) then
  4121. rfield:=regval(oper[c and 7]^.reg)
  4122. else
  4123. rfield:=regval(oper[c and 7]^.ref^.base);
  4124. end
  4125. else
  4126. rfield:=c and 7;
  4127. opidx:=(c shr 3) and 7;
  4128. if not process_ea(oper[opidx]^,ea_data,rfield, EVEXTupleState = etsNotTuple) then
  4129. Message(asmw_e_invalid_effective_address);
  4130. pb:=@bytes[0];
  4131. pb^:=ea_data.modrm;
  4132. inc(pb);
  4133. if ea_data.sib_present then
  4134. begin
  4135. pb^:=ea_data.sib;
  4136. inc(pb);
  4137. end;
  4138. s:=pb-@bytes[0];
  4139. objdata.writebytes(bytes,s);
  4140. case ea_data.bytes of
  4141. 0 : ;
  4142. 1 :
  4143. begin
  4144. if (oper[opidx]^.ot and OT_MEMORY)=OT_MEMORY then
  4145. begin
  4146. currsym:=objdata.symbolref(oper[opidx]^.ref^.symbol);
  4147. {$ifdef i386}
  4148. if (oper[opidx]^.ref^.refaddr=addr_pic) and
  4149. (tf_pic_uses_got in target_info.flags) then
  4150. currabsreloc:=RELOC_GOT32
  4151. else
  4152. {$endif i386}
  4153. {$ifdef x86_64}
  4154. if oper[opidx]^.ref^.refaddr=addr_pic then
  4155. currabsreloc:=RELOC_GOTPCREL
  4156. else
  4157. {$endif x86_64}
  4158. currabsreloc:=RELOC_ABSOLUTE;
  4159. objdata_writereloc(oper[opidx]^.ref^.offset,1,currsym,currabsreloc);
  4160. end
  4161. else
  4162. begin
  4163. bytes[0]:=oper[opidx]^.ref^.offset;
  4164. objdata.writebytes(bytes,1);
  4165. end;
  4166. inc(s);
  4167. end;
  4168. 2,4 :
  4169. begin
  4170. currsym:=objdata.symbolref(oper[opidx]^.ref^.symbol);
  4171. currval:=oper[opidx]^.ref^.offset;
  4172. {$ifdef x86_64}
  4173. if oper[opidx]^.ref^.refaddr=addr_pic then
  4174. currabsreloc:=RELOC_GOTPCREL
  4175. else if oper[opidx]^.ref^.refaddr=addr_tlsgd then
  4176. currabsreloc:=RELOC_TLSGD
  4177. else if oper[opidx]^.ref^.refaddr=addr_tpoff then
  4178. currabsreloc:=RELOC_TPOFF
  4179. else
  4180. if oper[opidx]^.ref^.base=NR_RIP then
  4181. begin
  4182. currabsreloc:=RELOC_RELATIVE;
  4183. { Adjust reloc value by number of bytes following the displacement,
  4184. but not if displacement is specified by literal constant }
  4185. if Assigned(currsym) then
  4186. Dec(currval,InsEnd-objdata.CurrObjSec.Size-ea_data.bytes);
  4187. end
  4188. else
  4189. {$endif x86_64}
  4190. {$ifdef i386}
  4191. if (oper[opidx]^.ref^.refaddr=addr_pic) and
  4192. (tf_pic_uses_got in target_info.flags) then
  4193. currabsreloc:=RELOC_GOT32
  4194. else if oper[opidx]^.ref^.refaddr=addr_tlsgd then
  4195. currabsreloc:=RELOC_TLSGD
  4196. else if oper[opidx]^.ref^.refaddr=addr_ntpoff then
  4197. currabsreloc:=RELOC_NTPOFF
  4198. else
  4199. {$endif i386}
  4200. {$ifdef i8086}
  4201. if ea_data.bytes=2 then
  4202. currabsreloc:=RELOC_ABSOLUTE
  4203. else
  4204. {$endif i8086}
  4205. currabsreloc:=RELOC_ABSOLUTE32;
  4206. if (currabsreloc in [RELOC_ABSOLUTE32{$ifdef i8086},RELOC_ABSOLUTE{$endif}]) and
  4207. (Assigned(oper[opidx]^.ref^.relsymbol)) then
  4208. begin
  4209. relsym:=objdata.symbolref(oper[opidx]^.ref^.relsymbol);
  4210. if relsym.objsection=objdata.CurrObjSec then
  4211. begin
  4212. currval:=objdata.CurrObjSec.size+ea_data.bytes-relsym.offset+currval;
  4213. {$ifdef i8086}
  4214. if ea_data.bytes=4 then
  4215. currabsreloc:=RELOC_RELATIVE32
  4216. else
  4217. {$endif i8086}
  4218. currabsreloc:=RELOC_RELATIVE;
  4219. end
  4220. else
  4221. begin
  4222. currabsreloc:=RELOC_PIC_PAIR;
  4223. currval:=relsym.offset;
  4224. end;
  4225. end;
  4226. objdata_writereloc(currval,ea_data.bytes,currsym,currabsreloc);
  4227. inc(s,ea_data.bytes);
  4228. end;
  4229. end;
  4230. end
  4231. else
  4232. InternalError(777007);
  4233. end;
  4234. end;
  4235. until false;
  4236. end;
  4237. function taicpu.is_same_reg_move(regtype: Tregistertype):boolean;
  4238. begin
  4239. result:=(((opcode=A_MOV) or (opcode=A_XCHG)) and
  4240. (regtype = R_INTREGISTER) and
  4241. (ops=2) and
  4242. (oper[0]^.typ=top_reg) and
  4243. (oper[1]^.typ=top_reg) and
  4244. (oper[0]^.reg=oper[1]^.reg)
  4245. ) or
  4246. ({ checking the opcodes is a long "or" chain, so check first the registers which is more selective }
  4247. ((regtype = R_MMREGISTER) and
  4248. (ops=2) and
  4249. (oper[0]^.typ=top_reg) and
  4250. (oper[1]^.typ=top_reg) and
  4251. (oper[0]^.reg=oper[1]^.reg)) and
  4252. (
  4253. (opcode=A_MOVSS) or (opcode=A_MOVSD) or
  4254. (opcode=A_MOVQ) or (opcode=A_MOVD) or
  4255. (opcode=A_MOVAPS) or (opcode=A_MOVAPD) or
  4256. (opcode=A_MOVUPS) or (opcode=A_MOVUPD) or
  4257. (opcode=A_MOVDQA) or (opcode=A_MOVDQU) or
  4258. (opcode=A_VMOVSS) or (opcode=A_VMOVSD) or
  4259. (opcode=A_VMOVQ) or (opcode=A_VMOVD) or
  4260. (opcode=A_VMOVAPS) or (opcode=A_VMOVAPD) or
  4261. (opcode=A_VMOVUPS) or (opcode=A_VMOVUPD) or
  4262. (opcode=A_VMOVDQA) or (opcode=A_VMOVDQU)
  4263. )
  4264. );
  4265. end;
  4266. procedure build_spilling_operation_type_table;
  4267. var
  4268. opcode : tasmop;
  4269. begin
  4270. new(operation_type_table);
  4271. fillchar(operation_type_table^,sizeof(toperation_type_table),byte(operand_read));
  4272. for opcode:=low(tasmop) to high(tasmop) do
  4273. with InsProp[opcode] do
  4274. begin
  4275. if Ch_Rop1 in Ch then
  4276. operation_type_table^[opcode,0]:=operand_read;
  4277. if Ch_Wop1 in Ch then
  4278. operation_type_table^[opcode,0]:=operand_write;
  4279. if [Ch_RWop1,Ch_Mop1]*Ch<>[] then
  4280. operation_type_table^[opcode,0]:=operand_readwrite;
  4281. if Ch_Rop2 in Ch then
  4282. operation_type_table^[opcode,1]:=operand_read;
  4283. if Ch_Wop2 in Ch then
  4284. operation_type_table^[opcode,1]:=operand_write;
  4285. if [Ch_RWop2,Ch_Mop2]*Ch<>[] then
  4286. operation_type_table^[opcode,1]:=operand_readwrite;
  4287. if Ch_Rop3 in Ch then
  4288. operation_type_table^[opcode,2]:=operand_read;
  4289. if Ch_Wop3 in Ch then
  4290. operation_type_table^[opcode,2]:=operand_write;
  4291. if [Ch_RWop3,Ch_Mop3]*Ch<>[] then
  4292. operation_type_table^[opcode,2]:=operand_readwrite;
  4293. if Ch_Rop4 in Ch then
  4294. operation_type_table^[opcode,3]:=operand_read;
  4295. if Ch_Wop4 in Ch then
  4296. operation_type_table^[opcode,3]:=operand_write;
  4297. if [Ch_RWop4,Ch_Mop4]*Ch<>[] then
  4298. operation_type_table^[opcode,3]:=operand_readwrite;
  4299. end;
  4300. end;
  4301. function taicpu.spilling_get_operation_type(opnr: longint): topertype;
  4302. begin
  4303. { the information in the instruction table is made for the string copy
  4304. operation MOVSD so hack here (FK)
  4305. VMOVSS and VMOVSD has two and three operand flavours, this cannot modelled by x86ins.dat
  4306. so fix it here (FK)
  4307. }
  4308. if ((opcode=A_MOVSD) or (opcode=A_VMOVSS) or (opcode=A_VMOVSD)) and (ops=2) then
  4309. begin
  4310. case opnr of
  4311. 0:
  4312. result:=operand_read;
  4313. 1:
  4314. result:=operand_write;
  4315. else
  4316. internalerror(200506055);
  4317. end
  4318. end
  4319. { IMUL has 1, 2 and 3-operand forms }
  4320. else if opcode=A_IMUL then
  4321. begin
  4322. case ops of
  4323. 1:
  4324. if opnr=0 then
  4325. result:=operand_read
  4326. else
  4327. internalerror(2014011802);
  4328. 2:
  4329. begin
  4330. case opnr of
  4331. 0:
  4332. result:=operand_read;
  4333. 1:
  4334. result:=operand_readwrite;
  4335. else
  4336. internalerror(2014011803);
  4337. end;
  4338. end;
  4339. 3:
  4340. begin
  4341. case opnr of
  4342. 0,1:
  4343. result:=operand_read;
  4344. 2:
  4345. result:=operand_write;
  4346. else
  4347. internalerror(2014011804);
  4348. end;
  4349. end;
  4350. else
  4351. internalerror(2014011805);
  4352. end;
  4353. end
  4354. else
  4355. result:=operation_type_table^[opcode,opnr];
  4356. end;
  4357. function spilling_create_load(const ref:treference;r:tregister):Taicpu;
  4358. var
  4359. tmpref: treference;
  4360. begin
  4361. tmpref:=ref;
  4362. {$ifdef i8086}
  4363. if tmpref.segment=NR_SS then
  4364. tmpref.segment:=NR_NO;
  4365. {$endif i8086}
  4366. case getregtype(r) of
  4367. R_INTREGISTER :
  4368. begin
  4369. if getsubreg(r)=R_SUBH then
  4370. inc(tmpref.offset);
  4371. { we don't need special code here for 32 bit loads on x86_64, since
  4372. those will automatically zero-extend the upper 32 bits. }
  4373. result:=taicpu.op_ref_reg(A_MOV,reg2opsize(r),tmpref,r);
  4374. end;
  4375. R_MMREGISTER :
  4376. if current_settings.fputype in fpu_avx_instructionsets then
  4377. case getsubreg(r) of
  4378. R_SUBMMD:
  4379. result:=taicpu.op_ref_reg(A_VMOVSD,S_NO,tmpref,r);
  4380. R_SUBMMS:
  4381. result:=taicpu.op_ref_reg(A_VMOVSS,S_NO,tmpref,r);
  4382. R_SUBQ,
  4383. R_SUBMMWHOLE:
  4384. result:=taicpu.op_ref_reg(A_VMOVQ,S_NO,tmpref,r);
  4385. R_SUBMMY:
  4386. if ref.alignment>=32 then
  4387. result:=taicpu.op_ref_reg(A_VMOVDQA,S_NO,tmpref,r)
  4388. else
  4389. result:=taicpu.op_ref_reg(A_VMOVDQU,S_NO,tmpref,r);
  4390. R_SUBMMZ:
  4391. if ref.alignment>=64 then
  4392. result:=taicpu.op_ref_reg(A_VMOVDQA64,S_NO,tmpref,r)
  4393. else
  4394. result:=taicpu.op_ref_reg(A_VMOVDQU64,S_NO,tmpref,r);
  4395. R_SUBMMX:
  4396. result:=taicpu.op_ref_reg(A_VMOVDQU,S_NO,tmpref,r);
  4397. else
  4398. internalerror(200506043);
  4399. end
  4400. else
  4401. case getsubreg(r) of
  4402. R_SUBMMD:
  4403. result:=taicpu.op_ref_reg(A_MOVSD,S_NO,tmpref,r);
  4404. R_SUBMMS:
  4405. result:=taicpu.op_ref_reg(A_MOVSS,S_NO,tmpref,r);
  4406. R_SUBQ,
  4407. R_SUBMMWHOLE:
  4408. result:=taicpu.op_ref_reg(A_MOVQ,S_NO,tmpref,r);
  4409. R_SUBMMX:
  4410. result:=taicpu.op_ref_reg(A_MOVDQA,S_NO,tmpref,r);
  4411. else
  4412. internalerror(2005060405);
  4413. end;
  4414. else
  4415. internalerror(2004010411);
  4416. end;
  4417. end;
  4418. function spilling_create_store(r:tregister; const ref:treference):Taicpu;
  4419. var
  4420. size: topsize;
  4421. tmpref: treference;
  4422. begin
  4423. tmpref:=ref;
  4424. {$ifdef i8086}
  4425. if tmpref.segment=NR_SS then
  4426. tmpref.segment:=NR_NO;
  4427. {$endif i8086}
  4428. case getregtype(r) of
  4429. R_INTREGISTER :
  4430. begin
  4431. if getsubreg(r)=R_SUBH then
  4432. inc(tmpref.offset);
  4433. size:=reg2opsize(r);
  4434. {$ifdef x86_64}
  4435. { even if it's a 32 bit reg, we still have to spill 64 bits
  4436. because we often perform 64 bit operations on them }
  4437. if (size=S_L) then
  4438. begin
  4439. size:=S_Q;
  4440. r:=newreg(getregtype(r),getsupreg(r),R_SUBWHOLE);
  4441. end;
  4442. {$endif x86_64}
  4443. result:=taicpu.op_reg_ref(A_MOV,size,r,tmpref);
  4444. end;
  4445. R_MMREGISTER :
  4446. if current_settings.fputype in fpu_avx_instructionsets then
  4447. case getsubreg(r) of
  4448. R_SUBMMD:
  4449. result:=taicpu.op_reg_ref(A_VMOVSD,S_NO,r,tmpref);
  4450. R_SUBMMS:
  4451. result:=taicpu.op_reg_ref(A_VMOVSS,S_NO,r,tmpref);
  4452. R_SUBMMY:
  4453. if ref.alignment>=32 then
  4454. result:=taicpu.op_reg_ref(A_VMOVDQA,S_NO,r,tmpref)
  4455. else
  4456. result:=taicpu.op_reg_ref(A_VMOVDQU,S_NO,r,tmpref);
  4457. R_SUBMMZ:
  4458. if ref.alignment>=64 then
  4459. result:=taicpu.op_reg_ref(A_VMOVDQA64,S_NO,r,tmpref)
  4460. else
  4461. result:=taicpu.op_reg_ref(A_VMOVDQU64,S_NO,r,tmpref);
  4462. R_SUBQ,
  4463. R_SUBMMWHOLE:
  4464. result:=taicpu.op_reg_ref(A_VMOVQ,S_NO,r,tmpref);
  4465. else
  4466. internalerror(200506042);
  4467. end
  4468. else
  4469. case getsubreg(r) of
  4470. R_SUBMMD:
  4471. result:=taicpu.op_reg_ref(A_MOVSD,S_NO,r,tmpref);
  4472. R_SUBMMS:
  4473. result:=taicpu.op_reg_ref(A_MOVSS,S_NO,r,tmpref);
  4474. R_SUBQ,
  4475. R_SUBMMWHOLE:
  4476. result:=taicpu.op_reg_ref(A_MOVQ,S_NO,r,tmpref);
  4477. else
  4478. internalerror(2005060404);
  4479. end;
  4480. else
  4481. internalerror(2004010412);
  4482. end;
  4483. end;
  4484. {$ifdef i8086}
  4485. procedure taicpu.loadsegsymbol(opidx:longint;s:tasmsymbol);
  4486. var
  4487. r: treference;
  4488. begin
  4489. reference_reset_symbol(r,s,0,1,[]);
  4490. r.refaddr:=addr_seg;
  4491. loadref(opidx,r);
  4492. end;
  4493. {$endif i8086}
  4494. {*****************************************************************************
  4495. Instruction table
  4496. *****************************************************************************}
  4497. procedure BuildInsTabCache;
  4498. var
  4499. i : longint;
  4500. begin
  4501. new(instabcache);
  4502. FillChar(instabcache^,sizeof(tinstabcache),$ff);
  4503. i:=0;
  4504. while (i<InsTabEntries) do
  4505. begin
  4506. if InsTabCache^[InsTab[i].OPcode]=-1 then
  4507. InsTabCache^[InsTab[i].OPcode]:=i;
  4508. inc(i);
  4509. end;
  4510. end;
  4511. procedure BuildInsTabMemRefSizeInfoCache;
  4512. var
  4513. AsmOp: TasmOp;
  4514. i,j: longint;
  4515. insentry : PInsEntry;
  4516. MRefInfo: TMemRefSizeInfo;
  4517. SConstInfo: TConstSizeInfo;
  4518. actRegSize: int64;
  4519. actMemSize: int64;
  4520. actConstSize: int64;
  4521. actRegCount: integer;
  4522. actMemCount: integer;
  4523. actConstCount: integer;
  4524. actRegTypes : int64;
  4525. actRegMemTypes: int64;
  4526. NewRegSize: int64;
  4527. actVMemCount : integer;
  4528. actVMemTypes : int64;
  4529. RegMMXSizeMask: int64;
  4530. RegXMMSizeMask: int64;
  4531. RegYMMSizeMask: int64;
  4532. RegZMMSizeMask: int64;
  4533. RegMMXConstSizeMask: int64;
  4534. RegXMMConstSizeMask: int64;
  4535. RegYMMConstSizeMask: int64;
  4536. RegZMMConstSizeMask: int64;
  4537. RegBCSTSizeMask: int64;
  4538. RegBCSTXMMSizeMask: int64;
  4539. RegBCSTYMMSizeMask: int64;
  4540. RegBCSTZMMSizeMask: int64;
  4541. ExistsMemRef : boolean;
  4542. bitcount : integer;
  4543. ExistsCode336 : boolean;
  4544. ExistsCode337 : boolean;
  4545. ExistsSSEAVXReg : boolean;
  4546. function bitcnt(aValue: int64): integer;
  4547. var
  4548. i: integer;
  4549. begin
  4550. result := 0;
  4551. for i := 0 to 63 do
  4552. begin
  4553. if (aValue mod 2) = 1 then
  4554. begin
  4555. inc(result);
  4556. end;
  4557. aValue := aValue shr 1;
  4558. end;
  4559. end;
  4560. begin
  4561. new(InsTabMemRefSizeInfoCache);
  4562. FillChar(InsTabMemRefSizeInfoCache^,sizeof(TInsTabMemRefSizeInfoCache),0);
  4563. for AsmOp := low(TAsmOp) to high(TAsmOp) do
  4564. begin
  4565. i := InsTabCache^[AsmOp];
  4566. if i >= 0 then
  4567. begin
  4568. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiUnknown;
  4569. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSizeBCST := msbUnknown;
  4570. InsTabMemRefSizeInfoCache^[AsmOp].BCSTXMMMultiplicator := 0;
  4571. InsTabMemRefSizeInfoCache^[AsmOp].ConstSize := csiUnknown;
  4572. InsTabMemRefSizeInfoCache^[AsmOp].ExistsSSEAVX := false;
  4573. InsTabMemRefSizeInfoCache^[AsmOp].BCSTTypes := [];
  4574. insentry:=@instab[i];
  4575. RegMMXSizeMask := 0;
  4576. RegXMMSizeMask := 0;
  4577. RegYMMSizeMask := 0;
  4578. RegZMMSizeMask := 0;
  4579. RegMMXConstSizeMask := 0;
  4580. RegXMMConstSizeMask := 0;
  4581. RegYMMConstSizeMask := 0;
  4582. RegZMMConstSizeMask := 0;
  4583. RegBCSTSizeMask:= 0;
  4584. RegBCSTXMMSizeMask := 0;
  4585. RegBCSTYMMSizeMask := 0;
  4586. RegBCSTZMMSizeMask := 0;
  4587. ExistsMemRef := false;
  4588. while (insentry^.opcode=AsmOp) do
  4589. begin
  4590. MRefInfo := msiUnknown;
  4591. actRegSize := 0;
  4592. actRegCount := 0;
  4593. actRegTypes := 0;
  4594. NewRegSize := 0;
  4595. actMemSize := 0;
  4596. actMemCount := 0;
  4597. actRegMemTypes := 0;
  4598. actVMemCount := 0;
  4599. actVMemTypes := 0;
  4600. actConstSize := 0;
  4601. actConstCount := 0;
  4602. ExistsCode336 := false; // indicate fixed operand size 32 bit
  4603. ExistsCode337 := false; // indicate fixed operand size 64 bit
  4604. ExistsSSEAVXReg := false;
  4605. // parse insentry^.code for &336 and &337
  4606. // &336 (octal) = 222 (decimal) == fixed operand size 32 bit
  4607. // &337 (octal) = 223 (decimal) == fixed operand size 64 bit
  4608. for i := low(insentry^.code) to high(insentry^.code) do
  4609. begin
  4610. case insentry^.code[i] of
  4611. #222: ExistsCode336 := true;
  4612. #223: ExistsCode337 := true;
  4613. #0,#1,#2,#3: break;
  4614. end;
  4615. end;
  4616. for i := 0 to insentry^.ops -1 do
  4617. begin
  4618. if (insentry^.optypes[i] and OT_REGISTER) = OT_REGISTER then
  4619. case insentry^.optypes[i] and (OT_XMMREG or OT_YMMREG or OT_ZMMREG or OT_KREG or OT_REG_EXTRA_MASK) of
  4620. OT_XMMREG,
  4621. OT_YMMREG,
  4622. OT_ZMMREG: ExistsSSEAVXReg := true;
  4623. else;
  4624. end;
  4625. end;
  4626. for j := 0 to insentry^.ops -1 do
  4627. begin
  4628. if ((insentry^.optypes[j] and OT_XMEM32) = OT_XMEM32) OR
  4629. ((insentry^.optypes[j] and OT_XMEM64) = OT_XMEM64) OR
  4630. ((insentry^.optypes[j] and OT_YMEM32) = OT_YMEM32) OR
  4631. ((insentry^.optypes[j] and OT_YMEM64) = OT_YMEM64) OR
  4632. ((insentry^.optypes[j] and OT_ZMEM32) = OT_ZMEM32) OR
  4633. ((insentry^.optypes[j] and OT_ZMEM64) = OT_ZMEM64) then
  4634. begin
  4635. inc(actVMemCount);
  4636. case insentry^.optypes[j] and (OT_XMEM32 OR OT_XMEM64 OR OT_YMEM32 OR OT_YMEM64 OR OT_ZMEM32 OR OT_ZMEM64) of
  4637. OT_XMEM32: actVMemTypes := actVMemTypes or OT_XMEM32;
  4638. OT_XMEM64: actVMemTypes := actVMemTypes or OT_XMEM64;
  4639. OT_YMEM32: actVMemTypes := actVMemTypes or OT_YMEM32;
  4640. OT_YMEM64: actVMemTypes := actVMemTypes or OT_YMEM64;
  4641. OT_ZMEM32: actVMemTypes := actVMemTypes or OT_ZMEM32;
  4642. OT_ZMEM64: actVMemTypes := actVMemTypes or OT_ZMEM64;
  4643. else InternalError(777206);
  4644. end;
  4645. end
  4646. else if (insentry^.optypes[j] and OT_REGISTER) = OT_REGISTER then
  4647. begin
  4648. inc(actRegCount);
  4649. NewRegSize := (insentry^.optypes[j] and OT_SIZE_MASK);
  4650. if NewRegSize = 0 then
  4651. begin
  4652. case insentry^.optypes[j] and (OT_MMXREG or OT_XMMREG or OT_YMMREG or OT_ZMMREG or OT_KREG or OT_REG_EXTRA_MASK) of
  4653. OT_MMXREG: begin
  4654. NewRegSize := OT_BITS64;
  4655. end;
  4656. OT_XMMREG: begin
  4657. NewRegSize := OT_BITS128;
  4658. InsTabMemRefSizeInfoCache^[AsmOp].ExistsSSEAVX := true;
  4659. end;
  4660. OT_YMMREG: begin
  4661. NewRegSize := OT_BITS256;
  4662. InsTabMemRefSizeInfoCache^[AsmOp].ExistsSSEAVX := true;
  4663. end;
  4664. OT_ZMMREG: begin
  4665. NewRegSize := OT_BITS512;
  4666. InsTabMemRefSizeInfoCache^[AsmOp].ExistsSSEAVX := true;
  4667. end;
  4668. OT_KREG: begin
  4669. InsTabMemRefSizeInfoCache^[AsmOp].ExistsSSEAVX := true;
  4670. end;
  4671. else NewRegSize := not(0);
  4672. end;
  4673. end;
  4674. actRegSize := actRegSize or NewRegSize;
  4675. actRegTypes := actRegTypes or (insentry^.optypes[j] and (OT_MMXREG or OT_XMMREG or OT_YMMREG or OT_ZMMREG or OT_KREG or OT_REG_EXTRA_MASK));
  4676. end
  4677. else if ((insentry^.optypes[j] and OT_MEMORY) <> 0) then
  4678. begin
  4679. inc(actMemCount);
  4680. if ExistsSSEAVXReg and ExistsCode336 then
  4681. actMemSize := actMemSize or OT_BITS32
  4682. else if ExistsSSEAVXReg and ExistsCode337 then
  4683. actMemSize := actMemSize or OT_BITS64
  4684. else
  4685. actMemSize:=actMemSize or (insentry^.optypes[j] and (OT_SIZE_MASK OR OT_VECTORBCST));
  4686. if (insentry^.optypes[j] and OT_REGMEM) = OT_REGMEM then
  4687. begin
  4688. actRegMemTypes := actRegMemTypes or insentry^.optypes[j];
  4689. end;
  4690. end
  4691. else if ((insentry^.optypes[j] and OT_IMMEDIATE) = OT_IMMEDIATE) then
  4692. begin
  4693. inc(actConstCount);
  4694. actConstSize := actConstSize or (insentry^.optypes[j] and OT_SIZE_MASK);
  4695. end
  4696. end;
  4697. if actConstCount > 0 then
  4698. begin
  4699. case actConstSize of
  4700. 0: SConstInfo := csiNoSize;
  4701. OT_BITS8: SConstInfo := csiMem8;
  4702. OT_BITS16: SConstInfo := csiMem16;
  4703. OT_BITS32: SConstInfo := csiMem32;
  4704. OT_BITS64: SConstInfo := csiMem64;
  4705. else SConstInfo := csiMultiple;
  4706. end;
  4707. if InsTabMemRefSizeInfoCache^[AsmOp].ConstSize = csiUnknown then
  4708. begin
  4709. InsTabMemRefSizeInfoCache^[AsmOp].ConstSize := SConstInfo;
  4710. end
  4711. else if InsTabMemRefSizeInfoCache^[AsmOp].ConstSize <> SConstInfo then
  4712. begin
  4713. InsTabMemRefSizeInfoCache^[AsmOp].ConstSize := csiMultiple;
  4714. end;
  4715. end;
  4716. if actVMemCount > 0 then
  4717. begin
  4718. if actVMemCount = 1 then
  4719. begin
  4720. if actVMemTypes > 0 then
  4721. begin
  4722. case actVMemTypes of
  4723. OT_XMEM32: MRefInfo := msiXMem32;
  4724. OT_XMEM64: MRefInfo := msiXMem64;
  4725. OT_YMEM32: MRefInfo := msiYMem32;
  4726. OT_YMEM64: MRefInfo := msiYMem64;
  4727. OT_ZMEM32: MRefInfo := msiZMem32;
  4728. OT_ZMEM64: MRefInfo := msiZMem64;
  4729. else InternalError(777208);
  4730. end;
  4731. case actRegTypes of
  4732. OT_XMMREG: case MRefInfo of
  4733. msiXMem32,
  4734. msiXMem64: RegXMMSizeMask := RegXMMSizeMask or OT_BITS128;
  4735. msiYMem32,
  4736. msiYMem64: RegXMMSizeMask := RegXMMSizeMask or OT_BITS256;
  4737. msiZMem32,
  4738. msiZMem64: RegXMMSizeMask := RegXMMSizeMask or OT_BITS512;
  4739. else InternalError(777210);
  4740. end;
  4741. OT_YMMREG: case MRefInfo of
  4742. msiXMem32,
  4743. msiXMem64: RegYMMSizeMask := RegYMMSizeMask or OT_BITS128;
  4744. msiYMem32,
  4745. msiYMem64: RegYMMSizeMask := RegYMMSizeMask or OT_BITS256;
  4746. msiZMem32,
  4747. msiZMem64: RegYMMSizeMask := RegYMMSizeMask or OT_BITS512;
  4748. else InternalError(2020100823);
  4749. end;
  4750. OT_ZMMREG: case MRefInfo of
  4751. msiXMem32,
  4752. msiXMem64: RegZMMSizeMask := RegZMMSizeMask or OT_BITS128;
  4753. msiYMem32,
  4754. msiYMem64: RegZMMSizeMask := RegZMMSizeMask or OT_BITS256;
  4755. msiZMem32,
  4756. msiZMem64: RegZMMSizeMask := RegZMMSizeMask or OT_BITS512;
  4757. else InternalError(2020100824);
  4758. end;
  4759. //else InternalError(777209);
  4760. end;
  4761. if InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize = msiUnknown then
  4762. begin
  4763. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := MRefInfo;
  4764. end
  4765. else if InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize <> MRefInfo then
  4766. begin
  4767. if InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize in [msiXMem32, msiXMem64, msiYMem32, msiYMem64, msiZMem32, msiZMem64] then
  4768. begin
  4769. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiVMemMultiple;
  4770. end
  4771. else if InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize <> msiVMemMultiple then InternalError(777212);
  4772. end;
  4773. end;
  4774. end
  4775. else InternalError(777207);
  4776. end
  4777. else
  4778. begin
  4779. if (actMemCount=2) and ((AsmOp=A_MOVS) or (AsmOp=A_CMPS)) then actMemCount:=1;
  4780. ExistsMemRef := ExistsMemRef or (actMemCount > 0);
  4781. case actMemCount of
  4782. 0: ; // nothing todo
  4783. 1: begin
  4784. MRefInfo := msiUnknown;
  4785. if not(ExistsCode336 or ExistsCode337) then
  4786. case actRegMemTypes and (OT_MMXRM or OT_XMMRM or OT_YMMRM or OT_ZMMRM or OT_REG_EXTRA_MASK) of
  4787. OT_MMXRM: actMemSize := actMemSize or OT_BITS64;
  4788. OT_XMMRM: actMemSize := actMemSize or OT_BITS128;
  4789. OT_YMMRM: actMemSize := actMemSize or OT_BITS256;
  4790. OT_ZMMRM: actMemSize := actMemSize or OT_BITS512;
  4791. end;
  4792. case actMemSize of
  4793. 0: MRefInfo := msiNoSize;
  4794. OT_BITS8: MRefInfo := msiMem8;
  4795. OT_BITS16: MRefInfo := msiMem16;
  4796. OT_BITS32: MRefInfo := msiMem32;
  4797. OT_BITSB32: MRefInfo := msiBMem32;
  4798. OT_BITS64: MRefInfo := msiMem64;
  4799. OT_BITSB64: MRefInfo := msiBMem64;
  4800. OT_BITS128: MRefInfo := msiMem128;
  4801. OT_BITS256: MRefInfo := msiMem256;
  4802. OT_BITS512: MRefInfo := msiMem512;
  4803. OT_BITS80,
  4804. OT_FAR,
  4805. OT_NEAR,
  4806. OT_SHORT: ; // ignore
  4807. else
  4808. begin
  4809. bitcount := bitcnt(actMemSize);
  4810. if bitcount > 1 then MRefInfo := msiMultiple
  4811. else InternalError(777203);
  4812. end;
  4813. end;
  4814. if InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize = msiUnknown then
  4815. begin
  4816. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := MRefInfo;
  4817. end
  4818. else
  4819. begin
  4820. // ignore broadcast-memory
  4821. if not(MRefInfo in [msiBMem32, msiBMem64]) then
  4822. begin
  4823. if InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize <> MRefInfo then
  4824. begin
  4825. with InsTabMemRefSizeInfoCache^[AsmOp] do
  4826. begin
  4827. if ((MemRefSize in [msiMem8, msiMULTIPLEMinSize8]) OR (MRefInfo = msiMem8)) then MemRefSize := msiMultipleMinSize8
  4828. else if ((MemRefSize in [ msiMem16, msiMULTIPLEMinSize16]) OR (MRefInfo = msiMem16)) then MemRefSize := msiMultipleMinSize16
  4829. else if ((MemRefSize in [ msiMem32, msiMULTIPLEMinSize32]) OR (MRefInfo = msiMem32)) then MemRefSize := msiMultipleMinSize32
  4830. else if ((MemRefSize in [ msiMem64, msiMULTIPLEMinSize64]) OR (MRefInfo = msiMem64)) then MemRefSize := msiMultipleMinSize64
  4831. else if ((MemRefSize in [msiMem128, msiMULTIPLEMinSize128]) OR (MRefInfo = msiMem128)) then MemRefSize := msiMultipleMinSize128
  4832. else if ((MemRefSize in [msiMem256, msiMULTIPLEMinSize256]) OR (MRefInfo = msiMem256)) then MemRefSize := msiMultipleMinSize256
  4833. else if ((MemRefSize in [msiMem512, msiMULTIPLEMinSize512]) OR (MRefInfo = msiMem512)) then MemRefSize := msiMultipleMinSize512
  4834. else MemRefSize := msiMultiple;
  4835. end;
  4836. end;
  4837. end;
  4838. end;
  4839. //if not(MRefInfo in [msiBMem32, msiBMem64]) and (actRegCount > 0) then
  4840. if actRegCount > 0 then
  4841. begin
  4842. if MRefInfo in [msiBMem32, msiBMem64] then
  4843. begin
  4844. if IF_BCST2 in insentry^.flags then InsTabMemRefSizeInfoCache^[AsmOp].BCSTTypes := InsTabMemRefSizeInfoCache^[AsmOp].BCSTTypes + [bt1to2];
  4845. if IF_BCST4 in insentry^.flags then InsTabMemRefSizeInfoCache^[AsmOp].BCSTTypes := InsTabMemRefSizeInfoCache^[AsmOp].BCSTTypes + [bt1to4];
  4846. if IF_BCST8 in insentry^.flags then InsTabMemRefSizeInfoCache^[AsmOp].BCSTTypes := InsTabMemRefSizeInfoCache^[AsmOp].BCSTTypes + [bt1to8];
  4847. if IF_BCST16 in insentry^.flags then InsTabMemRefSizeInfoCache^[AsmOp].BCSTTypes := InsTabMemRefSizeInfoCache^[AsmOp].BCSTTypes + [bt1to16];
  4848. //InsTabMemRefSizeInfoCache^[AsmOp].BCSTTypes
  4849. // BROADCAST - OPERAND
  4850. RegBCSTSizeMask := RegBCSTSizeMask or actMemSize;
  4851. case actRegTypes and (OT_XMMREG or OT_YMMREG or OT_ZMMREG or OT_REG_EXTRA_MASK) of
  4852. OT_XMMREG: RegBCSTXMMSizeMask := RegBCSTXMMSizeMask or actMemSize;
  4853. OT_YMMREG: RegBCSTYMMSizeMask := RegBCSTYMMSizeMask or actMemSize;
  4854. OT_ZMMREG: RegBCSTZMMSizeMask := RegBCSTZMMSizeMask or actMemSize;
  4855. else begin
  4856. RegBCSTXMMSizeMask := not(0);
  4857. RegBCSTYMMSizeMask := not(0);
  4858. RegBCSTZMMSizeMask := not(0);
  4859. end;
  4860. end;
  4861. end
  4862. else
  4863. case actRegTypes and (OT_MMXREG or OT_XMMREG or OT_YMMREG or OT_ZMMREG or OT_REG_EXTRA_MASK) of
  4864. OT_MMXREG: if actConstCount > 0 then RegMMXConstSizeMask := RegMMXConstSizeMask or actMemSize
  4865. else RegMMXSizeMask := RegMMXSizeMask or actMemSize;
  4866. OT_XMMREG: if actConstCount > 0 then RegXMMConstSizeMask := RegXMMConstSizeMask or actMemSize
  4867. else RegXMMSizeMask := RegXMMSizeMask or actMemSize;
  4868. OT_YMMREG: if actConstCount > 0 then RegYMMConstSizeMask := RegYMMConstSizeMask or actMemSize
  4869. else RegYMMSizeMask := RegYMMSizeMask or actMemSize;
  4870. OT_ZMMREG: if actConstCount > 0 then RegZMMConstSizeMask := RegZMMConstSizeMask or actMemSize
  4871. else RegZMMSizeMask := RegZMMSizeMask or actMemSize;
  4872. else begin
  4873. RegMMXSizeMask := not(0);
  4874. RegXMMSizeMask := not(0);
  4875. RegYMMSizeMask := not(0);
  4876. RegZMMSizeMask := not(0);
  4877. RegMMXConstSizeMask := not(0);
  4878. RegXMMConstSizeMask := not(0);
  4879. RegYMMConstSizeMask := not(0);
  4880. RegZMMConstSizeMask := not(0);
  4881. end;
  4882. end;
  4883. end
  4884. else
  4885. end
  4886. else InternalError(777202);
  4887. end;
  4888. end;
  4889. inc(insentry);
  4890. end;
  4891. if InsTabMemRefSizeInfoCache^[AsmOp].ExistsSSEAVX then
  4892. begin
  4893. case RegBCSTSizeMask of
  4894. 0: ; // ignore;
  4895. OT_BITSB32: begin
  4896. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSizeBCST := msbBCST32;
  4897. InsTabMemRefSizeInfoCache^[AsmOp].BCSTXMMMultiplicator := 4;
  4898. end;
  4899. OT_BITSB64: begin
  4900. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSizeBCST := msbBCST64;
  4901. InsTabMemRefSizeInfoCache^[AsmOp].BCSTXMMMultiplicator := 2;
  4902. end;
  4903. else begin
  4904. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSizeBCST := msbMultiple;
  4905. end;
  4906. end;
  4907. end;
  4908. if (InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize in MemRefMultiples) and
  4909. (InsTabMemRefSizeInfoCache^[AsmOp].ExistsSSEAVX)then
  4910. begin
  4911. if InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize = msiVMemMultiple then
  4912. begin
  4913. if ((RegXMMSizeMask = OT_BITS128) or (RegXMMSizeMask = 0)) and
  4914. ((RegYMMSizeMask = OT_BITS256) or (RegYMMSizeMask = 0)) and
  4915. ((RegZMMSizeMask = OT_BITS512) or (RegZMMSizeMask = 0)) and
  4916. ((RegXMMSizeMask or RegYMMSizeMask or RegZMMSizeMask) <> 0) then
  4917. begin
  4918. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiVMemRegSize;
  4919. end;
  4920. end
  4921. else if (RegMMXSizeMask or RegMMXConstSizeMask) <> 0 then
  4922. begin
  4923. if ((RegMMXSizeMask or RegMMXConstSizeMask) = OT_BITS64) and
  4924. ((RegXMMSizeMask or RegXMMConstSizeMask) = OT_BITS128) and
  4925. ((RegYMMSizeMask or RegYMMConstSizeMask) = 0) and
  4926. ((RegZMMSizeMask or RegZMMConstSizeMask) = 0) then
  4927. begin
  4928. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiMemRegSize;
  4929. end;
  4930. end
  4931. else if (((RegXMMSizeMask or RegXMMConstSizeMask) = OT_BITS128) or ((RegXMMSizeMask or RegXMMConstSizeMask) = 0)) and
  4932. (((RegYMMSizeMask or RegYMMConstSizeMask) = OT_BITS256) or ((RegYMMSizeMask or RegYMMConstSizeMask) = 0)) and
  4933. (((RegZMMSizeMask or RegZMMConstSizeMask) = OT_BITS512) or ((RegZMMSizeMask or RegZMMConstSizeMask) = 0)) and
  4934. (((RegXMMSizeMask or RegXMMConstSizeMask or
  4935. RegYMMSizeMask or RegYMMConstSizeMask or
  4936. RegZMMSizeMask or RegZMMConstSizeMask)) <> 0) then
  4937. begin
  4938. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiMemRegSize;
  4939. end
  4940. else if (RegXMMSizeMask or RegXMMConstSizeMask = OT_BITS16) and
  4941. (RegYMMSizeMask or RegYMMConstSizeMask = OT_BITS32) and
  4942. (RegZMMSizeMask or RegZMMConstSizeMask = 0) then
  4943. begin
  4944. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiMemRegx16y32;
  4945. end
  4946. else if (RegXMMSizeMask or RegXMMConstSizeMask = OT_BITS16) and
  4947. (RegYMMSizeMask or RegYMMConstSizeMask = OT_BITS32) and
  4948. (RegZMMSizeMask or RegZMMConstSizeMask = OT_BITS64) then
  4949. begin
  4950. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiMemRegx16y32z64;
  4951. end
  4952. else if ((RegXMMSizeMask or RegXMMConstSizeMask) = OT_BITS32) and
  4953. ((RegYMMSizeMask or RegYMMConstSizeMask) = OT_BITS64) then
  4954. begin
  4955. if ((RegZMMSizeMask or RegZMMConstSizeMask) = 0) then
  4956. begin
  4957. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiMemRegx32y64;
  4958. end
  4959. else if ((RegZMMSizeMask or RegZMMConstSizeMask) = OT_BITS128) then
  4960. begin
  4961. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiMemRegx32y64z128;
  4962. end;
  4963. end
  4964. else if ((RegXMMSizeMask or RegXMMConstSizeMask) = OT_BITS64) and
  4965. ((RegYMMSizeMask or RegYMMConstSizeMask) = OT_BITS128) and
  4966. ((RegZMMSizeMask or RegZMMConstSizeMask) = 0) then
  4967. begin
  4968. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiMemRegx64y128;
  4969. end
  4970. else if ((RegXMMSizeMask or RegXMMConstSizeMask) = OT_BITS64) and
  4971. ((RegYMMSizeMask or RegYMMConstSizeMask) = OT_BITS128) and
  4972. ((RegZMMSizeMask or RegZMMConstSizeMask) = OT_BITS256) then
  4973. begin
  4974. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiMemRegx64y128z256;
  4975. end
  4976. else if ((RegXMMSizeMask or RegXMMConstSizeMask) = OT_BITS64) and
  4977. ((RegYMMSizeMask or RegYMMConstSizeMask) = OT_BITS256) and
  4978. ((RegZMMSizeMask or RegZMMConstSizeMask) = 0) then
  4979. begin
  4980. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiMemRegx64y256;
  4981. end
  4982. else if ((RegXMMSizeMask or RegXMMConstSizeMask) = OT_BITS64) and
  4983. ((RegYMMSizeMask or RegYMMConstSizeMask) = OT_BITS256) and
  4984. ((RegZMMSizeMask or RegZMMConstSizeMask) = OT_BITS512) then
  4985. begin
  4986. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiMemRegx64y256z512;
  4987. end
  4988. else if ((RegXMMConstSizeMask = 0) or (RegXMMConstSizeMask = OT_BITS128)) and
  4989. ((RegYMMConstSizeMask = 0) or (RegYMMConstSizeMask = OT_BITS256)) and
  4990. ((RegZMMConstSizeMask = 0) or (RegZMMConstSizeMask = OT_BITS512)) and
  4991. ((RegXMMConstSizeMask or RegYMMConstSizeMask or RegZMMConstSizeMask) <> 0) and
  4992. (
  4993. ((RegXMMSizeMask or RegYMMSizeMask or RegZMMSizeMask) = OT_BITS128) or
  4994. ((RegXMMSizeMask or RegYMMSizeMask or RegZMMSizeMask) = OT_BITS256) or
  4995. ((RegXMMSizeMask or RegYMMSizeMask or RegZMMSizeMask) = OT_BITS512)
  4996. ) then
  4997. begin
  4998. case RegXMMSizeMask or RegYMMSizeMask or RegZMMSizeMask of
  4999. OT_BITS128: InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiMemRegConst128;
  5000. OT_BITS256: InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiMemRegConst256;
  5001. OT_BITS512: InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiMemRegConst512;
  5002. else InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiMultiple;
  5003. end;
  5004. end
  5005. else
  5006. begin
  5007. if not(
  5008. (AsmOp = A_CVTSI2SS) or
  5009. (AsmOp = A_CVTSI2SD) or
  5010. (AsmOp = A_CVTPD2DQ) or
  5011. (AsmOp = A_VCVTPD2DQ) or
  5012. (AsmOp = A_VCVTPD2PS) or
  5013. (AsmOp = A_VCVTSI2SD) or
  5014. (AsmOp = A_VCVTSI2SS) or
  5015. (AsmOp = A_VCVTTPD2DQ) or
  5016. (AsmOp = A_VCVTPD2UDQ) or
  5017. (AsmOp = A_VCVTQQ2PS) or
  5018. (AsmOp = A_VCVTTPD2UDQ) or
  5019. (AsmOp = A_VCVTUQQ2PS) or
  5020. (AsmOp = A_VCVTUSI2SD) or
  5021. (AsmOp = A_VCVTUSI2SS) or
  5022. // TODO check
  5023. (AsmOp = A_VCMPSS)
  5024. ) then
  5025. InternalError(777205);
  5026. end;
  5027. end
  5028. else if (InsTabMemRefSizeInfoCache^[AsmOp].ExistsSSEAVX) and
  5029. (InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize = msiUnknown) and
  5030. (not(ExistsMemRef)) then
  5031. begin
  5032. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiNoMemRef;
  5033. end;
  5034. end;
  5035. end;
  5036. for AsmOp := low(TAsmOp) to high(TAsmOp) do
  5037. begin
  5038. // only supported intructiones with SSE- or AVX-operands
  5039. if not(InsTabMemRefSizeInfoCache^[AsmOp].ExistsSSEAVX) then
  5040. begin
  5041. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiUnknown;
  5042. InsTabMemRefSizeInfoCache^[AsmOp].ConstSize := csiUnknown;
  5043. end;
  5044. end;
  5045. end;
  5046. procedure InitAsm;
  5047. begin
  5048. build_spilling_operation_type_table;
  5049. if not assigned(instabcache) then
  5050. BuildInsTabCache;
  5051. if not assigned(InsTabMemRefSizeInfoCache) then
  5052. BuildInsTabMemRefSizeInfoCache;
  5053. end;
  5054. procedure DoneAsm;
  5055. begin
  5056. if assigned(operation_type_table) then
  5057. begin
  5058. dispose(operation_type_table);
  5059. operation_type_table:=nil;
  5060. end;
  5061. if assigned(instabcache) then
  5062. begin
  5063. dispose(instabcache);
  5064. instabcache:=nil;
  5065. end;
  5066. if assigned(InsTabMemRefSizeInfoCache) then
  5067. begin
  5068. dispose(InsTabMemRefSizeInfoCache);
  5069. InsTabMemRefSizeInfoCache:=nil;
  5070. end;
  5071. end;
  5072. begin
  5073. cai_align:=tai_align;
  5074. cai_cpu:=taicpu;
  5075. end.