cgcpu.pas 84 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205
  1. {
  2. Copyright (c) 1998-2002 by the FPC team
  3. This unit implements the code generator for the 680x0
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. {$WARNINGS OFF}
  18. unit cgcpu;
  19. {$i fpcdefs.inc}
  20. interface
  21. uses
  22. cgbase,cgobj,globtype,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,cpuinfo,
  25. parabase,cpupara,
  26. node,symconst,symtype,symdef,
  27. cgutils,cg64f32;
  28. type
  29. tcg68k = class(tcg)
  30. procedure init_register_allocators;override;
  31. procedure done_register_allocators;override;
  32. procedure a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);override;
  33. procedure a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : tcgpara);override;
  34. procedure a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);override;
  35. //procedure a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);override;
  36. procedure a_call_name(list : TAsmList;const s : string; weak: boolean);override;
  37. procedure a_call_reg(list : TAsmList;reg : tregister);override;
  38. procedure a_load_const_reg(list : TAsmList;size : tcgsize;a : tcgint;register : tregister);override;
  39. procedure a_load_const_ref(list : TAsmList; tosize: tcgsize; a : tcgint;const ref : treference);override;
  40. procedure a_load_reg_ref(list : TAsmList;fromsize,tosize : tcgsize;register : tregister;const ref : treference);override;
  41. procedure a_load_reg_reg(list : TAsmList;fromsize,tosize : tcgsize;reg1,reg2 : tregister);override;
  42. procedure a_load_ref_reg(list : TAsmList;fromsize,tosize : tcgsize;const ref : treference;register : tregister);override;
  43. procedure a_load_ref_ref(list : TAsmList;fromsize,tosize : tcgsize;const sref : treference;const dref : treference);override;
  44. procedure a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);override;
  45. procedure a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister); override;
  46. procedure a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister); override;
  47. procedure a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference); override;
  48. procedure a_loadfpu_ref_cgpara(list : TAsmList; size : tcgsize;const ref : treference;const cgpara : TCGPara);override;
  49. procedure a_loadmm_reg_reg(list: TAsmList;fromsize,tosize : tcgsize; reg1, reg2: tregister;shuffle : pmmshuffle); override;
  50. procedure a_loadmm_ref_reg(list: TAsmList;fromsize,tosize : tcgsize; const ref: treference; reg: tregister;shuffle : pmmshuffle); override;
  51. procedure a_loadmm_reg_ref(list: TAsmList;fromsize,tosize : tcgsize; reg: tregister; const ref: treference;shuffle : pmmshuffle); override;
  52. procedure a_loadmm_reg_cgpara(list: TAsmList; size: tcgsize; reg: tregister;const locpara : TCGPara;shuffle : pmmshuffle); override;
  53. procedure a_op_const_reg(list : TAsmList; Op: TOpCG; size: tcgsize; a: tcgint; reg: TRegister); override;
  54. procedure a_op_const_ref(list : TAsmList; Op: TOpCG; size: TCGSize; a: tcgint; const ref: TReference); override;
  55. procedure a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; reg1, reg2: TRegister); override;
  56. procedure a_op_reg_ref(list : TAsmList; Op: TOpCG; size: TCGSize; reg: TRegister; const ref: TReference); override;
  57. procedure a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;reg : tregister; l : tasmlabel);override;
  58. procedure a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel); override;
  59. procedure a_jmp_name(list : TAsmList;const s : string); override;
  60. procedure a_jmp_always(list : TAsmList;l: tasmlabel); override;
  61. procedure a_jmp_flags(list : TAsmList;const f : TResFlags;l: tasmlabel); override;
  62. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: tresflags; reg: TRegister); override;
  63. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);override;
  64. { generates overflow checking code for a node }
  65. procedure g_overflowcheck(list: TAsmList; const l:tlocation; def:tdef); override;
  66. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  67. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);override;
  68. procedure g_save_registers(list:TAsmList);override;
  69. procedure g_restore_registers(list:TAsmList);override;
  70. procedure g_adjust_self_value(list:TAsmList;procdef:tprocdef;ioffset:tcgint);override;
  71. procedure g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);override;
  72. protected
  73. function fixref(list: TAsmList; var ref: treference): boolean;
  74. procedure call_rtl_mul_const_reg(list:tasmlist;size:tcgsize;a:tcgint;reg:tregister;const name:string);
  75. procedure call_rtl_mul_reg_reg(list:tasmlist;reg1,reg2:tregister;const name:string);
  76. private
  77. { # Sign or zero extend the register to a full 32-bit value.
  78. The new value is left in the same register.
  79. }
  80. procedure sign_extend(list: TAsmList;_oldsize : tcgsize; reg: tregister);
  81. procedure a_jmp_cond(list : TAsmList;cond : TOpCmp;l: tasmlabel);
  82. function force_to_dataregister(list: TAsmList; size: TCGSize; reg: TRegister): TRegister;
  83. procedure move_if_needed(list: TAsmList; size: TCGSize; src: TRegister; dest: TRegister);
  84. end;
  85. tcg64f68k = class(tcg64f32)
  86. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG; size: tcgsize; regsrc,regdst : tregister64);override;
  87. procedure a_op64_const_reg(list : TAsmList;op:TOpCG; size: tcgsize; value : int64;regdst : tregister64);override;
  88. end;
  89. { This function returns true if the reference+offset is valid.
  90. Otherwise extra code must be generated to solve the reference.
  91. On the m68k, this verifies that the reference is valid
  92. (e.g : if index register is used, then the max displacement
  93. is 256 bytes, if only base is used, then max displacement
  94. is 32K
  95. }
  96. function isvalidrefoffset(const ref: treference): boolean;
  97. function isvalidreference(const ref: treference): boolean;
  98. procedure create_codegen;
  99. implementation
  100. uses
  101. globals,verbose,systems,cutils,
  102. symsym,symtable,defutil,paramgr,procinfo,
  103. rgobj,tgobj,rgcpu,fmodule;
  104. const
  105. { opcode table lookup }
  106. topcg2tasmop: Array[topcg] of tasmop =
  107. (
  108. A_NONE,
  109. A_MOVE,
  110. A_ADD,
  111. A_AND,
  112. A_DIVU,
  113. A_DIVS,
  114. A_MULS,
  115. A_MULU,
  116. A_NEG,
  117. A_NOT,
  118. A_OR,
  119. A_ASR,
  120. A_LSL,
  121. A_LSR,
  122. A_SUB,
  123. A_EOR,
  124. A_NONE,
  125. A_NONE
  126. );
  127. { opcode with extend bits table lookup, used by 64bit cg }
  128. topcg2tasmopx: Array[topcg] of tasmop =
  129. (
  130. A_NONE,
  131. A_NONE,
  132. A_ADDX,
  133. A_NONE,
  134. A_NONE,
  135. A_NONE,
  136. A_NONE,
  137. A_NONE,
  138. A_NEGX,
  139. A_NONE,
  140. A_NONE,
  141. A_NONE,
  142. A_NONE,
  143. A_NONE,
  144. A_SUBX,
  145. A_NONE,
  146. A_NONE,
  147. A_NONE
  148. );
  149. TOpCmp2AsmCond: Array[topcmp] of TAsmCond =
  150. (
  151. C_NONE,
  152. C_EQ,
  153. C_GT,
  154. C_LT,
  155. C_GE,
  156. C_LE,
  157. C_NE,
  158. C_LS,
  159. C_CS,
  160. C_CC,
  161. C_HI
  162. );
  163. function isvalidreference(const ref: treference): boolean;
  164. begin
  165. isvalidreference:=isvalidrefoffset(ref) and
  166. { don't try to generate addressing with symbol and base reg and offset
  167. it might fail in linking stage if the symbol is more than 32k away (KB) }
  168. not (assigned(ref.symbol) and (ref.base <> NR_NO) and (ref.offset <> 0)) and
  169. { coldfire and 68000 cannot handle non-addressregs as bases }
  170. not ((current_settings.cputype in cpu_coldfire+[cpu_mc68000]) and
  171. not isaddressregister(ref.base));
  172. end;
  173. function isvalidrefoffset(const ref: treference): boolean;
  174. begin
  175. isvalidrefoffset := true;
  176. if ref.index <> NR_NO then
  177. begin
  178. // if ref.base <> NR_NO then
  179. // internalerror(2002081401);
  180. if (ref.offset < low(shortint)) or (ref.offset > high(shortint)) then
  181. isvalidrefoffset := false
  182. end
  183. else
  184. begin
  185. if (ref.offset < low(smallint)) or (ref.offset > high(smallint)) then
  186. isvalidrefoffset := false;
  187. end;
  188. end;
  189. {****************************************************************************}
  190. { TCG68K }
  191. {****************************************************************************}
  192. function use_push(const cgpara:tcgpara):boolean;
  193. begin
  194. result:=(not paramanager.use_fixed_stack) and
  195. assigned(cgpara.location) and
  196. (cgpara.location^.loc=LOC_REFERENCE) and
  197. (cgpara.location^.reference.index=NR_STACK_POINTER_REG);
  198. end;
  199. procedure tcg68k.init_register_allocators;
  200. var
  201. reg: TSuperRegister;
  202. address_regs: array of TSuperRegister;
  203. begin
  204. inherited init_register_allocators;
  205. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,
  206. [RS_D0,RS_D1,RS_D2,RS_D3,RS_D4,RS_D5,RS_D6,RS_D7],
  207. first_int_imreg,[]);
  208. { set up the array of address registers to use }
  209. for reg:=RS_A0 to RS_A6 do
  210. begin
  211. { don't hardwire the frame pointer register, because it can vary between target OS }
  212. if assigned(current_procinfo) and (current_procinfo.framepointer = NR_FRAME_POINTER_REG)
  213. and (reg = RS_FRAME_POINTER_REG) then
  214. continue;
  215. setlength(address_regs,length(address_regs)+1);
  216. address_regs[length(address_regs)-1]:=reg;
  217. end;
  218. rg[R_ADDRESSREGISTER]:=trgcpu.create(R_ADDRESSREGISTER,R_SUBWHOLE,
  219. address_regs, first_addr_imreg, []);
  220. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBNONE,
  221. [RS_FP0,RS_FP1,RS_FP2,RS_FP3,RS_FP4,RS_FP5,RS_FP6,RS_FP7],
  222. first_fpu_imreg,[]);
  223. end;
  224. procedure tcg68k.done_register_allocators;
  225. begin
  226. rg[R_INTREGISTER].free;
  227. rg[R_FPUREGISTER].free;
  228. rg[R_ADDRESSREGISTER].free;
  229. inherited done_register_allocators;
  230. end;
  231. procedure tcg68k.a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);
  232. var
  233. pushsize : tcgsize;
  234. ref : treference;
  235. begin
  236. { it's probably necessary to port this from x86 later, or provide an m68k solution (KB) }
  237. { TODO: FIX ME! check_register_size()}
  238. // check_register_size(size,r);
  239. if use_push(cgpara) then
  240. begin
  241. cgpara.check_simple_location;
  242. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  243. pushsize:=cgpara.location^.size
  244. else
  245. pushsize:=int_cgsize(cgpara.alignment);
  246. reference_reset_base(ref, NR_STACK_POINTER_REG, 0, cgpara.alignment);
  247. ref.direction := dir_dec;
  248. list.concat(taicpu.op_reg_ref(A_MOVE,tcgsize2opsize[pushsize],makeregsize(list,r,pushsize),ref));
  249. end
  250. else
  251. inherited a_load_reg_cgpara(list,size,r,cgpara);
  252. end;
  253. procedure tcg68k.a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : tcgpara);
  254. var
  255. pushsize : tcgsize;
  256. ref : treference;
  257. begin
  258. if use_push(cgpara) then
  259. begin
  260. cgpara.check_simple_location;
  261. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  262. pushsize:=cgpara.location^.size
  263. else
  264. pushsize:=int_cgsize(cgpara.alignment);
  265. reference_reset_base(ref, NR_STACK_POINTER_REG, 0, cgpara.alignment);
  266. ref.direction := dir_dec;
  267. list.concat(taicpu.op_const_ref(A_MOVE,tcgsize2opsize[pushsize],a,ref));
  268. end
  269. else
  270. inherited a_load_const_cgpara(list,size,a,cgpara);
  271. end;
  272. procedure tcg68k.a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);
  273. procedure pushdata(paraloc:pcgparalocation;ofs:tcgint);
  274. var
  275. pushsize : tcgsize;
  276. tmpreg : tregister;
  277. href : treference;
  278. ref : treference;
  279. begin
  280. if not assigned(paraloc) then
  281. exit;
  282. { TODO: FIX ME!!! this also triggers location bug }
  283. {if (paraloc^.loc<>LOC_REFERENCE) or
  284. (paraloc^.reference.index<>NR_STACK_POINTER_REG) or
  285. (tcgsize2size[paraloc^.size]>sizeof(tcgint)) then
  286. internalerror(200501162);}
  287. { Pushes are needed in reverse order, add the size of the
  288. current location to the offset where to load from. This
  289. prevents wrong calculations for the last location when
  290. the size is not a power of 2 }
  291. if assigned(paraloc^.next) then
  292. pushdata(paraloc^.next,ofs+tcgsize2size[paraloc^.size]);
  293. { Push the data starting at ofs }
  294. href:=r;
  295. inc(href.offset,ofs);
  296. fixref(list,href);
  297. if tcgsize2size[paraloc^.size]>cgpara.alignment then
  298. pushsize:=paraloc^.size
  299. else
  300. pushsize:=int_cgsize(cgpara.alignment);
  301. reference_reset_base(ref, NR_STACK_POINTER_REG, 0, tcgsize2size[pushsize]);
  302. ref.direction := dir_dec;
  303. if tcgsize2size[paraloc^.size]<cgpara.alignment then
  304. begin
  305. tmpreg:=getintregister(list,pushsize);
  306. a_load_ref_reg(list,paraloc^.size,pushsize,href,tmpreg);
  307. list.concat(taicpu.op_reg_ref(A_MOVE,tcgsize2opsize[pushsize],tmpreg,ref));
  308. end
  309. else
  310. list.concat(taicpu.op_ref_ref(A_MOVE,tcgsize2opsize[pushsize],href,ref));
  311. end;
  312. var
  313. len : tcgint;
  314. href : treference;
  315. begin
  316. { cgpara.size=OS_NO requires a copy on the stack }
  317. if use_push(cgpara) then
  318. begin
  319. { Record copy? }
  320. if (cgpara.size in [OS_NO,OS_F64]) or (size=OS_NO) then
  321. begin
  322. cgpara.check_simple_location;
  323. len:=align(cgpara.intsize,cgpara.alignment);
  324. g_stackpointer_alloc(list,len);
  325. reference_reset_base(href,NR_STACK_POINTER_REG,0,cgpara.alignment);
  326. g_concatcopy(list,r,href,len);
  327. end
  328. else
  329. begin
  330. if tcgsize2size[cgpara.size]<>tcgsize2size[size] then
  331. internalerror(200501161);
  332. { We need to push the data in reverse order,
  333. therefor we use a recursive algorithm }
  334. pushdata(cgpara.location,0);
  335. end
  336. end
  337. else
  338. inherited a_load_ref_cgpara(list,size,r,cgpara);
  339. end;
  340. {
  341. procedure tcg68k.a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);
  342. var
  343. tmpreg : tregister;
  344. opsize : topsize;
  345. begin
  346. with r do
  347. begin
  348. { i suppose this is not required for m68k (KB) }
  349. // if (segment<>NR_NO) then
  350. // cgmessage(cg_e_cant_use_far_pointer_there);
  351. if not use_push(cgpara) then
  352. begin
  353. cgpara.check_simple_location;
  354. opsize:=tcgsize2opsize[OS_ADDR];
  355. if (segment=NR_NO) and (base=NR_NO) and (index=NR_NO) then
  356. begin
  357. if assigned(symbol) then
  358. // list.concat(Taicpu.Op_sym_ofs(A_PUSH,opsize,symbol,offset))
  359. else;
  360. // list.concat(Taicpu.Op_const(A_PUSH,opsize,offset));
  361. end
  362. else if (segment=NR_NO) and (base=NR_NO) and (index<>NR_NO) and
  363. (offset=0) and (scalefactor=0) and (symbol=nil) then
  364. // list.concat(Taicpu.Op_reg(A_PUSH,opsize,index))
  365. else if (segment=NR_NO) and (base<>NR_NO) and (index=NR_NO) and
  366. (offset=0) and (symbol=nil) then
  367. // list.concat(Taicpu.Op_reg(A_PUSH,opsize,base))
  368. else
  369. begin
  370. tmpreg:=getaddressregister(list);
  371. a_loadaddr_ref_reg(list,r,tmpreg);
  372. // list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  373. end;
  374. end
  375. else
  376. inherited a_loadaddr_ref_cgpara(list,r,cgpara);
  377. end;
  378. end;
  379. }
  380. function tcg68k.fixref(list: TAsmList; var ref: treference): boolean;
  381. var
  382. hreg,idxreg : tregister;
  383. href : treference;
  384. instr : taicpu;
  385. begin
  386. result:=false;
  387. { The MC68020+ has extended
  388. addressing capabilities with a 32-bit
  389. displacement.
  390. }
  391. { first ensure that base is an address register }
  392. if (not assigned (ref.symbol) and (current_settings.cputype<>cpu_MC68000)) and
  393. (ref.base<>NR_NO) and not isaddressregister(ref.base) then
  394. begin
  395. hreg:=getaddressregister(list);
  396. instr:=taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg);
  397. add_move_instruction(instr);
  398. list.concat(instr);
  399. fixref:=true;
  400. ref.base:=hreg;
  401. end;
  402. if (current_settings.cputype=cpu_MC68020) then
  403. exit;
  404. { ToDo: check which constraints of Coldfire also apply to MC68000 }
  405. case current_settings.cputype of
  406. cpu_MC68000:
  407. begin
  408. if (ref.base<>NR_NO) then
  409. begin
  410. if (ref.index<>NR_NO) and assigned(ref.symbol) then
  411. begin
  412. hreg:=getaddressregister(list);
  413. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg));
  414. list.concat(taicpu.op_reg_reg(A_ADD,S_L,ref.index,hreg));
  415. ref.index:=NR_NO;
  416. ref.base:=hreg;
  417. end;
  418. { base + reg }
  419. if ref.index <> NR_NO then
  420. begin
  421. { base + reg + offset }
  422. if (ref.offset < low(shortint)) or (ref.offset > high(shortint)) then
  423. begin
  424. hreg:=getaddressregister(list);
  425. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg));
  426. list.concat(taicpu.op_const_reg(A_ADD,S_L,ref.offset,hreg));
  427. fixref:=true;
  428. ref.offset:=0;
  429. ref.base:=hreg;
  430. exit;
  431. end;
  432. end
  433. else
  434. { base + offset }
  435. if (ref.offset < low(smallint)) or (ref.offset > high(smallint)) then
  436. begin
  437. hreg:=getaddressregister(list);
  438. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg));
  439. list.concat(taicpu.op_const_reg(A_ADD,S_L,ref.offset,hreg));
  440. fixref:=true;
  441. ref.offset:=0;
  442. ref.base:=hreg;
  443. exit;
  444. end;
  445. if assigned(ref.symbol) then
  446. begin
  447. hreg:=getaddressregister(list);
  448. idxreg:=ref.base;
  449. ref.base:=NR_NO;
  450. list.concat(taicpu.op_ref_reg(A_LEA,S_L,ref,hreg));
  451. reference_reset_base(ref,hreg,0,ref.alignment);
  452. fixref:=true;
  453. ref.index:=idxreg;
  454. end
  455. else if not isaddressregister(ref.base) then
  456. begin
  457. hreg:=getaddressregister(list);
  458. instr:=taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg);
  459. //add_move_instruction(instr);
  460. list.concat(instr);
  461. fixref:=true;
  462. ref.base:=hreg;
  463. end;
  464. end
  465. else
  466. { Note: symbol -> ref would be supported as long as ref does not
  467. contain a offset or index... (maybe something for the
  468. optimizer) }
  469. if Assigned(ref.symbol) and (ref.index<>NR_NO) then
  470. begin
  471. hreg:=cg.getaddressregister(list);
  472. idxreg:=ref.index;
  473. ref.index:=NR_NO;
  474. list.concat(taicpu.op_ref_reg(A_LEA,S_L,ref,hreg));
  475. reference_reset_base(ref,hreg,0,ref.alignment);
  476. ref.index:=idxreg;
  477. fixref:=true;
  478. end;
  479. end;
  480. cpu_isa_a,
  481. cpu_isa_a_p,
  482. cpu_isa_b,
  483. cpu_isa_c:
  484. begin
  485. if (ref.base<>NR_NO) then
  486. begin
  487. if assigned(ref.symbol) then
  488. begin
  489. hreg:=cg.getaddressregister(list);
  490. reference_reset_symbol(href,ref.symbol,ref.offset,ref.alignment);
  491. list.concat(taicpu.op_ref_reg(A_LEA,S_L,href,hreg));
  492. if ref.index<>NR_NO then
  493. begin
  494. idxreg:=getaddressregister(list);
  495. instr:=taicpu.op_reg_reg(A_MOVE,S_L,ref.base,idxreg);
  496. //add_move_instruction(instr);
  497. list.concat(instr);
  498. list.concat(taicpu.op_reg_reg(A_ADD,S_L,ref.index,idxreg));
  499. ref.index:=idxreg;
  500. end
  501. else
  502. ref.index:=ref.base;
  503. ref.base:=hreg;
  504. ref.offset:=0;
  505. ref.symbol:=nil;
  506. end;
  507. { once the above is verified to work the below code can be
  508. removed }
  509. {if assigned(ref.symbol) and (ref.index=NR_NO) then
  510. begin
  511. hreg:=cg.getaddressregister(list);
  512. reference_reset_symbol(href,ref.symbol,0,ref.alignment);
  513. list.concat(taicpu.op_ref_reg(A_LEA,S_L,href,hreg));
  514. ref.index:=ref.base;
  515. ref.base:=hreg;
  516. ref.symbol:=nil;
  517. end;
  518. if (ref.index<>NR_NO) and assigned(ref.symbol) then
  519. begin
  520. hreg:=getaddressregister(list);
  521. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg));
  522. list.concat(taicpu.op_reg_reg(A_ADD,S_L,ref.index,hreg));
  523. ref.base:=hreg;
  524. ref.index:=NR_NO;
  525. end;}
  526. {if (ref.index <> NR_NO) and assigned(ref.symbol) then
  527. internalerror(2002081403);}
  528. { base + reg }
  529. if ref.index <> NR_NO then
  530. begin
  531. { base + reg + offset }
  532. if (ref.offset < low(shortint)) or (ref.offset > high(shortint)) then
  533. begin
  534. hreg:=getaddressregister(list);
  535. instr:=taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg);
  536. //add_move_instruction(instr);
  537. list.concat(instr);
  538. list.concat(taicpu.op_const_reg(A_ADD,S_L,ref.offset,hreg));
  539. fixref:=true;
  540. ref.base:=hreg;
  541. ref.offset:=0;
  542. exit;
  543. end;
  544. end
  545. else
  546. { base + offset }
  547. if (ref.offset < low(smallint)) or (ref.offset > high(smallint)) then
  548. begin
  549. hreg:=getaddressregister(list);
  550. instr:=taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg);
  551. //add_move_instruction(instr);
  552. list.concat(instr);
  553. list.concat(taicpu.op_const_reg(A_ADD,S_L,ref.offset,hreg));
  554. fixref:=true;
  555. ref.offset:=0;
  556. ref.base:=hreg;
  557. exit;
  558. end;
  559. end
  560. else
  561. { Note: symbol -> ref would be supported as long as ref does not
  562. contain a offset or index... (maybe something for the
  563. optimizer) }
  564. if Assigned(ref.symbol) {and (ref.index<>NR_NO)} then
  565. begin
  566. hreg:=cg.getaddressregister(list);
  567. idxreg:=ref.index;
  568. ref.index:=NR_NO;
  569. list.concat(taicpu.op_ref_reg(A_LEA,S_L,ref,hreg));
  570. reference_reset_base(ref,hreg,0,ref.alignment);
  571. ref.index:=idxreg;
  572. fixref:=true;
  573. end;
  574. end;
  575. end;
  576. end;
  577. procedure tcg68k.call_rtl_mul_const_reg(list:tasmlist;size:tcgsize;a:tcgint;reg:tregister;const name:string);
  578. var
  579. paraloc1,paraloc2,paraloc3 : tcgpara;
  580. pd : tprocdef;
  581. begin
  582. pd:=search_system_proc(name);
  583. paraloc1.init;
  584. paraloc2.init;
  585. paraloc3.init;
  586. paramanager.getintparaloc(pd,1,paraloc1);
  587. paramanager.getintparaloc(pd,2,paraloc2);
  588. paramanager.getintparaloc(pd,3,paraloc3);
  589. a_load_const_cgpara(list,OS_8,0,paraloc3);
  590. a_load_const_cgpara(list,size,a,paraloc2);
  591. a_load_reg_cgpara(list,OS_32,reg,paraloc1);
  592. paramanager.freecgpara(list,paraloc3);
  593. paramanager.freecgpara(list,paraloc2);
  594. paramanager.freecgpara(list,paraloc1);
  595. alloccpuregisters(list,R_ADDRESSREGISTER,paramanager.get_volatile_registers_address(pocall_default));
  596. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  597. a_call_name(list,name,false);
  598. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  599. dealloccpuregisters(list,R_ADDRESSREGISTER,paramanager.get_volatile_registers_address(pocall_default));
  600. cg.a_reg_alloc(list,NR_FUNCTION_RESULT_REG);
  601. cg.a_load_reg_reg(list,OS_32,OS_32,NR_FUNCTION_RESULT_REG,reg);
  602. paraloc3.done;
  603. paraloc2.done;
  604. paraloc1.done;
  605. end;
  606. procedure tcg68k.call_rtl_mul_reg_reg(list:tasmlist;reg1,reg2:tregister;const name:string);
  607. var
  608. paraloc1,paraloc2,paraloc3 : tcgpara;
  609. pd : tprocdef;
  610. begin
  611. pd:=search_system_proc(name);
  612. paraloc1.init;
  613. paraloc2.init;
  614. paraloc3.init;
  615. paramanager.getintparaloc(pd,1,paraloc1);
  616. paramanager.getintparaloc(pd,2,paraloc2);
  617. paramanager.getintparaloc(pd,3,paraloc3);
  618. a_load_const_cgpara(list,OS_8,0,paraloc3);
  619. a_load_reg_cgpara(list,OS_32,reg1,paraloc2);
  620. a_load_reg_cgpara(list,OS_32,reg2,paraloc1);
  621. paramanager.freecgpara(list,paraloc3);
  622. paramanager.freecgpara(list,paraloc2);
  623. paramanager.freecgpara(list,paraloc1);
  624. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  625. alloccpuregisters(list,R_ADDRESSREGISTER,paramanager.get_volatile_registers_address(pocall_default));
  626. a_call_name(list,name,false);
  627. dealloccpuregisters(list,R_ADDRESSREGISTER,paramanager.get_volatile_registers_address(pocall_default));
  628. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  629. cg.a_reg_alloc(list,NR_FUNCTION_RESULT_REG);
  630. cg.a_load_reg_reg(list,OS_32,OS_32,NR_FUNCTION_RESULT_REG,reg2);
  631. paraloc3.done;
  632. paraloc2.done;
  633. paraloc1.done;
  634. end;
  635. procedure tcg68k.a_call_name(list : TAsmList;const s : string; weak: boolean);
  636. var
  637. sym: tasmsymbol;
  638. begin
  639. if not(weak) then
  640. sym:=current_asmdata.RefAsmSymbol(s)
  641. else
  642. sym:=current_asmdata.WeakRefAsmSymbol(s);
  643. list.concat(taicpu.op_sym(A_JSR,S_NO,current_asmdata.RefAsmSymbol(s)));
  644. end;
  645. procedure tcg68k.a_call_reg(list : TAsmList;reg: tregister);
  646. var
  647. tmpref : treference;
  648. tmpreg : tregister;
  649. instr : taicpu;
  650. begin
  651. if isaddressregister(reg) then
  652. begin
  653. { if we have an address register, we can jump to the address directly }
  654. reference_reset_base(tmpref,reg,0,4);
  655. end
  656. else
  657. begin
  658. { if we have a data register, we need to move it to an address register first }
  659. tmpreg:=getaddressregister(list);
  660. reference_reset_base(tmpref,tmpreg,0,4);
  661. instr:=taicpu.op_reg_reg(A_MOVE,S_L,reg,tmpreg);
  662. add_move_instruction(instr);
  663. list.concat(instr);
  664. end;
  665. list.concat(taicpu.op_ref(A_JSR,S_NO,tmpref));
  666. end;
  667. procedure tcg68k.a_load_const_reg(list : TAsmList;size : tcgsize;a : tcgint;register : tregister);
  668. begin
  669. if isaddressregister(register) then
  670. begin
  671. { an m68k manual I have recommends SUB Ax,Ax to be used instead of CLR for address regs }
  672. if a = 0 then
  673. list.concat(taicpu.op_reg_reg(A_SUB,S_L,register,register))
  674. else
  675. list.concat(taicpu.op_const_reg(A_MOVE,S_L,longint(a),register));
  676. end
  677. else
  678. if a = 0 then
  679. list.concat(taicpu.op_reg(A_CLR,S_L,register))
  680. else
  681. begin
  682. if (longint(a) >= low(shortint)) and (longint(a) <= high(shortint)) then
  683. list.concat(taicpu.op_const_reg(A_MOVEQ,S_L,longint(a),register))
  684. else
  685. begin
  686. { clear the register first, for unsigned and positive values, so
  687. we don't need to zero extend after }
  688. if (size in [OS_16,OS_8]) or
  689. ((size in [OS_S16,OS_S8]) and (a > 0)) then
  690. list.concat(taicpu.op_reg(A_CLR,S_L,register));
  691. list.concat(taicpu.op_const_reg(A_MOVE,tcgsize2opsize[size],longint(a),register));
  692. { only sign extend if we need to, zero extension is not necessary because the CLR.L above }
  693. if (size in [OS_S16,OS_S8]) and (a < 0) then
  694. sign_extend(list,size,register);
  695. end;
  696. end;
  697. end;
  698. procedure tcg68k.a_load_const_ref(list : TAsmList; tosize: tcgsize; a : tcgint;const ref : treference);
  699. var
  700. hreg : tregister;
  701. href : treference;
  702. begin
  703. href:=ref;
  704. fixref(list,href);
  705. { for coldfire we need to go through a temporary register if we have a
  706. offset, index or symbol given }
  707. if (current_settings.cputype in cpu_coldfire) and
  708. (
  709. (href.offset<>0) or
  710. { TODO : check whether we really need this second condition }
  711. (href.index<>NR_NO) or
  712. assigned(href.symbol)
  713. ) then
  714. begin
  715. hreg:=getintregister(list,tosize);
  716. list.concat(taicpu.op_const_reg(A_MOVE,tcgsize2opsize[tosize],longint(a),hreg));
  717. list.concat(taicpu.op_reg_ref(A_MOVE,tcgsize2opsize[tosize],hreg,href));
  718. end
  719. else
  720. list.concat(taicpu.op_const_ref(A_MOVE,tcgsize2opsize[tosize],longint(a),href));
  721. end;
  722. procedure tcg68k.a_load_reg_ref(list : TAsmList;fromsize,tosize : tcgsize;register : tregister;const ref : treference);
  723. var
  724. href : treference;
  725. size : tcgsize;
  726. begin
  727. href := ref;
  728. fixref(list,href);
  729. if tcgsize2size[fromsize]<tcgsize2size[tosize] then
  730. size:=fromsize
  731. else
  732. size:=tosize;
  733. { move to destination reference }
  734. list.concat(taicpu.op_reg_ref(A_MOVE,TCGSize2OpSize[size],register,href));
  735. end;
  736. procedure tcg68k.a_load_ref_ref(list : TAsmList;fromsize,tosize : tcgsize;const sref : treference;const dref : treference);
  737. var
  738. aref: treference;
  739. bref: treference;
  740. tmpref : treference;
  741. dofix : boolean;
  742. hreg: TRegister;
  743. begin
  744. aref := sref;
  745. bref := dref;
  746. fixref(list,aref);
  747. fixref(list,bref);
  748. if TCGSize2OpSize[fromsize]<>TCGSize2OpSize[tosize] then
  749. begin
  750. { if we need to change the size then always use a temporary
  751. register }
  752. hreg:=getintregister(list,fromsize);
  753. list.concat(taicpu.op_ref_reg(A_MOVE,TCGSize2OpSize[fromsize],aref,hreg));
  754. sign_extend(list,fromsize,hreg);
  755. list.concat(taicpu.op_reg_ref(A_MOVE,TCGSize2OpSize[tosize],hreg,bref));
  756. exit;
  757. end;
  758. { Coldfire dislikes certain move combinations }
  759. if current_settings.cputype in cpu_coldfire then
  760. begin
  761. { TODO : move.b/w only allowed in newer coldfires... (ISA_B+) }
  762. dofix:=false;
  763. if { (d16,Ax) and (d8,Ax,Xi) }
  764. (
  765. (aref.base<>NR_NO) and
  766. (
  767. (aref.index<>NR_NO) or
  768. (aref.offset<>0)
  769. )
  770. ) or
  771. { (xxx) }
  772. assigned(aref.symbol) then
  773. begin
  774. if aref.index<>NR_NO then
  775. begin
  776. dofix:={ (d16,Ax) and (d8,Ax,Xi) }
  777. (
  778. (bref.base<>NR_NO) and
  779. (
  780. (bref.index<>NR_NO) or
  781. (bref.offset<>0)
  782. )
  783. ) or
  784. { (xxx) }
  785. assigned(bref.symbol);
  786. end
  787. else
  788. { offset <> 0, but no index }
  789. begin
  790. dofix:={ (d8,Ax,Xi) }
  791. (
  792. (bref.base<>NR_NO) and
  793. (bref.index<>NR_NO)
  794. ) or
  795. { (xxx) }
  796. assigned(bref.symbol);
  797. end;
  798. end;
  799. if dofix then
  800. begin
  801. hreg:=getaddressregister(list);
  802. reference_reset_base(tmpref,hreg,0,0);
  803. list.concat(taicpu.op_ref_reg(A_LEA,S_L,aref,hreg));
  804. list.concat(taicpu.op_ref_ref(A_MOVE,TCGSize2OpSize[fromsize],tmpref,bref));
  805. exit;
  806. end;
  807. end;
  808. list.concat(taicpu.op_ref_ref(A_MOVE,TCGSize2OpSize[fromsize],aref,bref));
  809. end;
  810. procedure tcg68k.a_load_reg_reg(list : TAsmList;fromsize,tosize : tcgsize;reg1,reg2 : tregister);
  811. var
  812. instr : taicpu;
  813. begin
  814. { move to destination register }
  815. instr:=taicpu.op_reg_reg(A_MOVE,S_L,reg1,reg2);
  816. add_move_instruction(instr);
  817. list.concat(instr);
  818. { zero/sign extend register to 32-bit }
  819. sign_extend(list, fromsize, reg2);
  820. end;
  821. procedure tcg68k.a_load_ref_reg(list : TAsmList;fromsize,tosize : tcgsize;const ref : treference;register : tregister);
  822. var
  823. href : treference;
  824. size : tcgsize;
  825. begin
  826. href:=ref;
  827. fixref(list,href);
  828. if tcgsize2size[fromsize]<tcgsize2size[tosize] then
  829. size:=fromsize
  830. else
  831. size:=tosize;
  832. list.concat(taicpu.op_ref_reg(A_MOVE,TCGSize2OpSize[size],href,register));
  833. { extend the value in the register }
  834. sign_extend(list, fromsize, register);
  835. end;
  836. procedure tcg68k.a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);
  837. var
  838. href : treference;
  839. // p: pointer;
  840. begin
  841. { TODO: FIX ME!!! take a look on this mess again...}
  842. // if getregtype(r)=R_ADDRESSREGISTER then
  843. // begin
  844. // writeln('address reg?!?');
  845. // p:=nil; dword(p^):=0; {DEBUG CODE... :D )
  846. // internalerror(2002072901);
  847. // end;
  848. href:=ref;
  849. fixref(list, href);
  850. list.concat(taicpu.op_ref_reg(A_LEA,S_L,href,r));
  851. end;
  852. procedure tcg68k.a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister);
  853. var
  854. instr : taicpu;
  855. begin
  856. { in emulation mode, only 32-bit single is supported }
  857. if (cs_fp_emulation in current_settings.moduleswitches) or (current_settings.fputype=fpu_soft) then
  858. instr:=taicpu.op_reg_reg(A_MOVE,S_L,reg1,reg2)
  859. else
  860. instr:=taicpu.op_reg_reg(A_FMOVE,tcgsize2opsize[tosize],reg1,reg2);
  861. add_move_instruction(instr);
  862. list.concat(instr);
  863. end;
  864. procedure tcg68k.a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister);
  865. var
  866. opsize : topsize;
  867. href : treference;
  868. tmpreg : tregister;
  869. begin
  870. opsize := tcgsize2opsize[fromsize];
  871. { extended is not supported, since it is not available on Coldfire }
  872. if opsize = S_FX then
  873. internalerror(20020729);
  874. href := ref;
  875. fixref(list,href);
  876. { in emulation mode, only 32-bit single is supported }
  877. if (cs_fp_emulation in current_settings.moduleswitches) or (current_settings.fputype=fpu_soft) then
  878. list.concat(taicpu.op_ref_reg(A_MOVE,S_L,href,reg))
  879. else
  880. begin
  881. list.concat(taicpu.op_ref_reg(A_FMOVE,opsize,href,reg));
  882. if (tosize < fromsize) then
  883. a_loadfpu_reg_reg(list,fromsize,tosize,reg,reg);
  884. end;
  885. end;
  886. procedure tcg68k.a_loadfpu_reg_ref(list: TAsmList; fromsize,tosize: tcgsize; reg: tregister; const ref: treference);
  887. var
  888. opsize : topsize;
  889. begin
  890. opsize := tcgsize2opsize[tosize];
  891. { extended is not supported, since it is not available on Coldfire }
  892. if opsize = S_FX then
  893. internalerror(20020729);
  894. { in emulation mode, only 32-bit single is supported }
  895. if (cs_fp_emulation in current_settings.moduleswitches) or (current_settings.fputype=fpu_soft) then
  896. list.concat(taicpu.op_reg_ref(A_MOVE,S_L,reg, ref))
  897. else
  898. list.concat(taicpu.op_reg_ref(A_FMOVE,opsize,reg, ref));
  899. end;
  900. procedure tcg68k.a_loadfpu_ref_cgpara(list : TAsmList; size : tcgsize;const ref : treference;const cgpara : TCGPara);
  901. begin
  902. case cgpara.location^.loc of
  903. LOC_REFERENCE,LOC_CREFERENCE:
  904. begin
  905. case size of
  906. OS_F64:
  907. cg64.a_load64_ref_cgpara(list,ref,cgpara);
  908. OS_F32:
  909. a_load_ref_cgpara(list,size,ref,cgpara);
  910. else
  911. internalerror(2013021201);
  912. end;
  913. end;
  914. else
  915. inherited a_loadfpu_ref_cgpara(list,size,ref,cgpara);
  916. end;
  917. end;
  918. procedure tcg68k.a_loadmm_reg_reg(list: TAsmList;fromsize,tosize : tcgsize; reg1, reg2: tregister;shuffle : pmmshuffle);
  919. begin
  920. internalerror(20020729);
  921. end;
  922. procedure tcg68k.a_loadmm_ref_reg(list: TAsmList;fromsize,tosize : tcgsize; const ref: treference; reg: tregister;shuffle : pmmshuffle);
  923. begin
  924. internalerror(20020729);
  925. end;
  926. procedure tcg68k.a_loadmm_reg_ref(list: TAsmList;fromsize,tosize : tcgsize; reg: tregister; const ref: treference;shuffle : pmmshuffle);
  927. begin
  928. internalerror(20020729);
  929. end;
  930. procedure tcg68k.a_loadmm_reg_cgpara(list: TAsmList; size: tcgsize; reg: tregister;const locpara : TCGPara;shuffle : pmmshuffle);
  931. begin
  932. internalerror(20020729);
  933. end;
  934. procedure tcg68k.a_op_const_reg(list : TAsmList; Op: TOpCG; size: tcgsize; a: tcgint; reg: TRegister);
  935. var
  936. scratch_reg : tregister;
  937. scratch_reg2: tregister;
  938. opcode : tasmop;
  939. r,r2 : Tregister;
  940. instr : taicpu;
  941. paraloc1,paraloc2,paraloc3 : tcgpara;
  942. begin
  943. optimize_op_const(size, op, a);
  944. opcode := topcg2tasmop[op];
  945. case op of
  946. OP_NONE :
  947. begin
  948. { Opcode is optimized away }
  949. end;
  950. OP_MOVE :
  951. begin
  952. { Optimized, replaced with a simple load }
  953. a_load_const_reg(list,size,a,reg);
  954. end;
  955. OP_ADD,
  956. OP_SUB:
  957. begin
  958. { add/sub works the same way, so have it unified here }
  959. if (a >= 1) and (a <= 8) and not isaddressregister(reg) then
  960. if (op = OP_ADD) then
  961. opcode:=A_ADDQ
  962. else
  963. opcode:=A_SUBQ;
  964. list.concat(taicpu.op_const_reg(opcode, S_L, a, reg));
  965. end;
  966. OP_AND,
  967. OP_OR,
  968. OP_XOR:
  969. begin
  970. scratch_reg := force_to_dataregister(list, size, reg);
  971. list.concat(taicpu.op_const_reg(opcode, S_L, a, scratch_reg));
  972. move_if_needed(list, size, scratch_reg, reg);
  973. end;
  974. OP_DIV,
  975. OP_IDIV:
  976. begin
  977. internalerror(20020816);
  978. end;
  979. OP_MUL,
  980. OP_IMUL:
  981. begin
  982. { NOTE: better have this as fast as possible on every CPU in all cases,
  983. because the compiler uses OP_IMUL for array indexing... (KB) }
  984. { ColdFire doesn't support MULS/MULU <imm>,dX }
  985. if current_settings.cputype in cpu_coldfire then
  986. begin
  987. { move const to a register first }
  988. scratch_reg := getintregister(list,OS_INT);
  989. a_load_const_reg(list, size, a, scratch_reg);
  990. { do the multiplication }
  991. scratch_reg2 := force_to_dataregister(list, size, reg);
  992. sign_extend(list, size, scratch_reg2);
  993. list.concat(taicpu.op_reg_reg(opcode,S_L,scratch_reg,scratch_reg2));
  994. { move the value back to the original register }
  995. move_if_needed(list, size, scratch_reg2, reg);
  996. end
  997. else
  998. begin
  999. if current_settings.cputype = cpu_mc68020 then
  1000. begin
  1001. { do the multiplication }
  1002. scratch_reg := force_to_dataregister(list, size, reg);
  1003. sign_extend(list, size, scratch_reg);
  1004. list.concat(taicpu.op_const_reg(opcode,S_L,a,scratch_reg));
  1005. { move the value back to the original register }
  1006. move_if_needed(list, size, scratch_reg, reg);
  1007. end
  1008. else
  1009. { Fallback branch, plain 68000 for now }
  1010. { FIX ME: this is slow as hell, but original 68000 doesn't have 32x32 -> 32bit MUL (KB) }
  1011. if op = OP_MUL then
  1012. call_rtl_mul_const_reg(list, size, a, reg,'fpc_mul_dword')
  1013. else
  1014. call_rtl_mul_const_reg(list, size, a, reg,'fpc_mul_longint');
  1015. end;
  1016. end;
  1017. OP_SAR,
  1018. OP_SHL,
  1019. OP_SHR :
  1020. begin
  1021. scratch_reg := force_to_dataregister(list, size, reg);
  1022. sign_extend(list, size, scratch_reg);
  1023. if (a >= 1) and (a <= 8) then
  1024. begin
  1025. list.concat(taicpu.op_const_reg(opcode, S_L, a, scratch_reg));
  1026. end
  1027. else
  1028. begin
  1029. { move const to a register first }
  1030. scratch_reg2 := getintregister(list,OS_INT);
  1031. a_load_const_reg(list, size, a, scratch_reg2);
  1032. { do the operation }
  1033. list.concat(taicpu.op_reg_reg(opcode, S_L, scratch_reg2, scratch_reg));
  1034. end;
  1035. { move the value back to the original register }
  1036. move_if_needed(list, size, scratch_reg, reg);
  1037. end;
  1038. else
  1039. internalerror(20020729);
  1040. end;
  1041. end;
  1042. procedure tcg68k.a_op_const_ref(list : TAsmList; Op: TOpCG; size: TCGSize; a: tcgint; const ref: TReference);
  1043. var
  1044. opcode: tasmop;
  1045. opsize : topsize;
  1046. begin
  1047. optimize_op_const(size, op, a);
  1048. opcode := topcg2tasmop[op];
  1049. opsize := TCGSize2OpSize[size];
  1050. { on ColdFire all arithmetic operations are only possible on 32bit }
  1051. if not isvalidreference(ref) or
  1052. ((current_settings.cputype in cpu_coldfire) and (opsize <> S_L)
  1053. and not (op in [OP_NONE,OP_MOVE])) then
  1054. begin
  1055. inherited;
  1056. exit;
  1057. end;
  1058. case op of
  1059. OP_NONE :
  1060. begin
  1061. { opcode was optimized away }
  1062. end;
  1063. OP_MOVE :
  1064. begin
  1065. { Optimized, replaced with a simple load }
  1066. a_load_const_ref(list,size,a,ref);
  1067. end;
  1068. OP_ADD,
  1069. OP_SUB :
  1070. begin
  1071. { add/sub works the same way, so have it unified here }
  1072. if (a >= 1) and (a <= 8) then
  1073. begin
  1074. if (op = OP_ADD) then
  1075. opcode:=A_ADDQ
  1076. else
  1077. opcode:=A_SUBQ;
  1078. list.concat(taicpu.op_const_ref(opcode, opsize, a, ref));
  1079. end
  1080. else
  1081. if current_settings.cputype = cpu_mc68000 then
  1082. list.concat(taicpu.op_const_ref(opcode, opsize, a, ref))
  1083. else
  1084. { on ColdFire, ADDI/SUBI cannot act on memory
  1085. so we can only go through a register }
  1086. inherited;
  1087. end;
  1088. else begin
  1089. // list.concat(tai_comment.create(strpnew('a_op_const_ref inherited')));
  1090. inherited;
  1091. end;
  1092. end;
  1093. end;
  1094. procedure tcg68k.a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; reg1, reg2: TRegister);
  1095. var
  1096. hreg1, hreg2,r,r2: tregister;
  1097. instr : taicpu;
  1098. opcode : tasmop;
  1099. opsize : topsize;
  1100. begin
  1101. opcode := topcg2tasmop[op];
  1102. if current_settings.cputype in cpu_coldfire then
  1103. opsize := S_L
  1104. else
  1105. opsize := TCGSize2OpSize[size];
  1106. case op of
  1107. OP_ADD,
  1108. OP_SUB:
  1109. begin
  1110. if current_settings.cputype in cpu_coldfire then
  1111. begin
  1112. { operation only allowed only a longword }
  1113. sign_extend(list, size, reg1);
  1114. sign_extend(list, size, reg2);
  1115. end;
  1116. list.concat(taicpu.op_reg_reg(opcode, opsize, reg1, reg2));
  1117. end;
  1118. OP_AND,OP_OR,
  1119. OP_SAR,OP_SHL,
  1120. OP_SHR,OP_XOR:
  1121. begin
  1122. { load to data registers }
  1123. hreg1 := force_to_dataregister(list, size, reg1);
  1124. hreg2 := force_to_dataregister(list, size, reg2);
  1125. if current_settings.cputype in cpu_coldfire then
  1126. begin
  1127. { operation only allowed only a longword }
  1128. {!***************************************
  1129. in the case of shifts, the value to
  1130. shift by, should already be valid, so
  1131. no need to sign extend the value
  1132. !
  1133. }
  1134. if op in [OP_AND,OP_OR,OP_XOR] then
  1135. sign_extend(list, size, hreg1);
  1136. sign_extend(list, size, hreg2);
  1137. end;
  1138. list.concat(taicpu.op_reg_reg(opcode, opsize, hreg1, hreg2));
  1139. { move back result into destination register }
  1140. move_if_needed(list, size, hreg2, reg2);
  1141. end;
  1142. OP_DIV,
  1143. OP_IDIV :
  1144. begin
  1145. internalerror(20020816);
  1146. end;
  1147. OP_MUL,
  1148. OP_IMUL:
  1149. begin
  1150. if (current_settings.cputype <> cpu_mc68020) and
  1151. (not (current_settings.cputype in cpu_coldfire)) then
  1152. if op = OP_MUL then
  1153. call_rtl_mul_reg_reg(list,reg1,reg2,'fpc_mul_dword')
  1154. else
  1155. call_rtl_mul_reg_reg(list,reg1,reg2,'fpc_mul_longint')
  1156. else
  1157. begin
  1158. { 68020+ and ColdFire codepath, probably could be improved }
  1159. hreg1 := force_to_dataregister(list, size, reg1);
  1160. hreg2 := force_to_dataregister(list, size, reg2);
  1161. sign_extend(list, size, hreg1);
  1162. sign_extend(list, size, hreg2);
  1163. list.concat(taicpu.op_reg_reg(opcode, opsize, hreg1, hreg2));
  1164. { move back result into destination register }
  1165. move_if_needed(list, size, hreg2, reg2);
  1166. end;
  1167. end;
  1168. OP_NEG,
  1169. OP_NOT :
  1170. begin
  1171. { if there are two operands, move the register,
  1172. since the operation will only be done on the result
  1173. register. }
  1174. if reg1 <> NR_NO then
  1175. hreg1:=reg1
  1176. else
  1177. hreg1:=reg2;
  1178. hreg2 := force_to_dataregister(list, size, hreg1);
  1179. { coldfire only supports long version }
  1180. if current_settings.cputype in cpu_ColdFire then
  1181. sign_extend(list, size, hreg2);
  1182. list.concat(taicpu.op_reg(opcode, opsize, hreg2));
  1183. { move back the result to the result register if needed }
  1184. move_if_needed(list, size, hreg2, reg2);
  1185. end;
  1186. else
  1187. internalerror(20020729);
  1188. end;
  1189. end;
  1190. procedure tcg68k.a_op_reg_ref(list : TAsmList; Op: TOpCG; size: TCGSize; reg: TRegister; const ref: TReference);
  1191. var
  1192. opcode : tasmop;
  1193. opsize : topsize;
  1194. begin
  1195. opcode := topcg2tasmop[op];
  1196. opsize := TCGSize2OpSize[size];
  1197. { on ColdFire all arithmetic operations are only possible on 32bit
  1198. and addressing modes are limited }
  1199. if not isvalidreference(ref) or
  1200. ((current_settings.cputype in cpu_coldfire) and (opsize <> S_L)) then
  1201. begin
  1202. inherited;
  1203. exit;
  1204. end;
  1205. case op of
  1206. OP_ADD,
  1207. OP_SUB :
  1208. begin
  1209. { add/sub works the same way, so have it unified here }
  1210. list.concat(taicpu.op_reg_ref(opcode, opsize, reg, ref));
  1211. end;
  1212. else begin
  1213. // list.concat(tai_comment.create(strpnew('a_op_reg_ref inherited')));
  1214. inherited;
  1215. end;
  1216. end;
  1217. end;
  1218. procedure tcg68k.a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;reg : tregister;
  1219. l : tasmlabel);
  1220. var
  1221. hregister : tregister;
  1222. instr : taicpu;
  1223. need_temp_reg : boolean;
  1224. temp_size: topsize;
  1225. begin
  1226. need_temp_reg := false;
  1227. { plain 68000 doesn't support address registers for TST }
  1228. need_temp_reg := (current_settings.cputype = cpu_mc68000) and
  1229. (a = 0) and isaddressregister(reg);
  1230. { ColdFire doesn't support address registers for CMPI }
  1231. need_temp_reg := need_temp_reg or ((current_settings.cputype in cpu_coldfire)
  1232. and (a <> 0) and isaddressregister(reg));
  1233. if need_temp_reg then
  1234. begin
  1235. hregister := getintregister(list,OS_INT);
  1236. temp_size := TCGSize2OpSize[size];
  1237. if temp_size < S_W then
  1238. temp_size := S_W;
  1239. instr:=taicpu.op_reg_reg(A_MOVE,temp_size,reg,hregister);
  1240. add_move_instruction(instr);
  1241. list.concat(instr);
  1242. reg := hregister;
  1243. { do sign extension if size had to be modified }
  1244. if temp_size <> TCGSize2OpSize[size] then
  1245. begin
  1246. sign_extend(list, size, reg);
  1247. size:=OS_INT;
  1248. end;
  1249. end;
  1250. if a = 0 then
  1251. list.concat(taicpu.op_reg(A_TST,TCGSize2OpSize[size],reg))
  1252. else
  1253. begin
  1254. { ColdFire also needs S_L for CMPI }
  1255. if current_settings.cputype in cpu_coldfire then
  1256. begin
  1257. sign_extend(list, size, reg);
  1258. size:=OS_INT;
  1259. end;
  1260. list.concat(taicpu.op_const_reg(A_CMPI,TCGSize2OpSize[size],a,reg));
  1261. end;
  1262. { emit the actual jump to the label }
  1263. a_jmp_cond(list,cmp_op,l);
  1264. end;
  1265. procedure tcg68k.a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel);
  1266. begin
  1267. list.concat(taicpu.op_reg_reg(A_CMP,tcgsize2opsize[size],reg1,reg2));
  1268. { emit the actual jump to the label }
  1269. a_jmp_cond(list,cmp_op,l);
  1270. end;
  1271. procedure tcg68k.a_jmp_name(list: TAsmList; const s: string);
  1272. var
  1273. ai: taicpu;
  1274. begin
  1275. ai := Taicpu.op_sym(A_JMP,S_NO,current_asmdata.RefAsmSymbol(s));
  1276. ai.is_jmp := true;
  1277. list.concat(ai);
  1278. end;
  1279. procedure tcg68k.a_jmp_always(list : TAsmList;l: tasmlabel);
  1280. var
  1281. ai: taicpu;
  1282. begin
  1283. ai := Taicpu.op_sym(A_JMP,S_NO,l);
  1284. ai.is_jmp := true;
  1285. list.concat(ai);
  1286. end;
  1287. procedure tcg68k.a_jmp_flags(list : TAsmList;const f : TResFlags;l: tasmlabel);
  1288. var
  1289. ai : taicpu;
  1290. begin
  1291. ai := Taicpu.op_sym(A_BXX,S_NO,l);
  1292. ai.SetCondition(flags_to_cond(f));
  1293. ai.is_jmp := true;
  1294. list.concat(ai);
  1295. end;
  1296. procedure tcg68k.g_flags2reg(list: TAsmList; size: TCgSize; const f: tresflags; reg: TRegister);
  1297. var
  1298. ai : taicpu;
  1299. hreg : tregister;
  1300. instr : taicpu;
  1301. begin
  1302. { move to a Dx register? }
  1303. if (isaddressregister(reg)) then
  1304. hreg:=getintregister(list,OS_INT)
  1305. else
  1306. hreg:=reg;
  1307. ai:=Taicpu.Op_reg(A_Sxx,S_B,hreg);
  1308. ai.SetCondition(flags_to_cond(f));
  1309. list.concat(ai);
  1310. { Scc stores a complete byte of 1s, but the compiler expects only one
  1311. bit set, so ensure this is the case }
  1312. list.concat(taicpu.op_const_reg(A_AND,S_L,1,hreg));
  1313. if hreg<>reg then
  1314. begin
  1315. instr:=taicpu.op_reg_reg(A_MOVE,S_L,hreg,reg);
  1316. add_move_instruction(instr);
  1317. list.concat(instr);
  1318. end;
  1319. end;
  1320. procedure tcg68k.g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);
  1321. var
  1322. helpsize : longint;
  1323. i : byte;
  1324. reg8,reg32 : tregister;
  1325. swap : boolean;
  1326. hregister : tregister;
  1327. iregister : tregister;
  1328. jregister : tregister;
  1329. hp1 : treference;
  1330. hp2 : treference;
  1331. hl : tasmlabel;
  1332. hl2: tasmlabel;
  1333. popaddress : boolean;
  1334. srcref,dstref : treference;
  1335. alignsize : tcgsize;
  1336. orglen : tcgint;
  1337. begin
  1338. popaddress := false;
  1339. // writeln('concatcopy:',len);
  1340. { this should never occur }
  1341. if len > 65535 then
  1342. internalerror(0);
  1343. hregister := getintregister(list,OS_INT);
  1344. // if delsource then
  1345. // reference_release(list,source);
  1346. orglen:=len;
  1347. { from 12 bytes movs is being used }
  1348. if {(not loadref) and} ((len<=8) or (not(cs_opt_size in current_settings.optimizerswitches) and (len<=12))) then
  1349. begin
  1350. srcref := source;
  1351. dstref := dest;
  1352. helpsize:=len div 4;
  1353. { move a dword x times }
  1354. for i:=1 to helpsize do
  1355. begin
  1356. a_load_ref_reg(list,OS_INT,OS_INT,srcref,hregister);
  1357. a_load_reg_ref(list,OS_INT,OS_INT,hregister,dstref);
  1358. inc(srcref.offset,4);
  1359. inc(dstref.offset,4);
  1360. dec(len,4);
  1361. end;
  1362. { move a word }
  1363. if len>1 then
  1364. begin
  1365. if (orglen<sizeof(aint)) and
  1366. (source.base=NR_FRAME_POINTER_REG) and
  1367. (source.offset>0) then
  1368. { copy of param to local location }
  1369. alignsize:=OS_INT
  1370. else
  1371. alignsize:=OS_16;
  1372. a_load_ref_reg(list,alignsize,alignsize,srcref,hregister);
  1373. a_load_reg_ref(list,OS_16,OS_16,hregister,dstref);
  1374. inc(srcref.offset,2);
  1375. inc(dstref.offset,2);
  1376. dec(len,2);
  1377. end;
  1378. { move a single byte }
  1379. if len>0 then
  1380. begin
  1381. if (orglen<sizeof(aint)) and
  1382. (source.base=NR_FRAME_POINTER_REG) and
  1383. (source.offset>0) then
  1384. { copy of param to local location }
  1385. alignsize:=OS_INT
  1386. else
  1387. alignsize:=OS_8;
  1388. a_load_ref_reg(list,alignsize,alignsize,srcref,hregister);
  1389. a_load_reg_ref(list,OS_8,OS_8,hregister,dstref);
  1390. end
  1391. end
  1392. else
  1393. begin
  1394. iregister:=getaddressregister(list);
  1395. jregister:=getaddressregister(list);
  1396. { reference for move (An)+,(An)+ }
  1397. reference_reset(hp1,source.alignment);
  1398. hp1.base := iregister; { source register }
  1399. hp1.direction := dir_inc;
  1400. reference_reset(hp2,dest.alignment);
  1401. hp2.base := jregister;
  1402. hp2.direction := dir_inc;
  1403. { iregister = source }
  1404. { jregister = destination }
  1405. { if loadref then
  1406. cg.a_load_ref_reg(list,OS_INT,OS_INT,source,iregister)
  1407. else}
  1408. a_loadaddr_ref_reg(list,source,iregister);
  1409. a_loadaddr_ref_reg(list,dest,jregister);
  1410. { double word move only on 68020+ machines }
  1411. { because of possible alignment problems }
  1412. { use fast loop mode }
  1413. if (current_settings.cputype=cpu_MC68020) then
  1414. begin
  1415. helpsize := len - len mod 4;
  1416. len := len mod 4;
  1417. list.concat(taicpu.op_const_reg(A_MOVE,S_L,helpsize div 4,hregister));
  1418. current_asmdata.getjumplabel(hl2);
  1419. a_jmp_always(list,hl2);
  1420. current_asmdata.getjumplabel(hl);
  1421. a_label(list,hl);
  1422. list.concat(taicpu.op_ref_ref(A_MOVE,S_L,hp1,hp2));
  1423. a_label(list,hl2);
  1424. list.concat(taicpu.op_reg_sym(A_DBRA,S_L,hregister,hl));
  1425. if len > 1 then
  1426. begin
  1427. dec(len,2);
  1428. list.concat(taicpu.op_ref_ref(A_MOVE,S_W,hp1,hp2));
  1429. end;
  1430. if len = 1 then
  1431. list.concat(taicpu.op_ref_ref(A_MOVE,S_B,hp1,hp2));
  1432. end
  1433. else
  1434. begin
  1435. { Fast 68010 loop mode with no possible alignment problems }
  1436. helpsize := len;
  1437. list.concat(taicpu.op_const_reg(A_MOVE,S_L,helpsize,hregister));
  1438. current_asmdata.getjumplabel(hl2);
  1439. a_jmp_always(list,hl2);
  1440. current_asmdata.getjumplabel(hl);
  1441. a_label(list,hl);
  1442. list.concat(taicpu.op_ref_ref(A_MOVE,S_B,hp1,hp2));
  1443. a_label(list,hl2);
  1444. if current_settings.cputype in cpu_coldfire then
  1445. begin
  1446. { Coldfire does not support DBRA }
  1447. list.concat(taicpu.op_const_reg(A_SUB,S_L,1,hregister));
  1448. list.concat(taicpu.op_sym(A_BPL,S_L,hl));
  1449. end
  1450. else
  1451. list.concat(taicpu.op_reg_sym(A_DBRA,S_L,hregister,hl));
  1452. end;
  1453. { restore the registers that we have just used olny if they are used! }
  1454. if jregister = NR_A1 then
  1455. hp2.base := NR_NO;
  1456. if iregister = NR_A0 then
  1457. hp1.base := NR_NO;
  1458. // reference_release(list,hp1);
  1459. // reference_release(list,hp2);
  1460. end;
  1461. // if delsource then
  1462. // tg.ungetiftemp(list,source);
  1463. end;
  1464. procedure tcg68k.g_overflowcheck(list: TAsmList; const l:tlocation; def:tdef);
  1465. begin
  1466. end;
  1467. procedure tcg68k.g_proc_entry(list: TAsmList; localsize: longint; nostackframe:boolean);
  1468. var
  1469. r,rsp: TRegister;
  1470. ref : TReference;
  1471. begin
  1472. if not nostackframe then
  1473. begin
  1474. if localsize<>0 then
  1475. begin
  1476. { size can't be negative }
  1477. if (localsize < 0) then
  1478. internalerror(2006122601);
  1479. { Not to complicate the code generator too much, and since some }
  1480. { of the systems only support this format, the localsize cannot }
  1481. { exceed 32K in size. }
  1482. if (localsize > high(smallint)) then
  1483. CGMessage(cg_e_localsize_too_big);
  1484. list.concat(taicpu.op_reg_const(A_LINK,S_W,NR_FRAME_POINTER_REG,-localsize));
  1485. end
  1486. else
  1487. begin
  1488. list.concat(taicpu.op_reg_const(A_LINK,S_W,NR_FRAME_POINTER_REG,0));
  1489. (*
  1490. { FIXME! - Carl's original code uses this method. However,
  1491. according to the 68060 users manual, a LINK is faster than
  1492. two moves. So, use a link in #0 case too, for now. I'm not
  1493. really sure tho', that LINK supports #0 disposition, but i
  1494. see no reason why it shouldn't support it. (KB) }
  1495. { when localsize = 0, use two moves, instead of link }
  1496. r:=NR_FRAME_POINTER_REG;
  1497. rsp:=NR_STACK_POINTER_REG;
  1498. reference_reset_base(ref,NR_STACK_POINTER_REG,0);
  1499. ref.direction:=dir_dec;
  1500. list.concat(taicpu.op_reg_ref(A_MOVE,S_L,r,ref));
  1501. instr:=taicpu.op_reg_reg(A_MOVE,S_L,rsp,r);
  1502. add_move_instruction(instr); mwould also be needed
  1503. list.concat(instr);
  1504. *)
  1505. end;
  1506. end;
  1507. end;
  1508. procedure tcg68k.g_proc_exit(list : TAsmList; parasize: longint; nostackframe: boolean);
  1509. var
  1510. r,hregister : TRegister;
  1511. spr : TRegister;
  1512. fpr : TRegister;
  1513. ref : TReference;
  1514. begin
  1515. if not nostackframe then
  1516. begin
  1517. list.concat(taicpu.op_reg(A_UNLK,S_NO,NR_FRAME_POINTER_REG));
  1518. parasize := parasize - target_info.first_parm_offset; { i'm still not 100% confident that this is
  1519. correct here, but at least it looks less
  1520. hacky, and makes some sense (KB) }
  1521. { if parasize is less than zero here, we probably have a cdecl function.
  1522. According to the info here: http://www.makestuff.eu/wordpress/gcc-68000-abi/
  1523. 68k GCC uses two different methods to free the stack, depending if the target
  1524. architecture supports RTD or not, and one does callee side, the other does
  1525. caller side free, which looks like a PITA to support. We have to figure this
  1526. out later. More info welcomed. (KB) }
  1527. if (parasize > 0) then
  1528. begin
  1529. if current_settings.cputype=cpu_mc68020 then
  1530. list.concat(taicpu.op_const(A_RTD,S_NO,parasize))
  1531. else
  1532. begin
  1533. { We must pull the PC Counter from the stack, before }
  1534. { restoring the stack pointer, otherwise the PC would }
  1535. { point to nowhere! }
  1536. { Instead of doing a slow copy of the return address while trying }
  1537. { to feed it to the RTS instruction, load the PC to A0 (scratch reg) }
  1538. { then free up the stack allocated for paras, then use a JMP (A0) to }
  1539. { return to the caller with the paras freed. (KB) }
  1540. hregister:=NR_A0;
  1541. cg.a_reg_alloc(list,hregister);
  1542. reference_reset_base(ref,NR_STACK_POINTER_REG,0,4);
  1543. ref.direction:=dir_inc;
  1544. list.concat(taicpu.op_ref_reg(A_MOVE,S_L,ref,hregister));
  1545. r:=NR_SP;
  1546. { can we do a quick addition ... }
  1547. if (parasize > 0) and (parasize < 9) then
  1548. list.concat(taicpu.op_const_reg(A_ADDQ,S_L,parasize,r))
  1549. else { nope ... }
  1550. list.concat(taicpu.op_const_reg(A_ADD,S_L,parasize,r));
  1551. reference_reset_base(ref,hregister,0,4);
  1552. list.concat(taicpu.op_ref(A_JMP,S_NO,ref));
  1553. end;
  1554. end
  1555. else
  1556. list.concat(taicpu.op_none(A_RTS,S_NO));
  1557. end
  1558. else
  1559. begin
  1560. list.concat(taicpu.op_none(A_RTS,S_NO));
  1561. end;
  1562. { Routines with the poclearstack flag set use only a ret.
  1563. also routines with parasize=0 }
  1564. { TODO: figure out if these are still relevant to us (KB) }
  1565. (*
  1566. if current_procinfo.procdef.proccalloption in clearstack_pocalls then
  1567. begin
  1568. { complex return values are removed from stack in C code PM }
  1569. if paramanager.ret_in_param(current_procinfo.procdef.returndef,current_procinfo.procdef) then
  1570. list.concat(taicpu.op_const(A_RTD,S_NO,4))
  1571. else
  1572. list.concat(taicpu.op_none(A_RTS,S_NO));
  1573. end
  1574. else if (parasize=0) then
  1575. begin
  1576. list.concat(taicpu.op_none(A_RTS,S_NO));
  1577. end
  1578. else
  1579. *)
  1580. end;
  1581. procedure tcg68k.g_save_registers(list:TAsmList);
  1582. var
  1583. dataregs: tcpuregisterset;
  1584. addrregs: tcpuregisterset;
  1585. href : treference;
  1586. hreg : tregister;
  1587. size : longint;
  1588. r : integer;
  1589. begin
  1590. { The code generated by the section below, particularly the movem.l
  1591. instruction is known to cause an issue when compiled by some GNU
  1592. assembler versions (I had it with 2.17, while 2.24 seems OK.)
  1593. when you run into this problem, just call inherited here instead
  1594. to skip the movem.l generation. But better just use working GNU
  1595. AS version instead. (KB) }
  1596. dataregs:=[];
  1597. addrregs:=[];
  1598. { calculate temp. size }
  1599. size:=0;
  1600. for r:=low(saved_standard_registers) to high(saved_standard_registers) do
  1601. if saved_standard_registers[r] in rg[R_INTREGISTER].used_in_proc then
  1602. begin
  1603. hreg:=newreg(R_INTREGISTER,saved_address_registers[r],R_SUBWHOLE);
  1604. inc(size,sizeof(aint));
  1605. dataregs:=dataregs + [saved_standard_registers[r]];
  1606. end;
  1607. if uses_registers(R_ADDRESSREGISTER) then
  1608. for r:=low(saved_address_registers) to high(saved_address_registers) do
  1609. if saved_address_registers[r] in rg[R_ADDRESSREGISTER].used_in_proc then
  1610. begin
  1611. hreg:=newreg(R_ADDRESSREGISTER,saved_address_registers[r],R_SUBWHOLE);
  1612. inc(size,sizeof(aint));
  1613. addrregs:=addrregs + [saved_address_registers[r]];
  1614. end;
  1615. { 68k has no MM registers }
  1616. if uses_registers(R_MMREGISTER) then
  1617. internalerror(2014030201);
  1618. if size>0 then
  1619. begin
  1620. tg.GetTemp(list,size,sizeof(aint),tt_noreuse,current_procinfo.save_regs_ref);
  1621. include(current_procinfo.flags,pi_has_saved_regs);
  1622. { Copy registers to temp }
  1623. href:=current_procinfo.save_regs_ref;
  1624. if size = sizeof(aint) then
  1625. a_load_reg_ref(list, OS_32, OS_32, hreg, href)
  1626. else
  1627. list.concat(taicpu.op_regset_ref(A_MOVEM,S_L,dataregs,addrregs,href));
  1628. end;
  1629. end;
  1630. procedure tcg68k.g_restore_registers(list:TAsmList);
  1631. var
  1632. dataregs: tcpuregisterset;
  1633. addrregs: tcpuregisterset;
  1634. href : treference;
  1635. r : integer;
  1636. hreg : tregister;
  1637. size : longint;
  1638. begin
  1639. { see the remark about buggy GNU AS versions in g_save_registers() (KB) }
  1640. dataregs:=[];
  1641. addrregs:=[];
  1642. if not(pi_has_saved_regs in current_procinfo.flags) then
  1643. exit;
  1644. { Copy registers from temp }
  1645. size:=0;
  1646. for r:=low(saved_standard_registers) to high(saved_standard_registers) do
  1647. if saved_standard_registers[r] in rg[R_INTREGISTER].used_in_proc then
  1648. begin
  1649. inc(size,sizeof(aint));
  1650. hreg:=newreg(R_INTREGISTER,saved_standard_registers[r],R_SUBWHOLE);
  1651. { Allocate register so the optimizer does not remove the load }
  1652. a_reg_alloc(list,hreg);
  1653. dataregs:=dataregs + [saved_standard_registers[r]];
  1654. end;
  1655. if uses_registers(R_ADDRESSREGISTER) then
  1656. for r:=low(saved_address_registers) to high(saved_address_registers) do
  1657. if saved_address_registers[r] in rg[R_ADDRESSREGISTER].used_in_proc then
  1658. begin
  1659. inc(size,sizeof(aint));
  1660. hreg:=newreg(R_ADDRESSREGISTER,saved_address_registers[r],R_SUBWHOLE);
  1661. { Allocate register so the optimizer does not remove the load }
  1662. a_reg_alloc(list,hreg);
  1663. addrregs:=addrregs + [saved_address_registers[r]];
  1664. end;
  1665. { 68k has no MM registers }
  1666. if uses_registers(R_MMREGISTER) then
  1667. internalerror(2014030202);
  1668. { Restore registers from temp }
  1669. href:=current_procinfo.save_regs_ref;
  1670. if size = sizeof(aint) then
  1671. a_load_ref_reg(list, OS_32, OS_32, href, hreg)
  1672. else
  1673. list.concat(taicpu.op_ref_regset(A_MOVEM,S_L,href,dataregs,addrregs));
  1674. tg.UnGetTemp(list,current_procinfo.save_regs_ref);
  1675. end;
  1676. procedure tcg68k.sign_extend(list: TAsmList;_oldsize : tcgsize; reg: tregister);
  1677. begin
  1678. case _oldsize of
  1679. { sign extend }
  1680. OS_S8:
  1681. begin
  1682. if (isaddressregister(reg)) then
  1683. internalerror(20020729);
  1684. if (current_settings.cputype = cpu_MC68000) then
  1685. begin
  1686. list.concat(taicpu.op_reg(A_EXT,S_W,reg));
  1687. list.concat(taicpu.op_reg(A_EXT,S_L,reg));
  1688. end
  1689. else
  1690. begin
  1691. // list.concat(tai_comment.create(strpnew('sign extend byte')));
  1692. list.concat(taicpu.op_reg(A_EXTB,S_L,reg));
  1693. end;
  1694. end;
  1695. OS_S16:
  1696. begin
  1697. if (isaddressregister(reg)) then
  1698. internalerror(20020729);
  1699. // list.concat(tai_comment.create(strpnew('sign extend word')));
  1700. list.concat(taicpu.op_reg(A_EXT,S_L,reg));
  1701. end;
  1702. { zero extend }
  1703. OS_8:
  1704. begin
  1705. // list.concat(tai_comment.create(strpnew('zero extend byte')));
  1706. list.concat(taicpu.op_const_reg(A_AND,S_L,$FF,reg));
  1707. end;
  1708. OS_16:
  1709. begin
  1710. // list.concat(tai_comment.create(strpnew('zero extend word')));
  1711. list.concat(taicpu.op_const_reg(A_AND,S_L,$FFFF,reg));
  1712. end;
  1713. end; { otherwise the size is already correct }
  1714. end;
  1715. procedure tcg68k.a_jmp_cond(list : TAsmList;cond : TOpCmp;l: tasmlabel);
  1716. var
  1717. ai : taicpu;
  1718. begin
  1719. if cond=OC_None then
  1720. ai := Taicpu.Op_sym(A_JMP,S_NO,l)
  1721. else
  1722. begin
  1723. ai:=Taicpu.Op_sym(A_Bxx,S_NO,l);
  1724. ai.SetCondition(TOpCmp2AsmCond[cond]);
  1725. end;
  1726. ai.is_jmp:=true;
  1727. list.concat(ai);
  1728. end;
  1729. { ensures a register is a dataregister. this is often used, as 68k can't do lots of
  1730. operations on an address register. if the register is a dataregister anyway, it
  1731. just returns it untouched.}
  1732. function tcg68k.force_to_dataregister(list: TAsmList; size: TCGSize; reg: TRegister): TRegister;
  1733. var
  1734. scratch_reg: TRegister;
  1735. instr: Taicpu;
  1736. begin
  1737. if isaddressregister(reg) then
  1738. begin
  1739. scratch_reg:=getintregister(list,OS_INT);
  1740. instr:=taicpu.op_reg_reg(A_MOVE,S_L,reg,scratch_reg);
  1741. add_move_instruction(instr);
  1742. list.concat(instr);
  1743. result:=scratch_reg;
  1744. end
  1745. else
  1746. result:=reg;
  1747. end;
  1748. { moves source register to destination register, if the two are not the same. can be used in pair
  1749. with force_to_dataregister() }
  1750. procedure tcg68k.move_if_needed(list: TAsmList; size: TCGSize; src: TRegister; dest: TRegister);
  1751. var
  1752. instr: Taicpu;
  1753. begin
  1754. if (src <> dest) then
  1755. begin
  1756. instr:=taicpu.op_reg_reg(A_MOVE,S_L,src,dest);
  1757. add_move_instruction(instr);
  1758. list.concat(instr);
  1759. end;
  1760. end;
  1761. procedure tcg68k.g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: tcgint);
  1762. var
  1763. hsym : tsym;
  1764. href : treference;
  1765. paraloc : Pcgparalocation;
  1766. begin
  1767. { calculate the parameter info for the procdef }
  1768. procdef.init_paraloc_info(callerside);
  1769. hsym:=tsym(procdef.parast.Find('self'));
  1770. if not(assigned(hsym) and
  1771. (hsym.typ=paravarsym)) then
  1772. internalerror(2013100702);
  1773. paraloc:=tparavarsym(hsym).paraloc[callerside].location;
  1774. while paraloc<>nil do
  1775. with paraloc^ do
  1776. begin
  1777. case loc of
  1778. LOC_REGISTER:
  1779. a_op_const_reg(list,OP_SUB,size,ioffset,register);
  1780. LOC_REFERENCE:
  1781. begin
  1782. { offset in the wrapper needs to be adjusted for the stored
  1783. return address }
  1784. reference_reset_base(href,reference.index,reference.offset-sizeof(pint),sizeof(pint));
  1785. list.concat(taicpu.op_ref_reg(A_MOVE,S_L,href,NR_D0));
  1786. list.concat(taicpu.op_const_reg(A_SUB,S_L,ioffset,NR_D0));
  1787. list.concat(taicpu.op_reg_ref(A_MOVE,S_L,NR_D0,href));
  1788. end
  1789. else
  1790. internalerror(2013100703);
  1791. end;
  1792. paraloc:=next;
  1793. end;
  1794. end;
  1795. procedure tcg68k.g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);
  1796. procedure getselftoa0(offs:longint);
  1797. var
  1798. href : treference;
  1799. selfoffsetfromsp : longint;
  1800. begin
  1801. { move.l offset(%sp),%a0 }
  1802. { framepointer is pushed for nested procs }
  1803. if procdef.parast.symtablelevel>normal_function_level then
  1804. selfoffsetfromsp:=sizeof(aint)
  1805. else
  1806. selfoffsetfromsp:=0;
  1807. reference_reset_base(href,NR_SP,selfoffsetfromsp+offs,4);
  1808. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_A0);
  1809. end;
  1810. procedure loadvmttoa0;
  1811. var
  1812. href : treference;
  1813. begin
  1814. { move.l (%a0),%a0 ; load vmt}
  1815. reference_reset_base(href,NR_A0,0,4);
  1816. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_A0);
  1817. end;
  1818. procedure op_ona0methodaddr;
  1819. var
  1820. href : treference;
  1821. offs : longint;
  1822. begin
  1823. if (procdef.extnumber=$ffff) then
  1824. Internalerror(2013100701);
  1825. reference_reset_base(href,NR_A0,tobjectdef(procdef.struct).vmtmethodoffset(procdef.extnumber),4);
  1826. list.concat(taicpu.op_ref_reg(A_MOVE,S_L,href,NR_A0));
  1827. reference_reset_base(href,NR_A0,0,4);
  1828. list.concat(taicpu.op_ref(A_JMP,S_L,href));
  1829. end;
  1830. var
  1831. make_global : boolean;
  1832. begin
  1833. if not(procdef.proctypeoption in [potype_function,potype_procedure]) then
  1834. Internalerror(200006137);
  1835. if not assigned(procdef.struct) or
  1836. (procdef.procoptions*[po_classmethod, po_staticmethod,
  1837. po_methodpointer, po_interrupt, po_iocheck]<>[]) then
  1838. Internalerror(200006138);
  1839. if procdef.owner.symtabletype<>ObjectSymtable then
  1840. Internalerror(200109191);
  1841. make_global:=false;
  1842. if (not current_module.is_unit) or
  1843. create_smartlink or
  1844. (procdef.owner.defowner.owner.symtabletype=globalsymtable) then
  1845. make_global:=true;
  1846. if make_global then
  1847. List.concat(Tai_symbol.Createname_global(labelname,AT_FUNCTION,0))
  1848. else
  1849. List.concat(Tai_symbol.Createname(labelname,AT_FUNCTION,0));
  1850. { set param1 interface to self }
  1851. g_adjust_self_value(list,procdef,ioffset);
  1852. { case 4 }
  1853. if (po_virtualmethod in procdef.procoptions) and
  1854. not is_objectpascal_helper(procdef.struct) then
  1855. begin
  1856. getselftoa0(4);
  1857. loadvmttoa0;
  1858. op_ona0methodaddr;
  1859. end
  1860. { case 0 }
  1861. else
  1862. list.concat(taicpu.op_sym(A_JMP,S_L,current_asmdata.RefAsmSymbol(procdef.mangledname)));
  1863. List.concat(Tai_symbol_end.Createname(labelname));
  1864. end;
  1865. {****************************************************************************}
  1866. { TCG64F68K }
  1867. {****************************************************************************}
  1868. procedure tcg64f68k.a_op64_reg_reg(list : TAsmList;op:TOpCG;size: tcgsize; regsrc,regdst : tregister64);
  1869. var
  1870. hreg1, hreg2 : tregister;
  1871. opcode : tasmop;
  1872. xopcode : tasmop;
  1873. instr : taicpu;
  1874. begin
  1875. opcode := topcg2tasmop[op];
  1876. xopcode := topcg2tasmopx[op];
  1877. case op of
  1878. OP_ADD,OP_SUB:
  1879. begin
  1880. { if one of these three registers is an address
  1881. register, we'll really get into problems! }
  1882. if isaddressregister(regdst.reglo) or
  1883. isaddressregister(regdst.reghi) or
  1884. isaddressregister(regsrc.reghi) then
  1885. internalerror(2014030101);
  1886. list.concat(taicpu.op_reg_reg(opcode,S_L,regsrc.reglo,regdst.reglo));
  1887. list.concat(taicpu.op_reg_reg(xopcode,S_L,regsrc.reghi,regdst.reghi));
  1888. end;
  1889. OP_AND,OP_OR:
  1890. begin
  1891. { at least one of the registers must be a data register }
  1892. if (isaddressregister(regdst.reglo) and
  1893. isaddressregister(regsrc.reglo)) or
  1894. (isaddressregister(regsrc.reghi) and
  1895. isaddressregister(regdst.reghi)) then
  1896. internalerror(2014030102);
  1897. cg.a_op_reg_reg(list,op,OS_32,regsrc.reglo,regdst.reglo);
  1898. cg.a_op_reg_reg(list,op,OS_32,regsrc.reghi,regdst.reghi);
  1899. end;
  1900. { this is handled in 1st pass for 32-bit cpu's (helper call) }
  1901. OP_IDIV,OP_DIV,
  1902. OP_IMUL,OP_MUL:
  1903. internalerror(2002081701);
  1904. { this is also handled in 1st pass for 32-bit cpu's (helper call) }
  1905. OP_SAR,OP_SHL,OP_SHR:
  1906. internalerror(2002081702);
  1907. OP_XOR:
  1908. begin
  1909. if isaddressregister(regdst.reglo) or
  1910. isaddressregister(regsrc.reglo) or
  1911. isaddressregister(regsrc.reghi) or
  1912. isaddressregister(regdst.reghi) then
  1913. internalerror(2014030103);
  1914. cg.a_op_reg_reg(list,op,OS_32,regsrc.reglo,regdst.reglo);
  1915. cg.a_op_reg_reg(list,op,OS_32,regsrc.reghi,regdst.reghi);
  1916. end;
  1917. OP_NEG,OP_NOT:
  1918. begin
  1919. if isaddressregister(regdst.reglo) or
  1920. isaddressregister(regdst.reghi) then
  1921. internalerror(2014030104);
  1922. instr:=taicpu.op_reg_reg(A_MOVE,S_L,regsrc.reglo,regdst.reglo);
  1923. cg.add_move_instruction(instr);
  1924. list.concat(instr);
  1925. instr:=taicpu.op_reg_reg(A_MOVE,S_L,regsrc.reghi,regdst.reghi);
  1926. cg.add_move_instruction(instr);
  1927. list.concat(instr);
  1928. if (op = OP_NOT) then
  1929. xopcode:=opcode;
  1930. list.concat(taicpu.op_reg(opcode,S_L,regdst.reglo));
  1931. list.concat(taicpu.op_reg(xopcode,S_L,regdst.reghi));
  1932. end;
  1933. end; { end case }
  1934. end;
  1935. procedure tcg64f68k.a_op64_const_reg(list : TAsmList;op:TOpCG;size: tcgsize; value : int64;regdst : tregister64);
  1936. var
  1937. lowvalue : cardinal;
  1938. highvalue : cardinal;
  1939. opcode : tasmop;
  1940. xopcode : tasmop;
  1941. hreg : tregister;
  1942. begin
  1943. { is it optimized out ? }
  1944. { optimize64_op_const_reg doesn't seem to be used in any cg64f32 right now. why? (KB) }
  1945. { if cg.optimize64_op_const_reg(list,op,value,reg) then
  1946. exit; }
  1947. lowvalue := cardinal(value);
  1948. highvalue := value shr 32;
  1949. opcode := topcg2tasmop[op];
  1950. xopcode := topcg2tasmopx[op];
  1951. { the destination registers must be data registers }
  1952. if isaddressregister(regdst.reglo) or
  1953. isaddressregister(regdst.reghi) then
  1954. internalerror(2014030105);
  1955. case op of
  1956. OP_ADD,OP_SUB:
  1957. begin
  1958. hreg:=cg.getintregister(list,OS_INT);
  1959. { cg.a_load_const_reg provides optimized loading to register for special cases }
  1960. cg.a_load_const_reg(list,OS_S32,longint(highvalue),hreg);
  1961. { don't use cg.a_op_const_reg() here, because a possible optimized
  1962. ADDQ/SUBQ wouldn't set the eXtend bit }
  1963. list.concat(taicpu.op_const_reg(opcode,S_L,lowvalue,regdst.reglo));
  1964. list.concat(taicpu.op_reg_reg(xopcode,S_L,hreg,regdst.reghi));
  1965. end;
  1966. OP_AND,OP_OR,OP_XOR:
  1967. begin
  1968. cg.a_op_const_reg(list,op,OS_S32,longint(lowvalue),regdst.reglo);
  1969. cg.a_op_const_reg(list,op,OS_S32,longint(highvalue),regdst.reghi);
  1970. end;
  1971. { this is handled in 1st pass for 32-bit cpus (helper call) }
  1972. OP_IDIV,OP_DIV,
  1973. OP_IMUL,OP_MUL:
  1974. internalerror(2002081701);
  1975. { this is also handled in 1st pass for 32-bit cpus (helper call) }
  1976. OP_SAR,OP_SHL,OP_SHR:
  1977. internalerror(2002081702);
  1978. { these should have been handled already by earlier passes }
  1979. OP_NOT,OP_NEG:
  1980. internalerror(2012110403);
  1981. end; { end case }
  1982. end;
  1983. procedure create_codegen;
  1984. begin
  1985. cg := tcg68k.create;
  1986. cg64 :=tcg64f68k.create;
  1987. end;
  1988. end.