narmadd.pas 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368
  1. {
  2. $Id$
  3. Copyright (c) 2000-2002 by Florian Klaempfl
  4. Code generation for add nodes on the ARM
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. unit narmadd;
  19. {$i fpcdefs.inc}
  20. interface
  21. uses
  22. node,ncgadd,cpubase;
  23. type
  24. tarmaddnode = class(tcgaddnode)
  25. private
  26. function GetResFlags(unsigned:Boolean):TResFlags;
  27. protected
  28. procedure second_addfloat;override;
  29. procedure second_cmpfloat;override;
  30. procedure second_cmpordinal;override;
  31. procedure second_cmpsmallset;override;
  32. procedure second_cmp64bit;override;
  33. end;
  34. implementation
  35. uses
  36. globtype,systems,
  37. cutils,verbose,globals,
  38. symconst,symdef,paramgr,
  39. aasmbase,aasmtai,aasmcpu,defutil,htypechk,
  40. cgbase,cpuinfo,pass_1,pass_2,regvars,cgcpu,
  41. cpupara,
  42. ncon,nset,nadd,
  43. ncgutil,tgobj,rgobj,rgcpu,cgobj,cg64f32;
  44. {*****************************************************************************
  45. TSparcAddNode
  46. *****************************************************************************}
  47. function tarmaddnode.GetResFlags(unsigned:Boolean):TResFlags;
  48. begin
  49. case NodeType of
  50. equaln:
  51. GetResFlags:=F_EQ;
  52. unequaln:
  53. GetResFlags:=F_NE;
  54. else
  55. if not(unsigned) then
  56. begin
  57. if nf_swaped in flags then
  58. case NodeType of
  59. ltn:
  60. GetResFlags:=F_GT;
  61. lten:
  62. GetResFlags:=F_GE;
  63. gtn:
  64. GetResFlags:=F_LT;
  65. gten:
  66. GetResFlags:=F_LE;
  67. end
  68. else
  69. case NodeType of
  70. ltn:
  71. GetResFlags:=F_LT;
  72. lten:
  73. GetResFlags:=F_LE;
  74. gtn:
  75. GetResFlags:=F_GT;
  76. gten:
  77. GetResFlags:=F_GE;
  78. end;
  79. end
  80. else
  81. begin
  82. if nf_swaped in Flags then
  83. case NodeType of
  84. ltn:
  85. GetResFlags:=F_HI;
  86. lten:
  87. GetResFlags:=F_CS;
  88. gtn:
  89. GetResFlags:=F_CC;
  90. gten:
  91. GetResFlags:=F_LS;
  92. end
  93. else
  94. case NodeType of
  95. ltn:
  96. GetResFlags:=F_CC;
  97. lten:
  98. GetResFlags:=F_LS;
  99. gtn:
  100. GetResFlags:=F_HI;
  101. gten:
  102. GetResFlags:=F_CS;
  103. end;
  104. end;
  105. end;
  106. end;
  107. procedure tarmaddnode.second_addfloat;
  108. var
  109. op : TAsmOp;
  110. begin
  111. case aktfputype of
  112. fpu_fpa,
  113. fpu_fpa10,
  114. fpu_fpa11:
  115. begin
  116. pass_left_right;
  117. if (nf_swaped in flags) then
  118. swapleftright;
  119. case nodetype of
  120. addn :
  121. op:=A_ADF;
  122. muln :
  123. op:=A_MUF;
  124. subn :
  125. op:=A_SUF;
  126. slashn :
  127. op:=A_DVF;
  128. else
  129. internalerror(200308313);
  130. end;
  131. { force fpureg as location, left right doesn't matter
  132. as both will be in a fpureg }
  133. location_force_fpureg(exprasmlist,left.location,true);
  134. location_force_fpureg(exprasmlist,right.location,(left.location.loc<>LOC_CFPUREGISTER));
  135. location_reset(location,LOC_FPUREGISTER,def_cgsize(resulttype.def));
  136. if left.location.loc<>LOC_CFPUREGISTER then
  137. location.register:=left.location.register
  138. else
  139. location.register:=right.location.register;
  140. exprasmlist.concat(setoppostfix(taicpu.op_reg_reg_reg(op,
  141. location.register,left.location.register,right.location.register),
  142. cgsize2fpuoppostfix[def_cgsize(resulttype.def)]));
  143. release_reg_left_right;
  144. location.loc:=LOC_FPUREGISTER;
  145. end;
  146. fpu_soft:
  147. { this case should be handled already by pass1 }
  148. internalerror(200308252);
  149. else
  150. internalerror(200308251);
  151. end;
  152. end;
  153. procedure tarmaddnode.second_cmpfloat;
  154. begin
  155. pass_left_right;
  156. if (nf_swaped in flags) then
  157. swapleftright;
  158. { force fpureg as location, left right doesn't matter
  159. as both will be in a fpureg }
  160. location_force_fpureg(exprasmlist,left.location,true);
  161. location_force_fpureg(exprasmlist,right.location,true);
  162. location_reset(location,LOC_FLAGS,OS_NO);
  163. location.resflags:=getresflags(true);
  164. if nodetype in [equaln,unequaln] then
  165. exprasmlist.concat(setoppostfix(taicpu.op_reg_reg(A_CMF,
  166. left.location.register,right.location.register),
  167. cgsize2fpuoppostfix[def_cgsize(resulttype.def)]))
  168. else
  169. exprasmlist.concat(setoppostfix(taicpu.op_reg_reg(A_CMFE,
  170. left.location.register,right.location.register),
  171. cgsize2fpuoppostfix[def_cgsize(resulttype.def)]));
  172. release_reg_left_right;
  173. location_reset(location,LOC_FLAGS,OS_NO);
  174. location.resflags:=getresflags(false);
  175. end;
  176. procedure tarmaddnode.second_cmpsmallset;
  177. var
  178. tmpreg : tregister;
  179. begin
  180. pass_left_right;
  181. location_reset(location,LOC_FLAGS,OS_NO);
  182. force_reg_left_right(false,false);
  183. case nodetype of
  184. equaln:
  185. begin
  186. exprasmlist.concat(taicpu.op_reg_reg(A_CMP,left.location.register,right.location.register));
  187. location.resflags:=F_EQ;
  188. end;
  189. unequaln:
  190. begin
  191. exprasmlist.concat(taicpu.op_reg_reg(A_CMP,left.location.register,right.location.register));
  192. location.resflags:=F_NE;
  193. end;
  194. lten,
  195. gten:
  196. begin
  197. if (not(nf_swaped in flags) and
  198. (nodetype = lten)) or
  199. ((nf_swaped in flags) and
  200. (nodetype = gten)) then
  201. swapleftright;
  202. tmpreg:=cg.getintregister(exprasmlist,location.size);
  203. exprasmlist.concat(taicpu.op_reg_reg_reg(A_AND,tmpreg,left.location.register,right.location.register));
  204. exprasmlist.concat(taicpu.op_reg_reg(A_CMP,tmpreg,right.location.register));
  205. cg.ungetregister(exprasmlist,tmpreg);
  206. location.resflags:=F_EQ;
  207. end;
  208. else
  209. internalerror(2004012401);
  210. end;
  211. release_reg_left_right;
  212. end;
  213. procedure tarmaddnode.second_cmp64bit;
  214. var
  215. unsigned : boolean;
  216. tmpreg : tregister;
  217. begin
  218. pass_left_right;
  219. force_reg_left_right(false,false);
  220. unsigned:=not(is_signed(left.resulttype.def)) or
  221. not(is_signed(right.resulttype.def));
  222. location_reset(location,LOC_FLAGS,OS_NO);
  223. location.resflags:=getresflags(unsigned);
  224. { operation requiring proper N, Z and C flags ? }
  225. if unsigned or (nodetype in [equaln,unequaln]) then
  226. begin
  227. exprasmlist.concat(taicpu.op_reg_reg(A_CMP,left.location.register64.reghi,right.location.register64.reghi));
  228. exprasmlist.concat(setcondition(taicpu.op_reg_reg(A_CMP,left.location.register64.reglo,right.location.register64.reglo),C_EQ));
  229. end
  230. { operation requiring proper N, V and C flags ? }
  231. else if nodetype in [gten,ltn] then
  232. begin
  233. tmpreg:=cg.getintregister(exprasmlist,location.size);
  234. exprasmlist.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SUB,tmpreg,left.location.register64.reglo,right.location.register64.reglo),PF_S));
  235. exprasmlist.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SBC,tmpreg,left.location.register64.reghi,right.location.register64.reghi),PF_S));
  236. cg.ungetregister(exprasmlist,tmpreg);
  237. end
  238. else
  239. { operation requiring proper N, Z and V flags ? }
  240. begin
  241. { this isn't possible so swap operands and use the "reverse" operation }
  242. tmpreg:=cg.getintregister(exprasmlist,location.size);
  243. exprasmlist.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SUB,tmpreg,right.location.register64.reglo,left.location.register64.reglo),PF_S));
  244. exprasmlist.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SBC,tmpreg,right.location.register64.reghi,left.location.register64.reghi),PF_S));
  245. cg.ungetregister(exprasmlist,tmpreg);
  246. if nf_swaped in flags then
  247. begin
  248. if location.resflags=F_LT then
  249. location.resflags:=F_GT
  250. else if location.resflags=F_GE then
  251. location.resflags:=F_LE
  252. else
  253. internalerror(200401221);
  254. end
  255. else
  256. begin
  257. if location.resflags=F_GT then
  258. location.resflags:=F_LT
  259. else if location.resflags=F_LE then
  260. location.resflags:=F_GE
  261. else
  262. internalerror(200401221);
  263. end;
  264. end;
  265. release_reg_left_right;
  266. end;
  267. procedure tarmaddnode.second_cmpordinal;
  268. var
  269. unsigned : boolean;
  270. tmpreg : tregister;
  271. b : byte;
  272. begin
  273. pass_left_right;
  274. force_reg_left_right(true,true);
  275. unsigned:=not(is_signed(left.resulttype.def)) or
  276. not(is_signed(right.resulttype.def));
  277. if right.location.loc = LOC_CONSTANT then
  278. begin
  279. if is_shifter_const(right.location.value,b) then
  280. exprasmlist.concat(taicpu.op_reg_const(A_CMP,left.location.register,right.location.value))
  281. else
  282. begin
  283. tmpreg:=cg.getintregister(exprasmlist,location.size);
  284. cg.a_load_const_reg(exprasmlist,OS_INT,
  285. aword(right.location.value),tmpreg);
  286. exprasmlist.concat(taicpu.op_reg_reg(A_CMP,left.location.register,tmpreg));
  287. cg.ungetregister(exprasmlist,tmpreg);
  288. end;
  289. end
  290. else
  291. exprasmlist.concat(taicpu.op_reg_reg(A_CMP,left.location.register,right.location.register));
  292. location_reset(location,LOC_FLAGS,OS_NO);
  293. location.resflags:=getresflags(unsigned);
  294. release_reg_left_right;
  295. end;
  296. begin
  297. caddnode:=tarmaddnode;
  298. end.
  299. {
  300. $Log$
  301. Revision 1.15 2004-06-20 08:55:31 florian
  302. * logs truncated
  303. Revision 1.14 2004/03/23 21:03:50 florian
  304. * arm assembler instructions can have 4 operands
  305. * qword comparisations fixed
  306. Revision 1.13 2004/03/13 18:45:40 florian
  307. * floating compares fixed
  308. * unary minus for floats fixed
  309. Revision 1.12 2004/03/11 22:41:37 florian
  310. + second_cmpfloat implemented, needs probably to be fixed
  311. Revision 1.11 2004/01/26 19:05:56 florian
  312. * fixed several arm issues
  313. Revision 1.10 2004/01/24 20:19:46 florian
  314. * fixed some spilling stuff
  315. + not(<int64>) implemented
  316. + small set comparisations implemented
  317. }