aasmcpu.pas 84 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515
  1. {
  2. $Id$
  3. Copyright (c) 1998-2002 by Florian Klaempfl and Peter Vreman
  4. Contains the abstract assembler implementation for the i386
  5. * Portions of this code was inspired by the NASM sources
  6. The Netwide Assembler is Copyright (c) 1996 Simon Tatham and
  7. Julian Hall. All rights reserved.
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; if not, write to the Free Software
  18. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. ****************************************************************************
  20. }
  21. unit aasmcpu;
  22. {$i fpcdefs.inc}
  23. interface
  24. uses
  25. cclasses,globals,verbose,
  26. cpuinfo,cpubase,
  27. cgbase,
  28. symppu,symtype,symsym,
  29. aasmbase,aasmtai;
  30. const
  31. { "mov reg,reg" source operand number }
  32. O_MOV_SOURCE = 0;
  33. { "mov reg,reg" destination operand number }
  34. O_MOV_DEST = 1;
  35. { Operand types }
  36. OT_NONE = $00000000;
  37. OT_BITS8 = $00000001; { size, and other attributes, of the operand }
  38. OT_BITS16 = $00000002;
  39. OT_BITS32 = $00000004;
  40. OT_BITS64 = $00000008; { FPU only }
  41. OT_BITS80 = $00000010;
  42. OT_FAR = $00000020; { this means 16:16 or 16:32, like in CALL/JMP }
  43. OT_NEAR = $00000040;
  44. OT_SHORT = $00000080;
  45. OT_SIZE_MASK = $000000FF; { all the size attributes }
  46. OT_NON_SIZE = longint(not OT_SIZE_MASK);
  47. OT_SIGNED = $00000100; { the operand need to be signed -128-127 }
  48. OT_TO = $00000200; { operand is followed by a colon }
  49. { reverse effect in FADD, FSUB &c }
  50. OT_COLON = $00000400;
  51. OT_REGISTER = $00001000;
  52. OT_IMMEDIATE = $00002000;
  53. OT_IMM8 = $00002001;
  54. OT_IMM16 = $00002002;
  55. OT_IMM32 = $00002004;
  56. OT_IMM64 = $00002008;
  57. OT_IMM80 = $00002010;
  58. OT_REGMEM = $00200000; { for r/m, ie EA, operands }
  59. OT_REGNORM = $00201000; { 'normal' reg, qualifies as EA }
  60. OT_REG8 = $00201001;
  61. OT_REG16 = $00201002;
  62. OT_REG32 = $00201004;
  63. OT_REG64 = $00201008;
  64. OT_MMXREG = $00201008; { MMX registers }
  65. OT_XMMREG = $00201010; { Katmai registers }
  66. OT_MEMORY = $00204000; { register number in 'basereg' }
  67. OT_MEM8 = $00204001;
  68. OT_MEM16 = $00204002;
  69. OT_MEM32 = $00204004;
  70. OT_MEM64 = $00204008;
  71. OT_MEM80 = $00204010;
  72. OT_FPUREG = $01000000; { floating point stack registers }
  73. OT_FPU0 = $01000800; { FPU stack register zero }
  74. OT_REG_SMASK = $00070000; { special register operands: these may be treated differently }
  75. { a mask for the following }
  76. OT_REG_ACCUM = $00211000; { FUNCTION_RETURN_REG: AL, AX or EAX }
  77. OT_REG_AL = $00211001; { REG_ACCUM | BITSxx }
  78. OT_REG_AX = $00211002; { ditto }
  79. OT_REG_EAX = $00211004; { and again }
  80. {$ifdef x86_64}
  81. OT_REG_RAX = $00211008;
  82. {$endif x86_64}
  83. OT_REG_COUNT = $00221000; { counter: CL, CX or ECX }
  84. OT_REG_CL = $00221001; { REG_COUNT | BITSxx }
  85. OT_REG_CX = $00221002; { ditto }
  86. OT_REG_ECX = $00221004; { another one }
  87. {$ifdef x86_64}
  88. OT_REG_RCX = $00221008;
  89. {$endif x86_64}
  90. OT_REG_DX = $00241002;
  91. OT_REG_EDX = $00241004;
  92. OT_REG_SREG = $00081002; { any segment register }
  93. OT_REG_CS = $01081002; { CS }
  94. OT_REG_DESS = $02081002; { DS, ES, SS (non-CS 86 registers) }
  95. OT_REG_FSGS = $04081002; { FS, GS (386 extended registers) }
  96. OT_REG_CDT = $00101004; { CRn, DRn and TRn }
  97. OT_REG_CREG = $08101004; { CRn }
  98. OT_REG_CR4 = $08101404; { CR4 (Pentium only) }
  99. OT_REG_DREG = $10101004; { DRn }
  100. OT_REG_TREG = $20101004; { TRn }
  101. OT_MEM_OFFS = $00604000; { special type of EA }
  102. { simple [address] offset }
  103. OT_ONENESS = $00800000; { special type of immediate operand }
  104. { so UNITY == IMMEDIATE | ONENESS }
  105. OT_UNITY = $00802000; { for shift/rotate instructions }
  106. { Size of the instruction table converted by nasmconv.pas }
  107. {$ifdef x86_64}
  108. instabentries = {$i x86_64no.inc}
  109. {$else x86_64}
  110. instabentries = {$i i386nop.inc}
  111. {$endif x86_64}
  112. maxinfolen = 8;
  113. type
  114. TOperandOrder = (op_intel,op_att);
  115. tinsentry=packed record
  116. opcode : tasmop;
  117. ops : byte;
  118. optypes : array[0..2] of longint;
  119. code : array[0..maxinfolen] of char;
  120. flags : longint;
  121. end;
  122. pinsentry=^tinsentry;
  123. { alignment for operator }
  124. tai_align = class(tai_align_abstract)
  125. reg : tregister;
  126. constructor create(b:byte);
  127. constructor create_op(b: byte; _op: byte);
  128. function calculatefillbuf(var buf : tfillbuffer):pchar;override;
  129. end;
  130. taicpu = class(taicpu_abstract)
  131. opsize : topsize;
  132. constructor op_none(op : tasmop;_size : topsize);
  133. constructor op_reg(op : tasmop;_size : topsize;_op1 : tregister);
  134. constructor op_const(op : tasmop;_size : topsize;_op1 : aword);
  135. constructor op_ref(op : tasmop;_size : topsize;const _op1 : treference);
  136. constructor op_reg_reg(op : tasmop;_size : topsize;_op1,_op2 : tregister);
  137. constructor op_reg_ref(op : tasmop;_size : topsize;_op1 : tregister;const _op2 : treference);
  138. constructor op_reg_const(op:tasmop; _size: topsize; _op1: tregister; _op2: aword);
  139. constructor op_const_reg(op : tasmop;_size : topsize;_op1 : aword;_op2 : tregister);
  140. constructor op_const_const(op : tasmop;_size : topsize;_op1,_op2 : aword);
  141. constructor op_const_ref(op : tasmop;_size : topsize;_op1 : aword;const _op2 : treference);
  142. constructor op_ref_reg(op : tasmop;_size : topsize;const _op1 : treference;_op2 : tregister);
  143. constructor op_reg_reg_reg(op : tasmop;_size : topsize;_op1,_op2,_op3 : tregister);
  144. constructor op_const_reg_reg(op : tasmop;_size : topsize;_op1 : aword;_op2 : tregister;_op3 : tregister);
  145. constructor op_const_ref_reg(op : tasmop;_size : topsize;_op1 : aword;const _op2 : treference;_op3 : tregister);
  146. constructor op_reg_reg_ref(op : tasmop;_size : topsize;_op1,_op2 : tregister; const _op3 : treference);
  147. constructor op_const_reg_ref(op : tasmop;_size : topsize;_op1 : aword;_op2 : tregister;const _op3 : treference);
  148. { this is for Jmp instructions }
  149. constructor op_cond_sym(op : tasmop;cond:TAsmCond;_size : topsize;_op1 : tasmsymbol);
  150. constructor op_sym(op : tasmop;_size : topsize;_op1 : tasmsymbol);
  151. constructor op_sym_ofs(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint);
  152. constructor op_sym_ofs_reg(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint;_op2 : tregister);
  153. constructor op_sym_ofs_ref(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint;const _op2 : treference);
  154. procedure changeopsize(siz:topsize);
  155. function GetString:string;
  156. procedure CheckNonCommutativeOpcodes;
  157. private
  158. FOperandOrder : TOperandOrder;
  159. procedure init(_size : topsize); { this need to be called by all constructor }
  160. {$ifndef NOAG386BIN}
  161. public
  162. { the next will reset all instructions that can change in pass 2 }
  163. procedure ResetPass1;
  164. procedure ResetPass2;
  165. function CheckIfValid:boolean;
  166. function Pass1(offset:longint):longint;virtual;
  167. procedure Pass2(sec:TAsmObjectdata);virtual;
  168. procedure SetOperandOrder(order:TOperandOrder);
  169. function is_nop:boolean;override;
  170. function is_move:boolean;override;
  171. function spill_registers(list:Taasmoutput;
  172. rgget:Trggetproc;
  173. rgunget:Trgungetproc;
  174. r:Tsuperregisterset;
  175. var unusedregsint:Tsuperregisterset;
  176. const spilltemplist:Tspill_temp_list):boolean;override;
  177. protected
  178. procedure ppuloadoper(ppufile:tcompilerppufile;var o:toper);override;
  179. procedure ppuwriteoper(ppufile:tcompilerppufile;const o:toper);override;
  180. procedure ppuderefoper(var o:toper);override;
  181. private
  182. { next fields are filled in pass1, so pass2 is faster }
  183. insentry : PInsEntry;
  184. insoffset,
  185. inssize : longint;
  186. LastInsOffset : longint; { need to be public to be reset }
  187. function InsEnd:longint;
  188. procedure create_ot;
  189. function Matches(p:PInsEntry):longint;
  190. function calcsize(p:PInsEntry):longint;
  191. procedure gencode(sec:TAsmObjectData);
  192. function NeedAddrPrefix(opidx:byte):boolean;
  193. procedure Swapoperands;
  194. function FindInsentry:boolean;
  195. {$endif NOAG386BIN}
  196. end;
  197. procedure InitAsm;
  198. procedure DoneAsm;
  199. implementation
  200. uses
  201. cutils,
  202. itx86att;
  203. {*****************************************************************************
  204. Instruction table
  205. *****************************************************************************}
  206. const
  207. {Instruction flags }
  208. IF_NONE = $00000000;
  209. IF_SM = $00000001; { size match first two operands }
  210. IF_SM2 = $00000002;
  211. IF_SB = $00000004; { unsized operands can't be non-byte }
  212. IF_SW = $00000008; { unsized operands can't be non-word }
  213. IF_SD = $00000010; { unsized operands can't be nondword }
  214. IF_AR0 = $00000020; { SB, SW, SD applies to argument 0 }
  215. IF_AR1 = $00000040; { SB, SW, SD applies to argument 1 }
  216. IF_AR2 = $00000060; { SB, SW, SD applies to argument 2 }
  217. IF_ARMASK = $00000060; { mask for unsized argument spec }
  218. IF_PRIV = $00000100; { it's a privileged instruction }
  219. IF_SMM = $00000200; { it's only valid in SMM }
  220. IF_PROT = $00000400; { it's protected mode only }
  221. IF_UNDOC = $00001000; { it's an undocumented instruction }
  222. IF_FPU = $00002000; { it's an FPU instruction }
  223. IF_MMX = $00004000; { it's an MMX instruction }
  224. { it's a 3DNow! instruction }
  225. IF_3DNOW = $00008000;
  226. { it's a SSE (KNI, MMX2) instruction }
  227. IF_SSE = $00010000;
  228. { SSE2 instructions }
  229. IF_SSE2 = $00020000;
  230. { SSE3 instructions }
  231. IF_SSE3 = $00040000;
  232. { the mask for processor types }
  233. {IF_PMASK = longint($FF000000);}
  234. { the mask for disassembly "prefer" }
  235. {IF_PFMASK = longint($F001FF00);}
  236. IF_8086 = $00000000; { 8086 instruction }
  237. IF_186 = $01000000; { 186+ instruction }
  238. IF_286 = $02000000; { 286+ instruction }
  239. IF_386 = $03000000; { 386+ instruction }
  240. IF_486 = $04000000; { 486+ instruction }
  241. IF_PENT = $05000000; { Pentium instruction }
  242. IF_P6 = $06000000; { P6 instruction }
  243. IF_KATMAI = $07000000; { Katmai instructions }
  244. { Willamette instructions }
  245. IF_WILLAMETTE = $08000000;
  246. { Prescott instructions }
  247. IF_PRESCOTT = $09000000;
  248. IF_CYRIX = $10000000; { Cyrix-specific instruction }
  249. IF_AMD = $20000000; { AMD-specific instruction }
  250. { added flags }
  251. IF_PRE = $40000000; { it's a prefix instruction }
  252. IF_PASS2 = longint($80000000); { if the instruction can change in a second pass }
  253. type
  254. TInsTabCache=array[TasmOp] of longint;
  255. PInsTabCache=^TInsTabCache;
  256. const
  257. {$ifdef x86_64}
  258. InsTab:array[0..instabentries-1] of TInsEntry={$i x86_64ta.inc}
  259. {$else x86_64}
  260. InsTab:array[0..instabentries-1] of TInsEntry={$i i386tab.inc}
  261. {$endif x86_64}
  262. var
  263. InsTabCache : PInsTabCache;
  264. const
  265. {$ifdef x86_64}
  266. { Intel style operands ! }
  267. opsize_2_type:array[0..2,topsize] of longint=(
  268. (OT_NONE,
  269. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS16,OT_BITS32,OT_BITS32,OT_BITS64,OT_BITS64,OT_BITS64,
  270. OT_BITS16,OT_BITS32,OT_BITS64,
  271. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_BITS64,OT_BITS64,OT_NONE,
  272. OT_NEAR,OT_FAR,OT_SHORT
  273. ),
  274. (OT_NONE,
  275. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS8,OT_BITS8,OT_BITS16,OT_BITS8,OT_BITS16,OT_BITS32,
  276. OT_BITS16,OT_BITS32,OT_BITS64,
  277. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_BITS64,OT_BITS64,OT_NONE,
  278. OT_NEAR,OT_FAR,OT_SHORT
  279. ),
  280. (OT_NONE,
  281. OT_BITS8,OT_BITS16,OT_BITS32,OT_NONE,OT_NONE,OT_NONE,OT_NONE,OT_NONE,OT_NONE,
  282. OT_BITS16,OT_BITS32,OT_BITS64,
  283. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_BITS64,OT_BITS64,OT_NONE,
  284. OT_NEAR,OT_FAR,OT_SHORT
  285. )
  286. );
  287. reg_ot_table : array[tregisterindex] of longint = (
  288. {$i r8664ot.inc}
  289. );
  290. {$else x86_64}
  291. { Intel style operands ! }
  292. opsize_2_type:array[0..2,topsize] of longint=(
  293. (OT_NONE,
  294. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS16,OT_BITS32,OT_BITS32,
  295. OT_BITS16,OT_BITS32,OT_BITS64,
  296. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_BITS64,OT_BITS64,OT_NONE,
  297. OT_NEAR,OT_FAR,OT_SHORT
  298. ),
  299. (OT_NONE,
  300. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS8,OT_BITS8,OT_BITS16,
  301. OT_BITS16,OT_BITS32,OT_BITS64,
  302. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_BITS64,OT_BITS64,OT_NONE,
  303. OT_NEAR,OT_FAR,OT_SHORT
  304. ),
  305. (OT_NONE,
  306. OT_BITS8,OT_BITS16,OT_BITS32,OT_NONE,OT_NONE,OT_NONE,
  307. OT_BITS16,OT_BITS32,OT_BITS64,
  308. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_BITS64,OT_BITS64,OT_NONE,
  309. OT_NEAR,OT_FAR,OT_SHORT
  310. )
  311. );
  312. reg_ot_table : array[tregisterindex] of longint = (
  313. {$i r386ot.inc}
  314. );
  315. {$endif x86_64}
  316. subreg2type:array[tsubregister] of longint = (
  317. OT_NONE,OT_REG8,OT_REG8,OT_REG16,OT_REG32,OT_REG64
  318. );
  319. {****************************************************************************
  320. TAI_ALIGN
  321. ****************************************************************************}
  322. constructor tai_align.create(b: byte);
  323. begin
  324. inherited create(b);
  325. reg:=NR_ECX;
  326. end;
  327. constructor tai_align.create_op(b: byte; _op: byte);
  328. begin
  329. inherited create_op(b,_op);
  330. reg:=NR_NO;
  331. end;
  332. function tai_align.calculatefillbuf(var buf : tfillbuffer):pchar;
  333. const
  334. alignarray:array[0..5] of string[8]=(
  335. #$8D#$B4#$26#$00#$00#$00#$00,
  336. #$8D#$B6#$00#$00#$00#$00,
  337. #$8D#$74#$26#$00,
  338. #$8D#$76#$00,
  339. #$89#$F6,
  340. #$90
  341. );
  342. var
  343. bufptr : pchar;
  344. j : longint;
  345. begin
  346. inherited calculatefillbuf(buf);
  347. if not use_op then
  348. begin
  349. bufptr:=pchar(@buf);
  350. while (fillsize>0) do
  351. begin
  352. for j:=0 to 5 do
  353. if (fillsize>=length(alignarray[j])) then
  354. break;
  355. move(alignarray[j][1],bufptr^,length(alignarray[j]));
  356. inc(bufptr,length(alignarray[j]));
  357. dec(fillsize,length(alignarray[j]));
  358. end;
  359. end;
  360. calculatefillbuf:=pchar(@buf);
  361. end;
  362. {*****************************************************************************
  363. Taicpu Constructors
  364. *****************************************************************************}
  365. procedure taicpu.changeopsize(siz:topsize);
  366. begin
  367. opsize:=siz;
  368. end;
  369. procedure taicpu.init(_size : topsize);
  370. begin
  371. { default order is att }
  372. FOperandOrder:=op_att;
  373. segprefix:=NR_NO;
  374. opsize:=_size;
  375. {$ifndef NOAG386BIN}
  376. insentry:=nil;
  377. LastInsOffset:=-1;
  378. InsOffset:=0;
  379. InsSize:=0;
  380. {$endif}
  381. end;
  382. constructor taicpu.op_none(op : tasmop;_size : topsize);
  383. begin
  384. inherited create(op);
  385. init(_size);
  386. end;
  387. constructor taicpu.op_reg(op : tasmop;_size : topsize;_op1 : tregister);
  388. begin
  389. inherited create(op);
  390. init(_size);
  391. ops:=1;
  392. loadreg(0,_op1);
  393. end;
  394. constructor taicpu.op_const(op : tasmop;_size : topsize;_op1 : aword);
  395. begin
  396. inherited create(op);
  397. init(_size);
  398. ops:=1;
  399. loadconst(0,_op1);
  400. end;
  401. constructor taicpu.op_ref(op : tasmop;_size : topsize;const _op1 : treference);
  402. begin
  403. inherited create(op);
  404. init(_size);
  405. ops:=1;
  406. loadref(0,_op1);
  407. end;
  408. constructor taicpu.op_reg_reg(op : tasmop;_size : topsize;_op1,_op2 : tregister);
  409. begin
  410. inherited create(op);
  411. init(_size);
  412. ops:=2;
  413. loadreg(0,_op1);
  414. loadreg(1,_op2);
  415. end;
  416. constructor taicpu.op_reg_const(op:tasmop; _size: topsize; _op1: tregister; _op2: aword);
  417. begin
  418. inherited create(op);
  419. init(_size);
  420. ops:=2;
  421. loadreg(0,_op1);
  422. loadconst(1,_op2);
  423. end;
  424. constructor taicpu.op_reg_ref(op : tasmop;_size : topsize;_op1 : tregister;const _op2 : treference);
  425. begin
  426. inherited create(op);
  427. init(_size);
  428. ops:=2;
  429. loadreg(0,_op1);
  430. loadref(1,_op2);
  431. end;
  432. constructor taicpu.op_const_reg(op : tasmop;_size : topsize;_op1 : aword;_op2 : tregister);
  433. begin
  434. inherited create(op);
  435. init(_size);
  436. ops:=2;
  437. loadconst(0,_op1);
  438. loadreg(1,_op2);
  439. end;
  440. constructor taicpu.op_const_const(op : tasmop;_size : topsize;_op1,_op2 : aword);
  441. begin
  442. inherited create(op);
  443. init(_size);
  444. ops:=2;
  445. loadconst(0,_op1);
  446. loadconst(1,_op2);
  447. end;
  448. constructor taicpu.op_const_ref(op : tasmop;_size : topsize;_op1 : aword;const _op2 : treference);
  449. begin
  450. inherited create(op);
  451. init(_size);
  452. ops:=2;
  453. loadconst(0,_op1);
  454. loadref(1,_op2);
  455. end;
  456. constructor taicpu.op_ref_reg(op : tasmop;_size : topsize;const _op1 : treference;_op2 : tregister);
  457. begin
  458. inherited create(op);
  459. init(_size);
  460. ops:=2;
  461. loadref(0,_op1);
  462. loadreg(1,_op2);
  463. end;
  464. constructor taicpu.op_reg_reg_reg(op : tasmop;_size : topsize;_op1,_op2,_op3 : tregister);
  465. begin
  466. inherited create(op);
  467. init(_size);
  468. ops:=3;
  469. loadreg(0,_op1);
  470. loadreg(1,_op2);
  471. loadreg(2,_op3);
  472. end;
  473. constructor taicpu.op_const_reg_reg(op : tasmop;_size : topsize;_op1 : aword;_op2 : tregister;_op3 : tregister);
  474. begin
  475. inherited create(op);
  476. init(_size);
  477. ops:=3;
  478. loadconst(0,_op1);
  479. loadreg(1,_op2);
  480. loadreg(2,_op3);
  481. end;
  482. constructor taicpu.op_reg_reg_ref(op : tasmop;_size : topsize;_op1,_op2 : tregister;const _op3 : treference);
  483. begin
  484. inherited create(op);
  485. init(_size);
  486. ops:=3;
  487. loadreg(0,_op1);
  488. loadreg(1,_op2);
  489. loadref(2,_op3);
  490. end;
  491. constructor taicpu.op_const_ref_reg(op : tasmop;_size : topsize;_op1 : aword;const _op2 : treference;_op3 : tregister);
  492. begin
  493. inherited create(op);
  494. init(_size);
  495. ops:=3;
  496. loadconst(0,_op1);
  497. loadref(1,_op2);
  498. loadreg(2,_op3);
  499. end;
  500. constructor taicpu.op_const_reg_ref(op : tasmop;_size : topsize;_op1 : aword;_op2 : tregister;const _op3 : treference);
  501. begin
  502. inherited create(op);
  503. init(_size);
  504. ops:=3;
  505. loadconst(0,_op1);
  506. loadreg(1,_op2);
  507. loadref(2,_op3);
  508. end;
  509. constructor taicpu.op_cond_sym(op : tasmop;cond:TAsmCond;_size : topsize;_op1 : tasmsymbol);
  510. begin
  511. inherited create(op);
  512. init(_size);
  513. condition:=cond;
  514. ops:=1;
  515. loadsymbol(0,_op1,0);
  516. end;
  517. constructor taicpu.op_sym(op : tasmop;_size : topsize;_op1 : tasmsymbol);
  518. begin
  519. inherited create(op);
  520. init(_size);
  521. ops:=1;
  522. loadsymbol(0,_op1,0);
  523. end;
  524. constructor taicpu.op_sym_ofs(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint);
  525. begin
  526. inherited create(op);
  527. init(_size);
  528. ops:=1;
  529. loadsymbol(0,_op1,_op1ofs);
  530. end;
  531. constructor taicpu.op_sym_ofs_reg(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint;_op2 : tregister);
  532. begin
  533. inherited create(op);
  534. init(_size);
  535. ops:=2;
  536. loadsymbol(0,_op1,_op1ofs);
  537. loadreg(1,_op2);
  538. end;
  539. constructor taicpu.op_sym_ofs_ref(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint;const _op2 : treference);
  540. begin
  541. inherited create(op);
  542. init(_size);
  543. ops:=2;
  544. loadsymbol(0,_op1,_op1ofs);
  545. loadref(1,_op2);
  546. end;
  547. function taicpu.GetString:string;
  548. var
  549. i : longint;
  550. s : string;
  551. addsize : boolean;
  552. begin
  553. s:='['+std_op2str[opcode];
  554. for i:=1to ops do
  555. begin
  556. if i=1 then
  557. s:=s+' '
  558. else
  559. s:=s+',';
  560. { type }
  561. addsize:=false;
  562. if (oper[i-1].ot and OT_XMMREG)=OT_XMMREG then
  563. s:=s+'xmmreg'
  564. else
  565. if (oper[i-1].ot and OT_MMXREG)=OT_MMXREG then
  566. s:=s+'mmxreg'
  567. else
  568. if (oper[i-1].ot and OT_FPUREG)=OT_FPUREG then
  569. s:=s+'fpureg'
  570. else
  571. if (oper[i-1].ot and OT_REGISTER)=OT_REGISTER then
  572. begin
  573. s:=s+'reg';
  574. addsize:=true;
  575. end
  576. else
  577. if (oper[i-1].ot and OT_IMMEDIATE)=OT_IMMEDIATE then
  578. begin
  579. s:=s+'imm';
  580. addsize:=true;
  581. end
  582. else
  583. if (oper[i-1].ot and OT_MEMORY)=OT_MEMORY then
  584. begin
  585. s:=s+'mem';
  586. addsize:=true;
  587. end
  588. else
  589. s:=s+'???';
  590. { size }
  591. if addsize then
  592. begin
  593. if (oper[i-1].ot and OT_BITS8)<>0 then
  594. s:=s+'8'
  595. else
  596. if (oper[i-1].ot and OT_BITS16)<>0 then
  597. s:=s+'16'
  598. else
  599. if (oper[i-1].ot and OT_BITS32)<>0 then
  600. s:=s+'32'
  601. else
  602. s:=s+'??';
  603. { signed }
  604. if (oper[i-1].ot and OT_SIGNED)<>0 then
  605. s:=s+'s';
  606. end;
  607. end;
  608. GetString:=s+']';
  609. end;
  610. procedure taicpu.Swapoperands;
  611. var
  612. p : TOper;
  613. begin
  614. { Fix the operands which are in AT&T style and we need them in Intel style }
  615. case ops of
  616. 2 : begin
  617. { 0,1 -> 1,0 }
  618. p:=oper[0];
  619. oper[0]:=oper[1];
  620. oper[1]:=p;
  621. end;
  622. 3 : begin
  623. { 0,1,2 -> 2,1,0 }
  624. p:=oper[0];
  625. oper[0]:=oper[2];
  626. oper[2]:=p;
  627. end;
  628. end;
  629. end;
  630. procedure taicpu.SetOperandOrder(order:TOperandOrder);
  631. begin
  632. if FOperandOrder<>order then
  633. begin
  634. Swapoperands;
  635. FOperandOrder:=order;
  636. end;
  637. end;
  638. procedure taicpu.ppuloadoper(ppufile:tcompilerppufile;var o:toper);
  639. begin
  640. o.typ:=toptype(ppufile.getbyte);
  641. o.ot:=ppufile.getlongint;
  642. case o.typ of
  643. top_reg :
  644. ppufile.getdata(o.reg,sizeof(Tregister));
  645. top_ref :
  646. begin
  647. new(o.ref);
  648. ppufile.getdata(o.ref^.segment,sizeof(Tregister));
  649. ppufile.getdata(o.ref^.base,sizeof(Tregister));
  650. ppufile.getdata(o.ref^.index,sizeof(Tregister));
  651. o.ref^.scalefactor:=ppufile.getbyte;
  652. o.ref^.offset:=ppufile.getlongint;
  653. o.ref^.symbol:=ppufile.getasmsymbol;
  654. end;
  655. top_const :
  656. o.val:=aword(ppufile.getlongint);
  657. top_symbol :
  658. begin
  659. o.sym:=ppufile.getasmsymbol;
  660. o.symofs:=ppufile.getlongint;
  661. end;
  662. top_local :
  663. begin
  664. ppufile.getderef(o.localsymderef);
  665. o.localsymofs:=ppufile.getlongint;
  666. end;
  667. end;
  668. end;
  669. procedure taicpu.ppuwriteoper(ppufile:tcompilerppufile;const o:toper);
  670. begin
  671. ppufile.putbyte(byte(o.typ));
  672. ppufile.putlongint(o.ot);
  673. case o.typ of
  674. top_reg :
  675. ppufile.putdata(o.reg,sizeof(Tregister));
  676. top_ref :
  677. begin
  678. ppufile.putdata(o.ref^.segment,sizeof(Tregister));
  679. ppufile.putdata(o.ref^.base,sizeof(Tregister));
  680. ppufile.putdata(o.ref^.index,sizeof(Tregister));
  681. ppufile.putbyte(o.ref^.scalefactor);
  682. ppufile.putlongint(o.ref^.offset);
  683. ppufile.putasmsymbol(o.ref^.symbol);
  684. end;
  685. top_const :
  686. ppufile.putlongint(longint(o.val));
  687. top_symbol :
  688. begin
  689. ppufile.putasmsymbol(o.sym);
  690. ppufile.putlongint(longint(o.symofs));
  691. end;
  692. top_local :
  693. begin
  694. ppufile.putderef(tvarsym(o.localsym),o.localsymderef);
  695. ppufile.putlongint(longint(o.localsymofs));
  696. end;
  697. end;
  698. end;
  699. procedure taicpu.ppuderefoper(var o:toper);
  700. begin
  701. case o.typ of
  702. top_ref :
  703. begin
  704. if assigned(o.ref^.symbol) then
  705. objectlibrary.derefasmsymbol(o.ref^.symbol);
  706. end;
  707. top_symbol :
  708. objectlibrary.derefasmsymbol(o.sym);
  709. top_local :
  710. o.localsym:=tvarsym(o.localsymderef.resolve);
  711. end;
  712. end;
  713. procedure taicpu.CheckNonCommutativeOpcodes;
  714. begin
  715. { we need ATT order }
  716. SetOperandOrder(op_att);
  717. if (
  718. (ops=2) and
  719. (oper[0].typ=top_reg) and
  720. (oper[1].typ=top_reg) and
  721. { if the first is ST and the second is also a register
  722. it is necessarily ST1 .. ST7 }
  723. ((oper[0].reg=NR_ST) or
  724. (oper[0].reg=NR_ST0))
  725. ) or
  726. { ((ops=1) and
  727. (oper[0].typ=top_reg) and
  728. (oper[0].reg in [R_ST1..R_ST7])) or}
  729. (ops=0) then
  730. begin
  731. if opcode=A_FSUBR then
  732. opcode:=A_FSUB
  733. else if opcode=A_FSUB then
  734. opcode:=A_FSUBR
  735. else if opcode=A_FDIVR then
  736. opcode:=A_FDIV
  737. else if opcode=A_FDIV then
  738. opcode:=A_FDIVR
  739. else if opcode=A_FSUBRP then
  740. opcode:=A_FSUBP
  741. else if opcode=A_FSUBP then
  742. opcode:=A_FSUBRP
  743. else if opcode=A_FDIVRP then
  744. opcode:=A_FDIVP
  745. else if opcode=A_FDIVP then
  746. opcode:=A_FDIVRP;
  747. end;
  748. if (
  749. (ops=1) and
  750. (oper[0].typ=top_reg) and
  751. (getregtype(oper[0].reg)=R_FPUREGISTER) and
  752. (oper[0].reg<>NR_ST)
  753. ) then
  754. begin
  755. if opcode=A_FSUBRP then
  756. opcode:=A_FSUBP
  757. else if opcode=A_FSUBP then
  758. opcode:=A_FSUBRP
  759. else if opcode=A_FDIVRP then
  760. opcode:=A_FDIVP
  761. else if opcode=A_FDIVP then
  762. opcode:=A_FDIVRP;
  763. end;
  764. end;
  765. {*****************************************************************************
  766. Assembler
  767. *****************************************************************************}
  768. {$ifndef NOAG386BIN}
  769. type
  770. ea=packed record
  771. sib_present : boolean;
  772. bytes : byte;
  773. size : byte;
  774. modrm : byte;
  775. sib : byte;
  776. end;
  777. procedure taicpu.create_ot;
  778. {
  779. this function will also fix some other fields which only needs to be once
  780. }
  781. var
  782. i,l,relsize : longint;
  783. begin
  784. if ops=0 then
  785. exit;
  786. { update oper[].ot field }
  787. for i:=0 to ops-1 do
  788. with oper[i] do
  789. begin
  790. case typ of
  791. top_reg :
  792. begin
  793. ot:=reg_ot_table[findreg_by_number(reg)];
  794. end;
  795. top_ref :
  796. begin
  797. { create ot field }
  798. if (ot and OT_SIZE_MASK)=0 then
  799. ot:=OT_MEMORY or opsize_2_type[i,opsize]
  800. else
  801. ot:=OT_MEMORY or (ot and OT_SIZE_MASK);
  802. if (ref^.base=NR_NO) and (ref^.index=NR_NO) then
  803. ot:=ot or OT_MEM_OFFS;
  804. { fix scalefactor }
  805. if (ref^.index=NR_NO) then
  806. ref^.scalefactor:=0
  807. else
  808. if (ref^.scalefactor=0) then
  809. ref^.scalefactor:=1;
  810. end;
  811. top_local :
  812. begin
  813. if (ot and OT_SIZE_MASK)=0 then
  814. ot:=OT_MEMORY or opsize_2_type[i,opsize]
  815. else
  816. ot:=OT_MEMORY or (ot and OT_SIZE_MASK);
  817. end;
  818. top_const :
  819. begin
  820. if (opsize<>S_W) and (longint(val)>=-128) and (val<=127) then
  821. ot:=OT_IMM8 or OT_SIGNED
  822. else
  823. ot:=OT_IMMEDIATE or opsize_2_type[i,opsize];
  824. end;
  825. top_symbol :
  826. begin
  827. if LastInsOffset=-1 then
  828. l:=0
  829. else
  830. l:=InsOffset-LastInsOffset;
  831. inc(l,symofs);
  832. if assigned(sym) then
  833. inc(l,sym.address);
  834. { instruction size will then always become 2 (PFV) }
  835. relsize:=(InsOffset+2)-l;
  836. if (not assigned(sym) or
  837. ((sym.currbind<>AB_EXTERNAL) and (sym.address<>0))) and
  838. (relsize>=-128) and (relsize<=127) then
  839. ot:=OT_IMM32 or OT_SHORT
  840. else
  841. ot:=OT_IMM32 or OT_NEAR;
  842. end;
  843. end;
  844. end;
  845. end;
  846. function taicpu.InsEnd:longint;
  847. begin
  848. InsEnd:=InsOffset+InsSize;
  849. end;
  850. function taicpu.Matches(p:PInsEntry):longint;
  851. { * IF_SM stands for Size Match: any operand whose size is not
  852. * explicitly specified by the template is `really' intended to be
  853. * the same size as the first size-specified operand.
  854. * Non-specification is tolerated in the input instruction, but
  855. * _wrong_ specification is not.
  856. *
  857. * IF_SM2 invokes Size Match on only the first _two_ operands, for
  858. * three-operand instructions such as SHLD: it implies that the
  859. * first two operands must match in size, but that the third is
  860. * required to be _unspecified_.
  861. *
  862. * IF_SB invokes Size Byte: operands with unspecified size in the
  863. * template are really bytes, and so no non-byte specification in
  864. * the input instruction will be tolerated. IF_SW similarly invokes
  865. * Size Word, and IF_SD invokes Size Doubleword.
  866. *
  867. * (The default state if neither IF_SM nor IF_SM2 is specified is
  868. * that any operand with unspecified size in the template is
  869. * required to have unspecified size in the instruction too...)
  870. }
  871. var
  872. i,j,asize,oprs : longint;
  873. siz : array[0..2] of longint;
  874. begin
  875. Matches:=100;
  876. { Check the opcode and operands }
  877. if (p^.opcode<>opcode) or (p^.ops<>ops) then
  878. begin
  879. Matches:=0;
  880. exit;
  881. end;
  882. { Check that no spurious colons or TOs are present }
  883. for i:=0 to p^.ops-1 do
  884. if (oper[i].ot and (not p^.optypes[i]) and (OT_COLON or OT_TO))<>0 then
  885. begin
  886. Matches:=0;
  887. exit;
  888. end;
  889. { Check that the operand flags all match up }
  890. for i:=0 to p^.ops-1 do
  891. begin
  892. if ((p^.optypes[i] and (not oper[i].ot)) or
  893. ((p^.optypes[i] and OT_SIZE_MASK) and
  894. ((p^.optypes[i] xor oper[i].ot) and OT_SIZE_MASK)))<>0 then
  895. begin
  896. if ((p^.optypes[i] and (not oper[i].ot) and OT_NON_SIZE) or
  897. (oper[i].ot and OT_SIZE_MASK))<>0 then
  898. begin
  899. Matches:=0;
  900. exit;
  901. end
  902. else
  903. Matches:=1;
  904. end;
  905. end;
  906. { Check operand sizes }
  907. { as default an untyped size can get all the sizes, this is different
  908. from nasm, but else we need to do a lot checking which opcodes want
  909. size or not with the automatic size generation }
  910. asize:=longint($ffffffff);
  911. if (p^.flags and IF_SB)<>0 then
  912. asize:=OT_BITS8
  913. else if (p^.flags and IF_SW)<>0 then
  914. asize:=OT_BITS16
  915. else if (p^.flags and IF_SD)<>0 then
  916. asize:=OT_BITS32;
  917. if (p^.flags and IF_ARMASK)<>0 then
  918. begin
  919. siz[0]:=0;
  920. siz[1]:=0;
  921. siz[2]:=0;
  922. if (p^.flags and IF_AR0)<>0 then
  923. siz[0]:=asize
  924. else if (p^.flags and IF_AR1)<>0 then
  925. siz[1]:=asize
  926. else if (p^.flags and IF_AR2)<>0 then
  927. siz[2]:=asize;
  928. end
  929. else
  930. begin
  931. { we can leave because the size for all operands is forced to be
  932. the same
  933. but not if IF_SB IF_SW or IF_SD is set PM }
  934. if asize=-1 then
  935. exit;
  936. siz[0]:=asize;
  937. siz[1]:=asize;
  938. siz[2]:=asize;
  939. end;
  940. if (p^.flags and (IF_SM or IF_SM2))<>0 then
  941. begin
  942. if (p^.flags and IF_SM2)<>0 then
  943. oprs:=2
  944. else
  945. oprs:=p^.ops;
  946. for i:=0 to oprs-1 do
  947. if ((p^.optypes[i] and OT_SIZE_MASK) <> 0) then
  948. begin
  949. for j:=0 to oprs-1 do
  950. siz[j]:=p^.optypes[i] and OT_SIZE_MASK;
  951. break;
  952. end;
  953. end
  954. else
  955. oprs:=2;
  956. { Check operand sizes }
  957. for i:=0 to p^.ops-1 do
  958. begin
  959. if ((p^.optypes[i] and OT_SIZE_MASK)=0) and
  960. ((oper[i].ot and OT_SIZE_MASK and (not siz[i]))<>0) and
  961. { Immediates can always include smaller size }
  962. ((oper[i].ot and OT_IMMEDIATE)=0) and
  963. (((p^.optypes[i] and OT_SIZE_MASK) or siz[i])<(oper[i].ot and OT_SIZE_MASK)) then
  964. Matches:=2;
  965. end;
  966. end;
  967. procedure taicpu.ResetPass1;
  968. begin
  969. { we need to reset everything here, because the choosen insentry
  970. can be invalid for a new situation where the previously optimized
  971. insentry is not correct }
  972. InsEntry:=nil;
  973. InsSize:=0;
  974. LastInsOffset:=-1;
  975. end;
  976. procedure taicpu.ResetPass2;
  977. begin
  978. { we are here in a second pass, check if the instruction can be optimized }
  979. if assigned(InsEntry) and
  980. ((InsEntry^.flags and IF_PASS2)<>0) then
  981. begin
  982. InsEntry:=nil;
  983. InsSize:=0;
  984. end;
  985. LastInsOffset:=-1;
  986. end;
  987. function taicpu.CheckIfValid:boolean;
  988. begin
  989. result:=FindInsEntry;
  990. end;
  991. function taicpu.FindInsentry:boolean;
  992. var
  993. i : longint;
  994. begin
  995. result:=false;
  996. { Things which may only be done once, not when a second pass is done to
  997. optimize }
  998. if (Insentry=nil) or ((InsEntry^.flags and IF_PASS2)<>0) then
  999. begin
  1000. { We need intel style operands }
  1001. SetOperandOrder(op_intel);
  1002. { create the .ot fields }
  1003. create_ot;
  1004. { set the file postion }
  1005. aktfilepos:=fileinfo;
  1006. end
  1007. else
  1008. begin
  1009. { we've already an insentry so it's valid }
  1010. result:=true;
  1011. exit;
  1012. end;
  1013. { Lookup opcode in the table }
  1014. InsSize:=-1;
  1015. i:=instabcache^[opcode];
  1016. if i=-1 then
  1017. begin
  1018. Message1(asmw_e_opcode_not_in_table,gas_op2str[opcode]);
  1019. exit;
  1020. end;
  1021. insentry:=@instab[i];
  1022. while (insentry^.opcode=opcode) do
  1023. begin
  1024. if matches(insentry)=100 then
  1025. begin
  1026. result:=true;
  1027. exit;
  1028. end;
  1029. inc(i);
  1030. insentry:=@instab[i];
  1031. end;
  1032. Message1(asmw_e_invalid_opcode_and_operands,GetString);
  1033. { No instruction found, set insentry to nil and inssize to -1 }
  1034. insentry:=nil;
  1035. inssize:=-1;
  1036. end;
  1037. function taicpu.Pass1(offset:longint):longint;
  1038. begin
  1039. Pass1:=0;
  1040. { Save the old offset and set the new offset }
  1041. InsOffset:=Offset;
  1042. { Things which may only be done once, not when a second pass is done to
  1043. optimize }
  1044. if Insentry=nil then
  1045. begin
  1046. { Check if error last time then InsSize=-1 }
  1047. if InsSize=-1 then
  1048. exit;
  1049. { set the file postion }
  1050. aktfilepos:=fileinfo;
  1051. end
  1052. else
  1053. begin
  1054. {$ifdef PASS2FLAG}
  1055. { we are here in a second pass, check if the instruction can be optimized }
  1056. if (InsEntry^.flags and IF_PASS2)=0 then
  1057. begin
  1058. Pass1:=InsSize;
  1059. exit;
  1060. end;
  1061. { update the .ot fields, some top_const can be updated }
  1062. create_ot;
  1063. {$endif PASS2FLAG}
  1064. end;
  1065. { Get InsEntry }
  1066. if FindInsEntry then
  1067. begin
  1068. { Calculate instruction size }
  1069. InsSize:=calcsize(insentry);
  1070. if segprefix<>NR_NO then
  1071. inc(InsSize);
  1072. { Fix opsize if size if forced }
  1073. if (insentry^.flags and (IF_SB or IF_SW or IF_SD))<>0 then
  1074. begin
  1075. if (insentry^.flags and IF_ARMASK)=0 then
  1076. begin
  1077. if (insentry^.flags and IF_SB)<>0 then
  1078. begin
  1079. if opsize=S_NO then
  1080. opsize:=S_B;
  1081. end
  1082. else if (insentry^.flags and IF_SW)<>0 then
  1083. begin
  1084. if opsize=S_NO then
  1085. opsize:=S_W;
  1086. end
  1087. else if (insentry^.flags and IF_SD)<>0 then
  1088. begin
  1089. if opsize=S_NO then
  1090. opsize:=S_L;
  1091. end;
  1092. end;
  1093. end;
  1094. LastInsOffset:=InsOffset;
  1095. Pass1:=InsSize;
  1096. exit;
  1097. end;
  1098. LastInsOffset:=-1;
  1099. end;
  1100. procedure taicpu.Pass2(sec:TAsmObjectData);
  1101. var
  1102. c : longint;
  1103. begin
  1104. { error in pass1 ? }
  1105. if insentry=nil then
  1106. exit;
  1107. aktfilepos:=fileinfo;
  1108. { Segment override }
  1109. if (segprefix<>NR_NO) then
  1110. begin
  1111. case segprefix of
  1112. NR_CS : c:=$2e;
  1113. NR_DS : c:=$3e;
  1114. NR_ES : c:=$26;
  1115. NR_FS : c:=$64;
  1116. NR_GS : c:=$65;
  1117. NR_SS : c:=$36;
  1118. end;
  1119. sec.writebytes(c,1);
  1120. { fix the offset for GenNode }
  1121. inc(InsOffset);
  1122. end;
  1123. { Generate the instruction }
  1124. GenCode(sec);
  1125. end;
  1126. function taicpu.needaddrprefix(opidx:byte):boolean;
  1127. begin
  1128. needaddrprefix:=false;
  1129. if (OT_MEMORY and (not oper[opidx].ot))=0 then
  1130. begin
  1131. if (
  1132. (oper[opidx].ref^.index<>NR_NO) and
  1133. (getsubreg(oper[opidx].ref^.index)<>R_SUBD)
  1134. ) or
  1135. (
  1136. (oper[opidx].ref^.base<>NR_NO) and
  1137. (getsubreg(oper[opidx].ref^.base)<>R_SUBD)
  1138. ) then
  1139. needaddrprefix:=true;
  1140. end;
  1141. end;
  1142. function regval(r:Tregister):byte;
  1143. const
  1144. {$ifdef x86_64}
  1145. opcode_table:array[tregisterindex] of tregisterindex = (
  1146. {$i r8664op.inc}
  1147. );
  1148. {$else x86_64}
  1149. opcode_table:array[tregisterindex] of tregisterindex = (
  1150. {$i r386op.inc}
  1151. );
  1152. {$endif x86_64}
  1153. var
  1154. regidx : tregisterindex;
  1155. begin
  1156. regidx:=findreg_by_number(r);
  1157. if regidx<>0 then
  1158. result:=opcode_table[regidx]
  1159. else
  1160. begin
  1161. Message1(asmw_e_invalid_register,generic_regname(r));
  1162. result:=0;
  1163. end;
  1164. end;
  1165. function process_ea(const input:toper;var output:ea;rfield:longint):boolean;
  1166. var
  1167. sym : tasmsymbol;
  1168. md,s,rv : byte;
  1169. base,index,scalefactor,
  1170. o : longint;
  1171. ir,br : Tregister;
  1172. isub,bsub : tsubregister;
  1173. begin
  1174. process_ea:=false;
  1175. {Register ?}
  1176. if (input.typ=top_reg) then
  1177. begin
  1178. rv:=regval(input.reg);
  1179. output.sib_present:=false;
  1180. output.bytes:=0;
  1181. output.modrm:=$c0 or (rfield shl 3) or rv;
  1182. output.size:=1;
  1183. process_ea:=true;
  1184. exit;
  1185. end;
  1186. {No register, so memory reference.}
  1187. if ((input.ref^.index<>NR_NO) and (getregtype(input.ref^.index)<>R_INTREGISTER)) or
  1188. ((input.ref^.base<>NR_NO) and (getregtype(input.ref^.base)<>R_INTREGISTER)) then
  1189. internalerror(200301081);
  1190. ir:=input.ref^.index;
  1191. br:=input.ref^.base;
  1192. isub:=getsubreg(ir);
  1193. bsub:=getsubreg(br);
  1194. s:=input.ref^.scalefactor;
  1195. o:=input.ref^.offset;
  1196. sym:=input.ref^.symbol;
  1197. { it's direct address }
  1198. if (br=NR_NO) and (ir=NR_NO) then
  1199. begin
  1200. { it's a pure offset }
  1201. output.sib_present:=false;
  1202. output.bytes:=4;
  1203. output.modrm:=5 or (rfield shl 3);
  1204. end
  1205. else
  1206. { it's an indirection }
  1207. begin
  1208. { 16 bit address? }
  1209. if ((ir<>NR_NO) and (isub<>R_SUBD)) or
  1210. ((br<>NR_NO) and (bsub<>R_SUBD)) then
  1211. message(asmw_e_16bit_not_supported);
  1212. {$ifdef OPTEA}
  1213. { make single reg base }
  1214. if (br=NR_NO) and (s=1) then
  1215. begin
  1216. br:=ir;
  1217. ir:=NR_NO;
  1218. end;
  1219. { convert [3,5,9]*EAX to EAX+[2,4,8]*EAX }
  1220. if (br=NR_NO) and
  1221. (((s=2) and (ir<>NR_ESP)) or
  1222. (s=3) or (s=5) or (s=9)) then
  1223. begin
  1224. br:=ir;
  1225. dec(s);
  1226. end;
  1227. { swap ESP into base if scalefactor is 1 }
  1228. if (s=1) and (ir=NR_ESP) then
  1229. begin
  1230. ir:=br;
  1231. br:=NR_ESP;
  1232. end;
  1233. {$endif OPTEA}
  1234. { wrong, for various reasons }
  1235. if (ir=NR_ESP) or ((s<>1) and (s<>2) and (s<>4) and (s<>8) and (ir<>NR_NO)) then
  1236. exit;
  1237. { base }
  1238. case br of
  1239. NR_EAX : base:=0;
  1240. NR_ECX : base:=1;
  1241. NR_EDX : base:=2;
  1242. NR_EBX : base:=3;
  1243. NR_ESP : base:=4;
  1244. NR_NO,
  1245. NR_EBP : base:=5;
  1246. NR_ESI : base:=6;
  1247. NR_EDI : base:=7;
  1248. else
  1249. exit;
  1250. end;
  1251. { index }
  1252. case ir of
  1253. NR_EAX : index:=0;
  1254. NR_ECX : index:=1;
  1255. NR_EDX : index:=2;
  1256. NR_EBX : index:=3;
  1257. NR_NO : index:=4;
  1258. NR_EBP : index:=5;
  1259. NR_ESI : index:=6;
  1260. NR_EDI : index:=7;
  1261. else
  1262. exit;
  1263. end;
  1264. case s of
  1265. 0,
  1266. 1 : scalefactor:=0;
  1267. 2 : scalefactor:=1;
  1268. 4 : scalefactor:=2;
  1269. 8 : scalefactor:=3;
  1270. else
  1271. exit;
  1272. end;
  1273. if (br=NR_NO) or
  1274. ((br<>NR_EBP) and (o=0) and (sym=nil)) then
  1275. md:=0
  1276. else
  1277. if ((o>=-128) and (o<=127) and (sym=nil)) then
  1278. md:=1
  1279. else
  1280. md:=2;
  1281. if (br=NR_NO) or (md=2) then
  1282. output.bytes:=4
  1283. else
  1284. output.bytes:=md;
  1285. { SIB needed ? }
  1286. if (ir=NR_NO) and (br<>NR_ESP) then
  1287. begin
  1288. output.sib_present:=false;
  1289. output.modrm:=(md shl 6) or (rfield shl 3) or base;
  1290. end
  1291. else
  1292. begin
  1293. output.sib_present:=true;
  1294. output.modrm:=(md shl 6) or (rfield shl 3) or 4;
  1295. output.sib:=(scalefactor shl 6) or (index shl 3) or base;
  1296. end;
  1297. end;
  1298. if output.sib_present then
  1299. output.size:=2+output.bytes
  1300. else
  1301. output.size:=1+output.bytes;
  1302. process_ea:=true;
  1303. end;
  1304. function taicpu.calcsize(p:PInsEntry):longint;
  1305. var
  1306. codes : pchar;
  1307. c : byte;
  1308. len : longint;
  1309. ea_data : ea;
  1310. begin
  1311. len:=0;
  1312. codes:=@p^.code;
  1313. repeat
  1314. c:=ord(codes^);
  1315. inc(codes);
  1316. case c of
  1317. 0 :
  1318. break;
  1319. 1,2,3 :
  1320. begin
  1321. inc(codes,c);
  1322. inc(len,c);
  1323. end;
  1324. 8,9,10 :
  1325. begin
  1326. inc(codes);
  1327. inc(len);
  1328. end;
  1329. 4,5,6,7 :
  1330. begin
  1331. if opsize=S_W then
  1332. inc(len,2)
  1333. else
  1334. inc(len);
  1335. end;
  1336. 15,
  1337. 12,13,14,
  1338. 16,17,18,
  1339. 20,21,22,
  1340. 40,41,42 :
  1341. inc(len);
  1342. 24,25,26,
  1343. 31,
  1344. 48,49,50 :
  1345. inc(len,2);
  1346. 28,29,30, { we don't have 16 bit immediates code }
  1347. 32,33,34,
  1348. 52,53,54,
  1349. 56,57,58 :
  1350. inc(len,4);
  1351. 192,193,194 :
  1352. if NeedAddrPrefix(c-192) then
  1353. inc(len);
  1354. 208 :
  1355. inc(len);
  1356. 200,
  1357. 201,
  1358. 202,
  1359. 209,
  1360. 210,
  1361. 217,218,219 : ;
  1362. 216 :
  1363. begin
  1364. inc(codes);
  1365. inc(len);
  1366. end;
  1367. 224,225,226 :
  1368. begin
  1369. InternalError(777002);
  1370. end;
  1371. else
  1372. begin
  1373. if (c>=64) and (c<=191) then
  1374. begin
  1375. if not process_ea(oper[(c shr 3) and 7], ea_data, 0) then
  1376. Message(asmw_e_invalid_effective_address)
  1377. else
  1378. inc(len,ea_data.size);
  1379. end
  1380. else
  1381. InternalError(777003);
  1382. end;
  1383. end;
  1384. until false;
  1385. calcsize:=len;
  1386. end;
  1387. procedure taicpu.GenCode(sec:TAsmObjectData);
  1388. {
  1389. * the actual codes (C syntax, i.e. octal):
  1390. * \0 - terminates the code. (Unless it's a literal of course.)
  1391. * \1, \2, \3 - that many literal bytes follow in the code stream
  1392. * \4, \6 - the POP/PUSH (respectively) codes for CS, DS, ES, SS
  1393. * (POP is never used for CS) depending on operand 0
  1394. * \5, \7 - the second byte of POP/PUSH codes for FS, GS, depending
  1395. * on operand 0
  1396. * \10, \11, \12 - a literal byte follows in the code stream, to be added
  1397. * to the register value of operand 0, 1 or 2
  1398. * \17 - encodes the literal byte 0. (Some compilers don't take
  1399. * kindly to a zero byte in the _middle_ of a compile time
  1400. * string constant, so I had to put this hack in.)
  1401. * \14, \15, \16 - a signed byte immediate operand, from operand 0, 1 or 2
  1402. * \20, \21, \22 - a byte immediate operand, from operand 0, 1 or 2
  1403. * \24, \25, \26 - an unsigned byte immediate operand, from operand 0, 1 or 2
  1404. * \30, \31, \32 - a word immediate operand, from operand 0, 1 or 2
  1405. * \34, \35, \36 - select between \3[012] and \4[012] depending on 16/32 bit
  1406. * assembly mode or the address-size override on the operand
  1407. * \37 - a word constant, from the _segment_ part of operand 0
  1408. * \40, \41, \42 - a long immediate operand, from operand 0, 1 or 2
  1409. * \50, \51, \52 - a byte relative operand, from operand 0, 1 or 2
  1410. * \60, \61, \62 - a word relative operand, from operand 0, 1 or 2
  1411. * \64, \65, \66 - select between \6[012] and \7[012] depending on 16/32 bit
  1412. * assembly mode or the address-size override on the operand
  1413. * \70, \71, \72 - a long relative operand, from operand 0, 1 or 2
  1414. * \1ab - a ModRM, calculated on EA in operand a, with the spare
  1415. * field the register value of operand b.
  1416. * \2ab - a ModRM, calculated on EA in operand a, with the spare
  1417. * field equal to digit b.
  1418. * \30x - might be an 0x67 byte, depending on the address size of
  1419. * the memory reference in operand x.
  1420. * \310 - indicates fixed 16-bit address size, i.e. optional 0x67.
  1421. * \311 - indicates fixed 32-bit address size, i.e. optional 0x67.
  1422. * \320 - indicates fixed 16-bit operand size, i.e. optional 0x66.
  1423. * \321 - indicates fixed 32-bit operand size, i.e. optional 0x66.
  1424. * \322 - indicates that this instruction is only valid when the
  1425. * operand size is the default (instruction to disassembler,
  1426. * generates no code in the assembler)
  1427. * \330 - a literal byte follows in the code stream, to be added
  1428. * to the condition code value of the instruction.
  1429. * \340 - reserve <operand 0> bytes of uninitialised storage.
  1430. * Operand 0 had better be a segmentless constant.
  1431. }
  1432. var
  1433. currval : longint;
  1434. currsym : tasmsymbol;
  1435. procedure getvalsym(opidx:longint);
  1436. begin
  1437. case oper[opidx].typ of
  1438. top_ref :
  1439. begin
  1440. currval:=oper[opidx].ref^.offset;
  1441. currsym:=oper[opidx].ref^.symbol;
  1442. end;
  1443. top_const :
  1444. begin
  1445. currval:=longint(oper[opidx].val);
  1446. currsym:=nil;
  1447. end;
  1448. top_symbol :
  1449. begin
  1450. currval:=oper[opidx].symofs;
  1451. currsym:=oper[opidx].sym;
  1452. end;
  1453. else
  1454. Message(asmw_e_immediate_or_reference_expected);
  1455. end;
  1456. end;
  1457. const
  1458. CondVal:array[TAsmCond] of byte=($0,
  1459. $7, $3, $2, $6, $2, $4, $F, $D, $C, $E, $6, $2,
  1460. $3, $7, $3, $5, $E, $C, $D, $F, $1, $B, $9, $5,
  1461. $0, $A, $A, $B, $8, $4);
  1462. var
  1463. c : byte;
  1464. pb,
  1465. codes : pchar;
  1466. bytes : array[0..3] of byte;
  1467. rfield,
  1468. data,s,opidx : longint;
  1469. ea_data : ea;
  1470. begin
  1471. {$ifdef EXTDEBUG}
  1472. { safety check }
  1473. if sec.sects[sec.currsec].datasize<>insoffset then
  1474. internalerror(200130121);
  1475. {$endif EXTDEBUG}
  1476. { load data to write }
  1477. codes:=insentry^.code;
  1478. { Force word push/pop for registers }
  1479. if (opsize=S_W) and ((codes[0]=#4) or (codes[0]=#6) or
  1480. ((codes[0]=#1) and ((codes[2]=#5) or (codes[2]=#7)))) then
  1481. begin
  1482. bytes[0]:=$66;
  1483. sec.writebytes(bytes,1);
  1484. end;
  1485. repeat
  1486. c:=ord(codes^);
  1487. inc(codes);
  1488. case c of
  1489. 0 :
  1490. break;
  1491. 1,2,3 :
  1492. begin
  1493. sec.writebytes(codes^,c);
  1494. inc(codes,c);
  1495. end;
  1496. 4,6 :
  1497. begin
  1498. case oper[0].reg of
  1499. NR_CS:
  1500. bytes[0]:=$e;
  1501. NR_NO,
  1502. NR_DS:
  1503. bytes[0]:=$1e;
  1504. NR_ES:
  1505. bytes[0]:=$6;
  1506. NR_SS:
  1507. bytes[0]:=$16;
  1508. else
  1509. internalerror(777004);
  1510. end;
  1511. if c=4 then
  1512. inc(bytes[0]);
  1513. sec.writebytes(bytes,1);
  1514. end;
  1515. 5,7 :
  1516. begin
  1517. case oper[0].reg of
  1518. NR_FS:
  1519. bytes[0]:=$a0;
  1520. NR_GS:
  1521. bytes[0]:=$a8;
  1522. else
  1523. internalerror(777005);
  1524. end;
  1525. if c=5 then
  1526. inc(bytes[0]);
  1527. sec.writebytes(bytes,1);
  1528. end;
  1529. 8,9,10 :
  1530. begin
  1531. bytes[0]:=ord(codes^)+regval(oper[c-8].reg);
  1532. inc(codes);
  1533. sec.writebytes(bytes,1);
  1534. end;
  1535. 15 :
  1536. begin
  1537. bytes[0]:=0;
  1538. sec.writebytes(bytes,1);
  1539. end;
  1540. 12,13,14 :
  1541. begin
  1542. getvalsym(c-12);
  1543. if (currval<-128) or (currval>127) then
  1544. Message2(asmw_e_value_exceeds_bounds,'signed byte',tostr(currval));
  1545. if assigned(currsym) then
  1546. sec.writereloc(currval,1,currsym,RELOC_ABSOLUTE)
  1547. else
  1548. sec.writebytes(currval,1);
  1549. end;
  1550. 16,17,18 :
  1551. begin
  1552. getvalsym(c-16);
  1553. if (currval<-256) or (currval>255) then
  1554. Message2(asmw_e_value_exceeds_bounds,'byte',tostr(currval));
  1555. if assigned(currsym) then
  1556. sec.writereloc(currval,1,currsym,RELOC_ABSOLUTE)
  1557. else
  1558. sec.writebytes(currval,1);
  1559. end;
  1560. 20,21,22 :
  1561. begin
  1562. getvalsym(c-20);
  1563. if (currval<0) or (currval>255) then
  1564. Message2(asmw_e_value_exceeds_bounds,'unsigned byte',tostr(currval));
  1565. if assigned(currsym) then
  1566. sec.writereloc(currval,1,currsym,RELOC_ABSOLUTE)
  1567. else
  1568. sec.writebytes(currval,1);
  1569. end;
  1570. 24,25,26 :
  1571. begin
  1572. getvalsym(c-24);
  1573. if (currval<-65536) or (currval>65535) then
  1574. Message2(asmw_e_value_exceeds_bounds,'word',tostr(currval));
  1575. if assigned(currsym) then
  1576. sec.writereloc(currval,2,currsym,RELOC_ABSOLUTE)
  1577. else
  1578. sec.writebytes(currval,2);
  1579. end;
  1580. 28,29,30 :
  1581. begin
  1582. getvalsym(c-28);
  1583. if assigned(currsym) then
  1584. sec.writereloc(currval,4,currsym,RELOC_ABSOLUTE)
  1585. else
  1586. sec.writebytes(currval,4);
  1587. end;
  1588. 32,33,34 :
  1589. begin
  1590. getvalsym(c-32);
  1591. if assigned(currsym) then
  1592. sec.writereloc(currval,4,currsym,RELOC_ABSOLUTE)
  1593. else
  1594. sec.writebytes(currval,4);
  1595. end;
  1596. 40,41,42 :
  1597. begin
  1598. getvalsym(c-40);
  1599. data:=currval-insend;
  1600. if assigned(currsym) then
  1601. inc(data,currsym.address);
  1602. if (data>127) or (data<-128) then
  1603. Message1(asmw_e_short_jmp_out_of_range,tostr(data));
  1604. sec.writebytes(data,1);
  1605. end;
  1606. 52,53,54 :
  1607. begin
  1608. getvalsym(c-52);
  1609. if assigned(currsym) then
  1610. sec.writereloc(currval,4,currsym,RELOC_RELATIVE)
  1611. else
  1612. sec.writereloc(currval-insend,4,nil,RELOC_ABSOLUTE)
  1613. end;
  1614. 56,57,58 :
  1615. begin
  1616. getvalsym(c-56);
  1617. if assigned(currsym) then
  1618. sec.writereloc(currval,4,currsym,RELOC_RELATIVE)
  1619. else
  1620. sec.writereloc(currval-insend,4,nil,RELOC_ABSOLUTE)
  1621. end;
  1622. 192,193,194 :
  1623. begin
  1624. if NeedAddrPrefix(c-192) then
  1625. begin
  1626. bytes[0]:=$67;
  1627. sec.writebytes(bytes,1);
  1628. end;
  1629. end;
  1630. 200 :
  1631. begin
  1632. bytes[0]:=$67;
  1633. sec.writebytes(bytes,1);
  1634. end;
  1635. 208 :
  1636. begin
  1637. bytes[0]:=$66;
  1638. sec.writebytes(bytes,1);
  1639. end;
  1640. 216 :
  1641. begin
  1642. bytes[0]:=ord(codes^)+condval[condition];
  1643. inc(codes);
  1644. sec.writebytes(bytes,1);
  1645. end;
  1646. 201,
  1647. 202,
  1648. 209,
  1649. 210,
  1650. 217,218,219 :
  1651. begin
  1652. { these are dissambler hints or 32 bit prefixes which
  1653. are not needed }
  1654. end;
  1655. 31,
  1656. 48,49,50,
  1657. 224,225,226 :
  1658. begin
  1659. InternalError(777006);
  1660. end
  1661. else
  1662. begin
  1663. if (c>=64) and (c<=191) then
  1664. begin
  1665. if (c<127) then
  1666. begin
  1667. if (oper[c and 7].typ=top_reg) then
  1668. rfield:=regval(oper[c and 7].reg)
  1669. else
  1670. rfield:=regval(oper[c and 7].ref^.base);
  1671. end
  1672. else
  1673. rfield:=c and 7;
  1674. opidx:=(c shr 3) and 7;
  1675. if not process_ea(oper[opidx], ea_data, rfield) then
  1676. Message(asmw_e_invalid_effective_address);
  1677. pb:=@bytes;
  1678. pb^:=chr(ea_data.modrm);
  1679. inc(pb);
  1680. if ea_data.sib_present then
  1681. begin
  1682. pb^:=chr(ea_data.sib);
  1683. inc(pb);
  1684. end;
  1685. s:=pb-pchar(@bytes);
  1686. sec.writebytes(bytes,s);
  1687. case ea_data.bytes of
  1688. 0 : ;
  1689. 1 :
  1690. begin
  1691. if (oper[opidx].ot and OT_MEMORY)=OT_MEMORY then
  1692. sec.writereloc(oper[opidx].ref^.offset,1,oper[opidx].ref^.symbol,RELOC_ABSOLUTE)
  1693. else
  1694. begin
  1695. bytes[0]:=oper[opidx].ref^.offset;
  1696. sec.writebytes(bytes,1);
  1697. end;
  1698. inc(s);
  1699. end;
  1700. 2,4 :
  1701. begin
  1702. sec.writereloc(oper[opidx].ref^.offset,ea_data.bytes,
  1703. oper[opidx].ref^.symbol,RELOC_ABSOLUTE);
  1704. inc(s,ea_data.bytes);
  1705. end;
  1706. end;
  1707. end
  1708. else
  1709. InternalError(777007);
  1710. end;
  1711. end;
  1712. until false;
  1713. end;
  1714. {$endif NOAG386BIN}
  1715. function Taicpu.is_nop:boolean;
  1716. begin
  1717. {We do not check the number of operands; we assume that nobody constructs
  1718. a mov or xchg instruction with less than 2 operands. (DM)}
  1719. is_nop:=(opcode=A_NOP) or
  1720. (opcode=A_MOV) and (oper[0].typ=top_reg) and (oper[1].typ=top_reg) and (oper[0].reg=oper[1].reg) or
  1721. (opcode=A_XCHG) and (oper[0].typ=top_reg) and (oper[1].typ=top_reg) and (oper[0].reg=oper[1].reg);
  1722. end;
  1723. function Taicpu.is_move:boolean;
  1724. begin
  1725. {We do not check the number of operands; we assume that nobody constructs
  1726. a mov, movzx or movsx instruction with less than 2 operands. Note that
  1727. a move between a reference and a register is not a move that is of
  1728. interrest to the register allocation, therefore we only return true
  1729. for a move between two registers. (DM)}
  1730. is_move:=((opcode=A_MOV) or (opcode=A_MOVZX) or (opcode=A_MOVSX)) and
  1731. ((oper[0].typ=top_reg) and (oper[1].typ=top_reg));
  1732. end;
  1733. function Taicpu.spill_registers(list:Taasmoutput;
  1734. rgget:Trggetproc;
  1735. rgunget:Trgungetproc;
  1736. r:Tsuperregisterset;
  1737. var unusedregsint:Tsuperregisterset;
  1738. const spilltemplist:Tspill_temp_list):boolean;
  1739. {Spill the registers in r in this instruction. Returns true if any help
  1740. registers are used. This procedure has become one big hack party, because
  1741. of the huge amount of situations you can have. The irregularity of the i386
  1742. instruction set doesn't help either. (DM)}
  1743. var i:byte;
  1744. supreg:Tsuperregister;
  1745. subreg:Tsubregister;
  1746. helpreg:Tregister;
  1747. helpins:Taicpu;
  1748. op:Tasmop;
  1749. hopsize:Topsize;
  1750. pos:Tai;
  1751. begin
  1752. {Situation examples are in intel notation, so operand order:
  1753. mov eax , ebx
  1754. ^^^ ^^^
  1755. oper[1] oper[0]
  1756. (DM)}
  1757. spill_registers:=false;
  1758. case ops of
  1759. 1:
  1760. begin
  1761. if (oper[0].typ=top_reg) and
  1762. (getregtype(oper[0].reg)=R_INTREGISTER) then
  1763. begin
  1764. supreg:=getsupreg(oper[0].reg);
  1765. if supreg in r then
  1766. begin
  1767. {Situation example:
  1768. push r20d ; r20d must be spilled into [ebp-12]
  1769. Change into:
  1770. push [ebp-12] ; Replace register by reference }
  1771. { hopsize:=reg2opsize(oper[0].reg);}
  1772. oper[0].typ:=top_ref;
  1773. new(oper[0].ref);
  1774. oper[0].ref^:=spilltemplist[supreg];
  1775. { oper[0].ref^.size:=hopsize;}
  1776. end;
  1777. end;
  1778. if oper[0].typ=top_ref then
  1779. begin
  1780. supreg:=getsupreg(oper[0].ref^.base);
  1781. if supreg in r then
  1782. begin
  1783. {Situation example:
  1784. push [r21d+4*r22d] ; r21d must be spilled into [ebp-12]
  1785. Change into:
  1786. mov r23d,[ebp-12] ; Use a help register
  1787. push [r23d+4*r22d] ; Replace register by helpregister }
  1788. subreg:=getsubreg(oper[0].ref^.base);
  1789. if oper[0].ref^.index=NR_NO then
  1790. pos:=Tai(previous)
  1791. else
  1792. pos:=get_insert_pos(Tai(previous),getsupreg(oper[0].ref^.index),RS_INVALID,RS_INVALID,unusedregsint);
  1793. rgget(list,pos,subreg,helpreg);
  1794. spill_registers:=true;
  1795. helpins:=Taicpu.op_ref_reg(A_MOV,reg2opsize(oper[0].ref^.base),spilltemplist[supreg],helpreg);
  1796. if pos=nil then
  1797. list.insertafter(helpins,list.first)
  1798. else
  1799. list.insertafter(helpins,pos.next);
  1800. rgunget(list,helpins,helpreg);
  1801. forward_allocation(Tai(helpins.next),unusedregsint);
  1802. oper[0].ref^.base:=helpreg;
  1803. end;
  1804. supreg:=getsupreg(oper[0].ref^.index);
  1805. if supreg in r then
  1806. begin
  1807. {Situation example:
  1808. push [r21d+4*r22d] ; r22d must be spilled into [ebp-12]
  1809. Change into:
  1810. mov r23d,[ebp-12] ; Use a help register
  1811. push [r21d+4*r23d] ; Replace register by helpregister }
  1812. subreg:=getsubreg(oper[0].ref^.index);
  1813. if oper[0].ref^.base=NR_NO then
  1814. pos:=Tai(previous)
  1815. else
  1816. pos:=get_insert_pos(Tai(previous),getsupreg(oper[0].ref^.base),RS_INVALID,RS_INVALID,unusedregsint);
  1817. rgget(list,pos,subreg,helpreg);
  1818. spill_registers:=true;
  1819. helpins:=Taicpu.op_ref_reg(A_MOV,reg2opsize(oper[0].ref^.index),spilltemplist[supreg],helpreg);
  1820. if pos=nil then
  1821. list.insertafter(helpins,list.first)
  1822. else
  1823. list.insertafter(helpins,pos.next);
  1824. rgunget(list,helpins,helpreg);
  1825. forward_allocation(Tai(helpins.next),unusedregsint);
  1826. oper[0].ref^.index:=helpreg;
  1827. end;
  1828. end;
  1829. end;
  1830. 2:
  1831. begin
  1832. { First spill the registers from the references. This is
  1833. required because the reference can be moved from this instruction
  1834. to a MOV instruction when spilling of the register operand is done }
  1835. for i:=0 to 1 do
  1836. if oper[i].typ=top_ref then
  1837. begin
  1838. supreg:=getsupreg(oper[i].ref^.base);
  1839. if supreg in r then
  1840. begin
  1841. {Situation example:
  1842. add r20d,[r21d+4*r22d] ; r21d must be spilled into [ebp-12]
  1843. Change into:
  1844. mov r23d,[ebp-12] ; Use a help register
  1845. add r20d,[r23d+4*r22d] ; Replace register by helpregister }
  1846. subreg:=getsubreg(oper[i].ref^.base);
  1847. if i=1 then
  1848. pos:=get_insert_pos(Tai(previous),getsupreg(oper[i].ref^.index),getsupreg(oper[0].reg),
  1849. RS_INVALID,unusedregsint)
  1850. else
  1851. pos:=get_insert_pos(Tai(previous),getsupreg(oper[i].ref^.index),RS_INVALID,RS_INVALID,unusedregsint);
  1852. rgget(list,pos,subreg,helpreg);
  1853. spill_registers:=true;
  1854. helpins:=Taicpu.op_ref_reg(A_MOV,reg2opsize(oper[i].ref^.base),spilltemplist[supreg],helpreg);
  1855. if pos=nil then
  1856. list.insertafter(helpins,list.first)
  1857. else
  1858. list.insertafter(helpins,pos.next);
  1859. oper[i].ref^.base:=helpreg;
  1860. rgunget(list,helpins,helpreg);
  1861. forward_allocation(Tai(helpins.next),unusedregsint);
  1862. end;
  1863. supreg:=getsupreg(oper[i].ref^.index);
  1864. if supreg in r then
  1865. begin
  1866. {Situation example:
  1867. add r20d,[r21d+4*r22d] ; r22d must be spilled into [ebp-12]
  1868. Change into:
  1869. mov r23d,[ebp-12] ; Use a help register
  1870. add r20d,[r21d+4*r23d] ; Replace register by helpregister }
  1871. subreg:=getsubreg(oper[i].ref^.index);
  1872. if i=1 then
  1873. pos:=get_insert_pos(Tai(previous),getsupreg(oper[i].ref^.base),getsupreg(oper[0].reg),
  1874. RS_INVALID,unusedregsint)
  1875. else
  1876. pos:=get_insert_pos(Tai(previous),getsupreg(oper[i].ref^.base),RS_INVALID,RS_INVALID,unusedregsint);
  1877. rgget(list,pos,subreg,helpreg);
  1878. spill_registers:=true;
  1879. helpins:=Taicpu.op_ref_reg(A_MOV,reg2opsize(oper[i].ref^.index),spilltemplist[supreg],helpreg);
  1880. if pos=nil then
  1881. list.insertafter(helpins,list.first)
  1882. else
  1883. list.insertafter(helpins,pos.next);
  1884. oper[i].ref^.index:=helpreg;
  1885. rgunget(list,helpins,helpreg);
  1886. forward_allocation(Tai(helpins.next),unusedregsint);
  1887. end;
  1888. end;
  1889. if (oper[0].typ=top_reg) and
  1890. (getregtype(oper[0].reg)=R_INTREGISTER) then
  1891. begin
  1892. supreg:=getsupreg(oper[0].reg);
  1893. subreg:=getsubreg(oper[0].reg);
  1894. if supreg in r then
  1895. if oper[1].typ=top_ref then
  1896. begin
  1897. {Situation example:
  1898. add [r20d],r21d ; r21d must be spilled into [ebp-12]
  1899. Change into:
  1900. mov r22d,[ebp-12] ; Use a help register
  1901. add [r20d],r22d ; Replace register by helpregister }
  1902. pos:=get_insert_pos(Tai(previous),getsupreg(oper[0].reg),
  1903. getsupreg(oper[1].ref^.base),getsupreg(oper[1].ref^.index),
  1904. unusedregsint);
  1905. rgget(list,pos,subreg,helpreg);
  1906. spill_registers:=true;
  1907. helpins:=Taicpu.op_ref_reg(A_MOV,reg2opsize(oper[0].reg),spilltemplist[supreg],helpreg);
  1908. if pos=nil then
  1909. list.insertafter(helpins,list.first)
  1910. else
  1911. list.insertafter(helpins,pos.next);
  1912. oper[0].reg:=helpreg;
  1913. rgunget(list,helpins,helpreg);
  1914. forward_allocation(Tai(helpins.next),unusedregsint);
  1915. end
  1916. else
  1917. begin
  1918. {Situation example:
  1919. add r20d,r21d ; r21d must be spilled into [ebp-12]
  1920. Change into:
  1921. add r20d,[ebp-12] ; Replace register by reference }
  1922. oper[0].typ:=top_ref;
  1923. new(oper[0].ref);
  1924. oper[0].ref^:=spilltemplist[supreg];
  1925. end;
  1926. end;
  1927. if (oper[1].typ=top_reg) and
  1928. (getregtype(oper[1].reg)=R_INTREGISTER) then
  1929. begin
  1930. supreg:=getsupreg(oper[1].reg);
  1931. subreg:=getsubreg(oper[1].reg);
  1932. if supreg in r then
  1933. begin
  1934. if oper[0].typ=top_ref then
  1935. begin
  1936. {Situation example:
  1937. add r20d,[r21d] ; r20d must be spilled into [ebp-12]
  1938. Change into:
  1939. mov r22d,[r21d] ; Use a help register
  1940. add [ebp-12],r22d ; Replace register by helpregister }
  1941. pos:=get_insert_pos(Tai(previous),getsupreg(oper[0].ref^.base),
  1942. getsupreg(oper[0].ref^.index),RS_INVALID,unusedregsint);
  1943. rgget(list,pos,subreg,helpreg);
  1944. spill_registers:=true;
  1945. op:=A_MOV;
  1946. hopsize:=opsize; {Save old value...}
  1947. if (opcode=A_MOVZX) or (opcode=A_MOVSX) or (opcode=A_LEA) then
  1948. begin
  1949. {Because 'movzx memory,register' does not exist...}
  1950. op:=opcode;
  1951. opcode:=A_MOV;
  1952. opsize:=reg2opsize(oper[1].reg);
  1953. end;
  1954. helpins:=Taicpu.op_ref_reg(op,hopsize,oper[0].ref^,helpreg);
  1955. if pos=nil then
  1956. list.insertafter(helpins,list.first)
  1957. else
  1958. list.insertafter(helpins,pos.next);
  1959. dispose(oper[0].ref);
  1960. oper[0].typ:=top_reg;
  1961. oper[0].reg:=helpreg;
  1962. oper[1].typ:=top_ref;
  1963. new(oper[1].ref);
  1964. oper[1].ref^:=spilltemplist[supreg];
  1965. rgunget(list,helpins,helpreg);
  1966. forward_allocation(Tai(helpins.next),unusedregsint);
  1967. end
  1968. else
  1969. begin
  1970. {Situation example:
  1971. add r20d,r21d ; r20d must be spilled into [ebp-12]
  1972. Change into:
  1973. add [ebp-12],r21d ; Replace register by reference }
  1974. if (opcode=A_MOVZX) or (opcode=A_MOVSX) then
  1975. begin
  1976. {Because 'movzx memory,register' does not exist...}
  1977. spill_registers:=true;
  1978. op:=opcode;
  1979. hopsize:=opsize;
  1980. opcode:=A_MOV;
  1981. opsize:=reg2opsize(oper[1].reg);
  1982. pos:=get_insert_pos(Tai(previous),getsupreg(oper[0].reg),RS_INVALID,RS_INVALID,unusedregsint);
  1983. rgget(list,pos,subreg,helpreg);
  1984. helpins:=Taicpu.op_reg_reg(op,hopsize,oper[0].reg,helpreg);
  1985. if pos=nil then
  1986. list.insertafter(helpins,list.first)
  1987. else
  1988. list.insertafter(helpins,pos.next);
  1989. oper[0].reg:=helpreg;
  1990. rgunget(list,helpins,helpreg);
  1991. forward_allocation(Tai(helpins.next),unusedregsint);
  1992. end;
  1993. oper[1].typ:=top_ref;
  1994. new(oper[1].ref);
  1995. oper[1].ref^:=spilltemplist[supreg];
  1996. end;
  1997. end;
  1998. end;
  1999. { The i386 instruction set never gets boring...
  2000. some opcodes do not support a memory location as destination }
  2001. if (oper[1].typ=top_ref) and
  2002. (
  2003. (oper[0].typ=top_const) or
  2004. ((oper[0].typ=top_reg) and
  2005. (getregtype(oper[0].reg)=R_INTREGISTER))
  2006. ) then
  2007. begin
  2008. case opcode of
  2009. A_IMUL :
  2010. begin
  2011. {Yikes! We just changed the destination register into
  2012. a memory location above here.
  2013. Situation examples:
  2014. imul [ebp-12],r21d ; We need a help register
  2015. imul [ebp-12],<const> ; We need a help register
  2016. Change into:
  2017. mov r22d,[ebp-12] ; Use a help instruction (only for IMUL)
  2018. imul r22d,r21d ; Replace reference by helpregister
  2019. mov [ebp-12],r22d ; Use another help instruction}
  2020. rgget(list,Tai(previous),subreg,helpreg);
  2021. spill_registers:=true;
  2022. {First help instruction.}
  2023. helpins:=Taicpu.op_ref_reg(A_MOV,opsize,oper[1].ref^,helpreg);
  2024. if previous=nil then
  2025. list.insert(helpins)
  2026. else
  2027. list.insertafter(helpins,previous);
  2028. {Second help instruction.}
  2029. helpins:=Taicpu.op_reg_ref(A_MOV,opsize,helpreg,oper[1].ref^);
  2030. dispose(oper[1].ref);
  2031. oper[1].typ:=top_reg;
  2032. oper[1].reg:=helpreg;
  2033. list.insertafter(helpins,self);
  2034. rgunget(list,self,helpreg);
  2035. end;
  2036. end;
  2037. end;
  2038. { The i386 instruction set never gets boring...
  2039. some opcodes do not support a memory location as source }
  2040. if (oper[0].typ=top_ref) and
  2041. (oper[1].typ=top_reg) and
  2042. (getregtype(oper[1].reg)=R_INTREGISTER) then
  2043. begin
  2044. case opcode of
  2045. A_BT,A_BTS,
  2046. A_BTC,A_BTR :
  2047. begin
  2048. {Yikes! We just changed the source register into
  2049. a memory location above here.
  2050. Situation example:
  2051. bt r21d,[ebp-12] ; We need a help register
  2052. Change into:
  2053. mov r22d,[ebp-12] ; Use a help instruction (only for IMUL)
  2054. bt r21d,r22d ; Replace reference by helpregister}
  2055. rgget(list,Tai(previous),subreg,helpreg);
  2056. spill_registers:=true;
  2057. {First help instruction.}
  2058. helpins:=Taicpu.op_ref_reg(A_MOV,opsize,oper[0].ref^,helpreg);
  2059. if previous=nil then
  2060. list.insert(helpins)
  2061. else
  2062. list.insertafter(helpins,previous);
  2063. dispose(oper[0].ref);
  2064. oper[0].typ:=top_reg;
  2065. oper[0].reg:=helpreg;
  2066. rgunget(list,helpins,helpreg);
  2067. end;
  2068. end;
  2069. end;
  2070. end;
  2071. 3:
  2072. begin
  2073. {$warning todo!!}
  2074. end;
  2075. end;
  2076. end;
  2077. {*****************************************************************************
  2078. Instruction table
  2079. *****************************************************************************}
  2080. procedure BuildInsTabCache;
  2081. {$ifndef NOAG386BIN}
  2082. var
  2083. i : longint;
  2084. {$endif}
  2085. begin
  2086. {$ifndef NOAG386BIN}
  2087. new(instabcache);
  2088. FillChar(instabcache^,sizeof(tinstabcache),$ff);
  2089. i:=0;
  2090. while (i<InsTabEntries) do
  2091. begin
  2092. if InsTabCache^[InsTab[i].OPcode]=-1 then
  2093. InsTabCache^[InsTab[i].OPcode]:=i;
  2094. inc(i);
  2095. end;
  2096. {$endif NOAG386BIN}
  2097. end;
  2098. procedure InitAsm;
  2099. begin
  2100. {$ifndef NOAG386BIN}
  2101. if not assigned(instabcache) then
  2102. BuildInsTabCache;
  2103. {$endif NOAG386BIN}
  2104. end;
  2105. procedure DoneAsm;
  2106. begin
  2107. {$ifndef NOAG386BIN}
  2108. if assigned(instabcache) then
  2109. begin
  2110. dispose(instabcache);
  2111. instabcache:=nil;
  2112. end;
  2113. {$endif NOAG386BIN}
  2114. end;
  2115. end.
  2116. {
  2117. $Log$
  2118. Revision 1.30 2003-10-01 20:34:50 peter
  2119. * procinfo unit contains tprocinfo
  2120. * cginfo renamed to cgbase
  2121. * moved cgmessage to verbose
  2122. * fixed ppc and sparc compiles
  2123. Revision 1.29 2003/09/29 20:58:56 peter
  2124. * optimized releasing of registers
  2125. Revision 1.28 2003/09/28 21:49:30 peter
  2126. * fixed invalid opcode handling in spill registers
  2127. Revision 1.27 2003/09/28 13:37:07 peter
  2128. * give error for wrong register number
  2129. Revision 1.26 2003/09/24 21:15:49 florian
  2130. * fixed make cycle
  2131. Revision 1.25 2003/09/24 17:12:36 florian
  2132. * x86-64 adaptions
  2133. Revision 1.24 2003/09/23 17:56:06 peter
  2134. * locals and paras are allocated in the code generation
  2135. * tvarsym.localloc contains the location of para/local when
  2136. generating code for the current procedure
  2137. Revision 1.23 2003/09/14 14:22:51 daniel
  2138. * Fixed incorrect movzx spilling
  2139. Revision 1.22 2003/09/12 20:25:17 daniel
  2140. * Add BTR to destination memory location check in spilling
  2141. Revision 1.21 2003/09/10 19:14:31 daniel
  2142. * Failed attempt to restore broken fastspill functionality
  2143. Revision 1.20 2003/09/10 11:23:09 marco
  2144. * fix from peter for bts reg32,mem32 problem
  2145. Revision 1.19 2003/09/09 12:54:45 florian
  2146. * x86 instruction table updated to nasm 0.98.37:
  2147. - sse3 aka prescott support
  2148. - small fixes
  2149. Revision 1.18 2003/09/07 22:09:35 peter
  2150. * preparations for different default calling conventions
  2151. * various RA fixes
  2152. Revision 1.17 2003/09/03 15:55:02 peter
  2153. * NEWRA branch merged
  2154. Revision 1.16.2.4 2003/08/31 15:46:26 peter
  2155. * more updates for tregister
  2156. Revision 1.16.2.3 2003/08/29 17:29:00 peter
  2157. * next batch of updates
  2158. Revision 1.16.2.2 2003/08/28 18:35:08 peter
  2159. * tregister changed to cardinal
  2160. Revision 1.16.2.1 2003/08/27 19:55:54 peter
  2161. * first tregister patch
  2162. Revision 1.16 2003/08/21 17:20:19 peter
  2163. * first spill the registers of top_ref before spilling top_reg
  2164. Revision 1.15 2003/08/21 14:48:36 peter
  2165. * fix reg-supreg range check error
  2166. Revision 1.14 2003/08/20 16:52:01 daniel
  2167. * Some old register convention code removed
  2168. * A few changes to eliminate a few lines of code
  2169. Revision 1.13 2003/08/20 09:07:00 daniel
  2170. * New register coding now mandatory, some more convert_registers calls
  2171. removed.
  2172. Revision 1.12 2003/08/20 07:48:04 daniel
  2173. * Made internal assembler use new register coding
  2174. Revision 1.11 2003/08/19 13:58:33 daniel
  2175. * Corrected a comment.
  2176. Revision 1.10 2003/08/15 14:44:20 daniel
  2177. * Fixed newra compilation
  2178. Revision 1.9 2003/08/11 21:18:20 peter
  2179. * start of sparc support for newra
  2180. Revision 1.8 2003/08/09 18:56:54 daniel
  2181. * cs_regalloc renamed to cs_regvars to avoid confusion with register
  2182. allocator
  2183. * Some preventive changes to i386 spillinh code
  2184. Revision 1.7 2003/07/06 15:31:21 daniel
  2185. * Fixed register allocator. *Lots* of fixes.
  2186. Revision 1.6 2003/06/14 14:53:50 jonas
  2187. * fixed newra cycle for x86
  2188. * added constants for indicating source and destination operands of the
  2189. "move reg,reg" instruction to aasmcpu (and use those in rgobj)
  2190. Revision 1.5 2003/06/03 13:01:59 daniel
  2191. * Register allocator finished
  2192. Revision 1.4 2003/05/30 23:57:08 peter
  2193. * more sparc cleanup
  2194. * accumulator removed, splitted in function_return_reg (called) and
  2195. function_result_reg (caller)
  2196. Revision 1.3 2003/05/22 21:33:31 peter
  2197. * removed some unit dependencies
  2198. Revision 1.2 2002/04/25 16:12:09 florian
  2199. * fixed more problems with cpubase and x86-64
  2200. Revision 1.1 2003/04/25 12:43:40 florian
  2201. * merged i386/aasmcpu and x86_64/aasmcpu to x86/aasmcpu
  2202. Revision 1.18 2003/04/25 12:04:31 florian
  2203. * merged agx64att and ag386att to x86/agx86att
  2204. Revision 1.17 2003/04/22 14:33:38 peter
  2205. * removed some notes/hints
  2206. Revision 1.16 2003/04/22 10:09:35 daniel
  2207. + Implemented the actual register allocator
  2208. + Scratch registers unavailable when new register allocator used
  2209. + maybe_save/maybe_restore unavailable when new register allocator used
  2210. Revision 1.15 2003/03/26 12:50:54 armin
  2211. * avoid problems with the ide in init/dome
  2212. Revision 1.14 2003/03/08 08:59:07 daniel
  2213. + $define newra will enable new register allocator
  2214. + getregisterint will return imaginary registers with $newra
  2215. + -sr switch added, will skip register allocation so you can see
  2216. the direct output of the code generator before register allocation
  2217. Revision 1.13 2003/02/25 07:41:54 daniel
  2218. * Properly fixed reversed operands bug
  2219. Revision 1.12 2003/02/19 22:00:15 daniel
  2220. * Code generator converted to new register notation
  2221. - Horribily outdated todo.txt removed
  2222. Revision 1.11 2003/01/09 20:40:59 daniel
  2223. * Converted some code in cgx86.pas to new register numbering
  2224. Revision 1.10 2003/01/08 18:43:57 daniel
  2225. * Tregister changed into a record
  2226. Revision 1.9 2003/01/05 13:36:53 florian
  2227. * x86-64 compiles
  2228. + very basic support for float128 type (x86-64 only)
  2229. Revision 1.8 2002/11/17 16:31:58 carl
  2230. * memory optimization (3-4%) : cleanup of tai fields,
  2231. cleanup of tdef and tsym fields.
  2232. * make it work for m68k
  2233. Revision 1.7 2002/11/15 01:58:54 peter
  2234. * merged changes from 1.0.7 up to 04-11
  2235. - -V option for generating bug report tracing
  2236. - more tracing for option parsing
  2237. - errors for cdecl and high()
  2238. - win32 import stabs
  2239. - win32 records<=8 are returned in eax:edx (turned off by default)
  2240. - heaptrc update
  2241. - more info for temp management in .s file with EXTDEBUG
  2242. Revision 1.6 2002/10/31 13:28:32 pierre
  2243. * correct last wrong fix for tw2158
  2244. Revision 1.5 2002/10/30 17:10:00 pierre
  2245. * merge of fix for tw2158 bug
  2246. Revision 1.4 2002/08/15 19:10:36 peter
  2247. * first things tai,tnode storing in ppu
  2248. Revision 1.3 2002/08/13 18:01:52 carl
  2249. * rename swatoperands to swapoperands
  2250. + m68k first compilable version (still needs a lot of testing):
  2251. assembler generator, system information , inline
  2252. assembler reader.
  2253. Revision 1.2 2002/07/20 11:57:59 florian
  2254. * types.pas renamed to defbase.pas because D6 contains a types
  2255. unit so this would conflicts if D6 programms are compiled
  2256. + Willamette/SSE2 instructions to assembler added
  2257. Revision 1.1 2002/07/01 18:46:29 peter
  2258. * internal linker
  2259. * reorganized aasm layer
  2260. }