cgcpu.pas 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the i386
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,
  22. cgbase,cgobj,cg64f32,cgx86,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,parabase,cgutils,
  25. symconst,symdef,symsym
  26. ;
  27. type
  28. tcg386 = class(tcgx86)
  29. procedure init_register_allocators;override;
  30. { passing parameter using push instead of mov }
  31. procedure a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);override;
  32. procedure a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : tcgpara);override;
  33. procedure a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);override;
  34. procedure a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);override;
  35. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);override;
  36. procedure g_copyvaluepara_openarray(list : TAsmList;const ref:treference;const lenloc:tlocation;elesize:tcgint;destreg:tregister);
  37. procedure g_releasevaluepara_openarray(list : TAsmList;const l:tlocation);
  38. procedure g_maybe_got_init(list: TAsmList); override;
  39. end;
  40. tcg64f386 = class(tcg64f32)
  41. procedure a_op64_ref_reg(list : TAsmList;op:TOpCG;size : tcgsize;const ref : treference;reg : tregister64);override;
  42. procedure a_op64_reg_ref(list : TAsmList;op:TOpCG;size : tcgsize;reg : tregister64; const ref: treference);override;
  43. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  44. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);override;
  45. procedure a_op64_const_ref(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;const ref : treference);override;
  46. private
  47. procedure get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  48. end;
  49. procedure create_codegen;
  50. implementation
  51. uses
  52. globals,verbose,systems,cutils,
  53. paramgr,procinfo,fmodule,
  54. rgcpu,rgx86,cpuinfo;
  55. function use_push(const cgpara:tcgpara):boolean;
  56. begin
  57. result:=(not paramanager.use_fixed_stack) and
  58. assigned(cgpara.location) and
  59. (cgpara.location^.loc=LOC_REFERENCE) and
  60. (cgpara.location^.reference.index=NR_STACK_POINTER_REG);
  61. end;
  62. procedure tcg386.init_register_allocators;
  63. begin
  64. inherited init_register_allocators;
  65. if (cs_useebp in current_settings.optimizerswitches) and assigned(current_procinfo) and (current_procinfo.framepointer<>NR_EBP) then
  66. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,[RS_EAX,RS_EDX,RS_ECX,RS_EBX,RS_ESI,RS_EDI,RS_EBP],first_int_imreg,[])
  67. else
  68. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,[RS_EAX,RS_EDX,RS_ECX,RS_EBX,RS_ESI,RS_EDI],first_int_imreg,[RS_EBP]);
  69. rg[R_MMXREGISTER]:=trgcpu.create(R_MMXREGISTER,R_SUBNONE,[RS_XMM0,RS_XMM1,RS_XMM2,RS_XMM3,RS_XMM4,RS_XMM5,RS_XMM6,RS_XMM7],first_mm_imreg,[]);
  70. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBWHOLE,[RS_XMM0,RS_XMM1,RS_XMM2,RS_XMM3,RS_XMM4,RS_XMM5,RS_XMM6,RS_XMM7],first_mm_imreg,[]);
  71. rgfpu:=Trgx86fpu.create;
  72. end;
  73. procedure tcg386.a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);
  74. var
  75. pushsize : tcgsize;
  76. begin
  77. check_register_size(size,r);
  78. if use_push(cgpara) then
  79. begin
  80. cgpara.check_simple_location;
  81. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  82. pushsize:=cgpara.location^.size
  83. else
  84. pushsize:=int_cgsize(cgpara.alignment);
  85. list.concat(taicpu.op_reg(A_PUSH,tcgsize2opsize[pushsize],makeregsize(list,r,pushsize)));
  86. end
  87. else
  88. inherited a_load_reg_cgpara(list,size,r,cgpara);
  89. end;
  90. procedure tcg386.a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : tcgpara);
  91. var
  92. pushsize : tcgsize;
  93. begin
  94. if use_push(cgpara) then
  95. begin
  96. cgpara.check_simple_location;
  97. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  98. pushsize:=cgpara.location^.size
  99. else
  100. pushsize:=int_cgsize(cgpara.alignment);
  101. list.concat(taicpu.op_const(A_PUSH,tcgsize2opsize[pushsize],a));
  102. end
  103. else
  104. inherited a_load_const_cgpara(list,size,a,cgpara);
  105. end;
  106. procedure tcg386.a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);
  107. procedure pushdata(paraloc:pcgparalocation;ofs:tcgint);
  108. var
  109. pushsize : tcgsize;
  110. opsize : topsize;
  111. tmpreg : tregister;
  112. href : treference;
  113. begin
  114. if not assigned(paraloc) then
  115. exit;
  116. if (paraloc^.loc<>LOC_REFERENCE) or
  117. (paraloc^.reference.index<>NR_STACK_POINTER_REG) or
  118. (tcgsize2size[paraloc^.size]>sizeof(aint)) then
  119. internalerror(200501162);
  120. { Pushes are needed in reverse order, add the size of the
  121. current location to the offset where to load from. This
  122. prevents wrong calculations for the last location when
  123. the size is not a power of 2 }
  124. if assigned(paraloc^.next) then
  125. pushdata(paraloc^.next,ofs+tcgsize2size[paraloc^.size]);
  126. { Push the data starting at ofs }
  127. href:=r;
  128. inc(href.offset,ofs);
  129. if tcgsize2size[paraloc^.size]>cgpara.alignment then
  130. pushsize:=paraloc^.size
  131. else
  132. pushsize:=int_cgsize(cgpara.alignment);
  133. opsize:=TCgsize2opsize[pushsize];
  134. { for go32v2 we obtain OS_F32,
  135. but pushs is not valid, we need pushl }
  136. if opsize=S_FS then
  137. opsize:=S_L;
  138. if tcgsize2size[paraloc^.size]<cgpara.alignment then
  139. begin
  140. tmpreg:=getintregister(list,pushsize);
  141. a_load_ref_reg(list,paraloc^.size,pushsize,href,tmpreg);
  142. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  143. end
  144. else
  145. begin
  146. make_simple_ref(list,href);
  147. list.concat(taicpu.op_ref(A_PUSH,opsize,href));
  148. end;
  149. end;
  150. var
  151. len : tcgint;
  152. href : treference;
  153. begin
  154. { cgpara.size=OS_NO requires a copy on the stack }
  155. if use_push(cgpara) then
  156. begin
  157. { Record copy? }
  158. if (cgpara.size=OS_NO) or (size=OS_NO) then
  159. begin
  160. cgpara.check_simple_location;
  161. len:=align(cgpara.intsize,cgpara.alignment);
  162. g_stackpointer_alloc(list,len);
  163. reference_reset_base(href,NR_STACK_POINTER_REG,0,ctempposinvalid,4,[]);
  164. g_concatcopy(list,r,href,len);
  165. end
  166. else
  167. begin
  168. if tcgsize2size[cgpara.size]<>tcgsize2size[size] then
  169. internalerror(200501161);
  170. if (cgpara.size=OS_F64) then
  171. begin
  172. href:=r;
  173. make_simple_ref(list,href);
  174. inc(href.offset,4);
  175. list.concat(taicpu.op_ref(A_PUSH,S_L,href));
  176. dec(href.offset,4);
  177. list.concat(taicpu.op_ref(A_PUSH,S_L,href));
  178. end
  179. else
  180. { We need to push the data in reverse order,
  181. therefor we use a recursive algorithm }
  182. pushdata(cgpara.location,0);
  183. end
  184. end
  185. else
  186. begin
  187. href:=r;
  188. make_simple_ref(list,href);
  189. inherited a_load_ref_cgpara(list,size,href,cgpara);
  190. end;
  191. end;
  192. procedure tcg386.a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);
  193. var
  194. tmpreg : tregister;
  195. opsize : topsize;
  196. tmpref,dirref : treference;
  197. begin
  198. dirref:=r;
  199. { this could probably done in a more optimized way, but for now this
  200. is sufficent }
  201. make_direct_ref(list,dirref);
  202. with dirref do
  203. begin
  204. if use_push(cgpara) then
  205. begin
  206. cgpara.check_simple_location;
  207. opsize:=tcgsize2opsize[OS_ADDR];
  208. if (segment=NR_NO) and (base=NR_NO) and (index=NR_NO) then
  209. begin
  210. if assigned(symbol) then
  211. begin
  212. if (target_info.system in [system_i386_darwin,system_i386_iphonesim]) and
  213. ((dirref.symbol.bind in [AB_EXTERNAL,AB_WEAK_EXTERNAL]) or
  214. (cs_create_pic in current_settings.moduleswitches)) then
  215. begin
  216. tmpreg:=getaddressregister(list);
  217. a_loadaddr_ref_reg(list,dirref,tmpreg);
  218. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  219. end
  220. else if cs_create_pic in current_settings.moduleswitches then
  221. begin
  222. if offset<>0 then
  223. begin
  224. tmpreg:=getaddressregister(list);
  225. a_loadaddr_ref_reg(list,dirref,tmpreg);
  226. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  227. end
  228. else
  229. begin
  230. reference_reset_symbol(tmpref,dirref.symbol,0,sizeof(pint),[]);
  231. tmpref.refaddr:=addr_pic;
  232. tmpref.base:=current_procinfo.got;
  233. include(current_procinfo.flags,pi_needs_got);
  234. list.concat(taicpu.op_ref(A_PUSH,S_L,tmpref));
  235. end
  236. end
  237. else
  238. list.concat(Taicpu.Op_sym_ofs(A_PUSH,opsize,symbol,offset));
  239. end
  240. else
  241. list.concat(Taicpu.Op_const(A_PUSH,opsize,offset));
  242. end
  243. else if (segment=NR_NO) and (base=NR_NO) and (index<>NR_NO) and
  244. (offset=0) and (scalefactor=0) and (symbol=nil) then
  245. list.concat(Taicpu.Op_reg(A_PUSH,opsize,index))
  246. else if (segment=NR_NO) and (base<>NR_NO) and (index=NR_NO) and
  247. (offset=0) and (symbol=nil) then
  248. list.concat(Taicpu.Op_reg(A_PUSH,opsize,base))
  249. else
  250. begin
  251. tmpreg:=getaddressregister(list);
  252. a_loadaddr_ref_reg(list,dirref,tmpreg);
  253. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  254. end;
  255. end
  256. else
  257. inherited a_loadaddr_ref_cgpara(list,dirref,cgpara);
  258. end;
  259. end;
  260. procedure tcg386.g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);
  261. procedure increase_sp(a : tcgint);
  262. var
  263. href : treference;
  264. begin
  265. reference_reset_base(href,NR_STACK_POINTER_REG,a,ctempposinvalid,0,[]);
  266. { normally, lea is a better choice than an add }
  267. list.concat(Taicpu.op_ref_reg(A_LEA,TCGSize2OpSize[OS_ADDR],href,NR_STACK_POINTER_REG));
  268. end;
  269. begin
  270. { MMX needs to call EMMS }
  271. if assigned(rg[R_MMXREGISTER]) and
  272. (rg[R_MMXREGISTER].uses_registers) then
  273. list.concat(Taicpu.op_none(A_EMMS,S_NO));
  274. { remove stackframe }
  275. if not nostackframe then
  276. begin
  277. if (current_procinfo.framepointer=NR_STACK_POINTER_REG) or
  278. (current_procinfo.procdef.proctypeoption=potype_exceptfilter) then
  279. begin
  280. if current_procinfo.final_localsize<>0 then
  281. increase_sp(current_procinfo.final_localsize);
  282. if (not paramanager.use_fixed_stack) then
  283. internal_restore_regs(list,true);
  284. if (current_procinfo.procdef.proctypeoption=potype_exceptfilter) then
  285. list.concat(Taicpu.op_reg(A_POP,tcgsize2opsize[OS_ADDR],NR_FRAME_POINTER_REG));
  286. end
  287. else
  288. begin
  289. if (not paramanager.use_fixed_stack) then
  290. internal_restore_regs(list,not (pi_has_stack_allocs in current_procinfo.flags));
  291. generate_leave(list);
  292. end;
  293. list.concat(tai_regalloc.dealloc(current_procinfo.framepointer,nil));
  294. end;
  295. { return from proc }
  296. if (po_interrupt in current_procinfo.procdef.procoptions) and
  297. { this messes up stack alignment }
  298. (target_info.stackalign=4) then
  299. begin
  300. if assigned(current_procinfo.procdef.funcretloc[calleeside].location) and
  301. (current_procinfo.procdef.funcretloc[calleeside].location^.loc=LOC_REGISTER) then
  302. begin
  303. if (getsupreg(current_procinfo.procdef.funcretloc[calleeside].location^.register)=RS_EAX) then
  304. list.concat(Taicpu.Op_const_reg(A_ADD,S_L,4,NR_ESP))
  305. else
  306. internalerror(2010053001);
  307. end
  308. else
  309. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EAX));
  310. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EBX));
  311. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_ECX));
  312. if (current_procinfo.procdef.funcretloc[calleeside].size in [OS_64,OS_S64]) and
  313. assigned(current_procinfo.procdef.funcretloc[calleeside].location) and
  314. assigned(current_procinfo.procdef.funcretloc[calleeside].location^.next) and
  315. (current_procinfo.procdef.funcretloc[calleeside].location^.next^.loc=LOC_REGISTER) then
  316. begin
  317. if (getsupreg(current_procinfo.procdef.funcretloc[calleeside].location^.next^.register)=RS_EDX) then
  318. list.concat(Taicpu.Op_const_reg(A_ADD,S_L,4,NR_ESP))
  319. else
  320. internalerror(2010053002);
  321. end
  322. else
  323. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDX));
  324. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_ESI));
  325. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDI));
  326. { .... also the segment registers }
  327. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_DS));
  328. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_ES));
  329. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_FS));
  330. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_GS));
  331. { this restores the flags }
  332. list.concat(Taicpu.Op_none(A_IRET,S_NO));
  333. end
  334. { Routines with the poclearstack flag set use only a ret }
  335. else if (current_procinfo.procdef.proccalloption in clearstack_pocalls) and
  336. (not paramanager.use_fixed_stack) then
  337. begin
  338. { complex return values are removed from stack in C code PM }
  339. { but not on win32 }
  340. { and not for safecall with hidden exceptions, because the result }
  341. { wich contains the exception is passed in EAX }
  342. if ((target_info.system <> system_i386_win32) or
  343. (target_info.abi=abi_old_win32_gnu)) and
  344. not ((current_procinfo.procdef.proccalloption = pocall_safecall) and
  345. (tf_safecall_exceptions in target_info.flags)) and
  346. paramanager.ret_in_param(current_procinfo.procdef.returndef,
  347. current_procinfo.procdef) then
  348. list.concat(Taicpu.Op_const(A_RET,S_W,sizeof(aint)))
  349. else
  350. list.concat(Taicpu.Op_none(A_RET,S_NO));
  351. end
  352. { ... also routines with parasize=0 }
  353. else if (parasize=0) then
  354. list.concat(Taicpu.Op_none(A_RET,S_NO))
  355. else
  356. begin
  357. { parameters are limited to 65535 bytes because ret allows only imm16 }
  358. if (parasize>65535) then
  359. CGMessage(cg_e_parasize_too_big);
  360. list.concat(Taicpu.Op_const(A_RET,S_W,parasize));
  361. end;
  362. end;
  363. procedure tcg386.g_copyvaluepara_openarray(list : TAsmList;const ref:treference;const lenloc:tlocation;elesize:tcgint;destreg:tregister);
  364. var
  365. power : longint;
  366. opsize : topsize;
  367. {$ifndef __NOWINPECOFF__}
  368. again,ok : tasmlabel;
  369. {$endif}
  370. begin
  371. { get stack space }
  372. getcpuregister(list,NR_EDI);
  373. a_load_loc_reg(list,OS_INT,lenloc,NR_EDI);
  374. list.concat(Taicpu.op_reg(A_INC,S_L,NR_EDI));
  375. { Now EDI contains (high+1). }
  376. { special case handling for elesize=8, 4 and 2:
  377. set ECX = (high+1) instead of ECX = (high+1)*elesize.
  378. In the case of elesize=4 and 2, this allows us to avoid the SHR later.
  379. In the case of elesize=8, we can later use a SHL ECX, 1 instead of
  380. SHR ECX, 2 which is one byte shorter. }
  381. if (elesize=8) or (elesize=4) or (elesize=2) then
  382. begin
  383. { Now EDI contains (high+1). Copy it to ECX for later use. }
  384. getcpuregister(list,NR_ECX);
  385. list.concat(Taicpu.op_reg_reg(A_MOV,S_L,NR_EDI,NR_ECX));
  386. end;
  387. { EDI := EDI * elesize }
  388. if (elesize<>1) then
  389. begin
  390. if ispowerof2(elesize, power) then
  391. list.concat(Taicpu.op_const_reg(A_SHL,S_L,power,NR_EDI))
  392. else
  393. list.concat(Taicpu.op_const_reg(A_IMUL,S_L,elesize,NR_EDI));
  394. end;
  395. if (elesize<>8) and (elesize<>4) and (elesize<>2) then
  396. begin
  397. { Now EDI contains (high+1)*elesize. Copy it to ECX for later use. }
  398. getcpuregister(list,NR_ECX);
  399. list.concat(Taicpu.op_reg_reg(A_MOV,S_L,NR_EDI,NR_ECX));
  400. end;
  401. {$ifndef __NOWINPECOFF__}
  402. { windows guards only a few pages for stack growing, }
  403. { so we have to access every page first }
  404. if target_info.system=system_i386_win32 then
  405. begin
  406. current_asmdata.getjumplabel(again);
  407. current_asmdata.getjumplabel(ok);
  408. a_label(list,again);
  409. list.concat(Taicpu.op_const_reg(A_CMP,S_L,winstackpagesize,NR_EDI));
  410. a_jmp_cond(list,OC_B,ok);
  411. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize-4,NR_ESP));
  412. list.concat(Taicpu.op_reg(A_PUSH,S_L,NR_EDI));
  413. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize,NR_EDI));
  414. a_jmp_always(list,again);
  415. a_label(list,ok);
  416. end;
  417. {$endif __NOWINPECOFF__}
  418. { If we were probing pages, EDI=(size mod pagesize) and ESP is decremented
  419. by (size div pagesize)*pagesize, otherwise EDI=size.
  420. Either way, subtracting EDI from ESP will set ESP to desired final value. }
  421. list.concat(Taicpu.op_reg_reg(A_SUB,S_L,NR_EDI,NR_ESP));
  422. { align stack on 4 bytes }
  423. list.concat(Taicpu.op_const_reg(A_AND,S_L,aint($fffffff4),NR_ESP));
  424. { load destination, don't use a_load_reg_reg, that will add a move instruction
  425. that can confuse the reg allocator }
  426. list.concat(Taicpu.Op_reg_reg(A_MOV,S_L,NR_ESP,NR_EDI));
  427. { Allocate ESI and load it with source }
  428. getcpuregister(list,NR_ESI);
  429. a_loadaddr_ref_reg(list,ref,NR_ESI);
  430. { calculate size }
  431. opsize:=S_B;
  432. if elesize=8 then
  433. begin
  434. opsize:=S_L;
  435. { ECX is number of qwords, convert to dwords }
  436. list.concat(Taicpu.op_const_reg(A_SHL,S_L,1,NR_ECX))
  437. end
  438. else if elesize=4 then
  439. begin
  440. opsize:=S_L;
  441. { ECX is already number of dwords, so no need to SHL/SHR }
  442. end
  443. else if elesize=2 then
  444. begin
  445. opsize:=S_W;
  446. { ECX is already number of words, so no need to SHL/SHR }
  447. end
  448. else
  449. if (elesize and 3)=0 then
  450. begin
  451. opsize:=S_L;
  452. { ECX is number of bytes, convert to dwords }
  453. list.concat(Taicpu.op_const_reg(A_SHR,S_L,2,NR_ECX))
  454. end
  455. else
  456. if (elesize and 1)=0 then
  457. begin
  458. opsize:=S_W;
  459. { ECX is number of bytes, convert to words }
  460. list.concat(Taicpu.op_const_reg(A_SHR,S_L,1,NR_ECX))
  461. end;
  462. if ts_cld in current_settings.targetswitches then
  463. list.concat(Taicpu.op_none(A_CLD,S_NO));
  464. list.concat(Taicpu.op_none(A_REP,S_NO));
  465. case opsize of
  466. S_B : list.concat(Taicpu.Op_none(A_MOVSB,S_NO));
  467. S_W : list.concat(Taicpu.Op_none(A_MOVSW,S_NO));
  468. S_L : list.concat(Taicpu.Op_none(A_MOVSD,S_NO));
  469. else
  470. internalerror(2019050901);
  471. end;
  472. ungetcpuregister(list,NR_EDI);
  473. ungetcpuregister(list,NR_ECX);
  474. ungetcpuregister(list,NR_ESI);
  475. { patch the new address, but don't use a_load_reg_reg, that will add a move instruction
  476. that can confuse the reg allocator }
  477. list.concat(Taicpu.Op_reg_reg(A_MOV,S_L,NR_ESP,destreg));
  478. include(current_procinfo.flags,pi_has_stack_allocs);
  479. end;
  480. procedure tcg386.g_releasevaluepara_openarray(list : TAsmList;const l:tlocation);
  481. begin
  482. { Nothing to release }
  483. end;
  484. procedure tcg386.g_maybe_got_init(list: TAsmList);
  485. var
  486. i: longint;
  487. tmpreg: TRegister;
  488. begin
  489. { allocate PIC register }
  490. if (cs_create_pic in current_settings.moduleswitches) and
  491. (tf_pic_uses_got in target_info.flags) and
  492. (pi_needs_got in current_procinfo.flags) then
  493. begin
  494. if not (target_info.system in [system_i386_darwin,system_i386_iphonesim]) then
  495. begin
  496. { Use ECX as a temp register by default }
  497. if current_procinfo.got = NR_EBX then
  498. tmpreg:=NR_EBX
  499. else
  500. tmpreg:=NR_ECX;
  501. { Allocate registers used for parameters to make sure they
  502. never allocated during this PIC init code }
  503. for i:=0 to current_procinfo.procdef.paras.Count - 1 do
  504. with tparavarsym(current_procinfo.procdef.paras[i]).paraloc[calleeside].Location^ do
  505. if Loc in [LOC_REGISTER, LOC_CREGISTER] then begin
  506. a_reg_alloc(list, register);
  507. { If ECX is used for a parameter, use EBX as temp }
  508. if getsupreg(register) = RS_ECX then
  509. tmpreg:=NR_EBX;
  510. end;
  511. if tmpreg = NR_EBX then
  512. begin
  513. { Mark EBX as used in the proc }
  514. include(rg[R_INTREGISTER].used_in_proc,RS_EBX);
  515. current_module.requires_ebx_pic_helper:=true;
  516. a_call_name_static(list,'fpc_geteipasebx');
  517. end
  518. else
  519. begin
  520. current_module.requires_ecx_pic_helper:=true;
  521. a_call_name_static(list,'fpc_geteipasecx');
  522. end;
  523. list.concat(taicpu.op_sym_ofs_reg(A_ADD,S_L,current_asmdata.RefAsmSymbol('_GLOBAL_OFFSET_TABLE_',AT_DATA),0,tmpreg));
  524. list.concat(taicpu.op_reg_reg(A_MOV,S_L,tmpreg,current_procinfo.got));
  525. { Deallocate parameter registers }
  526. for i:=0 to current_procinfo.procdef.paras.Count - 1 do
  527. with tparavarsym(current_procinfo.procdef.paras[i]).paraloc[calleeside].Location^ do
  528. if Loc in [LOC_REGISTER, LOC_CREGISTER] then
  529. a_reg_dealloc(list, register);
  530. end
  531. else
  532. begin
  533. { call/pop is faster than call/ret/mov on Core Solo and later
  534. according to Apple's benchmarking -- and all Intel Macs
  535. have at least a Core Solo (furthermore, the i386 - Pentium 1
  536. don't have a return stack buffer) }
  537. a_call_name_static(list,current_procinfo.CurrGOTLabel.name);
  538. a_label(list,current_procinfo.CurrGotLabel);
  539. list.concat(taicpu.op_reg(A_POP,S_L,current_procinfo.got))
  540. end;
  541. end;
  542. end;
  543. { ************* 64bit operations ************ }
  544. procedure tcg64f386.get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  545. begin
  546. case op of
  547. OP_ADD :
  548. begin
  549. op1:=A_ADD;
  550. op2:=A_ADC;
  551. end;
  552. OP_SUB :
  553. begin
  554. op1:=A_SUB;
  555. op2:=A_SBB;
  556. end;
  557. OP_XOR :
  558. begin
  559. op1:=A_XOR;
  560. op2:=A_XOR;
  561. end;
  562. OP_OR :
  563. begin
  564. op1:=A_OR;
  565. op2:=A_OR;
  566. end;
  567. OP_AND :
  568. begin
  569. op1:=A_AND;
  570. op2:=A_AND;
  571. end;
  572. else
  573. internalerror(200203241);
  574. end;
  575. end;
  576. procedure tcg64f386.a_op64_ref_reg(list : TAsmList;op:TOpCG;size : tcgsize;const ref : treference;reg : tregister64);
  577. var
  578. op1,op2 : TAsmOp;
  579. tempref : treference;
  580. begin
  581. if not(op in [OP_NEG,OP_NOT]) then
  582. begin
  583. get_64bit_ops(op,op1,op2);
  584. tempref:=ref;
  585. tcgx86(cg).make_simple_ref(list,tempref);
  586. if op in [OP_ADD,OP_SUB] then
  587. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  588. list.concat(taicpu.op_ref_reg(op1,S_L,tempref,reg.reglo));
  589. inc(tempref.offset,4);
  590. list.concat(taicpu.op_ref_reg(op2,S_L,tempref,reg.reghi));
  591. if op in [OP_ADD,OP_SUB] then
  592. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  593. end
  594. else
  595. begin
  596. a_load64_ref_reg(list,ref,reg);
  597. a_op64_reg_reg(list,op,size,reg,reg);
  598. end;
  599. end;
  600. procedure tcg64f386.a_op64_reg_ref(list : TAsmList;op:TOpCG;size : tcgsize;reg : tregister64; const ref: treference);
  601. var
  602. op1,op2 : TAsmOp;
  603. tempref : treference;
  604. tmpreg: TRegister;
  605. l1, l2: TAsmLabel;
  606. begin
  607. case op of
  608. OP_NOT:
  609. begin
  610. tempref:=ref;
  611. tcgx86(cg).make_simple_ref(list,tempref);
  612. list.concat(taicpu.op_ref(A_NOT,S_L,tempref));
  613. inc(tempref.offset,4);
  614. list.concat(taicpu.op_ref(A_NOT,S_L,tempref));
  615. end;
  616. OP_NEG:
  617. begin
  618. tempref:=ref;
  619. tcgx86(cg).make_simple_ref(list,tempref);
  620. inc(tempref.offset,4);
  621. list.concat(taicpu.op_ref(A_NOT,S_L,tempref));
  622. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  623. dec(tempref.offset,4);
  624. list.concat(taicpu.op_ref(A_NEG,S_L,tempref));
  625. inc(tempref.offset,4);
  626. list.concat(taicpu.op_const_ref(A_SBB,S_L,-1,tempref));
  627. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  628. end;
  629. OP_SHR,OP_SHL,OP_SAR:
  630. begin
  631. { load right operators in a register }
  632. cg.getcpuregister(list,NR_ECX);
  633. cg.a_load_reg_reg(list,OS_32,OS_32,reg.reglo,NR_ECX);
  634. tempref:=ref;
  635. tcgx86(cg).make_simple_ref(list,tempref);
  636. { the damned shift instructions work only til a count of 32 }
  637. { so we've to do some tricks here }
  638. current_asmdata.getjumplabel(l1);
  639. current_asmdata.getjumplabel(l2);
  640. list.Concat(taicpu.op_const_reg(A_TEST,S_B,32,NR_CL));
  641. cg.a_jmp_flags(list,F_E,l1);
  642. tmpreg:=cg.getintregister(list,OS_32);
  643. case op of
  644. OP_SHL:
  645. begin
  646. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  647. list.Concat(taicpu.op_reg_reg(A_SHL,S_L,NR_CL,tmpreg));
  648. inc(tempref.offset,4);
  649. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  650. dec(tempref.offset,4);
  651. cg.a_load_const_ref(list,OS_32,0,tempref);
  652. cg.a_jmp_always(list,l2);
  653. cg.a_label(list,l1);
  654. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  655. inc(tempref.offset,4);
  656. list.Concat(taicpu.op_reg_reg_ref(A_SHLD,S_L,NR_CL,tmpreg,tempref));
  657. dec(tempref.offset,4);
  658. if cs_opt_size in current_settings.optimizerswitches then
  659. list.concat(taicpu.op_reg_ref(A_SHL,S_L,NR_CL,tempref))
  660. else
  661. begin
  662. list.concat(taicpu.op_reg_reg(A_SHL,S_L,NR_CL,tmpreg));
  663. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  664. end;
  665. end;
  666. OP_SHR:
  667. begin
  668. inc(tempref.offset,4);
  669. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  670. list.Concat(taicpu.op_reg_reg(A_SHR,S_L,NR_CL,tmpreg));
  671. dec(tempref.offset,4);
  672. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  673. inc(tempref.offset,4);
  674. cg.a_load_const_ref(list,OS_32,0,tempref);
  675. cg.a_jmp_always(list,l2);
  676. cg.a_label(list,l1);
  677. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  678. dec(tempref.offset,4);
  679. list.Concat(taicpu.op_reg_reg_ref(A_SHRD,S_L,NR_CL,tmpreg,tempref));
  680. inc(tempref.offset,4);
  681. if cs_opt_size in current_settings.optimizerswitches then
  682. list.concat(taicpu.op_reg_ref(A_SHR,S_L,NR_CL,tempref))
  683. else
  684. begin
  685. list.concat(taicpu.op_reg_reg(A_SHR,S_L,NR_CL,tmpreg));
  686. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  687. end;
  688. end;
  689. OP_SAR:
  690. begin
  691. inc(tempref.offset,4);
  692. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  693. list.Concat(taicpu.op_reg_reg(A_SAR,S_L,NR_CL,tmpreg));
  694. dec(tempref.offset,4);
  695. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  696. inc(tempref.offset,4);
  697. list.Concat(taicpu.op_const_reg(A_SAR,S_L,31,tmpreg));
  698. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  699. cg.a_jmp_always(list,l2);
  700. cg.a_label(list,l1);
  701. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  702. dec(tempref.offset,4);
  703. list.Concat(taicpu.op_reg_reg_ref(A_SHRD,S_L,NR_CL,tmpreg,tempref));
  704. inc(tempref.offset,4);
  705. if cs_opt_size in current_settings.optimizerswitches then
  706. list.concat(taicpu.op_reg_ref(A_SAR,S_L,NR_CL,tempref))
  707. else
  708. begin
  709. list.concat(taicpu.op_reg_reg(A_SAR,S_L,NR_CL,tmpreg));
  710. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  711. end;
  712. end;
  713. else
  714. internalerror(2017041801);
  715. end;
  716. cg.a_label(list,l2);
  717. cg.ungetcpuregister(list,NR_ECX);
  718. exit;
  719. end;
  720. else
  721. begin
  722. get_64bit_ops(op,op1,op2);
  723. tempref:=ref;
  724. tcgx86(cg).make_simple_ref(list,tempref);
  725. if op in [OP_ADD,OP_SUB] then
  726. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  727. list.concat(taicpu.op_reg_ref(op1,S_L,reg.reglo,tempref));
  728. inc(tempref.offset,4);
  729. list.concat(taicpu.op_reg_ref(op2,S_L,reg.reghi,tempref));
  730. if op in [OP_ADD,OP_SUB] then
  731. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  732. end;
  733. end;
  734. end;
  735. procedure tcg64f386.a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);
  736. var
  737. op1,op2 : TAsmOp;
  738. l1, l2: TAsmLabel;
  739. begin
  740. case op of
  741. OP_NEG :
  742. begin
  743. if (regsrc.reglo<>regdst.reglo) then
  744. a_load64_reg_reg(list,regsrc,regdst);
  745. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reghi));
  746. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  747. list.concat(taicpu.op_reg(A_NEG,S_L,regdst.reglo));
  748. list.concat(taicpu.op_const_reg(A_SBB,S_L,-1,regdst.reghi));
  749. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  750. exit;
  751. end;
  752. OP_NOT :
  753. begin
  754. if (regsrc.reglo<>regdst.reglo) then
  755. a_load64_reg_reg(list,regsrc,regdst);
  756. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reghi));
  757. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reglo));
  758. exit;
  759. end;
  760. OP_SHR,OP_SHL,OP_SAR:
  761. begin
  762. { load right operators in a register }
  763. cg.getcpuregister(list,NR_ECX);
  764. cg.a_load_reg_reg(list,OS_32,OS_32,regsrc.reglo,NR_ECX);
  765. { the damned shift instructions work only til a count of 32 }
  766. { so we've to do some tricks here }
  767. current_asmdata.getjumplabel(l1);
  768. current_asmdata.getjumplabel(l2);
  769. list.Concat(taicpu.op_const_reg(A_TEST,S_B,32,NR_CL));
  770. cg.a_jmp_flags(list,F_E,l1);
  771. case op of
  772. OP_SHL:
  773. begin
  774. list.Concat(taicpu.op_reg_reg(A_SHL,S_L,NR_CL,regdst.reglo));
  775. cg.a_load_reg_reg(list,OS_32,OS_32,regdst.reglo,regdst.reghi);
  776. list.Concat(taicpu.op_reg_reg(A_XOR,S_L,regdst.reglo,regdst.reglo));
  777. cg.a_jmp_always(list,l2);
  778. cg.a_label(list,l1);
  779. list.Concat(taicpu.op_reg_reg_reg(A_SHLD,S_L,NR_CL,regdst.reglo,regdst.reghi));
  780. list.Concat(taicpu.op_reg_reg(A_SHL,S_L,NR_CL,regdst.reglo));
  781. end;
  782. OP_SHR:
  783. begin
  784. list.Concat(taicpu.op_reg_reg(A_SHR,S_L,NR_CL,regdst.reghi));
  785. cg.a_load_reg_reg(list,OS_32,OS_32,regdst.reghi,regdst.reglo);
  786. list.Concat(taicpu.op_reg_reg(A_XOR,S_L,regdst.reghi,regdst.reghi));
  787. cg.a_jmp_always(list,l2);
  788. cg.a_label(list,l1);
  789. list.Concat(taicpu.op_reg_reg_reg(A_SHRD,S_L,NR_CL,regdst.reghi,regdst.reglo));
  790. list.Concat(taicpu.op_reg_reg(A_SHR,S_L,NR_CL,regdst.reghi));
  791. end;
  792. OP_SAR:
  793. begin
  794. cg.a_load_reg_reg(list,OS_32,OS_32,regdst.reghi,regdst.reglo);
  795. list.Concat(taicpu.op_reg_reg(A_SAR,S_L,NR_CL,regdst.reglo));
  796. list.Concat(taicpu.op_const_reg(A_SAR,S_L,31,regdst.reghi));
  797. cg.a_jmp_always(list,l2);
  798. cg.a_label(list,l1);
  799. list.Concat(taicpu.op_reg_reg_reg(A_SHRD,S_L,NR_CL,regdst.reghi,regdst.reglo));
  800. list.Concat(taicpu.op_reg_reg(A_SAR,S_L,NR_CL,regdst.reghi));
  801. end;
  802. else
  803. internalerror(2017041801);
  804. end;
  805. cg.a_label(list,l2);
  806. cg.ungetcpuregister(list,NR_ECX);
  807. exit;
  808. end;
  809. else
  810. ;
  811. end;
  812. get_64bit_ops(op,op1,op2);
  813. if op in [OP_ADD,OP_SUB] then
  814. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  815. list.concat(taicpu.op_reg_reg(op1,S_L,regsrc.reglo,regdst.reglo));
  816. list.concat(taicpu.op_reg_reg(op2,S_L,regsrc.reghi,regdst.reghi));
  817. if op in [OP_ADD,OP_SUB] then
  818. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  819. end;
  820. procedure tcg64f386.a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);
  821. var
  822. op1,op2 : TAsmOp;
  823. begin
  824. case op of
  825. OP_AND,OP_OR,OP_XOR:
  826. begin
  827. cg.a_op_const_reg(list,op,OS_32,tcgint(lo(value)),reg.reglo);
  828. cg.a_op_const_reg(list,op,OS_32,tcgint(hi(value)),reg.reghi);
  829. end;
  830. OP_ADD, OP_SUB:
  831. begin
  832. // can't use a_op_const_ref because this may use dec/inc
  833. get_64bit_ops(op,op1,op2);
  834. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  835. list.concat(taicpu.op_const_reg(op1,S_L,aint(lo(value)),reg.reglo));
  836. list.concat(taicpu.op_const_reg(op2,S_L,aint(hi(value)),reg.reghi));
  837. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  838. end;
  839. OP_SHR,OP_SHL,OP_SAR:
  840. begin
  841. value:=value and 63;
  842. if value<>0 then
  843. begin
  844. if (value=1) and (op=OP_SHL) and
  845. (current_settings.optimizecputype<=cpu_486) and
  846. not (cs_opt_size in current_settings.optimizerswitches) then
  847. begin
  848. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  849. list.concat(taicpu.op_reg_reg(A_ADD,S_L,reg.reglo,reg.reglo));
  850. list.concat(taicpu.op_reg_reg(A_ADC,S_L,reg.reghi,reg.reghi));
  851. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  852. end
  853. else if (value=1) and (cs_opt_size in current_settings.optimizerswitches) then
  854. case op of
  855. OP_SHR:
  856. begin
  857. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  858. list.concat(taicpu.op_const_reg(A_SHR,S_L,value,reg.reghi));
  859. list.concat(taicpu.op_const_reg(A_RCR,S_L,value,reg.reglo));
  860. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  861. end;
  862. OP_SHL:
  863. begin
  864. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  865. list.concat(taicpu.op_const_reg(A_SHL,S_L,value,reg.reglo));
  866. list.concat(taicpu.op_const_reg(A_RCL,S_L,value,reg.reghi));
  867. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  868. end;
  869. OP_SAR:
  870. begin
  871. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  872. list.concat(taicpu.op_const_reg(A_SAR,S_L,value,reg.reghi));
  873. list.concat(taicpu.op_const_reg(A_RCR,S_L,value,reg.reglo));
  874. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  875. end;
  876. else
  877. internalerror(2019050902);
  878. end
  879. else if value>31 then
  880. case op of
  881. OP_SAR:
  882. begin
  883. cg.a_load_reg_reg(list,OS_32,OS_32,reg.reghi,reg.reglo);
  884. list.concat(taicpu.op_const_reg(A_SAR,S_L,31,reg.reghi));
  885. if (value and 31)<>0 then
  886. list.concat(taicpu.op_const_reg(A_SAR,S_L,value and 31,reg.reglo));
  887. end;
  888. OP_SHR:
  889. begin
  890. cg.a_load_reg_reg(list,OS_32,OS_32,reg.reghi,reg.reglo);
  891. list.concat(taicpu.op_reg_reg(A_XOR,S_L,reg.reghi,reg.reghi));
  892. if (value and 31)<>0 then
  893. list.concat(taicpu.op_const_reg(A_SHR,S_L,value and 31,reg.reglo));
  894. end;
  895. OP_SHL:
  896. begin
  897. cg.a_load_reg_reg(list,OS_32,OS_32,reg.reglo,reg.reghi);
  898. list.concat(taicpu.op_reg_reg(A_XOR,S_L,reg.reglo,reg.reglo));
  899. if (value and 31)<>0 then
  900. list.concat(taicpu.op_const_reg(A_SHL,S_L,value and 31,reg.reghi));
  901. end;
  902. else
  903. internalerror(2017041201);
  904. end
  905. else
  906. case op of
  907. OP_SAR:
  908. begin
  909. list.concat(taicpu.op_const_reg_reg(A_SHRD,S_L,value,reg.reghi,reg.reglo));
  910. list.concat(taicpu.op_const_reg(A_SAR,S_L,value,reg.reghi));
  911. end;
  912. OP_SHR:
  913. begin
  914. list.concat(taicpu.op_const_reg_reg(A_SHRD,S_L,value,reg.reghi,reg.reglo));
  915. list.concat(taicpu.op_const_reg(A_SHR,S_L,value,reg.reghi));
  916. end;
  917. OP_SHL:
  918. begin
  919. list.concat(taicpu.op_const_reg_reg(A_SHLD,S_L,value,reg.reglo,reg.reghi));
  920. list.concat(taicpu.op_const_reg(A_SHL,S_L,value,reg.reglo));
  921. end;
  922. else
  923. internalerror(2017041201);
  924. end;
  925. end;
  926. end;
  927. else
  928. internalerror(200204021);
  929. end;
  930. end;
  931. procedure tcg64f386.a_op64_const_ref(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;const ref : treference);
  932. var
  933. op1,op2 : TAsmOp;
  934. tempref : treference;
  935. tmpreg: TRegister;
  936. begin
  937. tempref:=ref;
  938. tcgx86(cg).make_simple_ref(list,tempref);
  939. case op of
  940. OP_AND,OP_OR,OP_XOR:
  941. begin
  942. cg.a_op_const_ref(list,op,OS_32,aint(lo(value)),tempref);
  943. inc(tempref.offset,4);
  944. cg.a_op_const_ref(list,op,OS_32,aint(hi(value)),tempref);
  945. end;
  946. OP_ADD, OP_SUB:
  947. begin
  948. get_64bit_ops(op,op1,op2);
  949. // can't use a_op_const_ref because this may use dec/inc
  950. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  951. list.concat(taicpu.op_const_ref(op1,S_L,aint(lo(value)),tempref));
  952. inc(tempref.offset,4);
  953. list.concat(taicpu.op_const_ref(op2,S_L,aint(hi(value)),tempref));
  954. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  955. end;
  956. OP_SHR,OP_SHL,OP_SAR:
  957. begin
  958. value:=value and 63;
  959. if value<>0 then
  960. begin
  961. if value=1 then
  962. case op of
  963. OP_SHR:
  964. begin
  965. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  966. inc(tempref.offset,4);
  967. list.concat(taicpu.op_const_ref(A_SHR,S_L,value,tempref));
  968. dec(tempref.offset,4);
  969. list.concat(taicpu.op_const_ref(A_RCR,S_L,value,tempref));
  970. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  971. end;
  972. OP_SHL:
  973. begin
  974. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  975. list.concat(taicpu.op_const_ref(A_SHL,S_L,value,tempref));
  976. inc(tempref.offset,4);
  977. list.concat(taicpu.op_const_ref(A_RCL,S_L,value,tempref));
  978. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  979. end;
  980. OP_SAR:
  981. begin
  982. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  983. inc(tempref.offset,4);
  984. list.concat(taicpu.op_const_ref(A_SAR,S_L,value,tempref));
  985. dec(tempref.offset,4);
  986. list.concat(taicpu.op_const_ref(A_RCR,S_L,value,tempref));
  987. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  988. end;
  989. else
  990. internalerror(2019050901);
  991. end
  992. else if value>31 then
  993. case op of
  994. OP_SHR,OP_SAR:
  995. begin
  996. tmpreg:=cg.getintregister(list,OS_32);
  997. inc(tempref.offset,4);
  998. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  999. if (value and 31)<>0 then
  1000. if op=OP_SHR then
  1001. list.concat(taicpu.op_const_reg(A_SHR,S_L,value and 31,tmpreg))
  1002. else
  1003. list.concat(taicpu.op_const_reg(A_SAR,S_L,value and 31,tmpreg));
  1004. dec(tempref.offset,4);
  1005. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  1006. inc(tempref.offset,4);
  1007. if op=OP_SHR then
  1008. cg.a_load_const_ref(list,OS_32,0,tempref)
  1009. else
  1010. begin
  1011. list.concat(taicpu.op_const_reg(A_SAR,S_L,31,tmpreg));
  1012. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  1013. end;
  1014. end;
  1015. OP_SHL:
  1016. begin
  1017. tmpreg:=cg.getintregister(list,OS_32);
  1018. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  1019. if (value and 31)<>0 then
  1020. list.concat(taicpu.op_const_reg(A_SHL,S_L,value and 31,tmpreg));
  1021. inc(tempref.offset,4);
  1022. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  1023. dec(tempref.offset,4);
  1024. cg.a_load_const_ref(list,OS_32,0,tempref);
  1025. end;
  1026. else
  1027. internalerror(2017041801);
  1028. end
  1029. else
  1030. case op of
  1031. OP_SHR,OP_SAR:
  1032. begin
  1033. tmpreg:=cg.getintregister(list,OS_32);
  1034. inc(tempref.offset,4);
  1035. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  1036. dec(tempref.offset,4);
  1037. list.concat(taicpu.op_const_reg_ref(A_SHRD,S_L,value,tmpreg,tempref));
  1038. inc(tempref.offset,4);
  1039. if cs_opt_size in current_settings.optimizerswitches then
  1040. begin
  1041. if op=OP_SHR then
  1042. list.concat(taicpu.op_const_ref(A_SHR,S_L,value,tempref))
  1043. else
  1044. list.concat(taicpu.op_const_ref(A_SAR,S_L,value,tempref));
  1045. end
  1046. else
  1047. begin
  1048. if op=OP_SHR then
  1049. list.concat(taicpu.op_const_reg(A_SHR,S_L,value,tmpreg))
  1050. else
  1051. list.concat(taicpu.op_const_reg(A_SAR,S_L,value,tmpreg));
  1052. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  1053. end;
  1054. end;
  1055. OP_SHL:
  1056. begin
  1057. tmpreg:=cg.getintregister(list,OS_32);
  1058. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  1059. inc(tempref.offset,4);
  1060. list.concat(taicpu.op_const_reg_ref(A_SHLD,S_L,value,tmpreg,tempref));
  1061. dec(tempref.offset,4);
  1062. if cs_opt_size in current_settings.optimizerswitches then
  1063. list.concat(taicpu.op_const_ref(A_SHL,S_L,value,tempref))
  1064. else
  1065. begin
  1066. list.concat(taicpu.op_const_reg(A_SHL,S_L,value,tmpreg));
  1067. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  1068. end;
  1069. end;
  1070. else
  1071. internalerror(2017041201);
  1072. end;
  1073. end;
  1074. end;
  1075. else
  1076. internalerror(200204022);
  1077. end;
  1078. end;
  1079. procedure create_codegen;
  1080. begin
  1081. cg := tcg386.create;
  1082. cg64 := tcg64f386.create;
  1083. end;
  1084. end.