cgsparc.pas 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the SPARC
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgsparc;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,parabase,
  22. cgbase,cgutils,cgobj,
  23. {$ifndef SPARC64}
  24. cg64f32,
  25. {$endif SPARC64}
  26. aasmbase,aasmtai,aasmdata,aasmcpu,
  27. cpubase,cpuinfo,
  28. node,symconst,SymType,symdef,
  29. rgcpu;
  30. type
  31. TCGSparcGen=class(tcg)
  32. protected
  33. function IsSimpleRef(const ref:treference):boolean;
  34. public
  35. procedure init_register_allocators;override;
  36. procedure done_register_allocators;override;
  37. function getfpuregister(list:TAsmList;size:Tcgsize):Tregister;override;
  38. { sparc special, needed by cg64 }
  39. procedure make_simple_ref(list:TAsmList;var ref: treference);
  40. procedure handle_load_store(list:TAsmList;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  41. procedure handle_reg_const_reg(list:TAsmList;op:Tasmop;src:tregister;a:tcgint;dst:tregister);
  42. { parameter }
  43. procedure a_loadfpu_reg_cgpara(list : TAsmList;size : tcgsize;const r : tregister;const paraloc : TCGPara);override;
  44. procedure a_loadfpu_ref_cgpara(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);override;
  45. procedure a_call_name(list:TAsmList;const s:string; weak: boolean);override;
  46. procedure a_call_reg(list:TAsmList;Reg:TRegister);override;
  47. { General purpose instructions }
  48. procedure maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  49. procedure a_op_const_reg(list:TAsmList;Op:TOpCG;size:tcgsize;a:tcgint;reg:TRegister);override;
  50. procedure a_op_reg_reg(list:TAsmList;Op:TOpCG;size:TCGSize;src, dst:TRegister);override;
  51. procedure a_op_const_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;a:tcgint;src, dst:tregister);override;
  52. procedure a_op_reg_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);override;
  53. procedure a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  54. procedure a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  55. { move instructions }
  56. procedure a_load_const_ref(list:TAsmList;size:tcgsize;a:tcgint;const ref:TReference);override;
  57. procedure a_load_reg_ref(list:TAsmList;FromSize,ToSize:TCgSize;reg:TRegister;const ref:TReference);override;
  58. procedure a_load_ref_reg(list:TAsmList;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);override;
  59. procedure a_loadaddr_ref_reg(list:TAsmList;const ref:TReference;r:tregister);override;
  60. { fpu move instructions }
  61. procedure a_loadfpu_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1, reg2:tregister);override;
  62. procedure a_loadfpu_ref_reg(list:TAsmList;fromsize,tosize:tcgsize;const ref:TReference;reg:tregister);override;
  63. procedure a_loadfpu_reg_ref(list:TAsmList;fromsize,tosize:tcgsize;reg:tregister;const ref:TReference);override;
  64. { comparison operations }
  65. procedure a_cmp_const_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;a:tcgint;reg:tregister;l:tasmlabel);override;
  66. procedure a_cmp_reg_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);override;
  67. procedure a_jmp_always(List:TAsmList;l:TAsmLabel);override;
  68. procedure a_jmp_name(list : TAsmList;const s : string);override;
  69. procedure a_jmp_cond(list:TAsmList;cond:TOpCmp;l:tasmlabel);{ override;}
  70. {$ifdef SPARC64}
  71. procedure a_jmp_cond64(list:TAsmList;cond:TOpCmp;l:tasmlabel);{ override;}
  72. {$endif SPARC64}
  73. procedure a_jmp_flags(list:TAsmList;const f:TResFlags;l:tasmlabel);override;
  74. procedure g_flags2reg(list:TAsmList;Size:TCgSize;const f:tresflags;reg:TRegister);override;
  75. procedure g_overflowCheck(List:TAsmList;const Loc:TLocation;def:TDef);override;
  76. procedure g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);override;
  77. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  78. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);override;
  79. procedure g_maybe_got_init(list: TAsmList); override;
  80. procedure g_restore_registers(list:TAsmList);override;
  81. procedure g_save_registers(list : TAsmList);override;
  82. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);override;
  83. procedure g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : tcgint);override;
  84. procedure g_concatcopy_move(list : TAsmList;const source,dest : treference;len : tcgint);
  85. procedure g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: tcgint);override;
  86. protected
  87. use_unlimited_pic_mode : boolean;
  88. end;
  89. const
  90. TOpCG2AsmOp : array[boolean,topcg] of TAsmOp=(
  91. (
  92. A_NONE,A_MOV,A_ADD,A_AND,A_UDIV,A_SDIV,A_SMUL,A_UMUL,A_NEG,A_NOT,A_OR,A_SRA,A_SLL,A_SRL,A_SUB,A_XOR,A_NONE,A_NONE
  93. ),
  94. (
  95. A_NONE,A_MOV,A_ADD,A_AND,A_UDIV,A_SDIV,A_MULX,A_MULX,A_NEG,A_NOT,A_OR,A_SRAX,A_SLLX,A_SRLX,A_SUB,A_XOR,A_NONE,A_NONE
  96. )
  97. );
  98. TOpCG2AsmOpWithFlags : array[boolean,topcg] of TAsmOp=(
  99. (
  100. A_NONE,A_MOV,A_ADDcc,A_ANDcc,A_UDIVcc,A_SDIVcc,A_SMULcc,A_UMULcc,A_NEG,A_NOT,A_ORcc,A_SRA,A_SLL,A_SRL,A_SUBcc,A_XORcc,A_NONE,A_NONE
  101. ),
  102. (
  103. A_NONE,A_MOV,A_ADDcc,A_ANDcc,A_UDIVcc,A_SDIVcc,A_SMULcc,A_UMULcc,A_NEG,A_NOT,A_ORcc,A_SRAX,A_SLLX,A_SRLX,A_SUBcc,A_XORcc,A_NONE,A_NONE
  104. )
  105. );
  106. TOpCmp2AsmCond : array[topcmp] of TAsmCond=(C_NONE,
  107. C_E,C_G,C_L,C_GE,C_LE,C_NE,C_BE,C_B,C_AE,C_A
  108. );
  109. implementation
  110. uses
  111. globals,verbose,systems,cutils,
  112. paramgr,fmodule,
  113. symtable,symsym,
  114. tgobj,
  115. procinfo,cpupi;
  116. function TCGSparcGen.IsSimpleRef(const ref:treference):boolean;
  117. begin
  118. result :=not(assigned(ref.symbol))and
  119. (((ref.index = NR_NO) and
  120. (ref.offset >= simm13lo) and
  121. (ref.offset <= simm13hi)) or
  122. ((ref.index <> NR_NO) and
  123. (ref.offset = 0)));
  124. end;
  125. procedure TCGSparcGen.make_simple_ref(list:TAsmList;var ref: treference);
  126. var
  127. href: treference;
  128. hreg,hreg2: tregister;
  129. begin
  130. if (ref.refaddr<>addr_no) then
  131. InternalError(2013022802);
  132. if (ref.base=NR_NO) then
  133. begin
  134. ref.base:=ref.index;
  135. ref.index:=NR_NO;
  136. end;
  137. if IsSimpleRef(ref) then
  138. exit;
  139. if (ref.symbol=nil) then
  140. begin
  141. hreg:=getintregister(list,OS_ADDR);
  142. if (ref.index=NR_NO) then
  143. a_load_const_reg(list,OS_ADDR,ref.offset,hreg)
  144. else
  145. begin
  146. if (ref.offset<simm13lo) or (ref.offset>simm13hi-sizeof(pint)) then
  147. begin
  148. a_load_const_reg(list,OS_ADDR,ref.offset,hreg);
  149. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,ref.index,hreg));
  150. end
  151. else
  152. list.concat(taicpu.op_reg_const_reg(A_ADD,ref.index,ref.offset,hreg));
  153. end;
  154. if (ref.base=NR_NO) then
  155. ref.base:=hreg
  156. else
  157. ref.index:=hreg;
  158. ref.offset:=0;
  159. exit;
  160. end;
  161. reference_reset_symbol(href,ref.symbol,ref.offset,ref.alignment,ref.volatility);
  162. hreg:=getintregister(list,OS_ADDR);
  163. if not (cs_create_pic in current_settings.moduleswitches) then
  164. begin
  165. { absolute loads allow any offset to be encoded into relocation }
  166. href.refaddr:=addr_high;
  167. list.concat(taicpu.op_ref_reg(A_SETHI,href,hreg));
  168. if (ref.base=NR_NO) and (ref.index=NR_NO) then
  169. begin
  170. ref.base:=hreg;
  171. ref.refaddr:=addr_low;
  172. exit;
  173. end;
  174. { base present -> load the entire address and use it as index }
  175. href.refaddr:=addr_low;
  176. list.concat(taicpu.op_reg_ref_reg(A_OR,hreg,href,hreg));
  177. ref.symbol:=nil;
  178. ref.offset:=0;
  179. if (ref.index<>NR_NO) then
  180. list.concat(taicpu.op_reg_reg_reg(A_ADD,ref.index,hreg,hreg));
  181. ref.index:=hreg;
  182. end
  183. else
  184. begin
  185. include(current_procinfo.flags,pi_needs_got);
  186. href.offset:=0;
  187. if use_unlimited_pic_mode then
  188. begin
  189. href.refaddr:=addr_high;
  190. list.concat(taicpu.op_ref_reg(A_SETHI,href,hreg));
  191. href.refaddr:=addr_low;
  192. list.concat(taicpu.op_reg_ref_reg(A_OR,hreg,href,hreg));
  193. reference_reset_base(href,hreg,0,sizeof(pint),[]);
  194. href.index:=current_procinfo.got;
  195. end
  196. else
  197. begin
  198. href.base:=current_procinfo.got;
  199. href.refaddr:=addr_pic;
  200. end;
  201. list.concat(taicpu.op_ref_reg(A_LD_R,href,hreg));
  202. ref.symbol:=nil;
  203. { hreg now holds symbol address. Add remaining members. }
  204. if (ref.offset>=simm13lo) and (ref.offset<=simm13hi-sizeof(pint)) then
  205. begin
  206. if (ref.base=NR_NO) then
  207. ref.base:=hreg
  208. else
  209. begin
  210. if (ref.offset<>0) then
  211. list.concat(taicpu.op_reg_const_reg(A_ADD,hreg,ref.offset,hreg));
  212. if (ref.index<>NR_NO) then
  213. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,ref.index,hreg));
  214. ref.index:=hreg;
  215. ref.offset:=0;
  216. end;
  217. end
  218. else { large offset, need another register to deal with it }
  219. begin
  220. hreg2:=getintregister(list,OS_ADDR);
  221. a_load_const_reg(list,OS_ADDR,ref.offset,hreg2);
  222. if (ref.index<>NR_NO) then
  223. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg2,ref.index,hreg2));
  224. if (ref.base<>NR_NO) then
  225. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg2,ref.base,hreg2));
  226. ref.base:=hreg;
  227. ref.index:=hreg2;
  228. ref.offset:=0;
  229. end;
  230. end;
  231. end;
  232. procedure TCGSparcGen.handle_load_store(list:TAsmList;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  233. begin
  234. make_simple_ref(list,ref);
  235. if isstore then
  236. list.concat(taicpu.op_reg_ref(op,reg,ref))
  237. else
  238. list.concat(taicpu.op_ref_reg(op,ref,reg));
  239. end;
  240. procedure TCGSparcGen.handle_reg_const_reg(list:TAsmList;op:Tasmop;src:tregister;a:tcgint;dst:tregister);
  241. var
  242. tmpreg : tregister;
  243. begin
  244. if (a<simm13lo) or
  245. (a>simm13hi) then
  246. begin
  247. tmpreg:=GetIntRegister(list,OS_INT);
  248. a_load_const_reg(list,OS_INT,a,tmpreg);
  249. list.concat(taicpu.op_reg_reg_reg(op,src,tmpreg,dst));
  250. end
  251. else
  252. list.concat(taicpu.op_reg_const_reg(op,src,a,dst));
  253. end;
  254. {****************************************************************************
  255. Assembler code
  256. ****************************************************************************}
  257. procedure TCGSparcGen.init_register_allocators;
  258. begin
  259. inherited init_register_allocators;
  260. rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBWHOLE,
  261. [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,RS_O7,
  262. RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6,RS_L7,
  263. RS_I0,RS_I1,RS_I2,RS_I3,RS_I4,RS_I5],
  264. first_int_imreg,[]);
  265. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBFS,
  266. [RS_F0,{RS_F1,}RS_F2,{RS_F3,}RS_F4,{RS_F5,}RS_F6,{RS_F7,}
  267. RS_F8,{RS_F9,}RS_F10,{RS_F11,}RS_F12,{RS_F13,}RS_F14,{RS_F15,}
  268. RS_F16,{RS_F17,}RS_F18,{RS_F19,}RS_F20,{RS_F21,}RS_F22,{RS_F23,}
  269. RS_F24,{RS_F25,}RS_F26,{RS_F27,}RS_F28,{RS_F29,}RS_F30{,RS_F31}],
  270. first_fpu_imreg,[]);
  271. { needs at least one element for rgobj not to crash }
  272. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBNONE,
  273. [RS_L0],first_mm_imreg,[]);
  274. end;
  275. procedure TCGSparcGen.done_register_allocators;
  276. begin
  277. rg[R_INTREGISTER].free;
  278. rg[R_FPUREGISTER].free;
  279. rg[R_MMREGISTER].free;
  280. inherited done_register_allocators;
  281. end;
  282. function TCGSparcGen.getfpuregister(list:TAsmList;size:Tcgsize):Tregister;
  283. begin
  284. if size=OS_F64 then
  285. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFD)
  286. else
  287. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFS);
  288. end;
  289. procedure TCGSparcGen.a_loadfpu_ref_cgpara(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);
  290. var
  291. href,href2 : treference;
  292. hloc : pcgparalocation;
  293. begin
  294. href:=ref;
  295. hloc:=paraloc.location;
  296. while assigned(hloc) do
  297. begin
  298. paramanager.allocparaloc(list,hloc);
  299. case hloc^.loc of
  300. LOC_REGISTER,LOC_CREGISTER :
  301. a_load_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  302. LOC_REFERENCE :
  303. begin
  304. reference_reset_base(href2,hloc^.reference.index,hloc^.reference.offset,paraloc.alignment,[]);
  305. reference_reset_base(href2,hloc^.reference.index,hloc^.reference.offset,paraloc.alignment,[]);
  306. { concatcopy should choose the best way to copy the data }
  307. g_concatcopy(list,href,href2,tcgsize2size[hloc^.size]);
  308. end;
  309. LOC_FPUREGISTER,LOC_CFPUREGISTER :
  310. a_loadfpu_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  311. else
  312. internalerror(200408241);
  313. end;
  314. inc(href.offset,tcgsize2size[hloc^.size]);
  315. hloc:=hloc^.next;
  316. end;
  317. end;
  318. procedure TCGSparcGen.a_loadfpu_reg_cgpara(list : TAsmList;size : tcgsize;const r : tregister;const paraloc : TCGPara);
  319. var
  320. href : treference;
  321. begin
  322. { happens for function result loc }
  323. if paraloc.location^.loc in [LOC_FPUREGISTER,LOC_CFPUREGISTER] then
  324. begin
  325. paraloc.check_simple_location;
  326. paramanager.allocparaloc(list,paraloc.location);
  327. a_loadfpu_reg_reg(list,size,paraloc.location^.size,r,paraloc.location^.register);
  328. end
  329. else
  330. begin
  331. tg.GetTemp(list,TCGSize2Size[size],TCGSize2Size[size],tt_normal,href);
  332. a_loadfpu_reg_ref(list,size,size,r,href);
  333. a_loadfpu_ref_cgpara(list,size,href,paraloc);
  334. tg.Ungettemp(list,href);
  335. end;
  336. end;
  337. procedure TCGSparcGen.a_call_name(list:TAsmList;const s:string; weak: boolean);
  338. begin
  339. if not weak then
  340. list.concat(taicpu.op_sym(A_CALL,current_asmdata.RefAsmSymbol(s,AT_FUNCTION)))
  341. else
  342. list.concat(taicpu.op_sym(A_CALL,current_asmdata.WeakRefAsmSymbol(s,AT_FUNCTION)));
  343. { Delay slot }
  344. list.concat(taicpu.op_none(A_NOP));
  345. end;
  346. procedure TCGSparcGen.a_call_reg(list:TAsmList;Reg:TRegister);
  347. begin
  348. list.concat(taicpu.op_reg(A_CALL,reg));
  349. { Delay slot }
  350. list.concat(taicpu.op_none(A_NOP));
  351. end;
  352. {********************** load instructions ********************}
  353. procedure TCGSparcGen.a_load_const_ref(list : TAsmList;size : tcgsize;a : tcgint;const ref : TReference);
  354. begin
  355. if a=0 then
  356. a_load_reg_ref(list,size,size,NR_G0,ref)
  357. else
  358. inherited a_load_const_ref(list,size,a,ref);
  359. end;
  360. procedure TCGSparcGen.a_load_reg_ref(list:TAsmList;FromSize,ToSize:TCGSize;reg:tregister;const Ref:TReference);
  361. var
  362. op : tasmop;
  363. begin
  364. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  365. fromsize := tosize;
  366. if (ref.alignment<>0) and
  367. (ref.alignment<tcgsize2size[tosize]) then
  368. begin
  369. a_load_reg_ref_unaligned(list,FromSize,ToSize,reg,ref);
  370. end
  371. else
  372. begin
  373. case tosize of
  374. { signed integer registers }
  375. OS_8,
  376. OS_S8:
  377. Op:=A_STB;
  378. OS_16,
  379. OS_S16:
  380. Op:=A_STH;
  381. OS_32,
  382. OS_S32:
  383. Op:=A_ST;
  384. {$ifdef SPARC64}
  385. OS_64,
  386. OS_S64:
  387. Op:=A_STX;
  388. {$endif SPARC64}
  389. else
  390. InternalError(2002122100);
  391. end;
  392. handle_load_store(list,true,op,reg,ref);
  393. end;
  394. end;
  395. procedure TCGSparcGen.a_load_ref_reg(list:TAsmList;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);
  396. var
  397. op : tasmop;
  398. begin
  399. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  400. fromsize := tosize;
  401. if (ref.alignment<>0) and
  402. (ref.alignment<tcgsize2size[fromsize]) then
  403. begin
  404. a_load_ref_reg_unaligned(list,FromSize,ToSize,ref,reg);
  405. end
  406. else
  407. begin
  408. case fromsize of
  409. OS_S8:
  410. Op:=A_LDSB;{Load Signed Byte}
  411. OS_8:
  412. Op:=A_LDUB;{Load Unsigned Byte}
  413. OS_S16:
  414. Op:=A_LDSH;{Load Signed Halfword}
  415. OS_16:
  416. Op:=A_LDUH;{Load Unsigned Halfword}
  417. {$ifdef SPARC64}
  418. OS_S32:
  419. Op:=A_LDSW;{Load Signed Word}
  420. OS_32:
  421. Op:=A_LDUW;{Load Unsigned Word}
  422. OS_64,
  423. OS_S64:
  424. Op:=A_LDX;
  425. {$else SPARC64}
  426. OS_S32,
  427. OS_32:
  428. Op:=A_LD;{Load Word}
  429. OS_S64,
  430. OS_64:
  431. Op:=A_LDD;{Load a Long Word}
  432. {$endif SPARC64}
  433. else
  434. InternalError(2002122101);
  435. end;
  436. handle_load_store(list,false,op,reg,ref);
  437. if (fromsize=OS_S8) and
  438. (tosize=OS_16) then
  439. a_load_reg_reg(list,fromsize,tosize,reg,reg);
  440. end;
  441. end;
  442. procedure TCGSparcGen.a_loadaddr_ref_reg(list : TAsmList;const ref : TReference;r : tregister);
  443. var
  444. href: treference;
  445. hreg: tregister;
  446. begin
  447. if (ref.base=NR_NO) and (ref.index<>NR_NO) then
  448. internalerror(200306171);
  449. if (ref.symbol=nil) then
  450. begin
  451. if (ref.base<>NR_NO) then
  452. begin
  453. if (ref.offset<simm13lo) or (ref.offset>simm13hi) then
  454. begin
  455. hreg:=getintregister(list,OS_ADDR);
  456. a_load_const_reg(list,OS_ADDR,ref.offset,hreg);
  457. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,ref.base,r));
  458. if (ref.index<>NR_NO) then
  459. list.concat(taicpu.op_reg_reg_reg(A_ADD,r,ref.index,r));
  460. end
  461. else if (ref.offset<>0) then
  462. begin
  463. list.concat(taicpu.op_reg_const_reg(A_ADD,ref.base,ref.offset,r));
  464. if (ref.index<>NR_NO) then
  465. list.concat(taicpu.op_reg_reg_reg(A_ADD,r,ref.index,r));
  466. end
  467. else if (ref.index<>NR_NO) then
  468. list.concat(taicpu.op_reg_reg_reg(A_ADD,ref.base,ref.index,r))
  469. else
  470. a_load_reg_reg(list,OS_ADDR,OS_INT,ref.base,r); { (try to) emit optimizable move }
  471. end
  472. else
  473. a_load_const_reg(list,OS_ADDR,ref.offset,r);
  474. exit;
  475. end;
  476. reference_reset_symbol(href,ref.symbol,ref.offset,ref.alignment,ref.volatility);
  477. if (cs_create_pic in current_settings.moduleswitches) then
  478. begin
  479. include(current_procinfo.flags,pi_needs_got);
  480. href.offset:=0;
  481. if use_unlimited_pic_mode then
  482. begin
  483. href.refaddr:=addr_high;
  484. list.concat(taicpu.op_ref_reg(A_SETHI,href,r));
  485. href.refaddr:=addr_low;
  486. list.concat(taicpu.op_reg_ref_reg(A_OR,r,href,r));
  487. reference_reset_base(href,r,0,sizeof(pint),[]);
  488. href.index:=current_procinfo.got;
  489. end
  490. else
  491. begin
  492. href.base:=current_procinfo.got;
  493. href.refaddr:=addr_pic; { should it be done THAT way?? }
  494. end;
  495. { load contents of GOT slot }
  496. list.concat(taicpu.op_ref_reg(A_LD_R,href,r));
  497. { add original base/index, if any }
  498. if (ref.base<>NR_NO) then
  499. list.concat(taicpu.op_reg_reg_reg(A_ADD,r,ref.base,r));
  500. if (ref.index<>NR_NO) then
  501. list.concat(taicpu.op_reg_reg_reg(A_ADD,r,ref.index,r));
  502. { finally, add offset }
  503. if (ref.offset<simm13lo) or (ref.offset>simm13hi) then
  504. begin
  505. hreg:=getintregister(list,OS_ADDR);
  506. a_load_const_reg(list,OS_ADDR,ref.offset,hreg);
  507. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,r,r));
  508. end
  509. else if (ref.offset<>0) then
  510. list.concat(taicpu.op_reg_const_reg(A_ADD,r,ref.offset,r));
  511. end
  512. else
  513. begin
  514. { load symbol+offset }
  515. href.refaddr:=addr_high;
  516. list.concat(taicpu.op_ref_reg(A_SETHI,href,r));
  517. href.refaddr:=addr_low;
  518. list.concat(taicpu.op_reg_ref_reg(A_OR,r,href,r));
  519. { add original base/index, if any }
  520. if (ref.base<>NR_NO) then
  521. list.concat(taicpu.op_reg_reg_reg(A_ADD,r,ref.base,r));
  522. if (ref.index<>NR_NO) then
  523. list.concat(taicpu.op_reg_reg_reg(A_ADD,r,ref.index,r));
  524. end;
  525. end;
  526. procedure TCGSparcGen.a_loadfpu_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1, reg2:tregister);
  527. const
  528. FpuMovInstr : Array[OS_F32..OS_F64,OS_F32..OS_F64] of TAsmOp =
  529. ((A_FMOVS,A_FSTOD),(A_FDTOS,A_FMOVD));
  530. var
  531. op: TAsmOp;
  532. instr : taicpu;
  533. begin
  534. op:=fpumovinstr[fromsize,tosize];
  535. instr:=taicpu.op_reg_reg(op,reg1,reg2);
  536. list.Concat(instr);
  537. { Notify the register allocator that we have written a move instruction so
  538. it can try to eliminate it. }
  539. if (op = A_FMOVS) or
  540. (op = A_FMOVD) then
  541. add_move_instruction(instr);
  542. end;
  543. procedure TCGSparcGen.a_loadfpu_ref_reg(list:TAsmList;fromsize,tosize:tcgsize;const ref:TReference;reg:tregister);
  544. const
  545. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  546. (A_LDF,A_LDDF);
  547. var
  548. tmpreg: tregister;
  549. begin
  550. tmpreg:=NR_NO;
  551. if (fromsize<>tosize) then
  552. begin
  553. tmpreg:=reg;
  554. reg:=getfpuregister(list,fromsize);
  555. end;
  556. handle_load_store(list,false,fpuloadinstr[fromsize],reg,ref);
  557. if (fromsize<>tosize) then
  558. a_loadfpu_reg_reg(list,fromsize,tosize,reg,tmpreg);
  559. end;
  560. procedure TCGSparcGen.a_loadfpu_reg_ref(list:TAsmList;fromsize,tosize:tcgsize;reg:tregister;const ref:TReference);
  561. const
  562. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  563. (A_STF,A_STDF);
  564. var
  565. tmpreg: tregister;
  566. begin
  567. if (fromsize<>tosize) then
  568. begin
  569. tmpreg:=getfpuregister(list,tosize);
  570. a_loadfpu_reg_reg(list,fromsize,tosize,reg,tmpreg);
  571. reg:=tmpreg;
  572. end;
  573. handle_load_store(list,true,fpuloadinstr[tosize],reg,ref);
  574. end;
  575. procedure TCGSparcGen.maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  576. const
  577. overflowops = [OP_MUL,OP_SHL,OP_ADD,OP_SUB,OP_NOT,OP_NEG];
  578. begin
  579. if (op in overflowops) and
  580. (size in [OS_8,OS_S8,OS_16,OS_S16{$ifdef SPARC64},OS_32,OS_S32{$endif SPARC64}]) then
  581. a_load_reg_reg(list,OS_INT,size,dst,dst);
  582. end;
  583. procedure TCGSparcGen.a_op_const_reg(list:TAsmList;Op:TOpCG;size:tcgsize;a:tcgint;reg:TRegister);
  584. begin
  585. optimize_op_const(size,op,a);
  586. case op of
  587. OP_NONE:
  588. exit;
  589. OP_MOVE:
  590. a_load_const_reg(list,size,a,reg);
  591. OP_NEG,OP_NOT:
  592. internalerror(200306011);
  593. else
  594. a_op_const_reg_reg(list,op,size,a,reg,reg);
  595. end;
  596. end;
  597. procedure TCGSparcGen.a_op_reg_reg(list:TAsmList;Op:TOpCG;size:TCGSize;src, dst:TRegister);
  598. begin
  599. Case Op of
  600. OP_NEG :
  601. list.concat(taicpu.op_reg_reg(TOpCG2AsmOp[size in [OS_64,OS_S64],op],src,dst));
  602. OP_NOT :
  603. list.concat(taicpu.op_reg_reg_reg(A_XNOR,src,NR_G0,dst));
  604. else
  605. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[size in [OS_64,OS_S64],op],dst,src,dst));
  606. end;
  607. maybeadjustresult(list,op,size,dst);
  608. end;
  609. procedure TCGSparcGen.a_op_const_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;a:tcgint;src, dst:tregister);
  610. var
  611. l: TLocation;
  612. begin
  613. a_op_const_reg_reg_checkoverflow(list,op,size,a,src,dst,false,l);
  614. end;
  615. procedure TCGSparcGen.a_op_reg_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);
  616. begin
  617. if (TOpcg2AsmOp[size in [OS_64,OS_S64],op]=A_NONE) then
  618. InternalError(2013070305);
  619. if (op=OP_SAR) then
  620. begin
  621. if (size in [OS_S8,OS_S16]) then
  622. begin
  623. { Sign-extend before shifting }
  624. list.concat(taicpu.op_reg_const_reg(A_SLL,src2,32-(tcgsize2size[size]*8),dst));
  625. list.concat(taicpu.op_reg_const_reg(A_SRA,dst,32-(tcgsize2size[size]*8),dst));
  626. src2:=dst;
  627. end
  628. {$ifdef SPARC64}
  629. { allow 64 bit sar on sparc64 without ie }
  630. else if size in [OS_64,OS_S64] then
  631. {$endif SPARC64}
  632. else if not (size in [OS_32,OS_S32]) then
  633. InternalError(2013070306);
  634. end;
  635. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[size in [OS_64,OS_S64],op],src2,src1,dst));
  636. maybeadjustresult(list,op,size,dst);
  637. end;
  638. procedure TCGSparcGen.a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);
  639. var
  640. tmpreg1,tmpreg2 : tregister;
  641. begin
  642. ovloc.loc:=LOC_VOID;
  643. optimize_op_const(size,op,a);
  644. case op of
  645. OP_NONE:
  646. begin
  647. a_load_reg_reg(list,size,size,src,dst);
  648. exit;
  649. end;
  650. OP_MOVE:
  651. begin
  652. a_load_const_reg(list,size,a,dst);
  653. exit;
  654. end;
  655. OP_SAR:
  656. begin
  657. if (size in [OS_S8,OS_S16]) then
  658. begin
  659. list.concat(taicpu.op_reg_const_reg(A_SLL,src,32-(tcgsize2size[size]*8),dst));
  660. inc(a,32-tcgsize2size[size]*8);
  661. src:=dst;
  662. end
  663. {$ifndef SPARC64}
  664. else if not (size in [OS_32,OS_S32]) then
  665. InternalError(2013070303)
  666. {$endif SPARC64}
  667. ;
  668. end;
  669. end;
  670. if setflags then
  671. begin
  672. handle_reg_const_reg(list,TOpCG2AsmOpWithFlags[size in [OS_64,OS_S64],op],src,a,dst);
  673. case op of
  674. OP_MUL:
  675. begin
  676. tmpreg1:=GetIntRegister(list,OS_INT);
  677. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  678. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  679. ovloc.loc:=LOC_FLAGS;
  680. ovloc.resflags.Init(NR_ICC,F_NE);
  681. end;
  682. OP_IMUL:
  683. begin
  684. tmpreg1:=GetIntRegister(list,OS_INT);
  685. tmpreg2:=GetIntRegister(list,OS_INT);
  686. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  687. list.concat(taicpu.op_reg_const_reg(A_SRA,dst,31,tmpreg2));
  688. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  689. ovloc.loc:=LOC_FLAGS;
  690. ovloc.resflags.Init(NR_ICC,F_NE);
  691. end;
  692. end;
  693. end
  694. else
  695. handle_reg_const_reg(list,TOpCG2AsmOp[size in [OS_64,OS_S64],op],src,a,dst);
  696. maybeadjustresult(list,op,size,dst);
  697. end;
  698. procedure TCGSparcGen.a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);
  699. var
  700. tmpreg1,tmpreg2 : tregister;
  701. begin
  702. ovloc.loc:=LOC_VOID;
  703. if setflags then
  704. begin
  705. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOpWithFlags[size in [OS_64,OS_S64],op],src2,src1,dst));
  706. case op of
  707. OP_MUL:
  708. begin
  709. tmpreg1:=GetIntRegister(list,OS_INT);
  710. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  711. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  712. ovloc.loc:=LOC_FLAGS;
  713. ovloc.resflags.Init(NR_ICC,F_NE);
  714. end;
  715. OP_IMUL:
  716. begin
  717. tmpreg1:=GetIntRegister(list,OS_INT);
  718. tmpreg2:=GetIntRegister(list,OS_INT);
  719. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  720. list.concat(taicpu.op_reg_const_reg(A_SRL,dst,31,tmpreg2));
  721. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  722. ovloc.loc:=LOC_FLAGS;
  723. ovloc.resflags.Init(NR_ICC,F_NE);
  724. end;
  725. end;
  726. end
  727. else
  728. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[size in [OS_64,OS_S64],op],src2,src1,dst));
  729. maybeadjustresult(list,op,size,dst);
  730. end;
  731. {*************** compare instructructions ****************}
  732. procedure TCGSparcGen.a_cmp_const_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;a:tcgint;reg:tregister;l:tasmlabel);
  733. begin
  734. if (a=0) then
  735. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg,NR_G0,NR_G0))
  736. else
  737. handle_reg_const_reg(list,A_SUBcc,reg,a,NR_G0);
  738. {$ifdef SPARC64}
  739. if size in [OS_64,OS_S64] then
  740. a_jmp_cond64(list,cmp_op,l)
  741. else
  742. {$endif SPARC64}
  743. a_jmp_cond(list,cmp_op,l);
  744. end;
  745. procedure TCGSparcGen.a_cmp_reg_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);
  746. begin
  747. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg2,reg1,NR_G0));
  748. {$ifdef SPARC64}
  749. if size in [OS_64,OS_S64] then
  750. a_jmp_cond64(list,cmp_op,l)
  751. else
  752. {$endif SPARC64}
  753. a_jmp_cond(list,cmp_op,l);
  754. end;
  755. procedure TCGSparcGen.a_jmp_always(List:TAsmList;l:TAsmLabel);
  756. begin
  757. List.Concat(TAiCpu.op_sym(A_BA,current_asmdata.RefAsmSymbol(l.name,AT_FUNCTION)));
  758. { Delay slot }
  759. list.Concat(TAiCpu.Op_none(A_NOP));
  760. end;
  761. procedure TCGSparcGen.a_jmp_name(list : TAsmList;const s : string);
  762. begin
  763. List.Concat(TAiCpu.op_sym(A_BA,current_asmdata.RefAsmSymbol(s,AT_FUNCTION)));
  764. { Delay slot }
  765. list.Concat(TAiCpu.Op_none(A_NOP));
  766. end;
  767. procedure TCGSparcGen.a_jmp_cond(list:TAsmList;cond:TOpCmp;l:TAsmLabel);
  768. var
  769. ai:TAiCpu;
  770. begin
  771. ai:=TAiCpu.Op_sym(A_Bxx,l);
  772. ai.SetCondition(TOpCmp2AsmCond[cond]);
  773. list.Concat(ai);
  774. { Delay slot }
  775. list.Concat(TAiCpu.Op_none(A_NOP));
  776. end;
  777. {$ifdef SPARC64}
  778. procedure TCGSparcGen.a_jmp_cond64(list : TAsmList; cond : TOpCmp; l : tasmlabel);
  779. var
  780. ai:TAiCpu;
  781. begin
  782. ai:=TAiCpu.Op_reg_sym(A_Bxx,NR_XCC,l);
  783. ai.SetCondition(TOpCmp2AsmCond[cond]);
  784. list.Concat(ai);
  785. { Delay slot }
  786. list.Concat(TAiCpu.Op_none(A_NOP));
  787. end;
  788. {$endif SPARC64}
  789. procedure TCGSparcGen.a_jmp_flags(list:TAsmList;const f:TResFlags;l:tasmlabel);
  790. var
  791. ai : taicpu;
  792. begin
  793. case f.FlagReg of
  794. {$ifdef SPARC64}
  795. NR_XCC:
  796. ai:=Taicpu.op_reg_sym(A_Bxx,f.FlagReg,l);
  797. {$endif SPARC64}
  798. NR_ICC:
  799. ai:=Taicpu.op_sym(A_Bxx,l);
  800. NR_FCC0:
  801. ai:=Taicpu.op_sym(A_FBxx,l);
  802. NR_FCC1,NR_FCC2,NR_FCC3:
  803. ai:=Taicpu.op_reg_sym(A_FBxx,f.FlagReg,l);
  804. else
  805. Internalerror(2017070901);
  806. end;
  807. ai.SetCondition(flags_to_cond(f));
  808. list.Concat(ai);
  809. { Delay slot }
  810. list.Concat(TAiCpu.Op_none(A_NOP));
  811. end;
  812. procedure TCGSparcGen.g_flags2reg(list:TAsmList;Size:TCgSize;const f:tresflags;reg:TRegister);
  813. var
  814. hl : tasmlabel;
  815. ai : taicpu;
  816. begin
  817. if (f.FlagReg=NR_ICC) and (f.Flags in [F_B]) then
  818. list.concat(taicpu.op_reg_reg_reg(A_ADDX,NR_G0,NR_G0,reg))
  819. else if (f.FlagReg=NR_ICC) and (f.Flags in [F_AE]) then
  820. list.concat(taicpu.op_reg_const_reg(A_SUBX,NR_G0,-1,reg))
  821. else
  822. begin
  823. if current_settings.cputype in [cpu_SPARC_V9] then
  824. begin
  825. ai:=Taicpu.op_reg_const_reg(A_MOVcc,f.FlagReg,0,reg);
  826. ai.SetCondition(inverse_cond(flags_to_cond(f)));
  827. list.Concat(ai);
  828. ai:=Taicpu.op_reg_const_reg(A_MOVcc,f.FlagReg,1,reg);
  829. ai.SetCondition(flags_to_cond(f));
  830. list.Concat(ai);
  831. end
  832. else
  833. begin
  834. current_asmdata.getjumplabel(hl);
  835. a_load_const_reg(list,size,1,reg);
  836. a_jmp_flags(list,f,hl);
  837. a_load_const_reg(list,size,0,reg);
  838. a_label(list,hl);
  839. end;
  840. end;
  841. end;
  842. procedure TCGSparcGen.g_overflowCheck(List:TAsmList;const Loc:TLocation;def:TDef);
  843. var
  844. l : tlocation;
  845. begin
  846. l.loc:=LOC_VOID;
  847. g_overflowCheck_loc(list,loc,def,l);
  848. end;
  849. procedure TCGSparcGen.g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);
  850. var
  851. hl : tasmlabel;
  852. ai:TAiCpu;
  853. hflags : tresflags;
  854. begin
  855. if not(cs_check_overflow in current_settings.localswitches) then
  856. exit;
  857. current_asmdata.getjumplabel(hl);
  858. case ovloc.loc of
  859. LOC_VOID:
  860. begin
  861. if not((def.typ=pointerdef) or
  862. ((def.typ=orddef) and
  863. (torddef(def).ordtype in [u64bit,u16bit,u32bit,u8bit,uchar,
  864. pasbool8,pasbool16,pasbool32,pasbool64]))) then
  865. begin
  866. ai:=TAiCpu.Op_sym(A_Bxx,hl);
  867. ai.SetCondition(C_VC);
  868. list.Concat(ai);
  869. { Delay slot }
  870. list.Concat(TAiCpu.Op_none(A_NOP));
  871. end
  872. else
  873. a_jmp_cond(list,OC_AE,hl);
  874. end;
  875. LOC_FLAGS:
  876. begin
  877. hflags:=ovloc.resflags;
  878. inverse_flags(hflags);
  879. cg.a_jmp_flags(list,hflags,hl);
  880. end;
  881. else
  882. internalerror(200409281);
  883. end;
  884. a_call_name(list,'FPC_OVERFLOW',false);
  885. a_label(list,hl);
  886. end;
  887. { *********** entry/exit code and address loading ************ }
  888. procedure TCGSparcGen.g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);
  889. begin
  890. if nostackframe then
  891. exit;
  892. { Althogh the SPARC architecture require only word alignment, software
  893. convention and the operating system require every stack frame to be double word
  894. aligned }
  895. LocalSize:=align(LocalSize,8);
  896. { Execute the SAVE instruction to get a new register window and create a new
  897. stack frame. In the "SAVE %i6,size,%i6" the first %i6 is related to the state
  898. before execution of the SAVE instrucion so it is the caller %i6, when the %i6
  899. after execution of that instruction is the called function stack pointer}
  900. { constant can be 13 bit signed, since it's negative, size can be max. 4096 }
  901. if LocalSize>4096 then
  902. begin
  903. a_load_const_reg(list,OS_ADDR,-LocalSize,NR_G1);
  904. list.concat(Taicpu.Op_reg_reg_reg(A_SAVE,NR_STACK_POINTER_REG,NR_G1,NR_STACK_POINTER_REG));
  905. end
  906. else
  907. list.concat(Taicpu.Op_reg_const_reg(A_SAVE,NR_STACK_POINTER_REG,-LocalSize,NR_STACK_POINTER_REG));
  908. end;
  909. procedure TCGSparcGen.g_maybe_got_init(list : TAsmList);
  910. var
  911. ref : treference;
  912. hl : tasmlabel;
  913. begin
  914. if (cs_create_pic in current_settings.moduleswitches) and
  915. ((pi_needs_got in current_procinfo.flags) or
  916. (current_procinfo.procdef.proctypeoption=potype_unitfinalize)) then
  917. begin
  918. current_asmdata.getjumplabel(hl);
  919. list.concat(taicpu.op_sym(A_CALL,hl));
  920. { ABI recommends the following sequence:
  921. 1: call 2f
  922. sethi %hi(_GLOBAL_OFFSET_TABLE_+(.-1b)), %l7
  923. 2: or %l7, %lo(_GLOBAL_OFFSET_TABLE_+(.-1b)), %l7
  924. add %l7, %o7, %l7 }
  925. reference_reset_symbol(ref,current_asmdata.RefAsmSymbol('_GLOBAL_OFFSET_TABLE_',AT_DATA),4,sizeof(pint),[]);
  926. ref.refaddr:=addr_high;
  927. list.concat(taicpu.op_ref_reg(A_SETHI,ref,NR_L7));
  928. cg.a_label(list,hl);
  929. ref.refaddr:=addr_low;
  930. ref.offset:=8;
  931. list.concat(Taicpu.Op_reg_ref_reg(A_OR,NR_L7,ref,NR_L7));
  932. list.concat(taicpu.op_reg_reg_reg(A_ADD,NR_L7,NR_O7,NR_L7));
  933. { allocate NR_L7, so reg.allocator does not see it as available }
  934. list.concat(tai_regalloc.alloc(NR_L7,nil));
  935. end;
  936. end;
  937. procedure TCGSparcGen.g_restore_registers(list:TAsmList);
  938. begin
  939. { The sparc port uses the sparc standard calling convetions so this function has no used }
  940. end;
  941. procedure TCGSparcGen.g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);
  942. var
  943. hr : treference;
  944. begin
  945. {$ifdef SPARC}
  946. if paramanager.ret_in_param(current_procinfo.procdef.returndef,current_procinfo.procdef) then
  947. begin
  948. reference_reset(hr,sizeof(pint),[]);
  949. hr.offset:=12;
  950. hr.refaddr:=addr_full;
  951. if nostackframe then
  952. begin
  953. hr.base:=NR_O7;
  954. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  955. list.concat(Taicpu.op_none(A_NOP))
  956. end
  957. else
  958. begin
  959. { We use trivial restore in the delay slot of the JMPL instruction, as we
  960. already set result onto %i0 }
  961. hr.base:=NR_I7;
  962. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  963. list.concat(Taicpu.op_none(A_RESTORE));
  964. end;
  965. end
  966. else
  967. {$endif SPARC}
  968. begin
  969. if nostackframe then
  970. begin
  971. { Here we need to use RETL instead of RET so it uses %o7 }
  972. list.concat(Taicpu.op_none(A_RETL));
  973. list.concat(Taicpu.op_none(A_NOP))
  974. end
  975. else
  976. begin
  977. { We use trivial restore in the delay slot of the JMPL instruction, as we
  978. already set result onto %i0 }
  979. list.concat(Taicpu.op_none(A_RET));
  980. list.concat(Taicpu.op_none(A_RESTORE));
  981. end;
  982. end;
  983. end;
  984. procedure TCGSparcGen.g_save_registers(list : TAsmList);
  985. begin
  986. { The sparc port uses the sparc standard calling convetions so this function has no used }
  987. end;
  988. { ************* concatcopy ************ }
  989. procedure TCGSparcGen.g_concatcopy_move(list : TAsmList;const source,dest : treference;len : tcgint);
  990. var
  991. paraloc1,paraloc2,paraloc3 : TCGPara;
  992. pd : tprocdef;
  993. begin
  994. pd:=search_system_proc('MOVE');
  995. paraloc1.init;
  996. paraloc2.init;
  997. paraloc3.init;
  998. paramanager.getintparaloc(list,pd,1,paraloc1);
  999. paramanager.getintparaloc(list,pd,2,paraloc2);
  1000. paramanager.getintparaloc(list,pd,3,paraloc3);
  1001. a_load_const_cgpara(list,OS_SINT,len,paraloc3);
  1002. a_loadaddr_ref_cgpara(list,dest,paraloc2);
  1003. a_loadaddr_ref_cgpara(list,source,paraloc1);
  1004. paramanager.freecgpara(list,paraloc3);
  1005. paramanager.freecgpara(list,paraloc2);
  1006. paramanager.freecgpara(list,paraloc1);
  1007. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1008. alloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  1009. a_call_name(list,'FPC_MOVE',false);
  1010. dealloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  1011. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1012. paraloc3.done;
  1013. paraloc2.done;
  1014. paraloc1.done;
  1015. end;
  1016. procedure TCGSparcGen.g_concatcopy(list:TAsmList;const source,dest:treference;len:tcgint);
  1017. var
  1018. tmpreg1,
  1019. hreg,
  1020. countreg: TRegister;
  1021. src, dst: TReference;
  1022. lab: tasmlabel;
  1023. count, count2: longint;
  1024. function reference_is_reusable(const ref: treference): boolean;
  1025. begin
  1026. result:=(ref.base<>NR_NO) and (ref.index=NR_NO) and
  1027. (ref.symbol=nil) and
  1028. (ref.offset>=simm13lo) and (ref.offset+len<=simm13hi);
  1029. end;
  1030. begin
  1031. if len>high(longint) then
  1032. internalerror(2002072704);
  1033. { anybody wants to determine a good value here :)? }
  1034. if len>100 then
  1035. g_concatcopy_move(list,source,dest,len)
  1036. else
  1037. begin
  1038. count:=len div 4;
  1039. if (count<=4) and reference_is_reusable(source) then
  1040. src:=source
  1041. else
  1042. begin
  1043. reference_reset_base(src,getintregister(list,OS_ADDR),0,sizeof(aint),source.volatility);
  1044. a_loadaddr_ref_reg(list,source,src.base);
  1045. end;
  1046. if (count<=4) and reference_is_reusable(dest) then
  1047. dst:=dest
  1048. else
  1049. begin
  1050. reference_reset_base(dst,getintregister(list,OS_ADDR),0,sizeof(aint),dest.volatility);
  1051. a_loadaddr_ref_reg(list,dest,dst.base);
  1052. end;
  1053. { generate a loop }
  1054. if count>4 then
  1055. begin
  1056. countreg:=GetIntRegister(list,OS_INT);
  1057. tmpreg1:=GetIntRegister(list,OS_INT);
  1058. a_load_const_reg(list,OS_ADDR,count,countreg);
  1059. current_asmdata.getjumplabel(lab);
  1060. a_label(list, lab);
  1061. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  1062. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  1063. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,4,src.base));
  1064. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,4,dst.base));
  1065. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  1066. {$ifdef SPARC64}
  1067. a_jmp_cond64(list,OC_NE,lab);
  1068. {$else SPARC64}
  1069. a_jmp_cond(list,OC_NE,lab);
  1070. {$endif SPARC64}
  1071. len := len mod 4;
  1072. end;
  1073. { unrolled loop }
  1074. count:=len div 4;
  1075. if count>0 then
  1076. begin
  1077. tmpreg1:=GetIntRegister(list,OS_INT);
  1078. for count2 := 1 to count do
  1079. begin
  1080. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  1081. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  1082. inc(src.offset,4);
  1083. inc(dst.offset,4);
  1084. end;
  1085. len := len mod 4;
  1086. end;
  1087. if (len and 4) <> 0 then
  1088. begin
  1089. hreg:=GetIntRegister(list,OS_INT);
  1090. a_load_ref_reg(list,OS_32,OS_32,src,hreg);
  1091. a_load_reg_ref(list,OS_32,OS_32,hreg,dst);
  1092. inc(src.offset,4);
  1093. inc(dst.offset,4);
  1094. end;
  1095. { copy the leftovers }
  1096. if (len and 2) <> 0 then
  1097. begin
  1098. hreg:=GetIntRegister(list,OS_INT);
  1099. a_load_ref_reg(list,OS_16,OS_16,src,hreg);
  1100. a_load_reg_ref(list,OS_16,OS_16,hreg,dst);
  1101. inc(src.offset,2);
  1102. inc(dst.offset,2);
  1103. end;
  1104. if (len and 1) <> 0 then
  1105. begin
  1106. hreg:=GetIntRegister(list,OS_INT);
  1107. a_load_ref_reg(list,OS_8,OS_8,src,hreg);
  1108. a_load_reg_ref(list,OS_8,OS_8,hreg,dst);
  1109. end;
  1110. end;
  1111. end;
  1112. procedure TCGSparcGen.g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : tcgint);
  1113. var
  1114. src, dst: TReference;
  1115. tmpreg1,
  1116. countreg: TRegister;
  1117. i : longint;
  1118. lab: tasmlabel;
  1119. begin
  1120. if len>31 then
  1121. g_concatcopy_move(list,source,dest,len)
  1122. else
  1123. begin
  1124. reference_reset(src,source.alignment,source.volatility);
  1125. reference_reset(dst,dest.alignment,dest.volatility);
  1126. { load the address of source into src.base }
  1127. src.base:=GetAddressRegister(list);
  1128. a_loadaddr_ref_reg(list,source,src.base);
  1129. { load the address of dest into dst.base }
  1130. dst.base:=GetAddressRegister(list);
  1131. a_loadaddr_ref_reg(list,dest,dst.base);
  1132. { generate a loop }
  1133. if len>4 then
  1134. begin
  1135. countreg:=GetIntRegister(list,OS_ADDR);
  1136. tmpreg1:=GetIntRegister(list,OS_ADDR);
  1137. a_load_const_reg(list,OS_ADDR,len,countreg);
  1138. current_asmdata.getjumplabel(lab);
  1139. a_label(list, lab);
  1140. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1141. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1142. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,1,src.base));
  1143. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,1,dst.base));
  1144. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  1145. {$ifdef SPARC64}
  1146. a_jmp_cond64(list,OC_NE,lab);
  1147. {$else SPARC64}
  1148. a_jmp_cond(list,OC_NE,lab);
  1149. {$endif SPARC64}
  1150. end
  1151. else
  1152. begin
  1153. { unrolled loop }
  1154. tmpreg1:=GetIntRegister(list,OS_ADDR);
  1155. for i:=1 to len do
  1156. begin
  1157. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1158. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1159. inc(src.offset);
  1160. inc(dst.offset);
  1161. end;
  1162. end;
  1163. end;
  1164. end;
  1165. procedure TCGSparcGen.g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: tcgint);
  1166. begin
  1167. { This method is integrated into g_intf_wrapper and shouldn't be called separately }
  1168. InternalError(2013020102);
  1169. end;
  1170. end.