cpubase.pas 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl and Peter Vreman
  3. Contains the base types for MIPS
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. {# Base unit for processor information. This unit contains
  18. enumerations of registers, opcodes, sizes, and other
  19. such things which are processor specific.
  20. }
  21. unit cpubase;
  22. {$i fpcdefs.inc}
  23. interface
  24. uses
  25. cutils,cclasses,
  26. globtype,globals,
  27. cpuinfo,
  28. aasmbase,
  29. cgbase
  30. ;
  31. {*****************************************************************************
  32. Assembler Opcodes
  33. *****************************************************************************}
  34. type
  35. TAsmOp=({$i opcode.inc});
  36. { This should define the array of instructions as string }
  37. op2strtable=array[tasmop] of string[11];
  38. const
  39. { First value of opcode enumeration }
  40. firstop = low(tasmop);
  41. { Last value of opcode enumeration }
  42. lastop = high(tasmop);
  43. {*****************************************************************************
  44. Registers
  45. *****************************************************************************}
  46. type
  47. { Number of registers used for indexing in tables }
  48. tregisterindex=0..{$i rmipsnor.inc}-1;
  49. const
  50. { Available Superregisters }
  51. {$i rmipssup.inc}
  52. { No Subregisters }
  53. R_SUBWHOLE = R_SUBD;
  54. { Available Registers }
  55. {$i rmipscon.inc}
  56. { Integer Super registers first and last }
  57. first_int_supreg = RS_R0;
  58. first_int_imreg = $20;
  59. { Float Super register first and last }
  60. first_fpu_supreg = RS_F0;
  61. first_fpu_imreg = $20;
  62. { MM Super register first and last }
  63. first_mm_supreg = 0;
  64. first_mm_imreg = 1;
  65. { TODO: Calculate bsstart}
  66. regnumber_count_bsstart = 64;
  67. regnumber_table : array[tregisterindex] of tregister = (
  68. {$i rmipsnum.inc}
  69. );
  70. regstabs_table : array[tregisterindex] of shortint = (
  71. {$i rmipssta.inc}
  72. );
  73. regdwarf_table : array[tregisterindex] of shortint = (
  74. {$i rmipsdwf.inc}
  75. );
  76. { registers which may be destroyed by calls }
  77. VOLATILE_INTREGISTERS = [RS_R0..RS_R3,RS_R12..RS_R15];
  78. VOLATILE_FPUREGISTERS = [RS_F0..RS_F3];
  79. {*****************************************************************************
  80. Conditions
  81. *****************************************************************************}
  82. type
  83. TAsmCond=(C_None,
  84. C_EQ, C_NE, C_LT, C_LE, C_GT, C_GE, C_LTU, C_LEU, C_GTU, C_GEU,
  85. C_LTZ, C_LEZ, C_GTZ, C_GEZ,
  86. C_COP1TRUE,
  87. C_COP1FALSE
  88. );
  89. const
  90. cond2str : array[TAsmCond] of string[3]=('',
  91. 'eq','ne','lt','le','gt','ge','ltu','leu','gtu','geu',
  92. 'ltz','lez','gtz','gez',
  93. 'c1t','c1f'
  94. );
  95. type
  96. TResFlags=record
  97. reg1: TRegister;
  98. cond: TOpCmp;
  99. case use_const: boolean of
  100. False: (reg2: TRegister);
  101. True: (value: aint);
  102. end;
  103. {*****************************************************************************
  104. Constants
  105. *****************************************************************************}
  106. const
  107. max_operands = 4;
  108. maxintregs = 31;
  109. maxfpuregs = 8;
  110. maxaddrregs = 0;
  111. {*****************************************************************************
  112. Constants
  113. *****************************************************************************}
  114. const
  115. maxvarregs = 7;
  116. varregs : Array [1..maxvarregs] of tsuperregister =
  117. (RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,RS_R9,RS_R10);
  118. maxfpuvarregs = 4;
  119. fpuvarregs : Array [1..maxfpuvarregs] of tsuperregister =
  120. (RS_F4,RS_F5,RS_F6,RS_F7);
  121. {*****************************************************************************
  122. Default generic sizes
  123. *****************************************************************************}
  124. { Defines the default address size for a processor, }
  125. OS_ADDR = OS_32;
  126. {# the natural int size for a processor,
  127. has to match osuinttype/ossinttype as initialized in psystem }
  128. OS_INT = OS_32;
  129. OS_SINT = OS_S32;
  130. { the maximum float size for a processor, }
  131. OS_FLOAT = OS_F64;
  132. { the size of a vector register for a processor }
  133. OS_VECTOR = OS_M32;
  134. {*****************************************************************************
  135. Generic Register names
  136. *****************************************************************************}
  137. { PIC Code }
  138. NR_GP = NR_R28;
  139. NR_PIC_FUNC = NR_R25;
  140. RS_GP = RS_R28;
  141. RS_PIC_FUNC = RS_R25;
  142. { VMT code }
  143. NR_VMT = NR_R24;
  144. RS_VMT = RS_R24;
  145. NR_SP = NR_R29;
  146. NR_S8 = NR_R30;
  147. NR_FP = NR_R30;
  148. NR_RA = NR_R31;
  149. RS_SP = RS_R29;
  150. RS_S8 = RS_R30;
  151. RS_FP = RS_R30;
  152. RS_RA = RS_R31;
  153. {# Stack pointer register }
  154. NR_STACK_POINTER_REG = NR_SP;
  155. RS_STACK_POINTER_REG = RS_SP;
  156. {# Frame pointer register }
  157. NR_FRAME_POINTER_REG = NR_FP;
  158. RS_FRAME_POINTER_REG = RS_FP;
  159. NR_RETURN_ADDRESS_REG = NR_R7;
  160. { the return_result_reg, is used inside the called function to store its return
  161. value when that is a scalar value otherwise a pointer to the address of the
  162. result is placed inside it }
  163. { Results are returned in this register (32-bit values) }
  164. NR_FUNCTION_RETURN_REG = NR_R2;
  165. RS_FUNCTION_RETURN_REG = RS_R2;
  166. { Low part of 64bit return value }
  167. NR_FUNCTION_RETURN64_LOW_REG = NR_R2;
  168. RS_FUNCTION_RETURN64_LOW_REG = RS_R2;
  169. { High part of 64bit return value }
  170. NR_FUNCTION_RETURN64_HIGH_REG = NR_R3;
  171. RS_FUNCTION_RETURN64_HIGH_REG = RS_R3;
  172. { The value returned from a function is available in this register }
  173. NR_FUNCTION_RESULT_REG = NR_R2;
  174. RS_FUNCTION_RESULT_REG = RS_R2;
  175. { The lowh part of 64bit value returned from a function }
  176. NR_FUNCTION_RESULT64_LOW_REG = NR_R2;
  177. RS_FUNCTION_RESULT64_LOW_REG = RS_R2;
  178. { The high part of 64bit value returned from a function }
  179. NR_FUNCTION_RESULT64_HIGH_REG = NR_R3;
  180. RS_FUNCTION_RESULT64_HIGH_REG = RS_R3;
  181. NR_FPU_RESULT_REG = NR_F0;
  182. NR_MM_RESULT_REG = NR_NO;
  183. NR_DEFAULTFLAGS = NR_NO;
  184. {*****************************************************************************
  185. GCC /ABI linking information
  186. *****************************************************************************}
  187. const
  188. { Required parameter alignment when calling a routine declared as
  189. stdcall and cdecl. The alignment value should be the one defined
  190. by GCC or the target ABI.
  191. The value of this constant is equal to the constant
  192. PARM_BOUNDARY / BITS_PER_UNIT in the GCC source.
  193. }
  194. std_param_align = 4;
  195. {*****************************************************************************
  196. CPU Dependent Constants
  197. *****************************************************************************}
  198. const
  199. simm16lo = -32768;
  200. simm16hi = 32767;
  201. {*****************************************************************************
  202. Helpers
  203. *****************************************************************************}
  204. function inverse_cond(const c: TAsmCond): TAsmCond; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  205. function conditions_equal(const c1, c2: TAsmCond): boolean; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  206. { Returns the tcgsize corresponding with the size of reg.}
  207. function reg_cgsize(const reg: tregister) : tcgsize;
  208. function cgsize2subreg(regtype: tregistertype; s:tcgsize):tsubregister;
  209. function is_calljmp(o:tasmop):boolean;
  210. function findreg_by_number(r:Tregister):tregisterindex;
  211. function std_regnum_search(const s:string):Tregister;
  212. function std_regname(r:Tregister):string;
  213. function dwarf_reg(r:tregister):shortint;
  214. function dwarf_reg_no_error(r:tregister):shortint;
  215. function eh_return_data_regno(nr: longint): longint;
  216. implementation
  217. uses
  218. rgBase,verbose;
  219. const
  220. std_regname_table : TRegNameTable = (
  221. {$i rmipsstd.inc}
  222. );
  223. regnumber_index : array[tregisterindex] of tregisterindex = (
  224. {$i rmipsrni.inc}
  225. );
  226. std_regname_index : array[tregisterindex] of tregisterindex = (
  227. {$i rmipssri.inc}
  228. );
  229. function cgsize2subreg(regtype: tregistertype; s:tcgsize):tsubregister;
  230. begin
  231. case regtype of
  232. R_FPUREGISTER:
  233. if s=OS_F32 then
  234. result:=R_SUBFS
  235. else if s=OS_F64 then
  236. result:=R_SUBFD
  237. else
  238. internalerror(2013021301);
  239. else
  240. result:=R_SUBWHOLE;
  241. end;
  242. end;
  243. function reg_cgsize(const reg: tregister): tcgsize;
  244. begin
  245. case getregtype(reg) of
  246. R_INTREGISTER :
  247. reg_cgsize:=OS_32;
  248. R_FPUREGISTER :
  249. begin
  250. if getsubreg(reg)=R_SUBFD then
  251. result:=OS_F64
  252. else
  253. result:=OS_F32;
  254. end;
  255. else
  256. internalerror(200303181);
  257. end;
  258. end;
  259. function is_calljmp(o:tasmop):boolean;
  260. begin
  261. is_calljmp:= o in [A_J,A_JAL,A_JALR,{ A_JALX, }A_JR, A_BA, A_BC];
  262. end;
  263. function inverse_cond(const c: TAsmCond): TAsmCond; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  264. const
  265. inverse: array[TAsmCond] of TAsmCond=(C_None,
  266. C_NE, C_EQ, C_GE, C_GT, C_LE, C_LT, C_GEU, C_GTU, C_LEU, C_LTU,
  267. C_GEZ, C_GTZ, C_LEZ, C_LTZ,
  268. C_COP1FALSE,
  269. C_COP1TRUE
  270. );
  271. begin
  272. result := inverse[c];
  273. end;
  274. function findreg_by_number(r:Tregister):tregisterindex;
  275. begin
  276. { the register table for MIPS cpu only contains
  277. R_SUBFS and R_SUBD register types.
  278. This function is called by dbgstabs unit,
  279. here were are only interested in register,
  280. not its subtype, thus we change subreg to
  281. R_SUBFS or R_SUBD. }
  282. case getsubreg(r) of
  283. R_SUBFD:
  284. setsubreg(r, R_SUBFS);
  285. R_SUBL, R_SUBW, R_SUBD, R_SUBQ:
  286. setsubreg(r, R_SUBD);
  287. else
  288. ;
  289. end;
  290. result:=rgBase.findreg_by_number_table(r,regnumber_index);
  291. end;
  292. function conditions_equal(const c1, c2: TAsmCond): boolean; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  293. begin
  294. result := c1 = c2;
  295. end;
  296. function std_regnum_search(const s:string):Tregister;
  297. begin
  298. result:=regnumber_table[findreg_by_name_table(s,std_regname_table,std_regname_index)];
  299. end;
  300. function std_regname(r:Tregister):string;
  301. var
  302. p : tregisterindex;
  303. hr : tregister;
  304. begin
  305. hr:=r;
  306. case getsubreg(hr) of
  307. R_SUBFD:
  308. setsubreg(hr, R_SUBFS);
  309. R_SUBL, R_SUBW, R_SUBD, R_SUBQ:
  310. setsubreg(hr, R_SUBD);
  311. else
  312. ;
  313. end;
  314. p:=findreg_by_number_table(hr,regnumber_index);
  315. if p<>0 then
  316. result:=std_regname_table[p]
  317. else if getregtype(r)=R_SPECIALREGISTER then
  318. result:=tostr(getsupreg(r))
  319. else
  320. result:=generic_regname(r);
  321. end;
  322. function dwarf_reg(r:tregister):shortint;
  323. begin
  324. case getsubreg(r) of
  325. R_SUBFD:
  326. setsubreg(r, R_SUBFS);
  327. R_SUBL, R_SUBW, R_SUBD, R_SUBQ:
  328. setsubreg(r, R_SUBD);
  329. else
  330. ;
  331. end;
  332. result:=regdwarf_table[findreg_by_number(r)];
  333. if result=-1 then
  334. internalerror(200603251);
  335. end;
  336. function dwarf_reg_no_error(r:tregister):shortint;
  337. begin
  338. case getsubreg(r) of
  339. R_SUBFD:
  340. setsubreg(r, R_SUBFS);
  341. R_SUBL, R_SUBW, R_SUBD, R_SUBQ:
  342. setsubreg(r, R_SUBD);
  343. else
  344. ;
  345. end;
  346. result:=regdwarf_table[findreg_by_number(r)];
  347. end;
  348. function eh_return_data_regno(nr: longint): longint;
  349. begin
  350. if (nr>=0) and (nr<2) then
  351. result:=nr+4
  352. else
  353. result:=-1;
  354. end;
  355. begin
  356. end.