cpubase.pas 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. Contains the base types for the SPARC
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cpubase;
  18. {$i fpcdefs.inc}
  19. {$ModeSwitch advancedrecords}
  20. interface
  21. uses
  22. globtype,strings,cutils,cclasses,aasmbase,cpuinfo,cgbase;
  23. {*****************************************************************************
  24. Assembler Opcodes
  25. *****************************************************************************}
  26. type
  27. { TODO: CPU32 opcodes do not fully include the Ultra SPRAC instruction set.}
  28. { don't change the order of these opcodes! }
  29. TAsmOp=({$i opcode.inc});
  30. {# This should define the array of instructions as string }
  31. op2strtable=array[tasmop] of string[11];
  32. Const
  33. {# First value of opcode enumeration }
  34. firstop = low(tasmop);
  35. {# Last value of opcode enumeration }
  36. lastop = high(tasmop);
  37. std_op2str:op2strtable=({$i strinst.inc});
  38. {*****************************************************************************
  39. Registers
  40. *****************************************************************************}
  41. {$ifdef SPARC}
  42. type
  43. { Number of registers used for indexing in tables }
  44. tregisterindex=0..{$i rspnor.inc}-1;
  45. const
  46. { Available Superregisters }
  47. {$i rspsup.inc}
  48. { No Subregisters }
  49. R_SUBWHOLE = R_SUBNONE;
  50. { Available Registers }
  51. {$i rspcon.inc}
  52. first_int_imreg = $20;
  53. first_fpu_imreg = $20;
  54. { MM Super register first and last }
  55. first_mm_supreg = 0;
  56. first_mm_imreg = 1;
  57. { TODO: Calculate bsstart}
  58. regnumber_count_bsstart = 128;
  59. regnumber_table : array[tregisterindex] of tregister = (
  60. {$i rspnum.inc}
  61. );
  62. regstabs_table : array[tregisterindex] of ShortInt = (
  63. {$i rspstab.inc}
  64. );
  65. regdwarf_table : array[tregisterindex] of ShortInt = (
  66. {$i rspdwrf.inc}
  67. );
  68. { Aliases for full register LoadStore instructions }
  69. A_ST_R = A_ST;
  70. A_LD_R = A_LD;
  71. {$endif SPARC}
  72. {$ifdef SPARC64}
  73. type
  74. { Number of registers used for indexing in tables }
  75. tregisterindex=0..{$i rsp64nor.inc}-1;
  76. const
  77. { Available Superregisters }
  78. {$i rsp64sup.inc}
  79. { No Subregisters }
  80. R_SUBWHOLE = R_SUBNONE;
  81. { Available Registers }
  82. {$i rsp64con.inc}
  83. first_int_imreg = $20;
  84. first_fpu_imreg = $20;
  85. { MM Super register first and last }
  86. first_mm_supreg = 0;
  87. first_mm_imreg = 1;
  88. { TODO: Calculate bsstart}
  89. regnumber_count_bsstart = 128;
  90. regnumber_table : array[tregisterindex] of tregister = (
  91. {$i rsp64num.inc}
  92. );
  93. regstabs_table : array[tregisterindex] of ShortInt = (
  94. {$i rsp64stab.inc}
  95. );
  96. regdwarf_table : array[tregisterindex] of ShortInt = (
  97. {$i rsp64dwrf.inc}
  98. );
  99. { Aliases for full register LoadStore instructions }
  100. A_ST_R = A_STX;
  101. A_LD_R = A_LDX;
  102. {$endif SPARC64}
  103. {*****************************************************************************
  104. Conditions
  105. *****************************************************************************}
  106. type
  107. TAsmCond=(C_None,
  108. C_A,C_AE,C_B,C_BE,
  109. C_G,C_GE,C_L,C_LE,
  110. C_E,C_NE,
  111. C_POS,C_NEG,C_VC,C_VS,
  112. C_FE,C_FG,C_FL,C_FGE,C_FLE,C_FNE,
  113. C_FU,C_FUG,C_FUL,C_FUGE,C_FULE,C_FO,C_FUE,C_FLG
  114. );
  115. const
  116. firstIntCond=C_A;
  117. lastIntCond=C_VS;
  118. firstFloatCond=C_FE;
  119. lastFloatCond=C_FNE;
  120. floatAsmConds=[C_FE..C_FLG];
  121. cond2str:array[TAsmCond] of string[3]=('',
  122. 'gu','cc','cs','leu',
  123. 'g','ge','l','le',
  124. 'e','ne',
  125. 'pos','neg','vc','vs',
  126. 'e','g','l','ge','le','ne',
  127. 'u','ug','ul','uge','ule','o','ue','lg'
  128. );
  129. {*****************************************************************************
  130. Flags
  131. *****************************************************************************}
  132. type
  133. TSparcFlags = (
  134. { Integer results }
  135. F_E, {Equal}
  136. F_NE, {Not Equal}
  137. F_G, {Greater}
  138. F_L, {Less}
  139. F_GE, {Greater or Equal}
  140. F_LE, {Less or Equal}
  141. F_A, {Above}
  142. F_AE, {Above or Equal, synonym: Carry Clear}
  143. F_B, {Below, synonym: Carry Set}
  144. F_BE, {Below or Equal}
  145. { Floating point results }
  146. F_FE, {Equal}
  147. F_FNE, {Not Equal}
  148. F_FG, {Greater}
  149. F_FL, {Less}
  150. F_FGE, {Greater or Equal}
  151. F_FLE {Less or Equal}
  152. );
  153. TResFlags = record
  154. { either icc or xcc (64 bit }
  155. FlagReg : TRegister;
  156. Flags : TSparcFlags;
  157. procedure Init(r : TRegister;f : TSparcFlags);
  158. end;
  159. {*****************************************************************************
  160. Operand Sizes
  161. *****************************************************************************}
  162. {*****************************************************************************
  163. Constants
  164. *****************************************************************************}
  165. const
  166. max_operands = 3;
  167. maxintregs = 8;
  168. maxfpuregs = 8;
  169. maxaddrregs = 0;
  170. maxvarregs = 8;
  171. varregs : Array [1..maxvarregs] of Tsuperregister =
  172. (RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6,RS_L7);
  173. maxfpuvarregs = 1;
  174. fpuvarregs : Array [1..maxfpuvarregs] of TsuperRegister =
  175. (RS_F2);
  176. {*****************************************************************************
  177. Default generic sizes
  178. *****************************************************************************}
  179. {$ifdef SPARC64}
  180. {# Defines the default address size for a processor, }
  181. OS_ADDR = OS_64;
  182. {# the natural int size for a processor,
  183. has to match osuinttype/ossinttype as initialized in psystem }
  184. OS_INT = OS_64;
  185. OS_SINT = OS_S64;
  186. {$else SPARC64}
  187. {# Defines the default address size for a processor, }
  188. OS_ADDR = OS_32;
  189. {# the natural int size for a processor,
  190. has to match osuinttype/ossinttype as initialized in psystem }
  191. OS_INT = OS_32;
  192. OS_SINT = OS_S32;
  193. {$endif SPARC64}
  194. {# the maximum float size for a processor, }
  195. OS_FLOAT = OS_F64;
  196. {# the size of a vector register for a processor }
  197. OS_VECTOR = OS_M64;
  198. {*****************************************************************************
  199. Generic Register names
  200. *****************************************************************************}
  201. {# Stack pointer register }
  202. NR_STACK_POINTER_REG = NR_O6;
  203. RS_STACK_POINTER_REG = RS_O6;
  204. {# Frame pointer register }
  205. NR_FRAME_POINTER_REG = NR_I6;
  206. RS_FRAME_POINTER_REG = RS_I6;
  207. {# Register for addressing absolute data in a position independant way,
  208. such as in PIC code. The exact meaning is ABI specific. For
  209. further information look at GCC source : PIC_OFFSET_TABLE_REGNUM
  210. Taken from GCC rs6000.h
  211. }
  212. { TODO: As indicated in rs6000.h, but can't find it anywhere else!}
  213. {PIC_OFFSET_REG = R_30;}
  214. { Return address for DWARF }
  215. NR_RETURN_ADDRESS_REG = NR_I7;
  216. { the return_result_reg, is used inside the called function to store its return
  217. value when that is a scalar value otherwise a pointer to the address of the
  218. result is placed inside it }
  219. { Results are returned in this register (32-bit values) }
  220. NR_FUNCTION_RETURN_REG = NR_I0;
  221. RS_FUNCTION_RETURN_REG = RS_I0;
  222. { Low part of 64bit return value }
  223. NR_FUNCTION_RETURN64_LOW_REG = NR_I1;
  224. RS_FUNCTION_RETURN64_LOW_REG = RS_I1;
  225. { High part of 64bit return value }
  226. NR_FUNCTION_RETURN64_HIGH_REG = NR_I0;
  227. RS_FUNCTION_RETURN64_HIGH_REG = RS_I0;
  228. { The value returned from a function is available in this register }
  229. NR_FUNCTION_RESULT_REG = NR_O0;
  230. RS_FUNCTION_RESULT_REG = RS_O0;
  231. { The lowh part of 64bit value returned from a function }
  232. NR_FUNCTION_RESULT64_LOW_REG = NR_O1;
  233. RS_FUNCTION_RESULT64_LOW_REG = RS_O1;
  234. { The high part of 64bit value returned from a function }
  235. NR_FUNCTION_RESULT64_HIGH_REG = NR_O0;
  236. RS_FUNCTION_RESULT64_HIGH_REG = RS_O0;
  237. NR_FPU_RESULT_REG = NR_F0;
  238. NR_MM_RESULT_REG = NR_NO;
  239. PARENT_FRAMEPOINTER_OFFSET = 68; { o0 }
  240. NR_DEFAULTFLAGS = NR_PSR;
  241. RS_DEFAULTFLAGS = RS_PSR;
  242. {*****************************************************************************
  243. GCC /ABI linking information
  244. *****************************************************************************}
  245. {# Required parameter alignment when calling a routine declared as
  246. stdcall and cdecl. The alignment value should be the one defined
  247. by GCC or the target ABI.
  248. The value of this constant is equal to the constant
  249. PARM_BOUNDARY / BITS_PER_UNIT in the GCC source.
  250. }
  251. std_param_align = sizeof(AWord);
  252. {$ifdef SPARC64}
  253. STACK_BIAS = 2047;
  254. {$endif SPARC64}
  255. {*****************************************************************************
  256. CPU Dependent Constants
  257. *****************************************************************************}
  258. const
  259. simm13lo=-4096;
  260. simm13hi=4095;
  261. {*****************************************************************************
  262. Helpers
  263. *****************************************************************************}
  264. function is_calljmp(o:tasmop):boolean;
  265. procedure inverse_flags(var f: TResFlags);
  266. function inverse_cond(const c: TAsmCond): TAsmCond; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  267. function conditions_equal(const c1, c2: TAsmCond): boolean; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  268. function flags_to_cond(const f: TResFlags) : TAsmCond;
  269. function cgsize2subreg(regtype: tregistertype; s:Tcgsize):Tsubregister;
  270. function reg_cgsize(const reg: tregister): tcgsize;
  271. function std_regname(r:Tregister):string;
  272. function std_regnum_search(const s:string):Tregister;
  273. function findreg_by_number(r:Tregister):tregisterindex;
  274. function dwarf_reg(r:tregister):shortint;
  275. function dwarf_reg_no_error(r:tregister):shortint;
  276. function eh_return_data_regno(nr: longint): longint;
  277. implementation
  278. uses
  279. rgBase,verbose;
  280. {$ifdef SPARC}
  281. const
  282. std_regname_table : TRegNameTAble = (
  283. {$i rspstd.inc}
  284. );
  285. regnumber_index : TRegisterIndexTable = (
  286. {$i rsprni.inc}
  287. );
  288. std_regname_index : TRegisterIndexTable = (
  289. {$i rspsri.inc}
  290. );
  291. {$endif SPARC}
  292. {$ifdef SPARC64}
  293. const
  294. std_regname_table : TRegNameTAble = (
  295. {$i rsp64std.inc}
  296. );
  297. regnumber_index : TRegisterIndexTable = (
  298. {$i rsp64rni.inc}
  299. );
  300. std_regname_index : TRegisterIndexTable = (
  301. {$i rsp64sri.inc}
  302. );
  303. {$endif SPARC64}
  304. {*****************************************************************************
  305. Helpers
  306. *****************************************************************************}
  307. function is_calljmp(o:tasmop):boolean;
  308. const
  309. CallJmpOp=[A_JMPL..A_CBccc];
  310. begin
  311. is_calljmp:=(o in CallJmpOp);
  312. end;
  313. procedure inverse_flags(var f: TResFlags);
  314. const
  315. inv_flags: array[TSparcFlags] of TSparcFlags =
  316. (F_NE,F_E,F_LE,F_GE,F_L,F_G,F_BE,F_B,F_AE,F_A,
  317. F_FNE,F_FE,F_FLE,F_FGE,F_FL,F_FG);
  318. begin
  319. f.Flags:=inv_flags[f.Flags];
  320. end;
  321. function flags_to_cond(const f:TResFlags):TAsmCond;
  322. const
  323. flags_2_cond:array[TSparcFlags] of TAsmCond=
  324. (C_E,C_NE,C_G,C_L,C_GE,C_LE,C_A,C_AE,C_B,C_BE,
  325. C_FE,C_FNE,C_FG,C_FL,C_FGE,C_FLE);
  326. begin
  327. result:=flags_2_cond[f.Flags];
  328. end;
  329. function cgsize2subreg(regtype: tregistertype; s:Tcgsize):Tsubregister;
  330. begin
  331. case regtype of
  332. R_FPUREGISTER:
  333. case s of
  334. OS_F32:
  335. cgsize2subreg:=R_SUBFS;
  336. OS_F64:
  337. cgsize2subreg:=R_SUBFD;
  338. OS_F128:
  339. cgsize2subreg:=R_SUBFQ;
  340. else
  341. internalerror(2009071903);
  342. end;
  343. else
  344. begin
  345. {$ifdef SPARC32}
  346. if s in [OS_64,OS_S64] then
  347. cgsize2subreg:=R_SUBQ
  348. else
  349. {$endif SPARC32}
  350. cgsize2subreg:=R_SUBWHOLE;
  351. end;
  352. end;
  353. end;
  354. function reg_cgsize(const reg: tregister): tcgsize;
  355. begin
  356. case getregtype(reg) of
  357. R_INTREGISTER :
  358. result:=OS_INT;
  359. R_FPUREGISTER :
  360. begin
  361. if getsubreg(reg)=R_SUBFD then
  362. result:=OS_F64
  363. else
  364. result:=OS_F32;
  365. end;
  366. else
  367. internalerror(200303181);
  368. end;
  369. end;
  370. function findreg_by_number(r:Tregister):tregisterindex;
  371. begin
  372. result:=findreg_by_number_table(r,regnumber_index);
  373. end;
  374. function std_regname(r:Tregister):string;
  375. var
  376. p : tregisterindex;
  377. begin
  378. { For double floats show a pair like %f0:%f1 }
  379. if (getsubreg(r)=R_SUBFD) and
  380. (getsupreg(r)<first_fpu_imreg) then
  381. begin
  382. setsubreg(r,R_SUBFS);
  383. p:=findreg_by_number(r);
  384. if p<>0 then
  385. result:=std_regname_table[p]
  386. else
  387. result:=generic_regname(r);
  388. setsupreg(r,getsupreg(r)+1);
  389. p:=findreg_by_number(r);
  390. if p<>0 then
  391. result:=result+':'+std_regname_table[p]
  392. else
  393. result:=result+':'+generic_regname(r);
  394. end
  395. else
  396. begin
  397. p:=findreg_by_number(r);
  398. if p<>0 then
  399. result:=std_regname_table[p]
  400. else
  401. result:=generic_regname(r);
  402. end;
  403. end;
  404. function std_regnum_search(const s:string):Tregister;
  405. begin
  406. result:=regnumber_table[findreg_by_name_table(s,std_regname_table,std_regname_index)];
  407. end;
  408. function inverse_cond(const c: TAsmCond): TAsmCond; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  409. const
  410. inverse: array[TAsmCond] of TAsmCond=(C_None,
  411. C_BE,C_B,C_AE,C_A,
  412. C_LE,C_L,C_GE,C_G,
  413. C_NE,C_E,
  414. C_NEG,C_POS,C_VS,C_VC,
  415. C_FNE,C_FULE,C_FUGE,C_FUL,C_FUG,C_FE,
  416. C_FO,C_FLE,C_FGE,C_FL,C_FG,C_FU,C_FLG,C_FUE
  417. );
  418. begin
  419. result := inverse[c];
  420. end;
  421. function conditions_equal(const c1, c2: TAsmCond): boolean; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  422. begin
  423. result := c1 = c2;
  424. end;
  425. function dwarf_reg(r:tregister):shortint;
  426. begin
  427. result:=regdwarf_table[findreg_by_number(r)];
  428. if result=-1 then
  429. internalerror(200603251);
  430. end;
  431. function dwarf_reg_no_error(r:tregister):shortint;
  432. begin
  433. result:=regdwarf_table[findreg_by_number(r)];
  434. end;
  435. function eh_return_data_regno(nr: longint): longint;
  436. begin
  437. if (nr>=0) and (nr<2) then
  438. result:=nr+24
  439. else
  440. result:=-1;
  441. end;
  442. procedure TResFlags.Init(r : TRegister; f : TSparcFlags);
  443. begin
  444. FlagReg:=r;
  445. Flags:=f;
  446. end;
  447. end.