cgcpu.pas 84 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162
  1. {
  2. Copyright (c) 1998-2002 by the FPC team
  3. This unit implements the code generator for the 680x0
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. {$WARNINGS OFF}
  18. unit cgcpu;
  19. {$i fpcdefs.inc}
  20. interface
  21. uses
  22. cgbase,cgobj,globtype,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,cpuinfo,
  25. parabase,cpupara,
  26. node,symconst,symtype,symdef,
  27. cgutils,cg64f32;
  28. type
  29. tcg68k = class(tcg)
  30. procedure init_register_allocators;override;
  31. procedure done_register_allocators;override;
  32. procedure a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);override;
  33. procedure a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : tcgpara);override;
  34. procedure a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);override;
  35. procedure a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);override;
  36. procedure a_call_name(list : TAsmList;const s : string; weak: boolean);override;
  37. procedure a_call_reg(list : TAsmList;reg : tregister);override;
  38. procedure a_load_const_reg(list : TAsmList;size : tcgsize;a : tcgint;register : tregister);override;
  39. procedure a_load_const_ref(list : TAsmList; tosize: tcgsize; a : tcgint;const ref : treference);override;
  40. procedure a_load_reg_ref(list : TAsmList;fromsize,tosize : tcgsize;register : tregister;const ref : treference);override;
  41. procedure a_load_reg_reg(list : TAsmList;fromsize,tosize : tcgsize;reg1,reg2 : tregister);override;
  42. procedure a_load_ref_reg(list : TAsmList;fromsize,tosize : tcgsize;const ref : treference;register : tregister);override;
  43. procedure a_load_ref_ref(list : TAsmList;fromsize,tosize : tcgsize;const sref : treference;const dref : treference);override;
  44. procedure a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);override;
  45. procedure a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister); override;
  46. procedure a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister); override;
  47. procedure a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference); override;
  48. procedure a_loadfpu_ref_cgpara(list : TAsmList; size : tcgsize;const ref : treference;const cgpara : TCGPara);override;
  49. procedure a_op_const_reg(list : TAsmList; Op: TOpCG; size: tcgsize; a: tcgint; reg: TRegister); override;
  50. procedure a_op_const_ref(list : TAsmList; Op: TOpCG; size: TCGSize; a: tcgint; const ref: TReference); override;
  51. procedure a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; src, dst: TRegister); override;
  52. procedure a_op_reg_ref(list : TAsmList; Op: TOpCG; size: TCGSize; reg: TRegister; const ref: TReference); override;
  53. procedure a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;reg : tregister; l : tasmlabel);override;
  54. procedure a_cmp_const_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;const ref : treference; l : tasmlabel); override;
  55. procedure a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel); override;
  56. procedure a_jmp_name(list : TAsmList;const s : string); override;
  57. procedure a_jmp_always(list : TAsmList;l: tasmlabel); override;
  58. procedure a_jmp_flags(list : TAsmList;const f : TResFlags;l: tasmlabel); override;
  59. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: tresflags; reg: TRegister); override;
  60. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);override;
  61. { generates overflow checking code for a node }
  62. procedure g_overflowcheck(list: TAsmList; const l:tlocation; def:tdef); override;
  63. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  64. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);override;
  65. procedure g_save_registers(list:TAsmList);override;
  66. procedure g_restore_registers(list:TAsmList);override;
  67. procedure g_adjust_self_value(list:TAsmList;procdef:tprocdef;ioffset:tcgint);override;
  68. procedure g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);override;
  69. { # Sign or zero extend the register to a full 32-bit value.
  70. The new value is left in the same register.
  71. }
  72. procedure sign_extend(list: TAsmList;_oldsize : tcgsize; reg: tregister);
  73. procedure sign_extend(list: TAsmList;_oldsize : tcgsize; _newsize : tcgsize; reg: tregister);
  74. procedure g_stackpointer_alloc(list : TAsmList;localsize : longint);override;
  75. function fixref(list: TAsmList; var ref: treference): boolean;
  76. protected
  77. procedure call_rtl_mul_const_reg(list:tasmlist;size:tcgsize;a:tcgint;reg:tregister;const name:string);
  78. procedure call_rtl_mul_reg_reg(list:tasmlist;reg1,reg2:tregister;const name:string);
  79. private
  80. procedure a_jmp_cond(list : TAsmList;cond : TOpCmp;l: tasmlabel);
  81. function force_to_dataregister(list: TAsmList; size: TCGSize; reg: TRegister): TRegister;
  82. procedure move_if_needed(list: TAsmList; size: TCGSize; src: TRegister; dest: TRegister);
  83. end;
  84. tcg64f68k = class(tcg64f32)
  85. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG; size: tcgsize; regsrc,regdst : tregister64);override;
  86. procedure a_op64_const_reg(list : TAsmList;op:TOpCG; size: tcgsize; value : int64;regdst : tregister64);override;
  87. end;
  88. { This function returns true if the reference+offset is valid.
  89. Otherwise extra code must be generated to solve the reference.
  90. On the m68k, this verifies that the reference is valid
  91. (e.g : if index register is used, then the max displacement
  92. is 256 bytes, if only base is used, then max displacement
  93. is 32K
  94. }
  95. function isvalidrefoffset(const ref: treference): boolean;
  96. function isvalidreference(const ref: treference): boolean;
  97. procedure create_codegen;
  98. implementation
  99. uses
  100. globals,verbose,systems,cutils,
  101. symsym,symtable,defutil,paramgr,procinfo,
  102. rgobj,tgobj,rgcpu,fmodule;
  103. const
  104. { opcode table lookup }
  105. topcg2tasmop: Array[topcg] of tasmop =
  106. (
  107. A_NONE,
  108. A_MOVE,
  109. A_ADD,
  110. A_AND,
  111. A_DIVU,
  112. A_DIVS,
  113. A_MULS,
  114. A_MULU,
  115. A_NEG,
  116. A_NOT,
  117. A_OR,
  118. A_ASR,
  119. A_LSL,
  120. A_LSR,
  121. A_SUB,
  122. A_EOR,
  123. A_ROL,
  124. A_ROR
  125. );
  126. { opcode with extend bits table lookup, used by 64bit cg }
  127. topcg2tasmopx: Array[topcg] of tasmop =
  128. (
  129. A_NONE,
  130. A_NONE,
  131. A_ADDX,
  132. A_NONE,
  133. A_NONE,
  134. A_NONE,
  135. A_NONE,
  136. A_NONE,
  137. A_NEGX,
  138. A_NONE,
  139. A_NONE,
  140. A_NONE,
  141. A_NONE,
  142. A_NONE,
  143. A_SUBX,
  144. A_NONE,
  145. A_NONE,
  146. A_NONE
  147. );
  148. TOpCmp2AsmCond: Array[topcmp] of TAsmCond =
  149. (
  150. C_NONE,
  151. C_EQ,
  152. C_GT,
  153. C_LT,
  154. C_GE,
  155. C_LE,
  156. C_NE,
  157. C_LS,
  158. C_CS,
  159. C_CC,
  160. C_HI
  161. );
  162. function isvalidreference(const ref: treference): boolean;
  163. begin
  164. isvalidreference:=isvalidrefoffset(ref) and
  165. { don't try to generate addressing with symbol and base reg and offset
  166. it might fail in linking stage if the symbol is more than 32k away (KB) }
  167. not (assigned(ref.symbol) and (ref.base <> NR_NO) and (ref.offset <> 0)) and
  168. { coldfire and 68000 cannot handle non-addressregs as bases }
  169. not ((current_settings.cputype in cpu_coldfire+[cpu_mc68000]) and
  170. not isaddressregister(ref.base));
  171. end;
  172. function isvalidrefoffset(const ref: treference): boolean;
  173. begin
  174. isvalidrefoffset := true;
  175. if ref.index <> NR_NO then
  176. begin
  177. // if ref.base <> NR_NO then
  178. // internalerror(2002081401);
  179. if (ref.offset < low(shortint)) or (ref.offset > high(shortint)) then
  180. isvalidrefoffset := false
  181. end
  182. else
  183. begin
  184. if (ref.offset < low(smallint)) or (ref.offset > high(smallint)) then
  185. isvalidrefoffset := false;
  186. end;
  187. end;
  188. {****************************************************************************}
  189. { TCG68K }
  190. {****************************************************************************}
  191. function use_push(const cgpara:tcgpara):boolean;
  192. begin
  193. result:=(not paramanager.use_fixed_stack) and
  194. assigned(cgpara.location) and
  195. (cgpara.location^.loc=LOC_REFERENCE) and
  196. (cgpara.location^.reference.index=NR_STACK_POINTER_REG);
  197. end;
  198. procedure tcg68k.init_register_allocators;
  199. var
  200. reg: TSuperRegister;
  201. address_regs: array of TSuperRegister;
  202. begin
  203. inherited init_register_allocators;
  204. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,
  205. [RS_D0,RS_D1,RS_D2,RS_D3,RS_D4,RS_D5,RS_D6,RS_D7],
  206. first_int_imreg,[]);
  207. { set up the array of address registers to use }
  208. for reg:=RS_A0 to RS_A6 do
  209. begin
  210. { don't hardwire the frame pointer register, because it can vary between target OS }
  211. if assigned(current_procinfo) and (current_procinfo.framepointer = NR_FRAME_POINTER_REG)
  212. and (reg = RS_FRAME_POINTER_REG) then
  213. continue;
  214. setlength(address_regs,length(address_regs)+1);
  215. address_regs[length(address_regs)-1]:=reg;
  216. end;
  217. rg[R_ADDRESSREGISTER]:=trgcpu.create(R_ADDRESSREGISTER,R_SUBWHOLE,
  218. address_regs, first_addr_imreg, []);
  219. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBNONE,
  220. [RS_FP0,RS_FP1,RS_FP2,RS_FP3,RS_FP4,RS_FP5,RS_FP6,RS_FP7],
  221. first_fpu_imreg,[]);
  222. end;
  223. procedure tcg68k.done_register_allocators;
  224. begin
  225. rg[R_INTREGISTER].free;
  226. rg[R_FPUREGISTER].free;
  227. rg[R_ADDRESSREGISTER].free;
  228. inherited done_register_allocators;
  229. end;
  230. procedure tcg68k.a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);
  231. var
  232. pushsize : tcgsize;
  233. ref : treference;
  234. begin
  235. { it's probably necessary to port this from x86 later, or provide an m68k solution (KB) }
  236. { TODO: FIX ME! check_register_size()}
  237. // check_register_size(size,r);
  238. if use_push(cgpara) then
  239. begin
  240. cgpara.check_simple_location;
  241. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  242. pushsize:=cgpara.location^.size
  243. else
  244. pushsize:=int_cgsize(cgpara.alignment);
  245. reference_reset_base(ref, NR_STACK_POINTER_REG, 0, cgpara.alignment);
  246. ref.direction := dir_dec;
  247. list.concat(taicpu.op_reg_ref(A_MOVE,tcgsize2opsize[pushsize],makeregsize(list,r,pushsize),ref));
  248. end
  249. else
  250. inherited a_load_reg_cgpara(list,size,r,cgpara);
  251. end;
  252. procedure tcg68k.a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : tcgpara);
  253. var
  254. pushsize : tcgsize;
  255. ref : treference;
  256. begin
  257. if use_push(cgpara) then
  258. begin
  259. cgpara.check_simple_location;
  260. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  261. pushsize:=cgpara.location^.size
  262. else
  263. pushsize:=int_cgsize(cgpara.alignment);
  264. reference_reset_base(ref, NR_STACK_POINTER_REG, 0, cgpara.alignment);
  265. ref.direction := dir_dec;
  266. list.concat(taicpu.op_const_ref(A_MOVE,tcgsize2opsize[pushsize],a,ref));
  267. end
  268. else
  269. inherited a_load_const_cgpara(list,size,a,cgpara);
  270. end;
  271. procedure tcg68k.a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);
  272. procedure pushdata(paraloc:pcgparalocation;ofs:tcgint);
  273. var
  274. pushsize : tcgsize;
  275. tmpreg : tregister;
  276. href : treference;
  277. ref : treference;
  278. begin
  279. if not assigned(paraloc) then
  280. exit;
  281. { TODO: FIX ME!!! this also triggers location bug }
  282. {if (paraloc^.loc<>LOC_REFERENCE) or
  283. (paraloc^.reference.index<>NR_STACK_POINTER_REG) or
  284. (tcgsize2size[paraloc^.size]>sizeof(tcgint)) then
  285. internalerror(200501162);}
  286. { Pushes are needed in reverse order, add the size of the
  287. current location to the offset where to load from. This
  288. prevents wrong calculations for the last location when
  289. the size is not a power of 2 }
  290. if assigned(paraloc^.next) then
  291. pushdata(paraloc^.next,ofs+tcgsize2size[paraloc^.size]);
  292. { Push the data starting at ofs }
  293. href:=r;
  294. inc(href.offset,ofs);
  295. fixref(list,href);
  296. if tcgsize2size[paraloc^.size]>cgpara.alignment then
  297. pushsize:=paraloc^.size
  298. else
  299. pushsize:=int_cgsize(cgpara.alignment);
  300. reference_reset_base(ref, NR_STACK_POINTER_REG, 0, tcgsize2size[pushsize]);
  301. ref.direction := dir_dec;
  302. if tcgsize2size[paraloc^.size]<cgpara.alignment then
  303. begin
  304. tmpreg:=getintregister(list,pushsize);
  305. a_load_ref_reg(list,paraloc^.size,pushsize,href,tmpreg);
  306. list.concat(taicpu.op_reg_ref(A_MOVE,tcgsize2opsize[pushsize],tmpreg,ref));
  307. end
  308. else
  309. list.concat(taicpu.op_ref_ref(A_MOVE,tcgsize2opsize[pushsize],href,ref));
  310. end;
  311. var
  312. len : tcgint;
  313. href : treference;
  314. begin
  315. { cgpara.size=OS_NO requires a copy on the stack }
  316. if use_push(cgpara) then
  317. begin
  318. { Record copy? }
  319. if (cgpara.size in [OS_NO,OS_F64]) or (size=OS_NO) then
  320. begin
  321. cgpara.check_simple_location;
  322. len:=align(cgpara.intsize,cgpara.alignment);
  323. g_stackpointer_alloc(list,len);
  324. reference_reset_base(href,NR_STACK_POINTER_REG,0,cgpara.alignment);
  325. g_concatcopy(list,r,href,len);
  326. end
  327. else
  328. begin
  329. if tcgsize2size[cgpara.size]<>tcgsize2size[size] then
  330. internalerror(200501161);
  331. { We need to push the data in reverse order,
  332. therefor we use a recursive algorithm }
  333. pushdata(cgpara.location,0);
  334. end
  335. end
  336. else
  337. inherited a_load_ref_cgpara(list,size,r,cgpara);
  338. end;
  339. procedure tcg68k.a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);
  340. var
  341. tmpref : treference;
  342. begin
  343. { 68k always passes arguments on the stack }
  344. if use_push(cgpara) then
  345. begin
  346. //list.concat(tai_comment.create(strpnew('a_loadaddr_ref_cgpara: PEA')));
  347. cgpara.check_simple_location;
  348. tmpref:=r;
  349. fixref(list,tmpref);
  350. list.concat(taicpu.op_ref(A_PEA,S_NO,tmpref));
  351. end
  352. else
  353. inherited a_loadaddr_ref_cgpara(list,r,cgpara);
  354. end;
  355. function tcg68k.fixref(list: TAsmList; var ref: treference): boolean;
  356. var
  357. hreg,idxreg : tregister;
  358. href : treference;
  359. instr : taicpu;
  360. scale : aint;
  361. begin
  362. result:=false;
  363. { The MC68020+ has extended
  364. addressing capabilities with a 32-bit
  365. displacement.
  366. }
  367. { first ensure that base is an address register }
  368. if ((ref.base<>NR_NO) and (ref.index<>NR_NO)) and
  369. (not isaddressregister(ref.base) and isaddressregister(ref.index)) and
  370. (ref.scalefactor < 2) then
  371. begin
  372. { if we have both base and index registers, but base is data and index
  373. is address, we can just swap them, as FPC always uses long index.
  374. but we can only do this, if the index has no scalefactor }
  375. hreg:=ref.base;
  376. ref.base:=ref.index;
  377. ref.index:=hreg;
  378. //list.concat(tai_comment.create(strpnew('fixref: base and index swapped')));
  379. end;
  380. if (not assigned (ref.symbol) and (current_settings.cputype<>cpu_MC68000)) and
  381. (ref.base<>NR_NO) and not isaddressregister(ref.base) then
  382. begin
  383. hreg:=getaddressregister(list);
  384. instr:=taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg);
  385. add_move_instruction(instr);
  386. list.concat(instr);
  387. fixref:=true;
  388. ref.base:=hreg;
  389. end;
  390. if (current_settings.cputype=cpu_MC68020) then
  391. exit;
  392. { ToDo: check which constraints of Coldfire also apply to MC68000 }
  393. case current_settings.cputype of
  394. cpu_MC68000:
  395. begin
  396. if (ref.base<>NR_NO) then
  397. begin
  398. if (ref.index<>NR_NO) and assigned(ref.symbol) then
  399. begin
  400. hreg:=getaddressregister(list);
  401. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg));
  402. list.concat(taicpu.op_reg_reg(A_ADD,S_L,ref.index,hreg));
  403. ref.index:=NR_NO;
  404. ref.base:=hreg;
  405. end;
  406. { base + reg }
  407. if ref.index <> NR_NO then
  408. begin
  409. { base + reg + offset }
  410. if (ref.offset < low(shortint)) or (ref.offset > high(shortint)) then
  411. begin
  412. hreg:=getaddressregister(list);
  413. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg));
  414. list.concat(taicpu.op_const_reg(A_ADD,S_L,ref.offset,hreg));
  415. fixref:=true;
  416. ref.offset:=0;
  417. ref.base:=hreg;
  418. exit;
  419. end;
  420. end
  421. else
  422. { base + offset }
  423. if (ref.offset < low(smallint)) or (ref.offset > high(smallint)) then
  424. begin
  425. hreg:=getaddressregister(list);
  426. list.concat(taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg));
  427. list.concat(taicpu.op_const_reg(A_ADD,S_L,ref.offset,hreg));
  428. fixref:=true;
  429. ref.offset:=0;
  430. ref.base:=hreg;
  431. exit;
  432. end;
  433. if assigned(ref.symbol) then
  434. begin
  435. hreg:=getaddressregister(list);
  436. idxreg:=ref.base;
  437. ref.base:=NR_NO;
  438. list.concat(taicpu.op_ref_reg(A_LEA,S_L,ref,hreg));
  439. reference_reset_base(ref,hreg,0,ref.alignment);
  440. fixref:=true;
  441. ref.index:=idxreg;
  442. end
  443. else if not isaddressregister(ref.base) then
  444. begin
  445. hreg:=getaddressregister(list);
  446. instr:=taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg);
  447. //add_move_instruction(instr);
  448. list.concat(instr);
  449. fixref:=true;
  450. ref.base:=hreg;
  451. end;
  452. end
  453. else
  454. { Note: symbol -> ref would be supported as long as ref does not
  455. contain a offset or index... (maybe something for the
  456. optimizer) }
  457. if Assigned(ref.symbol) and (ref.index<>NR_NO) then
  458. begin
  459. hreg:=cg.getaddressregister(list);
  460. idxreg:=ref.index;
  461. ref.index:=NR_NO;
  462. list.concat(taicpu.op_ref_reg(A_LEA,S_L,ref,hreg));
  463. reference_reset_base(ref,hreg,0,ref.alignment);
  464. ref.index:=idxreg;
  465. fixref:=true;
  466. end;
  467. end;
  468. cpu_isa_a,
  469. cpu_isa_a_p,
  470. cpu_isa_b,
  471. cpu_isa_c:
  472. begin
  473. if (ref.base<>NR_NO) then
  474. begin
  475. if assigned(ref.symbol) then
  476. begin
  477. //list.concat(tai_comment.create(strpnew('fixref: symbol')));
  478. hreg:=cg.getaddressregister(list);
  479. reference_reset_symbol(href,ref.symbol,ref.offset,ref.alignment);
  480. list.concat(taicpu.op_ref_reg(A_LEA,S_L,href,hreg));
  481. if ref.index<>NR_NO then
  482. begin
  483. { fold the symbol + offset into the base, not the base into the index,
  484. because that might screw up the scalefactor of the reference }
  485. //list.concat(tai_comment.create(strpnew('fixref: symbol + offset (index + base)')));
  486. idxreg:=getaddressregister(list);
  487. reference_reset_base(href,ref.base,0,ref.alignment);
  488. href.index:=hreg;
  489. hreg:=getaddressregister(list);
  490. list.concat(taicpu.op_ref_reg(A_LEA,S_L,href,hreg));
  491. ref.base:=hreg;
  492. end
  493. else
  494. ref.index:=hreg;
  495. ref.offset:=0;
  496. ref.symbol:=nil;
  497. fixref:=true;
  498. end
  499. else
  500. { base + reg }
  501. if ref.index <> NR_NO then
  502. begin
  503. { base + reg + offset }
  504. if (ref.offset < low(shortint)) or (ref.offset > high(shortint)) then
  505. begin
  506. hreg:=getaddressregister(list);
  507. if (ref.offset < low(smallint)) or (ref.offset > high(smallint)) then
  508. begin
  509. instr:=taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg);
  510. //add_move_instruction(instr);
  511. list.concat(instr);
  512. list.concat(taicpu.op_const_reg(A_ADD,S_L,ref.offset,hreg));
  513. end
  514. else
  515. begin
  516. //list.concat(tai_comment.create(strpnew('fixref: base + reg + offset lea')));
  517. reference_reset_base(href,ref.base,ref.offset,ref.alignment);
  518. list.concat(taicpu.op_ref_reg(A_LEA,S_NO,href,hreg));
  519. end;
  520. fixref:=true;
  521. ref.base:=hreg;
  522. ref.offset:=0;
  523. exit;
  524. end;
  525. end
  526. else
  527. { base + offset }
  528. if (ref.offset < low(smallint)) or (ref.offset > high(smallint)) then
  529. begin
  530. hreg:=getaddressregister(list);
  531. instr:=taicpu.op_reg_reg(A_MOVE,S_L,ref.base,hreg);
  532. //add_move_instruction(instr);
  533. list.concat(instr);
  534. list.concat(taicpu.op_const_reg(A_ADD,S_L,ref.offset,hreg));
  535. fixref:=true;
  536. ref.offset:=0;
  537. ref.base:=hreg;
  538. exit;
  539. end;
  540. end
  541. else
  542. { Note: symbol -> ref would be supported as long as ref does not
  543. contain a offset or index... (maybe something for the
  544. optimizer) }
  545. if Assigned(ref.symbol) {and (ref.index<>NR_NO)} then
  546. begin
  547. hreg:=cg.getaddressregister(list);
  548. idxreg:=ref.index;
  549. scale:=ref.scalefactor;
  550. ref.index:=NR_NO;
  551. list.concat(taicpu.op_ref_reg(A_LEA,S_L,ref,hreg));
  552. reference_reset_base(ref,hreg,0,ref.alignment);
  553. ref.index:=idxreg;
  554. ref.scalefactor:=scale;
  555. fixref:=true;
  556. end;
  557. end;
  558. end;
  559. end;
  560. procedure tcg68k.call_rtl_mul_const_reg(list:tasmlist;size:tcgsize;a:tcgint;reg:tregister;const name:string);
  561. var
  562. paraloc1,paraloc2,paraloc3 : tcgpara;
  563. pd : tprocdef;
  564. begin
  565. pd:=search_system_proc(name);
  566. paraloc1.init;
  567. paraloc2.init;
  568. paraloc3.init;
  569. paramanager.getintparaloc(pd,1,paraloc1);
  570. paramanager.getintparaloc(pd,2,paraloc2);
  571. paramanager.getintparaloc(pd,3,paraloc3);
  572. a_load_const_cgpara(list,OS_8,0,paraloc3);
  573. a_load_const_cgpara(list,size,a,paraloc2);
  574. a_load_reg_cgpara(list,OS_32,reg,paraloc1);
  575. paramanager.freecgpara(list,paraloc3);
  576. paramanager.freecgpara(list,paraloc2);
  577. paramanager.freecgpara(list,paraloc1);
  578. alloccpuregisters(list,R_ADDRESSREGISTER,paramanager.get_volatile_registers_address(pocall_default));
  579. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  580. a_call_name(list,name,false);
  581. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  582. dealloccpuregisters(list,R_ADDRESSREGISTER,paramanager.get_volatile_registers_address(pocall_default));
  583. cg.a_reg_alloc(list,NR_FUNCTION_RESULT_REG);
  584. cg.a_load_reg_reg(list,OS_32,OS_32,NR_FUNCTION_RESULT_REG,reg);
  585. paraloc3.done;
  586. paraloc2.done;
  587. paraloc1.done;
  588. end;
  589. procedure tcg68k.call_rtl_mul_reg_reg(list:tasmlist;reg1,reg2:tregister;const name:string);
  590. var
  591. paraloc1,paraloc2,paraloc3 : tcgpara;
  592. pd : tprocdef;
  593. begin
  594. pd:=search_system_proc(name);
  595. paraloc1.init;
  596. paraloc2.init;
  597. paraloc3.init;
  598. paramanager.getintparaloc(pd,1,paraloc1);
  599. paramanager.getintparaloc(pd,2,paraloc2);
  600. paramanager.getintparaloc(pd,3,paraloc3);
  601. a_load_const_cgpara(list,OS_8,0,paraloc3);
  602. a_load_reg_cgpara(list,OS_32,reg1,paraloc2);
  603. a_load_reg_cgpara(list,OS_32,reg2,paraloc1);
  604. paramanager.freecgpara(list,paraloc3);
  605. paramanager.freecgpara(list,paraloc2);
  606. paramanager.freecgpara(list,paraloc1);
  607. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  608. alloccpuregisters(list,R_ADDRESSREGISTER,paramanager.get_volatile_registers_address(pocall_default));
  609. a_call_name(list,name,false);
  610. dealloccpuregisters(list,R_ADDRESSREGISTER,paramanager.get_volatile_registers_address(pocall_default));
  611. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  612. cg.a_reg_alloc(list,NR_FUNCTION_RESULT_REG);
  613. cg.a_load_reg_reg(list,OS_32,OS_32,NR_FUNCTION_RESULT_REG,reg2);
  614. paraloc3.done;
  615. paraloc2.done;
  616. paraloc1.done;
  617. end;
  618. procedure tcg68k.a_call_name(list : TAsmList;const s : string; weak: boolean);
  619. var
  620. sym: tasmsymbol;
  621. begin
  622. if not(weak) then
  623. sym:=current_asmdata.RefAsmSymbol(s)
  624. else
  625. sym:=current_asmdata.WeakRefAsmSymbol(s);
  626. list.concat(taicpu.op_sym(A_JSR,S_NO,sym));
  627. end;
  628. procedure tcg68k.a_call_reg(list : TAsmList;reg: tregister);
  629. var
  630. tmpref : treference;
  631. tmpreg : tregister;
  632. instr : taicpu;
  633. begin
  634. if isaddressregister(reg) then
  635. begin
  636. { if we have an address register, we can jump to the address directly }
  637. reference_reset_base(tmpref,reg,0,4);
  638. end
  639. else
  640. begin
  641. { if we have a data register, we need to move it to an address register first }
  642. tmpreg:=getaddressregister(list);
  643. reference_reset_base(tmpref,tmpreg,0,4);
  644. instr:=taicpu.op_reg_reg(A_MOVE,S_L,reg,tmpreg);
  645. add_move_instruction(instr);
  646. list.concat(instr);
  647. end;
  648. list.concat(taicpu.op_ref(A_JSR,S_NO,tmpref));
  649. end;
  650. procedure tcg68k.a_load_const_reg(list : TAsmList;size : tcgsize;a : tcgint;register : tregister);
  651. var
  652. opsize: topsize;
  653. begin
  654. opsize:=tcgsize2opsize[size];
  655. if isaddressregister(register) then
  656. begin
  657. { an m68k manual I have recommends SUB Ax,Ax to be used instead of CLR for address regs }
  658. if a = 0 then
  659. list.concat(taicpu.op_reg_reg(A_SUB,S_L,register,register))
  660. else
  661. { ISA B/C Coldfire has MOV3Q which can move -1 or 1..7 to any reg }
  662. if (current_settings.cputype in [cpu_isa_b,cpu_isa_c]) and
  663. ((longint(a) = -1) or ((longint(a) > 0) and (longint(a) < 8))) then
  664. list.concat(taicpu.op_const_reg(A_MOV3Q,S_L,longint(a),register))
  665. else
  666. { We don't have to specify the size here, the assembler will decide the size of
  667. the operand it needs. If this ends up as a MOVEA.W, that will sign extend the
  668. value in the dest. reg to full 32 bits (specific to Ax regs only) }
  669. list.concat(taicpu.op_const_reg(A_MOVEA,S_NO,longint(a),register));
  670. end
  671. else
  672. if a = 0 then
  673. list.concat(taicpu.op_reg(A_CLR,S_L,register))
  674. else
  675. begin
  676. if (longint(a) >= low(shortint)) and (longint(a) <= high(shortint)) then
  677. list.concat(taicpu.op_const_reg(A_MOVEQ,S_L,longint(a),register))
  678. else
  679. begin
  680. { ISA B/C Coldfire has sign extend/zero extend moves }
  681. if (current_settings.cputype in [cpu_isa_b,cpu_isa_c]) and
  682. (size in [OS_16, OS_8, OS_S16, OS_S8]) and
  683. ((longint(a) >= low(smallint)) and (longint(a) <= high(smallint))) then
  684. begin
  685. if size in [OS_16, OS_8] then
  686. list.concat(taicpu.op_const_reg(A_MVZ,opsize,longint(a),register))
  687. else
  688. list.concat(taicpu.op_const_reg(A_MVS,opsize,longint(a),register));
  689. end
  690. else
  691. begin
  692. { clear the register first, for unsigned and positive values, so
  693. we don't need to zero extend after }
  694. if (size in [OS_16,OS_8]) or
  695. ((size in [OS_S16,OS_S8]) and (a > 0)) then
  696. list.concat(taicpu.op_reg(A_CLR,S_L,register));
  697. list.concat(taicpu.op_const_reg(A_MOVE,opsize,longint(a),register));
  698. { only sign extend if we need to, zero extension is not necessary because the CLR.L above }
  699. if (size in [OS_S16,OS_S8]) and (a < 0) then
  700. sign_extend(list,size,register);
  701. end;
  702. end;
  703. end;
  704. end;
  705. procedure tcg68k.a_load_const_ref(list : TAsmList; tosize: tcgsize; a : tcgint;const ref : treference);
  706. var
  707. hreg : tregister;
  708. href : treference;
  709. begin
  710. href:=ref;
  711. fixref(list,href);
  712. { for coldfire we need to go through a temporary register if we have a
  713. offset, index or symbol given }
  714. if (current_settings.cputype in cpu_coldfire) and
  715. (
  716. (href.offset<>0) or
  717. { TODO : check whether we really need this second condition }
  718. (href.index<>NR_NO) or
  719. assigned(href.symbol)
  720. ) then
  721. begin
  722. hreg:=getintregister(list,tosize);
  723. a_load_const_reg(list,tosize,a,hreg);
  724. list.concat(taicpu.op_reg_ref(A_MOVE,tcgsize2opsize[tosize],hreg,href));
  725. end
  726. else
  727. list.concat(taicpu.op_const_ref(A_MOVE,tcgsize2opsize[tosize],longint(a),href));
  728. end;
  729. procedure tcg68k.a_load_reg_ref(list : TAsmList;fromsize,tosize : tcgsize;register : tregister;const ref : treference);
  730. var
  731. href : treference;
  732. begin
  733. href := ref;
  734. fixref(list,href);
  735. if tcgsize2size[fromsize]<tcgsize2size[tosize] then
  736. a_load_reg_reg(list,fromsize,tosize,register,register);
  737. { move to destination reference }
  738. list.concat(taicpu.op_reg_ref(A_MOVE,TCGSize2OpSize[tosize],register,href));
  739. end;
  740. procedure tcg68k.a_load_ref_ref(list : TAsmList;fromsize,tosize : tcgsize;const sref : treference;const dref : treference);
  741. var
  742. aref: treference;
  743. bref: treference;
  744. tmpref : treference;
  745. dofix : boolean;
  746. hreg: TRegister;
  747. begin
  748. aref := sref;
  749. bref := dref;
  750. fixref(list,aref);
  751. fixref(list,bref);
  752. if TCGSize2OpSize[fromsize]<>TCGSize2OpSize[tosize] then
  753. begin
  754. { if we need to change the size then always use a temporary
  755. register }
  756. hreg:=getintregister(list,fromsize);
  757. list.concat(taicpu.op_ref_reg(A_MOVE,TCGSize2OpSize[fromsize],aref,hreg));
  758. sign_extend(list,fromsize,tosize,hreg);
  759. list.concat(taicpu.op_reg_ref(A_MOVE,TCGSize2OpSize[tosize],hreg,bref));
  760. exit;
  761. end;
  762. { Coldfire dislikes certain move combinations }
  763. if current_settings.cputype in cpu_coldfire then
  764. begin
  765. { TODO : move.b/w only allowed in newer coldfires... (ISA_B+) }
  766. dofix:=false;
  767. if { (d16,Ax) and (d8,Ax,Xi) }
  768. (
  769. (aref.base<>NR_NO) and
  770. (
  771. (aref.index<>NR_NO) or
  772. (aref.offset<>0)
  773. )
  774. ) or
  775. { (xxx) }
  776. assigned(aref.symbol) then
  777. begin
  778. if aref.index<>NR_NO then
  779. begin
  780. dofix:={ (d16,Ax) and (d8,Ax,Xi) }
  781. (
  782. (bref.base<>NR_NO) and
  783. (
  784. (bref.index<>NR_NO) or
  785. (bref.offset<>0)
  786. )
  787. ) or
  788. { (xxx) }
  789. assigned(bref.symbol);
  790. end
  791. else
  792. { offset <> 0, but no index }
  793. begin
  794. dofix:={ (d8,Ax,Xi) }
  795. (
  796. (bref.base<>NR_NO) and
  797. (bref.index<>NR_NO)
  798. ) or
  799. { (xxx) }
  800. assigned(bref.symbol);
  801. end;
  802. end;
  803. if dofix then
  804. begin
  805. hreg:=getaddressregister(list);
  806. reference_reset_base(tmpref,hreg,0,0);
  807. list.concat(taicpu.op_ref_reg(A_LEA,S_L,aref,hreg));
  808. list.concat(taicpu.op_ref_ref(A_MOVE,TCGSize2OpSize[fromsize],tmpref,bref));
  809. exit;
  810. end;
  811. end;
  812. list.concat(taicpu.op_ref_ref(A_MOVE,TCGSize2OpSize[fromsize],aref,bref));
  813. end;
  814. procedure tcg68k.a_load_reg_reg(list : TAsmList;fromsize,tosize : tcgsize;reg1,reg2 : tregister);
  815. var
  816. instr : taicpu;
  817. begin
  818. { move to destination register }
  819. instr:=taicpu.op_reg_reg(A_MOVE,TCGSize2OpSize[fromsize],reg1,reg2);
  820. add_move_instruction(instr);
  821. list.concat(instr);
  822. sign_extend(list, fromsize, reg2);
  823. end;
  824. procedure tcg68k.a_load_ref_reg(list : TAsmList;fromsize,tosize : tcgsize;const ref : treference;register : tregister);
  825. var
  826. href : treference;
  827. size : tcgsize;
  828. begin
  829. href:=ref;
  830. fixref(list,href);
  831. if tcgsize2size[fromsize]<tcgsize2size[tosize] then
  832. size:=fromsize
  833. else
  834. size:=tosize;
  835. list.concat(taicpu.op_ref_reg(A_MOVE,TCGSize2OpSize[size],href,register));
  836. { extend the value in the register }
  837. sign_extend(list, fromsize, register);
  838. end;
  839. procedure tcg68k.a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);
  840. var
  841. href : treference;
  842. begin
  843. href:=ref;
  844. fixref(list, href);
  845. list.concat(taicpu.op_ref_reg(A_LEA,S_L,href,r));
  846. end;
  847. procedure tcg68k.a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister);
  848. var
  849. instr : taicpu;
  850. begin
  851. { in emulation mode, only 32-bit single is supported }
  852. if (cs_fp_emulation in current_settings.moduleswitches) or (current_settings.fputype=fpu_soft) then
  853. instr:=taicpu.op_reg_reg(A_MOVE,S_L,reg1,reg2)
  854. else
  855. instr:=taicpu.op_reg_reg(A_FMOVE,tcgsize2opsize[tosize],reg1,reg2);
  856. add_move_instruction(instr);
  857. list.concat(instr);
  858. end;
  859. procedure tcg68k.a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister);
  860. var
  861. opsize : topsize;
  862. href : treference;
  863. begin
  864. opsize := tcgsize2opsize[fromsize];
  865. { extended is not supported, since it is not available on Coldfire }
  866. if opsize = S_FX then
  867. internalerror(20020729);
  868. href := ref;
  869. fixref(list,href);
  870. { in emulation mode, only 32-bit single is supported }
  871. if (cs_fp_emulation in current_settings.moduleswitches) or (current_settings.fputype=fpu_soft) then
  872. list.concat(taicpu.op_ref_reg(A_MOVE,S_L,href,reg))
  873. else
  874. begin
  875. list.concat(taicpu.op_ref_reg(A_FMOVE,opsize,href,reg));
  876. if (tosize < fromsize) then
  877. a_loadfpu_reg_reg(list,fromsize,tosize,reg,reg);
  878. end;
  879. end;
  880. procedure tcg68k.a_loadfpu_reg_ref(list: TAsmList; fromsize,tosize: tcgsize; reg: tregister; const ref: treference);
  881. var
  882. opsize : topsize;
  883. begin
  884. opsize := tcgsize2opsize[tosize];
  885. { extended is not supported, since it is not available on Coldfire }
  886. if opsize = S_FX then
  887. internalerror(20020729);
  888. { in emulation mode, only 32-bit single is supported }
  889. if (cs_fp_emulation in current_settings.moduleswitches) or (current_settings.fputype=fpu_soft) then
  890. list.concat(taicpu.op_reg_ref(A_MOVE,S_L,reg, ref))
  891. else
  892. list.concat(taicpu.op_reg_ref(A_FMOVE,opsize,reg, ref));
  893. end;
  894. procedure tcg68k.a_loadfpu_ref_cgpara(list : TAsmList; size : tcgsize;const ref : treference;const cgpara : TCGPara);
  895. begin
  896. case cgpara.location^.loc of
  897. LOC_REFERENCE,LOC_CREFERENCE:
  898. begin
  899. case size of
  900. OS_F64:
  901. cg64.a_load64_ref_cgpara(list,ref,cgpara);
  902. OS_F32:
  903. a_load_ref_cgpara(list,size,ref,cgpara);
  904. else
  905. internalerror(2013021201);
  906. end;
  907. end;
  908. else
  909. inherited a_loadfpu_ref_cgpara(list,size,ref,cgpara);
  910. end;
  911. end;
  912. procedure tcg68k.a_op_const_reg(list : TAsmList; Op: TOpCG; size: tcgsize; a: tcgint; reg: TRegister);
  913. var
  914. scratch_reg : tregister;
  915. scratch_reg2: tregister;
  916. opcode : tasmop;
  917. begin
  918. optimize_op_const(size, op, a);
  919. opcode := topcg2tasmop[op];
  920. case op of
  921. OP_NONE :
  922. begin
  923. { Opcode is optimized away }
  924. end;
  925. OP_MOVE :
  926. begin
  927. { Optimized, replaced with a simple load }
  928. a_load_const_reg(list,size,a,reg);
  929. end;
  930. OP_ADD,
  931. OP_SUB:
  932. begin
  933. { add/sub works the same way, so have it unified here }
  934. if (a >= 1) and (a <= 8) then
  935. if (op = OP_ADD) then
  936. opcode:=A_ADDQ
  937. else
  938. opcode:=A_SUBQ;
  939. list.concat(taicpu.op_const_reg(opcode, S_L, a, reg));
  940. end;
  941. OP_AND,
  942. OP_OR,
  943. OP_XOR:
  944. begin
  945. scratch_reg := force_to_dataregister(list, size, reg);
  946. list.concat(taicpu.op_const_reg(opcode, S_L, a, scratch_reg));
  947. move_if_needed(list, size, scratch_reg, reg);
  948. end;
  949. OP_DIV,
  950. OP_IDIV:
  951. begin
  952. internalerror(20020816);
  953. end;
  954. OP_MUL,
  955. OP_IMUL:
  956. begin
  957. { NOTE: better have this as fast as possible on every CPU in all cases,
  958. because the compiler uses OP_IMUL for array indexing... (KB) }
  959. { ColdFire doesn't support MULS/MULU <imm>,dX }
  960. if current_settings.cputype in cpu_coldfire then
  961. begin
  962. { move const to a register first }
  963. scratch_reg := getintregister(list,OS_INT);
  964. a_load_const_reg(list, size, a, scratch_reg);
  965. { do the multiplication }
  966. scratch_reg2 := force_to_dataregister(list, size, reg);
  967. sign_extend(list, size, scratch_reg2);
  968. list.concat(taicpu.op_reg_reg(opcode,S_L,scratch_reg,scratch_reg2));
  969. { move the value back to the original register }
  970. move_if_needed(list, size, scratch_reg2, reg);
  971. end
  972. else
  973. begin
  974. if current_settings.cputype = cpu_mc68020 then
  975. begin
  976. { do the multiplication }
  977. scratch_reg := force_to_dataregister(list, size, reg);
  978. sign_extend(list, size, scratch_reg);
  979. list.concat(taicpu.op_const_reg(opcode,S_L,a,scratch_reg));
  980. { move the value back to the original register }
  981. move_if_needed(list, size, scratch_reg, reg);
  982. end
  983. else
  984. { Fallback branch, plain 68000 for now }
  985. { FIX ME: this is slow as hell, but original 68000 doesn't have 32x32 -> 32bit MUL (KB) }
  986. if op = OP_MUL then
  987. call_rtl_mul_const_reg(list, size, a, reg,'fpc_mul_dword')
  988. else
  989. call_rtl_mul_const_reg(list, size, a, reg,'fpc_mul_longint');
  990. end;
  991. end;
  992. OP_ROL,
  993. OP_ROR,
  994. OP_SAR,
  995. OP_SHL,
  996. OP_SHR :
  997. begin
  998. scratch_reg := force_to_dataregister(list, size, reg);
  999. sign_extend(list, size, scratch_reg);
  1000. if (a >= 1) and (a <= 8) then
  1001. begin
  1002. list.concat(taicpu.op_const_reg(opcode, S_L, a, scratch_reg));
  1003. end
  1004. else
  1005. begin
  1006. { move const to a register first }
  1007. scratch_reg2 := getintregister(list,OS_INT);
  1008. a_load_const_reg(list, size, a, scratch_reg2);
  1009. { do the operation }
  1010. list.concat(taicpu.op_reg_reg(opcode, S_L, scratch_reg2, scratch_reg));
  1011. end;
  1012. { move the value back to the original register }
  1013. move_if_needed(list, size, scratch_reg, reg);
  1014. end;
  1015. else
  1016. internalerror(20020729);
  1017. end;
  1018. end;
  1019. procedure tcg68k.a_op_const_ref(list : TAsmList; Op: TOpCG; size: TCGSize; a: tcgint; const ref: TReference);
  1020. var
  1021. opcode: tasmop;
  1022. opsize: topsize;
  1023. href : treference;
  1024. begin
  1025. optimize_op_const(size, op, a);
  1026. opcode := topcg2tasmop[op];
  1027. opsize := TCGSize2OpSize[size];
  1028. { on ColdFire all arithmetic operations are only possible on 32bit }
  1029. if ((current_settings.cputype in cpu_coldfire) and (opsize <> S_L)
  1030. and not (op in [OP_NONE,OP_MOVE])) then
  1031. begin
  1032. inherited;
  1033. exit;
  1034. end;
  1035. case op of
  1036. OP_NONE :
  1037. begin
  1038. { opcode was optimized away }
  1039. end;
  1040. OP_MOVE :
  1041. begin
  1042. { Optimized, replaced with a simple load }
  1043. a_load_const_ref(list,size,a,ref);
  1044. end;
  1045. OP_ADD,
  1046. OP_SUB :
  1047. begin
  1048. href:=ref;
  1049. fixref(list,href);
  1050. { add/sub works the same way, so have it unified here }
  1051. if (a >= 1) and (a <= 8) then
  1052. begin
  1053. if (op = OP_ADD) then
  1054. opcode:=A_ADDQ
  1055. else
  1056. opcode:=A_SUBQ;
  1057. list.concat(taicpu.op_const_ref(opcode, opsize, a, href));
  1058. end
  1059. else
  1060. if not(current_settings.cputype in cpu_coldfire) then
  1061. list.concat(taicpu.op_const_ref(opcode, opsize, a, href))
  1062. else
  1063. { on ColdFire, ADDI/SUBI cannot act on memory
  1064. so we can only go through a register }
  1065. inherited;
  1066. end;
  1067. else begin
  1068. // list.concat(tai_comment.create(strpnew('a_op_const_ref inherited')));
  1069. inherited;
  1070. end;
  1071. end;
  1072. end;
  1073. procedure tcg68k.a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; src, dst: TRegister);
  1074. var
  1075. hreg1, hreg2: tregister;
  1076. opcode : tasmop;
  1077. opsize : topsize;
  1078. begin
  1079. opcode := topcg2tasmop[op];
  1080. if current_settings.cputype in cpu_coldfire then
  1081. opsize := S_L
  1082. else
  1083. opsize := TCGSize2OpSize[size];
  1084. case op of
  1085. OP_ADD,
  1086. OP_SUB:
  1087. begin
  1088. if current_settings.cputype in cpu_coldfire then
  1089. begin
  1090. { operation only allowed only a longword }
  1091. sign_extend(list, size, src);
  1092. sign_extend(list, size, dst);
  1093. end;
  1094. list.concat(taicpu.op_reg_reg(opcode, opsize, src, dst));
  1095. end;
  1096. OP_AND,OP_OR,
  1097. OP_SAR,OP_SHL,
  1098. OP_SHR,OP_XOR:
  1099. begin
  1100. { load to data registers }
  1101. hreg1 := force_to_dataregister(list, size, src);
  1102. hreg2 := force_to_dataregister(list, size, dst);
  1103. if current_settings.cputype in cpu_coldfire then
  1104. begin
  1105. { operation only allowed only a longword }
  1106. {!***************************************
  1107. in the case of shifts, the value to
  1108. shift by, should already be valid, so
  1109. no need to sign extend the value
  1110. !
  1111. }
  1112. if op in [OP_AND,OP_OR,OP_XOR] then
  1113. sign_extend(list, size, hreg1);
  1114. sign_extend(list, size, hreg2);
  1115. end;
  1116. list.concat(taicpu.op_reg_reg(opcode, opsize, hreg1, hreg2));
  1117. { move back result into destination register }
  1118. move_if_needed(list, size, hreg2, dst);
  1119. end;
  1120. OP_DIV,
  1121. OP_IDIV :
  1122. begin
  1123. internalerror(20020816);
  1124. end;
  1125. OP_MUL,
  1126. OP_IMUL:
  1127. begin
  1128. if (current_settings.cputype <> cpu_mc68020) and
  1129. (not (current_settings.cputype in cpu_coldfire)) then
  1130. if op = OP_MUL then
  1131. call_rtl_mul_reg_reg(list,src,dst,'fpc_mul_dword')
  1132. else
  1133. call_rtl_mul_reg_reg(list,src,dst,'fpc_mul_longint')
  1134. else
  1135. begin
  1136. { 68020+ and ColdFire codepath, probably could be improved }
  1137. hreg1 := force_to_dataregister(list, size, src);
  1138. hreg2 := force_to_dataregister(list, size, dst);
  1139. sign_extend(list, size, hreg1);
  1140. sign_extend(list, size, hreg2);
  1141. list.concat(taicpu.op_reg_reg(opcode, opsize, hreg1, hreg2));
  1142. { move back result into destination register }
  1143. move_if_needed(list, size, hreg2, dst);
  1144. end;
  1145. end;
  1146. OP_NEG,
  1147. OP_NOT :
  1148. begin
  1149. { if there are two operands, move the register,
  1150. since the operation will only be done on the result
  1151. register. }
  1152. if (src<>dst) then
  1153. a_load_reg_reg(list,size,size,src,dst);
  1154. hreg2 := force_to_dataregister(list, size, dst);
  1155. { coldfire only supports long version }
  1156. if current_settings.cputype in cpu_ColdFire then
  1157. sign_extend(list, size, hreg2);
  1158. list.concat(taicpu.op_reg(opcode, opsize, hreg2));
  1159. { move back the result to the result register if needed }
  1160. move_if_needed(list, size, hreg2, dst);
  1161. end;
  1162. else
  1163. internalerror(20020729);
  1164. end;
  1165. end;
  1166. procedure tcg68k.a_op_reg_ref(list : TAsmList; Op: TOpCG; size: TCGSize; reg: TRegister; const ref: TReference);
  1167. var
  1168. opcode : tasmop;
  1169. opsize : topsize;
  1170. href : treference;
  1171. begin
  1172. opcode := topcg2tasmop[op];
  1173. opsize := TCGSize2OpSize[size];
  1174. { on ColdFire all arithmetic operations are only possible on 32bit
  1175. and addressing modes are limited }
  1176. if ((current_settings.cputype in cpu_coldfire) and (opsize <> S_L)) then
  1177. begin
  1178. inherited;
  1179. exit;
  1180. end;
  1181. case op of
  1182. OP_ADD,
  1183. OP_SUB :
  1184. begin
  1185. href:=ref;
  1186. fixref(list,href);
  1187. { add/sub works the same way, so have it unified here }
  1188. list.concat(taicpu.op_reg_ref(opcode, opsize, reg, href));
  1189. end;
  1190. else begin
  1191. // list.concat(tai_comment.create(strpnew('a_op_reg_ref inherited')));
  1192. inherited;
  1193. end;
  1194. end;
  1195. end;
  1196. procedure tcg68k.a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;reg : tregister;
  1197. l : tasmlabel);
  1198. var
  1199. hregister : tregister;
  1200. instr : taicpu;
  1201. need_temp_reg : boolean;
  1202. temp_size: topsize;
  1203. begin
  1204. need_temp_reg := false;
  1205. { plain 68000 doesn't support address registers for TST }
  1206. need_temp_reg := (current_settings.cputype = cpu_mc68000) and
  1207. (a = 0) and isaddressregister(reg);
  1208. { ColdFire doesn't support address registers for CMPI }
  1209. need_temp_reg := need_temp_reg or ((current_settings.cputype in cpu_coldfire)
  1210. and (a <> 0) and isaddressregister(reg));
  1211. if need_temp_reg then
  1212. begin
  1213. hregister := getintregister(list,OS_INT);
  1214. temp_size := TCGSize2OpSize[size];
  1215. if temp_size < S_W then
  1216. temp_size := S_W;
  1217. instr:=taicpu.op_reg_reg(A_MOVE,temp_size,reg,hregister);
  1218. add_move_instruction(instr);
  1219. list.concat(instr);
  1220. reg := hregister;
  1221. { do sign extension if size had to be modified }
  1222. if temp_size <> TCGSize2OpSize[size] then
  1223. begin
  1224. sign_extend(list, size, reg);
  1225. size:=OS_INT;
  1226. end;
  1227. end;
  1228. if a = 0 then
  1229. list.concat(taicpu.op_reg(A_TST,TCGSize2OpSize[size],reg))
  1230. else
  1231. begin
  1232. { ColdFire ISA A also needs S_L for CMPI }
  1233. { Note: older QEMU pukes from CMPI sizes <> .L even on ISA B/C, but
  1234. it's actually *LEGAL*, see CFPRM, page 4-30, the bug also seems
  1235. fixed in recent QEMU, but only when CPU cfv4e is forced, not by
  1236. default. (KB) }
  1237. if current_settings.cputype in cpu_coldfire{-[cpu_isa_b,cpu_isa_c]} then
  1238. begin
  1239. sign_extend(list, size, reg);
  1240. size:=OS_INT;
  1241. end;
  1242. list.concat(taicpu.op_const_reg(A_CMPI,TCGSize2OpSize[size],a,reg));
  1243. end;
  1244. { emit the actual jump to the label }
  1245. a_jmp_cond(list,cmp_op,l);
  1246. end;
  1247. procedure tcg68k.a_cmp_const_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;const ref : treference; l : tasmlabel);
  1248. var
  1249. tmpref: treference;
  1250. begin
  1251. { optimize for usage of TST here, so ref compares against zero, which is the
  1252. most common case by far in the RTL code at least (KB) }
  1253. if (a = 0) then
  1254. begin
  1255. //list.concat(tai_comment.create(strpnew('a_cmp_const_ref_label with TST')));
  1256. tmpref:=ref;
  1257. fixref(list,tmpref);
  1258. list.concat(taicpu.op_ref(A_TST,tcgsize2opsize[size],tmpref));
  1259. a_jmp_cond(list,cmp_op,l);
  1260. end
  1261. else
  1262. begin
  1263. //list.concat(tai_comment.create(strpnew('a_cmp_const_ref_label inherited')));
  1264. inherited;
  1265. end;
  1266. end;
  1267. procedure tcg68k.a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel);
  1268. begin
  1269. list.concat(taicpu.op_reg_reg(A_CMP,tcgsize2opsize[size],reg1,reg2));
  1270. { emit the actual jump to the label }
  1271. a_jmp_cond(list,cmp_op,l);
  1272. end;
  1273. procedure tcg68k.a_jmp_name(list: TAsmList; const s: string);
  1274. var
  1275. ai: taicpu;
  1276. begin
  1277. ai := Taicpu.op_sym(A_JMP,S_NO,current_asmdata.RefAsmSymbol(s));
  1278. ai.is_jmp := true;
  1279. list.concat(ai);
  1280. end;
  1281. procedure tcg68k.a_jmp_always(list : TAsmList;l: tasmlabel);
  1282. var
  1283. ai: taicpu;
  1284. begin
  1285. ai := Taicpu.op_sym(A_JMP,S_NO,l);
  1286. ai.is_jmp := true;
  1287. list.concat(ai);
  1288. end;
  1289. procedure tcg68k.a_jmp_flags(list : TAsmList;const f : TResFlags;l: tasmlabel);
  1290. var
  1291. ai : taicpu;
  1292. begin
  1293. ai := Taicpu.op_sym(A_BXX,S_NO,l);
  1294. ai.SetCondition(flags_to_cond(f));
  1295. ai.is_jmp := true;
  1296. list.concat(ai);
  1297. end;
  1298. procedure tcg68k.g_flags2reg(list: TAsmList; size: TCgSize; const f: tresflags; reg: TRegister);
  1299. var
  1300. ai : taicpu;
  1301. hreg : tregister;
  1302. instr : taicpu;
  1303. begin
  1304. { move to a Dx register? }
  1305. if (isaddressregister(reg)) then
  1306. hreg:=getintregister(list,OS_INT)
  1307. else
  1308. hreg:=reg;
  1309. ai:=Taicpu.Op_reg(A_Sxx,S_B,hreg);
  1310. ai.SetCondition(flags_to_cond(f));
  1311. list.concat(ai);
  1312. { Scc stores a complete byte of 1s, but the compiler expects only one
  1313. bit set, so ensure this is the case }
  1314. list.concat(taicpu.op_const_reg(A_AND,S_L,1,hreg));
  1315. if hreg<>reg then
  1316. begin
  1317. instr:=taicpu.op_reg_reg(A_MOVE,S_L,hreg,reg);
  1318. add_move_instruction(instr);
  1319. list.concat(instr);
  1320. end;
  1321. end;
  1322. procedure tcg68k.g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);
  1323. var
  1324. helpsize : longint;
  1325. i : byte;
  1326. hregister : tregister;
  1327. iregister : tregister;
  1328. jregister : tregister;
  1329. hp1 : treference;
  1330. hp2 : treference;
  1331. hl : tasmlabel;
  1332. srcref,dstref : treference;
  1333. orglen : tcgint;
  1334. begin
  1335. hregister := getintregister(list,OS_INT);
  1336. orglen:=len;
  1337. { from 12 bytes movs is being used }
  1338. if ((len<=8) or (not(cs_opt_size in current_settings.optimizerswitches) and (len<=12))) then
  1339. begin
  1340. srcref := source;
  1341. dstref := dest;
  1342. helpsize:=len div 4;
  1343. { move a dword x times }
  1344. for i:=1 to helpsize do
  1345. begin
  1346. a_load_ref_reg(list,OS_INT,OS_INT,srcref,hregister);
  1347. a_load_reg_ref(list,OS_INT,OS_INT,hregister,dstref);
  1348. inc(srcref.offset,4);
  1349. inc(dstref.offset,4);
  1350. dec(len,4);
  1351. end;
  1352. { move a word }
  1353. if len>1 then
  1354. begin
  1355. a_load_ref_reg(list,OS_16,OS_16,srcref,hregister);
  1356. a_load_reg_ref(list,OS_16,OS_16,hregister,dstref);
  1357. inc(srcref.offset,2);
  1358. inc(dstref.offset,2);
  1359. dec(len,2);
  1360. end;
  1361. { move a single byte }
  1362. if len>0 then
  1363. begin
  1364. a_load_ref_reg(list,OS_8,OS_8,srcref,hregister);
  1365. a_load_reg_ref(list,OS_8,OS_8,hregister,dstref);
  1366. end
  1367. end
  1368. else
  1369. begin
  1370. iregister:=getaddressregister(list);
  1371. jregister:=getaddressregister(list);
  1372. { reference for move (An)+,(An)+ }
  1373. reference_reset(hp1,source.alignment);
  1374. hp1.base := iregister; { source register }
  1375. hp1.direction := dir_inc;
  1376. reference_reset(hp2,dest.alignment);
  1377. hp2.base := jregister;
  1378. hp2.direction := dir_inc;
  1379. { iregister = source }
  1380. { jregister = destination }
  1381. a_loadaddr_ref_reg(list,source,iregister);
  1382. a_loadaddr_ref_reg(list,dest,jregister);
  1383. { double word move only on 68020+ machines }
  1384. { because of possible alignment problems }
  1385. { use fast loop mode }
  1386. if (current_settings.cputype=cpu_MC68020) then
  1387. begin
  1388. //list.concat(tai_comment.create(strpnew('g_concatcopy tight copy loop 020+')));
  1389. helpsize := len - len mod 4;
  1390. len := len mod 4;
  1391. a_load_const_reg(list,OS_INT,(helpsize div 4)-1,hregister);
  1392. current_asmdata.getjumplabel(hl);
  1393. a_label(list,hl);
  1394. list.concat(taicpu.op_ref_ref(A_MOVE,S_L,hp1,hp2));
  1395. list.concat(taicpu.op_reg_sym(A_DBRA,S_L,hregister,hl));
  1396. if len > 1 then
  1397. begin
  1398. dec(len,2);
  1399. list.concat(taicpu.op_ref_ref(A_MOVE,S_W,hp1,hp2));
  1400. end;
  1401. if len = 1 then
  1402. list.concat(taicpu.op_ref_ref(A_MOVE,S_B,hp1,hp2));
  1403. end
  1404. else
  1405. begin
  1406. { Fast 68010 loop mode with no possible alignment problems }
  1407. //list.concat(tai_comment.create(strpnew('g_concatcopy tight byte copy loop')));
  1408. a_load_const_reg(list,OS_INT,len - 1,hregister);
  1409. current_asmdata.getjumplabel(hl);
  1410. a_label(list,hl);
  1411. list.concat(taicpu.op_ref_ref(A_MOVE,S_B,hp1,hp2));
  1412. if current_settings.cputype in cpu_coldfire then
  1413. begin
  1414. { Coldfire does not support DBRA }
  1415. list.concat(taicpu.op_const_reg(A_SUBQ,S_L,1,hregister));
  1416. list.concat(taicpu.op_sym(A_BPL,S_NO,hl));
  1417. end
  1418. else
  1419. list.concat(taicpu.op_reg_sym(A_DBRA,S_L,hregister,hl));
  1420. end;
  1421. end;
  1422. end;
  1423. procedure tcg68k.g_overflowcheck(list: TAsmList; const l:tlocation; def:tdef);
  1424. begin
  1425. end;
  1426. procedure tcg68k.g_proc_entry(list: TAsmList; localsize: longint; nostackframe:boolean);
  1427. begin
  1428. { Carl's original code used 2x MOVE instead of LINK when localsize = 0.
  1429. However, a LINK seems faster than two moves on everything from 68000
  1430. to '060, so the two move branch here was dropped. (KB) }
  1431. if not nostackframe then
  1432. begin
  1433. { size can't be negative }
  1434. if (localsize < 0) then
  1435. internalerror(2006122601);
  1436. { Not to complicate the code generator too much, and since some }
  1437. { of the systems only support this format, the localsize cannot }
  1438. { exceed 32K in size. }
  1439. if (localsize > high(smallint)) then
  1440. CGMessage(cg_e_localsize_too_big);
  1441. list.concat(taicpu.op_reg_const(A_LINK,S_W,NR_FRAME_POINTER_REG,-localsize));
  1442. end;
  1443. end;
  1444. procedure tcg68k.g_proc_exit(list : TAsmList; parasize: longint; nostackframe: boolean);
  1445. var
  1446. r,hregister : TRegister;
  1447. ref : TReference;
  1448. ref2: TReference;
  1449. begin
  1450. if not nostackframe then
  1451. begin
  1452. list.concat(taicpu.op_reg(A_UNLK,S_NO,NR_FRAME_POINTER_REG));
  1453. parasize := parasize - target_info.first_parm_offset; { i'm still not 100% confident that this is
  1454. correct here, but at least it looks less
  1455. hacky, and makes some sense (KB) }
  1456. { if parasize is less than zero here, we probably have a cdecl function.
  1457. According to the info here: http://www.makestuff.eu/wordpress/gcc-68000-abi/
  1458. 68k GCC uses two different methods to free the stack, depending if the target
  1459. architecture supports RTD or not, and one does callee side, the other does
  1460. caller side free, which looks like a PITA to support. We have to figure this
  1461. out later. More info welcomed. (KB) }
  1462. if (parasize > 0) then
  1463. begin
  1464. if current_settings.cputype=cpu_mc68020 then
  1465. list.concat(taicpu.op_const(A_RTD,S_NO,parasize))
  1466. else
  1467. begin
  1468. { We must pull the PC Counter from the stack, before }
  1469. { restoring the stack pointer, otherwise the PC would }
  1470. { point to nowhere! }
  1471. { Instead of doing a slow copy of the return address while trying }
  1472. { to feed it to the RTS instruction, load the PC to A0 (scratch reg) }
  1473. { then free up the stack allocated for paras, then use a JMP (A0) to }
  1474. { return to the caller with the paras freed. (KB) }
  1475. hregister:=NR_A0;
  1476. cg.a_reg_alloc(list,hregister);
  1477. reference_reset_base(ref,NR_STACK_POINTER_REG,0,4);
  1478. list.concat(taicpu.op_ref_reg(A_MOVE,S_L,ref,hregister));
  1479. { instead of using a postincrement above (which also writes the }
  1480. { stackpointer reg) simply add 4 to the parasize, the instructions }
  1481. { below then take that size into account as well, so SP reg is only }
  1482. { written once (KB) }
  1483. parasize:=parasize+4;
  1484. r:=NR_SP;
  1485. { can we do a quick addition ... }
  1486. if (parasize < 9) then
  1487. list.concat(taicpu.op_const_reg(A_ADDQ,S_L,parasize,r))
  1488. else { nope ... }
  1489. begin
  1490. reference_reset_base(ref2,NR_STACK_POINTER_REG,parasize,4);
  1491. list.concat(taicpu.op_ref_reg(A_LEA,S_NO,ref2,r));
  1492. end;
  1493. reference_reset_base(ref,hregister,0,4);
  1494. list.concat(taicpu.op_ref(A_JMP,S_NO,ref));
  1495. end;
  1496. end
  1497. else
  1498. list.concat(taicpu.op_none(A_RTS,S_NO));
  1499. end
  1500. else
  1501. begin
  1502. list.concat(taicpu.op_none(A_RTS,S_NO));
  1503. end;
  1504. { Routines with the poclearstack flag set use only a ret.
  1505. also routines with parasize=0 }
  1506. { TODO: figure out if these are still relevant to us (KB) }
  1507. (*
  1508. if current_procinfo.procdef.proccalloption in clearstack_pocalls then
  1509. begin
  1510. { complex return values are removed from stack in C code PM }
  1511. if paramanager.ret_in_param(current_procinfo.procdef.returndef,current_procinfo.procdef) then
  1512. list.concat(taicpu.op_const(A_RTD,S_NO,4))
  1513. else
  1514. list.concat(taicpu.op_none(A_RTS,S_NO));
  1515. end
  1516. else if (parasize=0) then
  1517. begin
  1518. list.concat(taicpu.op_none(A_RTS,S_NO));
  1519. end
  1520. else
  1521. *)
  1522. end;
  1523. procedure tcg68k.g_save_registers(list:TAsmList);
  1524. var
  1525. dataregs: tcpuregisterset;
  1526. addrregs: tcpuregisterset;
  1527. href : treference;
  1528. hreg : tregister;
  1529. size : longint;
  1530. r : integer;
  1531. begin
  1532. { The code generated by the section below, particularly the movem.l
  1533. instruction is known to cause an issue when compiled by some GNU
  1534. assembler versions (I had it with 2.17, while 2.24 seems OK.)
  1535. when you run into this problem, just call inherited here instead
  1536. to skip the movem.l generation. But better just use working GNU
  1537. AS version instead. (KB) }
  1538. dataregs:=[];
  1539. addrregs:=[];
  1540. { calculate temp. size }
  1541. size:=0;
  1542. for r:=low(saved_standard_registers) to high(saved_standard_registers) do
  1543. if saved_standard_registers[r] in rg[R_INTREGISTER].used_in_proc then
  1544. begin
  1545. hreg:=newreg(R_INTREGISTER,saved_address_registers[r],R_SUBWHOLE);
  1546. inc(size,sizeof(aint));
  1547. dataregs:=dataregs + [saved_standard_registers[r]];
  1548. end;
  1549. if uses_registers(R_ADDRESSREGISTER) then
  1550. for r:=low(saved_address_registers) to high(saved_address_registers) do
  1551. if saved_address_registers[r] in rg[R_ADDRESSREGISTER].used_in_proc then
  1552. begin
  1553. hreg:=newreg(R_ADDRESSREGISTER,saved_address_registers[r],R_SUBWHOLE);
  1554. inc(size,sizeof(aint));
  1555. addrregs:=addrregs + [saved_address_registers[r]];
  1556. end;
  1557. { 68k has no MM registers }
  1558. if uses_registers(R_MMREGISTER) then
  1559. internalerror(2014030201);
  1560. if size>0 then
  1561. begin
  1562. tg.GetTemp(list,size,sizeof(aint),tt_noreuse,current_procinfo.save_regs_ref);
  1563. include(current_procinfo.flags,pi_has_saved_regs);
  1564. { Copy registers to temp }
  1565. href:=current_procinfo.save_regs_ref;
  1566. if size = sizeof(aint) then
  1567. a_load_reg_ref(list, OS_32, OS_32, hreg, href)
  1568. else
  1569. list.concat(taicpu.op_regset_ref(A_MOVEM,S_L,dataregs,addrregs,href));
  1570. end;
  1571. end;
  1572. procedure tcg68k.g_restore_registers(list:TAsmList);
  1573. var
  1574. dataregs: tcpuregisterset;
  1575. addrregs: tcpuregisterset;
  1576. href : treference;
  1577. r : integer;
  1578. hreg : tregister;
  1579. size : longint;
  1580. begin
  1581. { see the remark about buggy GNU AS versions in g_save_registers() (KB) }
  1582. dataregs:=[];
  1583. addrregs:=[];
  1584. if not(pi_has_saved_regs in current_procinfo.flags) then
  1585. exit;
  1586. { Copy registers from temp }
  1587. size:=0;
  1588. for r:=low(saved_standard_registers) to high(saved_standard_registers) do
  1589. if saved_standard_registers[r] in rg[R_INTREGISTER].used_in_proc then
  1590. begin
  1591. inc(size,sizeof(aint));
  1592. hreg:=newreg(R_INTREGISTER,saved_standard_registers[r],R_SUBWHOLE);
  1593. { Allocate register so the optimizer does not remove the load }
  1594. a_reg_alloc(list,hreg);
  1595. dataregs:=dataregs + [saved_standard_registers[r]];
  1596. end;
  1597. if uses_registers(R_ADDRESSREGISTER) then
  1598. for r:=low(saved_address_registers) to high(saved_address_registers) do
  1599. if saved_address_registers[r] in rg[R_ADDRESSREGISTER].used_in_proc then
  1600. begin
  1601. inc(size,sizeof(aint));
  1602. hreg:=newreg(R_ADDRESSREGISTER,saved_address_registers[r],R_SUBWHOLE);
  1603. { Allocate register so the optimizer does not remove the load }
  1604. a_reg_alloc(list,hreg);
  1605. addrregs:=addrregs + [saved_address_registers[r]];
  1606. end;
  1607. { 68k has no MM registers }
  1608. if uses_registers(R_MMREGISTER) then
  1609. internalerror(2014030202);
  1610. { Restore registers from temp }
  1611. href:=current_procinfo.save_regs_ref;
  1612. if size = sizeof(aint) then
  1613. a_load_ref_reg(list, OS_32, OS_32, href, hreg)
  1614. else
  1615. list.concat(taicpu.op_ref_regset(A_MOVEM,S_L,href,dataregs,addrregs));
  1616. tg.UnGetTemp(list,current_procinfo.save_regs_ref);
  1617. end;
  1618. procedure tcg68k.sign_extend(list: TAsmList;_oldsize : tcgsize; _newsize : tcgsize; reg: tregister);
  1619. begin
  1620. case _newsize of
  1621. OS_S16, OS_16:
  1622. case _oldsize of
  1623. OS_S8:
  1624. begin { 8 -> 16 bit sign extend }
  1625. if (isaddressregister(reg)) then
  1626. internalerror(2014031201);
  1627. list.concat(taicpu.op_reg(A_EXT,S_W,reg));
  1628. end;
  1629. OS_8: { 8 -> 16 bit zero extend }
  1630. begin
  1631. if (current_settings.cputype in cpu_coldfire) then
  1632. { ColdFire has no ANDI.W }
  1633. list.concat(taicpu.op_const_reg(A_AND,S_L,$FF,reg))
  1634. else
  1635. list.concat(taicpu.op_const_reg(A_AND,S_W,$FF,reg));
  1636. end;
  1637. end;
  1638. OS_S32, OS_32:
  1639. case _oldsize of
  1640. OS_S8:
  1641. begin { 8 -> 32 bit sign extend }
  1642. if (isaddressregister(reg)) then
  1643. internalerror(2014031202);
  1644. if (current_settings.cputype = cpu_MC68000) then
  1645. begin
  1646. list.concat(taicpu.op_reg(A_EXT,S_W,reg));
  1647. list.concat(taicpu.op_reg(A_EXT,S_L,reg));
  1648. end
  1649. else
  1650. begin
  1651. //list.concat(tai_comment.create(strpnew('sign extend byte')));
  1652. list.concat(taicpu.op_reg(A_EXTB,S_L,reg));
  1653. end;
  1654. end;
  1655. OS_8: { 8 -> 32 bit zero extend }
  1656. begin
  1657. //list.concat(tai_comment.create(strpnew('zero extend byte')));
  1658. list.concat(taicpu.op_const_reg(A_AND,S_L,$FF,reg));
  1659. end;
  1660. OS_S16: { 16 -> 32 bit sign extend }
  1661. begin
  1662. if (isaddressregister(reg)) then
  1663. internalerror(2014031203);
  1664. //list.concat(tai_comment.create(strpnew('sign extend word')));
  1665. list.concat(taicpu.op_reg(A_EXT,S_L,reg));
  1666. end;
  1667. OS_16:
  1668. begin
  1669. //list.concat(tai_comment.create(strpnew('zero extend byte')));
  1670. list.concat(taicpu.op_const_reg(A_AND,S_L,$FFFF,reg));
  1671. end;
  1672. end;
  1673. end; { otherwise the size is already correct }
  1674. end;
  1675. procedure tcg68k.sign_extend(list: TAsmList;_oldsize : tcgsize; reg: tregister);
  1676. begin
  1677. sign_extend(list, _oldsize, OS_INT, reg);
  1678. end;
  1679. procedure tcg68k.a_jmp_cond(list : TAsmList;cond : TOpCmp;l: tasmlabel);
  1680. var
  1681. ai : taicpu;
  1682. begin
  1683. if cond=OC_None then
  1684. ai := Taicpu.Op_sym(A_JMP,S_NO,l)
  1685. else
  1686. begin
  1687. ai:=Taicpu.Op_sym(A_Bxx,S_NO,l);
  1688. ai.SetCondition(TOpCmp2AsmCond[cond]);
  1689. end;
  1690. ai.is_jmp:=true;
  1691. list.concat(ai);
  1692. end;
  1693. { ensures a register is a dataregister. this is often used, as 68k can't do lots of
  1694. operations on an address register. if the register is a dataregister anyway, it
  1695. just returns it untouched.}
  1696. function tcg68k.force_to_dataregister(list: TAsmList; size: TCGSize; reg: TRegister): TRegister;
  1697. var
  1698. scratch_reg: TRegister;
  1699. instr: Taicpu;
  1700. begin
  1701. if isaddressregister(reg) then
  1702. begin
  1703. scratch_reg:=getintregister(list,OS_INT);
  1704. instr:=taicpu.op_reg_reg(A_MOVE,S_L,reg,scratch_reg);
  1705. add_move_instruction(instr);
  1706. list.concat(instr);
  1707. result:=scratch_reg;
  1708. end
  1709. else
  1710. result:=reg;
  1711. end;
  1712. { moves source register to destination register, if the two are not the same. can be used in pair
  1713. with force_to_dataregister() }
  1714. procedure tcg68k.move_if_needed(list: TAsmList; size: TCGSize; src: TRegister; dest: TRegister);
  1715. var
  1716. instr: Taicpu;
  1717. begin
  1718. if (src <> dest) then
  1719. begin
  1720. instr:=taicpu.op_reg_reg(A_MOVE,S_L,src,dest);
  1721. add_move_instruction(instr);
  1722. list.concat(instr);
  1723. end;
  1724. end;
  1725. procedure tcg68k.g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: tcgint);
  1726. var
  1727. hsym : tsym;
  1728. href : treference;
  1729. paraloc : Pcgparalocation;
  1730. begin
  1731. { calculate the parameter info for the procdef }
  1732. procdef.init_paraloc_info(callerside);
  1733. hsym:=tsym(procdef.parast.Find('self'));
  1734. if not(assigned(hsym) and
  1735. (hsym.typ=paravarsym)) then
  1736. internalerror(2013100702);
  1737. paraloc:=tparavarsym(hsym).paraloc[callerside].location;
  1738. while paraloc<>nil do
  1739. with paraloc^ do
  1740. begin
  1741. case loc of
  1742. LOC_REGISTER:
  1743. a_op_const_reg(list,OP_SUB,size,ioffset,register);
  1744. LOC_REFERENCE:
  1745. begin
  1746. { offset in the wrapper needs to be adjusted for the stored
  1747. return address }
  1748. reference_reset_base(href,reference.index,reference.offset-sizeof(pint),sizeof(pint));
  1749. { plain 68k could use SUBI on href directly, but this way it works on Coldfire too
  1750. and it's probably smaller code for the majority of cases (if ioffset small, the
  1751. load will use MOVEQ) (KB) }
  1752. a_load_const_reg(list,OS_ADDR,ioffset,NR_D0);
  1753. list.concat(taicpu.op_reg_ref(A_SUB,S_L,NR_D0,href));
  1754. end
  1755. else
  1756. internalerror(2013100703);
  1757. end;
  1758. paraloc:=next;
  1759. end;
  1760. end;
  1761. procedure tcg68k.g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);
  1762. procedure getselftoa0(offs:longint);
  1763. var
  1764. href : treference;
  1765. selfoffsetfromsp : longint;
  1766. begin
  1767. { move.l offset(%sp),%a0 }
  1768. { framepointer is pushed for nested procs }
  1769. if procdef.parast.symtablelevel>normal_function_level then
  1770. selfoffsetfromsp:=sizeof(aint)
  1771. else
  1772. selfoffsetfromsp:=0;
  1773. reference_reset_base(href,NR_SP,selfoffsetfromsp+offs,4);
  1774. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_A0);
  1775. end;
  1776. procedure loadvmttoa0;
  1777. var
  1778. href : treference;
  1779. begin
  1780. { move.l (%a0),%a0 ; load vmt}
  1781. reference_reset_base(href,NR_A0,0,4);
  1782. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_A0);
  1783. end;
  1784. procedure op_ona0methodaddr;
  1785. var
  1786. href : treference;
  1787. begin
  1788. if (procdef.extnumber=$ffff) then
  1789. Internalerror(2013100701);
  1790. reference_reset_base(href,NR_A0,tobjectdef(procdef.struct).vmtmethodoffset(procdef.extnumber),4);
  1791. list.concat(taicpu.op_ref_reg(A_MOVE,S_L,href,NR_A0));
  1792. reference_reset_base(href,NR_A0,0,4);
  1793. list.concat(taicpu.op_ref(A_JMP,S_NO,href));
  1794. end;
  1795. var
  1796. make_global : boolean;
  1797. begin
  1798. if not(procdef.proctypeoption in [potype_function,potype_procedure]) then
  1799. Internalerror(200006137);
  1800. if not assigned(procdef.struct) or
  1801. (procdef.procoptions*[po_classmethod, po_staticmethod,
  1802. po_methodpointer, po_interrupt, po_iocheck]<>[]) then
  1803. Internalerror(200006138);
  1804. if procdef.owner.symtabletype<>ObjectSymtable then
  1805. Internalerror(200109191);
  1806. make_global:=false;
  1807. if (not current_module.is_unit) or
  1808. create_smartlink or
  1809. (procdef.owner.defowner.owner.symtabletype=globalsymtable) then
  1810. make_global:=true;
  1811. if make_global then
  1812. List.concat(Tai_symbol.Createname_global(labelname,AT_FUNCTION,0))
  1813. else
  1814. List.concat(Tai_symbol.Createname(labelname,AT_FUNCTION,0));
  1815. { set param1 interface to self }
  1816. g_adjust_self_value(list,procdef,ioffset);
  1817. { case 4 }
  1818. if (po_virtualmethod in procdef.procoptions) and
  1819. not is_objectpascal_helper(procdef.struct) then
  1820. begin
  1821. getselftoa0(4);
  1822. loadvmttoa0;
  1823. op_ona0methodaddr;
  1824. end
  1825. { case 0 }
  1826. else
  1827. list.concat(taicpu.op_sym(A_JMP,S_NO,current_asmdata.RefAsmSymbol(procdef.mangledname)));
  1828. List.concat(Tai_symbol_end.Createname(labelname));
  1829. end;
  1830. procedure tcg68k.g_stackpointer_alloc(list : TAsmList;localsize : longint);
  1831. begin
  1832. list.concat(taicpu.op_const_reg(A_SUB,S_L,localsize,NR_STACK_POINTER_REG));
  1833. end;
  1834. {****************************************************************************}
  1835. { TCG64F68K }
  1836. {****************************************************************************}
  1837. procedure tcg64f68k.a_op64_reg_reg(list : TAsmList;op:TOpCG;size: tcgsize; regsrc,regdst : tregister64);
  1838. var
  1839. opcode : tasmop;
  1840. xopcode : tasmop;
  1841. instr : taicpu;
  1842. begin
  1843. opcode := topcg2tasmop[op];
  1844. xopcode := topcg2tasmopx[op];
  1845. case op of
  1846. OP_ADD,OP_SUB:
  1847. begin
  1848. { if one of these three registers is an address
  1849. register, we'll really get into problems! }
  1850. if isaddressregister(regdst.reglo) or
  1851. isaddressregister(regdst.reghi) or
  1852. isaddressregister(regsrc.reghi) then
  1853. internalerror(2014030101);
  1854. list.concat(taicpu.op_reg_reg(opcode,S_L,regsrc.reglo,regdst.reglo));
  1855. list.concat(taicpu.op_reg_reg(xopcode,S_L,regsrc.reghi,regdst.reghi));
  1856. end;
  1857. OP_AND,OP_OR:
  1858. begin
  1859. { at least one of the registers must be a data register }
  1860. if (isaddressregister(regdst.reglo) and
  1861. isaddressregister(regsrc.reglo)) or
  1862. (isaddressregister(regsrc.reghi) and
  1863. isaddressregister(regdst.reghi)) then
  1864. internalerror(2014030102);
  1865. cg.a_op_reg_reg(list,op,OS_32,regsrc.reglo,regdst.reglo);
  1866. cg.a_op_reg_reg(list,op,OS_32,regsrc.reghi,regdst.reghi);
  1867. end;
  1868. { this is handled in 1st pass for 32-bit cpu's (helper call) }
  1869. OP_IDIV,OP_DIV,
  1870. OP_IMUL,OP_MUL:
  1871. internalerror(2002081701);
  1872. { this is also handled in 1st pass for 32-bit cpu's (helper call) }
  1873. OP_SAR,OP_SHL,OP_SHR:
  1874. internalerror(2002081702);
  1875. OP_XOR:
  1876. begin
  1877. if isaddressregister(regdst.reglo) or
  1878. isaddressregister(regsrc.reglo) or
  1879. isaddressregister(regsrc.reghi) or
  1880. isaddressregister(regdst.reghi) then
  1881. internalerror(2014030103);
  1882. cg.a_op_reg_reg(list,op,OS_32,regsrc.reglo,regdst.reglo);
  1883. cg.a_op_reg_reg(list,op,OS_32,regsrc.reghi,regdst.reghi);
  1884. end;
  1885. OP_NEG,OP_NOT:
  1886. begin
  1887. if isaddressregister(regdst.reglo) or
  1888. isaddressregister(regdst.reghi) then
  1889. internalerror(2014030104);
  1890. instr:=taicpu.op_reg_reg(A_MOVE,S_L,regsrc.reglo,regdst.reglo);
  1891. cg.add_move_instruction(instr);
  1892. list.concat(instr);
  1893. instr:=taicpu.op_reg_reg(A_MOVE,S_L,regsrc.reghi,regdst.reghi);
  1894. cg.add_move_instruction(instr);
  1895. list.concat(instr);
  1896. if (op = OP_NOT) then
  1897. xopcode:=opcode;
  1898. list.concat(taicpu.op_reg(opcode,S_L,regdst.reglo));
  1899. list.concat(taicpu.op_reg(xopcode,S_L,regdst.reghi));
  1900. end;
  1901. end; { end case }
  1902. end;
  1903. procedure tcg64f68k.a_op64_const_reg(list : TAsmList;op:TOpCG;size: tcgsize; value : int64;regdst : tregister64);
  1904. var
  1905. lowvalue : cardinal;
  1906. highvalue : cardinal;
  1907. opcode : tasmop;
  1908. xopcode : tasmop;
  1909. hreg : tregister;
  1910. begin
  1911. { is it optimized out ? }
  1912. { optimize64_op_const_reg doesn't seem to be used in any cg64f32 right now. why? (KB) }
  1913. { if cg.optimize64_op_const_reg(list,op,value,reg) then
  1914. exit; }
  1915. lowvalue := cardinal(value);
  1916. highvalue := value shr 32;
  1917. opcode := topcg2tasmop[op];
  1918. xopcode := topcg2tasmopx[op];
  1919. { the destination registers must be data registers }
  1920. if isaddressregister(regdst.reglo) or
  1921. isaddressregister(regdst.reghi) then
  1922. internalerror(2014030105);
  1923. case op of
  1924. OP_ADD,OP_SUB:
  1925. begin
  1926. hreg:=cg.getintregister(list,OS_INT);
  1927. { cg.a_load_const_reg provides optimized loading to register for special cases }
  1928. cg.a_load_const_reg(list,OS_S32,longint(highvalue),hreg);
  1929. { don't use cg.a_op_const_reg() here, because a possible optimized
  1930. ADDQ/SUBQ wouldn't set the eXtend bit }
  1931. list.concat(taicpu.op_const_reg(opcode,S_L,lowvalue,regdst.reglo));
  1932. list.concat(taicpu.op_reg_reg(xopcode,S_L,hreg,regdst.reghi));
  1933. end;
  1934. OP_AND,OP_OR,OP_XOR:
  1935. begin
  1936. cg.a_op_const_reg(list,op,OS_S32,longint(lowvalue),regdst.reglo);
  1937. cg.a_op_const_reg(list,op,OS_S32,longint(highvalue),regdst.reghi);
  1938. end;
  1939. { this is handled in 1st pass for 32-bit cpus (helper call) }
  1940. OP_IDIV,OP_DIV,
  1941. OP_IMUL,OP_MUL:
  1942. internalerror(2002081701);
  1943. { this is also handled in 1st pass for 32-bit cpus (helper call) }
  1944. OP_SAR,OP_SHL,OP_SHR:
  1945. internalerror(2002081702);
  1946. { these should have been handled already by earlier passes }
  1947. OP_NOT,OP_NEG:
  1948. internalerror(2012110403);
  1949. end; { end case }
  1950. end;
  1951. procedure create_codegen;
  1952. begin
  1953. cg := tcg68k.create;
  1954. cg64 :=tcg64f68k.create;
  1955. end;
  1956. end.