cgcpu.pas 52 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441
  1. {
  2. $Id$
  3. Copyright (c) 1998-2002 by Florian Klaempfl
  4. This unit implements the code generator for the SPARC
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. unit cgcpu;
  19. {$i fpcdefs.inc}
  20. interface
  21. uses
  22. globtype,parabase,
  23. cgbase,cgutils,cgobj,cg64f32,
  24. aasmbase,aasmtai,aasmcpu,
  25. cpubase,cpuinfo,
  26. node,symconst,SymType,
  27. rgcpu;
  28. type
  29. TCgSparc=class(tcg)
  30. protected
  31. function IsSimpleRef(const ref:treference):boolean;
  32. public
  33. procedure init_register_allocators;override;
  34. procedure done_register_allocators;override;
  35. function getfpuregister(list:Taasmoutput;size:Tcgsize):Tregister;override;
  36. { sparc special, needed by cg64 }
  37. procedure make_simple_ref(list:taasmoutput;var ref: treference);
  38. procedure handle_load_store(list:taasmoutput;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  39. procedure handle_reg_const_reg(list:taasmoutput;op:Tasmop;src:tregister;a:aint;dst:tregister);
  40. { parameter }
  41. procedure a_param_const(list:TAasmOutput;size:tcgsize;a:aint;const paraloc:TCGPara);override;
  42. procedure a_param_ref(list:TAasmOutput;sz:tcgsize;const r:TReference;const paraloc:TCGPara);override;
  43. procedure a_paramaddr_ref(list:TAasmOutput;const r:TReference;const paraloc:TCGPara);override;
  44. procedure a_paramfpu_reg(list : taasmoutput;size : tcgsize;const r : tregister;const paraloc : TCGPara);override;
  45. procedure a_paramfpu_ref(list : taasmoutput;size : tcgsize;const ref : treference;const paraloc : TCGPara);override;
  46. procedure a_call_name(list:TAasmOutput;const s:string);override;
  47. procedure a_call_reg(list:TAasmOutput;Reg:TRegister);override;
  48. { General purpose instructions }
  49. procedure a_op_const_reg(list:TAasmOutput;Op:TOpCG;size:tcgsize;a:aint;reg:TRegister);override;
  50. procedure a_op_reg_reg(list:TAasmOutput;Op:TOpCG;size:TCGSize;src, dst:TRegister);override;
  51. procedure a_op_const_reg_reg(list:TAasmOutput;op:TOpCg;size:tcgsize;a:aint;src, dst:tregister);override;
  52. procedure a_op_reg_reg_reg(list:TAasmOutput;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);override;
  53. procedure a_op_const_reg_reg_checkoverflow(list: taasmoutput; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  54. procedure a_op_reg_reg_reg_checkoverflow(list: taasmoutput; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  55. { move instructions }
  56. procedure a_load_const_reg(list:TAasmOutput;size:tcgsize;a:aint;reg:tregister);override;
  57. procedure a_load_const_ref(list:TAasmOutput;size:tcgsize;a:aint;const ref:TReference);override;
  58. procedure a_load_reg_ref(list:TAasmOutput;FromSize,ToSize:TCgSize;reg:TRegister;const ref:TReference);override;
  59. procedure a_load_ref_reg(list:TAasmOutput;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);override;
  60. procedure a_load_reg_reg(list:TAasmOutput;FromSize,ToSize:TCgSize;reg1,reg2:tregister);override;
  61. procedure a_loadaddr_ref_reg(list:TAasmOutput;const ref:TReference;r:tregister);override;
  62. { fpu move instructions }
  63. procedure a_loadfpu_reg_reg(list:TAasmOutput;size:tcgsize;reg1, reg2:tregister);override;
  64. procedure a_loadfpu_ref_reg(list:TAasmOutput;size:tcgsize;const ref:TReference;reg:tregister);override;
  65. procedure a_loadfpu_reg_ref(list:TAasmOutput;size:tcgsize;reg:tregister;const ref:TReference);override;
  66. { comparison operations }
  67. procedure a_cmp_const_reg_label(list:TAasmOutput;size:tcgsize;cmp_op:topcmp;a:aint;reg:tregister;l:tasmlabel);override;
  68. procedure a_cmp_reg_reg_label(list:TAasmOutput;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);override;
  69. procedure a_jmp_always(List:TAasmOutput;l:TAsmLabel);override;
  70. procedure a_jmp_name(list : taasmoutput;const s : string);override;
  71. procedure a_jmp_cond(list:TAasmOutput;cond:TOpCmp;l:tasmlabel);{ override;}
  72. procedure a_jmp_flags(list:TAasmOutput;const f:TResFlags;l:tasmlabel);override;
  73. procedure g_flags2reg(list:TAasmOutput;Size:TCgSize;const f:tresflags;reg:TRegister);override;
  74. procedure g_overflowCheck(List:TAasmOutput;const Loc:TLocation;def:TDef);override;
  75. procedure g_overflowCheck_loc(List:TAasmOutput;const Loc:TLocation;def:TDef;ovloc : tlocation);override;
  76. procedure g_proc_entry(list : taasmoutput;localsize : longint;nostackframe:boolean);override;
  77. procedure g_proc_exit(list : taasmoutput;parasize:longint;nostackframe:boolean);override;
  78. procedure g_restore_standard_registers(list:taasmoutput);override;
  79. procedure g_save_standard_registers(list : taasmoutput);override;
  80. procedure g_concatcopy(list : taasmoutput;const source,dest : treference;len : aint);override;
  81. procedure g_concatcopy_unaligned(list : taasmoutput;const source,dest : treference;len : aint);override;
  82. procedure g_concatcopy_move(list : taasmoutput;const source,dest : treference;len : aint);
  83. end;
  84. TCg64Sparc=class(tcg64f32)
  85. private
  86. procedure get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  87. public
  88. procedure a_load64_reg_ref(list : taasmoutput;reg : tregister64;const ref : treference);override;
  89. procedure a_load64_ref_reg(list : taasmoutput;const ref : treference;reg : tregister64);override;
  90. procedure a_param64_ref(list : taasmoutput;const r : treference;const paraloc : tcgpara);override;
  91. procedure a_op64_reg_reg(list:TAasmOutput;op:TOpCG;regsrc,regdst:TRegister64);override;
  92. procedure a_op64_const_reg(list:TAasmOutput;op:TOpCG;value:int64;regdst:TRegister64);override;
  93. procedure a_op64_const_reg_reg(list: taasmoutput;op:TOpCG;value : int64;regsrc,regdst : tregister64);override;
  94. procedure a_op64_reg_reg_reg(list: taasmoutput;op:TOpCG;regsrc1,regsrc2,regdst : tregister64);override;
  95. end;
  96. const
  97. TOpCG2AsmOp : array[topcg] of TAsmOp=(
  98. A_NONE,A_ADD,A_AND,A_UDIV,A_SDIV,A_SMUL,A_UMUL,A_NEG,A_NOT,A_OR,A_SRA,A_SLL,A_SRL,A_SUB,A_XOR
  99. );
  100. TOpCG2AsmOpWithFlags : array[topcg] of TAsmOp=(
  101. A_NONE,A_ADDcc,A_ANDcc,A_UDIVcc,A_SDIVcc,A_SMULcc,A_UMULcc,A_NEG,A_NOT,A_ORcc,A_SRA,A_SLL,A_SRL,A_SUBcc,A_XORcc
  102. );
  103. TOpCmp2AsmCond : array[topcmp] of TAsmCond=(C_NONE,
  104. C_E,C_G,C_L,C_GE,C_LE,C_NE,C_BE,C_B,C_AE,C_A
  105. );
  106. implementation
  107. uses
  108. globals,verbose,systems,cutils,
  109. symdef,paramgr,
  110. tgobj,procinfo,cpupi;
  111. {****************************************************************************
  112. This is private property, keep out! :)
  113. ****************************************************************************}
  114. function TCgSparc.IsSimpleRef(const ref:treference):boolean;
  115. begin
  116. if (ref.base=NR_NO) and (ref.index<>NR_NO) then
  117. InternalError(2002100804);
  118. result :=not(assigned(ref.symbol))and
  119. (((ref.index = NR_NO) and
  120. (ref.offset >= simm13lo) and
  121. (ref.offset <= simm13hi)) or
  122. ((ref.index <> NR_NO) and
  123. (ref.offset = 0)));
  124. end;
  125. procedure tcgsparc.make_simple_ref(list:taasmoutput;var ref: treference);
  126. var
  127. tmpreg : tregister;
  128. tmpref : treference;
  129. begin
  130. tmpreg:=NR_NO;
  131. { Be sure to have a base register }
  132. if (ref.base=NR_NO) then
  133. begin
  134. ref.base:=ref.index;
  135. ref.index:=NR_NO;
  136. end;
  137. { When need to use SETHI, do it first }
  138. if assigned(ref.symbol) or
  139. (ref.offset<simm13lo) or
  140. (ref.offset>simm13hi) then
  141. begin
  142. tmpreg:=GetIntRegister(list,OS_INT);
  143. reference_reset(tmpref);
  144. tmpref.symbol:=ref.symbol;
  145. tmpref.offset:=ref.offset;
  146. tmpref.refaddr:=addr_hi;
  147. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,tmpreg));
  148. { Load the low part is left }
  149. {$warning TODO Maybe not needed to load symbol}
  150. tmpref.refaddr:=addr_lo;
  151. list.concat(taicpu.op_reg_ref_reg(A_OR,tmpreg,tmpref,tmpreg));
  152. { The offset and symbol are loaded, reset in reference }
  153. ref.offset:=0;
  154. ref.symbol:=nil;
  155. { Only an index register or offset is allowed }
  156. if tmpreg<>NR_NO then
  157. begin
  158. if (ref.index<>NR_NO) then
  159. begin
  160. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.index,tmpreg));
  161. ref.index:=tmpreg;
  162. end
  163. else
  164. begin
  165. if ref.base<>NR_NO then
  166. ref.index:=tmpreg
  167. else
  168. ref.base:=tmpreg;
  169. end;
  170. end;
  171. end;
  172. if (ref.base<>NR_NO) then
  173. begin
  174. if (ref.index<>NR_NO) and
  175. ((ref.offset<>0) or assigned(ref.symbol)) then
  176. begin
  177. if tmpreg=NR_NO then
  178. tmpreg:=GetIntRegister(list,OS_INT);
  179. list.concat(taicpu.op_reg_reg_reg(A_ADD,ref.base,ref.index,tmpreg));
  180. ref.base:=tmpreg;
  181. ref.index:=NR_NO;
  182. end;
  183. end;
  184. end;
  185. procedure tcgsparc.handle_load_store(list:taasmoutput;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  186. begin
  187. make_simple_ref(list,ref);
  188. if isstore then
  189. list.concat(taicpu.op_reg_ref(op,reg,ref))
  190. else
  191. list.concat(taicpu.op_ref_reg(op,ref,reg));
  192. end;
  193. procedure tcgsparc.handle_reg_const_reg(list:taasmoutput;op:Tasmop;src:tregister;a:aint;dst:tregister);
  194. var
  195. tmpreg : tregister;
  196. begin
  197. if (a<simm13lo) or
  198. (a>simm13hi) then
  199. begin
  200. tmpreg:=GetIntRegister(list,OS_INT);
  201. a_load_const_reg(list,OS_INT,a,tmpreg);
  202. list.concat(taicpu.op_reg_reg_reg(op,src,tmpreg,dst));
  203. end
  204. else
  205. list.concat(taicpu.op_reg_const_reg(op,src,a,dst));
  206. end;
  207. {****************************************************************************
  208. Assembler code
  209. ****************************************************************************}
  210. procedure Tcgsparc.init_register_allocators;
  211. begin
  212. inherited init_register_allocators;
  213. rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,
  214. [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,
  215. RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6,RS_L7],
  216. first_int_imreg,[]);
  217. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBFS,
  218. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,
  219. RS_F8,RS_F9,RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15,
  220. RS_F16,RS_F17,RS_F18,RS_F19,RS_F20,RS_F21,RS_F22,RS_F23,
  221. RS_F24,RS_F25,RS_F26,RS_F27,RS_F28,RS_F29,RS_F30,RS_F31],
  222. first_fpu_imreg,[]);
  223. end;
  224. procedure Tcgsparc.done_register_allocators;
  225. begin
  226. rg[R_INTREGISTER].free;
  227. rg[R_FPUREGISTER].free;
  228. inherited done_register_allocators;
  229. end;
  230. function tcgsparc.getfpuregister(list:Taasmoutput;size:Tcgsize):Tregister;
  231. begin
  232. if size=OS_F64 then
  233. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFD)
  234. else
  235. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFS);
  236. end;
  237. procedure TCgSparc.a_param_const(list:TAasmOutput;size:tcgsize;a:aint;const paraloc:TCGPara);
  238. var
  239. Ref:TReference;
  240. begin
  241. paraloc.check_simple_location;
  242. case paraloc.location^.loc of
  243. LOC_REGISTER,LOC_CREGISTER:
  244. a_load_const_reg(list,size,a,paraloc.location^.register);
  245. LOC_REFERENCE:
  246. begin
  247. { Code conventions need the parameters being allocated in %o6+92 }
  248. with paraloc.location^.Reference do
  249. begin
  250. if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then
  251. InternalError(2002081104);
  252. reference_reset_base(ref,index,offset);
  253. end;
  254. a_load_const_ref(list,size,a,ref);
  255. end;
  256. else
  257. InternalError(2002122200);
  258. end;
  259. end;
  260. procedure TCgSparc.a_param_ref(list:TAasmOutput;sz:TCgSize;const r:TReference;const paraloc:TCGPara);
  261. var
  262. ref: treference;
  263. tmpreg:TRegister;
  264. begin
  265. paraloc.check_simple_location;
  266. with paraloc.location^ do
  267. begin
  268. case loc of
  269. LOC_REGISTER,LOC_CREGISTER :
  270. a_load_ref_reg(list,sz,sz,r,Register);
  271. LOC_REFERENCE:
  272. begin
  273. { Code conventions need the parameters being allocated in %o6+92 }
  274. with Reference do
  275. begin
  276. if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then
  277. InternalError(2002081104);
  278. reference_reset_base(ref,index,offset);
  279. end;
  280. tmpreg:=GetIntRegister(list,OS_INT);
  281. a_load_ref_reg(list,sz,sz,r,tmpreg);
  282. a_load_reg_ref(list,sz,sz,tmpreg,ref);
  283. end;
  284. else
  285. internalerror(2002081103);
  286. end;
  287. end;
  288. end;
  289. procedure TCgSparc.a_paramaddr_ref(list:TAasmOutput;const r:TReference;const paraloc:TCGPara);
  290. var
  291. Ref:TReference;
  292. TmpReg:TRegister;
  293. begin
  294. paraloc.check_simple_location;
  295. with paraloc.location^ do
  296. begin
  297. case loc of
  298. LOC_REGISTER,LOC_CREGISTER:
  299. a_loadaddr_ref_reg(list,r,register);
  300. LOC_REFERENCE:
  301. begin
  302. reference_reset(ref);
  303. ref.base := reference.index;
  304. ref.offset := reference.offset;
  305. tmpreg:=GetAddressRegister(list);
  306. a_loadaddr_ref_reg(list,r,tmpreg);
  307. a_load_reg_ref(list,OS_ADDR,OS_ADDR,tmpreg,ref);
  308. end;
  309. else
  310. internalerror(2002080701);
  311. end;
  312. end;
  313. end;
  314. procedure tcgsparc.a_paramfpu_ref(list : taasmoutput;size : tcgsize;const ref : treference;const paraloc : TCGPara);
  315. var
  316. href,href2 : treference;
  317. hloc : pcgparalocation;
  318. begin
  319. href:=ref;
  320. hloc:=paraloc.location;
  321. while assigned(hloc) do
  322. begin
  323. case hloc^.loc of
  324. LOC_REGISTER :
  325. a_load_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  326. LOC_REFERENCE :
  327. begin
  328. reference_reset_base(href2,hloc^.reference.index,hloc^.reference.offset);
  329. a_load_ref_ref(list,hloc^.size,hloc^.size,href,href2);
  330. end;
  331. else
  332. internalerror(200408241);
  333. end;
  334. inc(href.offset,tcgsize2size[hloc^.size]);
  335. hloc:=hloc^.next;
  336. end;
  337. end;
  338. procedure tcgsparc.a_paramfpu_reg(list : taasmoutput;size : tcgsize;const r : tregister;const paraloc : TCGPara);
  339. var
  340. href : treference;
  341. begin
  342. tg.GetTemp(list,TCGSize2Size[size],tt_normal,href);
  343. a_loadfpu_reg_ref(list,size,r,href);
  344. a_paramfpu_ref(list,size,href,paraloc);
  345. tg.Ungettemp(list,href);
  346. end;
  347. procedure TCgSparc.a_call_name(list:TAasmOutput;const s:string);
  348. begin
  349. list.concat(taicpu.op_sym(A_CALL,objectlibrary.newasmsymbol(s,AB_EXTERNAL,AT_FUNCTION)));
  350. { Delay slot }
  351. list.concat(taicpu.op_none(A_NOP));
  352. end;
  353. procedure TCgSparc.a_call_reg(list:TAasmOutput;Reg:TRegister);
  354. begin
  355. list.concat(taicpu.op_reg(A_CALL,reg));
  356. { Delay slot }
  357. list.concat(taicpu.op_none(A_NOP));
  358. end;
  359. {********************** load instructions ********************}
  360. procedure TCgSparc.a_load_const_reg(list : TAasmOutput;size : TCGSize;a : aint;reg : TRegister);
  361. begin
  362. { we don't use the set instruction here because it could be evalutated to two
  363. instructions which would cause problems with the delay slot (FK) }
  364. if (a=0) then
  365. list.concat(taicpu.op_reg(A_CLR,reg))
  366. { sethi allows to set the upper 22 bit, so we'll take full advantage of it }
  367. else if (a and aint($1fff))=0 then
  368. list.concat(taicpu.op_const_reg(A_SETHI,a shr 10,reg))
  369. else if (a>=simm13lo) and (a<=simm13hi) then
  370. list.concat(taicpu.op_const_reg(A_MOV,a,reg))
  371. else
  372. begin
  373. list.concat(taicpu.op_const_reg(A_SETHI,a shr 10,reg));
  374. list.concat(taicpu.op_reg_const_reg(A_OR,reg,a and aint($3ff),reg));
  375. end;
  376. end;
  377. procedure TCgSparc.a_load_const_ref(list : TAasmOutput;size : tcgsize;a : aint;const ref : TReference);
  378. begin
  379. if a=0 then
  380. a_load_reg_ref(list,size,size,NR_G0,ref)
  381. else
  382. inherited a_load_const_ref(list,size,a,ref);
  383. end;
  384. procedure TCgSparc.a_load_reg_ref(list:TAasmOutput;FromSize,ToSize:TCGSize;reg:tregister;const Ref:TReference);
  385. var
  386. op : tasmop;
  387. begin
  388. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  389. fromsize := tosize;
  390. case fromsize of
  391. { signed integer registers }
  392. OS_8,
  393. OS_S8:
  394. Op:=A_STB;
  395. OS_16,
  396. OS_S16:
  397. Op:=A_STH;
  398. OS_32,
  399. OS_S32:
  400. Op:=A_ST;
  401. else
  402. InternalError(2002122100);
  403. end;
  404. handle_load_store(list,true,op,reg,ref);
  405. end;
  406. procedure TCgSparc.a_load_ref_reg(list:TAasmOutput;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);
  407. var
  408. op : tasmop;
  409. begin
  410. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  411. fromsize := tosize;
  412. case fromsize of
  413. OS_S8:
  414. Op:=A_LDSB;{Load Signed Byte}
  415. OS_8:
  416. Op:=A_LDUB;{Load Unsigned Byte}
  417. OS_S16:
  418. Op:=A_LDSH;{Load Signed Halfword}
  419. OS_16:
  420. Op:=A_LDUH;{Load Unsigned Halfword}
  421. OS_S32,
  422. OS_32:
  423. Op:=A_LD;{Load Word}
  424. OS_S64,
  425. OS_64:
  426. Op:=A_LDD;{Load a Long Word}
  427. else
  428. InternalError(2002122101);
  429. end;
  430. handle_load_store(list,false,op,reg,ref);
  431. end;
  432. procedure TCgSparc.a_load_reg_reg(list:TAasmOutput;fromsize,tosize:tcgsize;reg1,reg2:tregister);
  433. var
  434. instr : taicpu;
  435. begin
  436. if (tcgsize2size[tosize]<tcgsize2size[fromsize]) or
  437. (
  438. (tcgsize2size[tosize] = tcgsize2size[fromsize]) and
  439. (tosize <> fromsize) and
  440. not(fromsize in [OS_32,OS_S32])
  441. ) then
  442. begin
  443. case tosize of
  444. OS_8 :
  445. a_op_const_reg_reg(list,OP_AND,tosize,$ff,reg1,reg2);
  446. OS_16 :
  447. a_op_const_reg_reg(list,OP_AND,tosize,$ffff,reg1,reg2);
  448. OS_32,
  449. OS_S32 :
  450. begin
  451. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  452. list.Concat(instr);
  453. { Notify the register allocator that we have written a move instruction so
  454. it can try to eliminate it. }
  455. add_move_instruction(instr);
  456. end;
  457. OS_S8 :
  458. begin
  459. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,24,reg2));
  460. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,24,reg2));
  461. end;
  462. OS_S16 :
  463. begin
  464. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,16,reg2));
  465. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,16,reg2));
  466. end;
  467. else
  468. internalerror(2002090901);
  469. end;
  470. end
  471. else
  472. begin
  473. if reg1<>reg2 then
  474. begin
  475. { same size, only a register mov required }
  476. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  477. list.Concat(instr);
  478. { Notify the register allocator that we have written a move instruction so
  479. it can try to eliminate it. }
  480. add_move_instruction(instr);
  481. end;
  482. end;
  483. end;
  484. procedure TCgSparc.a_loadaddr_ref_reg(list : TAasmOutput;const ref : TReference;r : tregister);
  485. var
  486. tmpref : treference;
  487. hreg : tregister;
  488. begin
  489. if (ref.base=NR_NO) and (ref.index<>NR_NO) then
  490. internalerror(200306171);
  491. { At least big offset (need SETHI), maybe base and maybe index }
  492. if assigned(ref.symbol) or
  493. (ref.offset<simm13lo) or
  494. (ref.offset>simm13hi) then
  495. begin
  496. hreg:=GetAddressRegister(list);
  497. reference_reset(tmpref);
  498. tmpref.symbol := ref.symbol;
  499. tmpref.offset := ref.offset;
  500. tmpref.refaddr := addr_hi;
  501. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,hreg));
  502. { Only the low part is left }
  503. tmpref.refaddr:=addr_lo;
  504. list.concat(taicpu.op_reg_ref_reg(A_OR,hreg,tmpref,hreg));
  505. if ref.base<>NR_NO then
  506. begin
  507. if ref.index<>NR_NO then
  508. begin
  509. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,ref.base,hreg));
  510. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,ref.index,r));
  511. end
  512. else
  513. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,ref.base,r));
  514. end
  515. else
  516. begin
  517. if hreg<>r then
  518. a_load_reg_reg(list,OS_ADDR,OS_ADDR,hreg,r);
  519. end;
  520. end
  521. else
  522. { At least small offset, maybe base and maybe index }
  523. if ref.offset<>0 then
  524. begin
  525. if ref.base<>NR_NO then
  526. begin
  527. if ref.index<>NR_NO then
  528. begin
  529. hreg:=GetAddressRegister(list);
  530. list.concat(taicpu.op_reg_const_reg(A_ADD,ref.base,ref.offset,hreg));
  531. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,ref.index,r));
  532. end
  533. else
  534. list.concat(taicpu.op_reg_const_reg(A_ADD,ref.base,ref.offset,r));
  535. end
  536. else
  537. list.concat(taicpu.op_const_reg(A_MOV,ref.offset,r));
  538. end
  539. else
  540. { Both base and index }
  541. if ref.index<>NR_NO then
  542. list.concat(taicpu.op_reg_reg_reg(A_ADD,ref.base,ref.index,r))
  543. else
  544. { Only base }
  545. if ref.base<>NR_NO then
  546. a_load_reg_reg(list,OS_ADDR,OS_ADDR,ref.base,r)
  547. else
  548. { only offset, can be generated by absolute }
  549. a_load_const_reg(list,OS_ADDR,ref.offset,r);
  550. end;
  551. procedure TCgSparc.a_loadfpu_reg_reg(list:TAasmOutput;size:tcgsize;reg1, reg2:tregister);
  552. const
  553. FpuMovInstr : Array[OS_F32..OS_F64] of TAsmOp =
  554. (A_FMOVS,A_FMOVD);
  555. var
  556. instr : taicpu;
  557. begin
  558. if reg1<>reg2 then
  559. begin
  560. instr:=taicpu.op_reg_reg(fpumovinstr[size],reg1,reg2);
  561. list.Concat(instr);
  562. { Notify the register allocator that we have written a move instruction so
  563. it can try to eliminate it. }
  564. add_move_instruction(instr);
  565. end;
  566. end;
  567. procedure TCgSparc.a_loadfpu_ref_reg(list:TAasmOutput;size:tcgsize;const ref:TReference;reg:tregister);
  568. const
  569. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  570. (A_LDF,A_LDDF);
  571. begin
  572. handle_load_store(list,false,fpuloadinstr[size],reg,ref);
  573. end;
  574. procedure TCgSparc.a_loadfpu_reg_ref(list:TAasmOutput;size:tcgsize;reg:tregister;const ref:TReference);
  575. const
  576. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  577. (A_STF,A_STDF);
  578. begin
  579. handle_load_store(list,true,fpuloadinstr[size],reg,ref);
  580. end;
  581. procedure TCgSparc.a_op_const_reg(list:TAasmOutput;Op:TOpCG;size:tcgsize;a:aint;reg:TRegister);
  582. begin
  583. if Op in [OP_NEG,OP_NOT] then
  584. internalerror(200306011);
  585. if (a=0) then
  586. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],reg,NR_G0,reg))
  587. else
  588. a_op_const_reg_reg(list,op,size,a,reg,reg);
  589. end;
  590. procedure TCgSparc.a_op_reg_reg(list:TAasmOutput;Op:TOpCG;size:TCGSize;src, dst:TRegister);
  591. var
  592. a : aint;
  593. begin
  594. Case Op of
  595. OP_NEG :
  596. list.concat(taicpu.op_reg_reg(TOpCG2AsmOp[op],src,dst));
  597. OP_NOT :
  598. begin
  599. case size of
  600. OS_8 :
  601. a:=aint($ffffff00);
  602. OS_16 :
  603. a:=aint($ffff0000);
  604. else
  605. a:=0;
  606. end;
  607. handle_reg_const_reg(list,A_XNOR,src,a,dst);
  608. end;
  609. else
  610. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],dst,src,dst));
  611. end;
  612. end;
  613. procedure TCgSparc.a_op_const_reg_reg(list:TAasmOutput;op:TOpCg;size:tcgsize;a:aint;src, dst:tregister);
  614. var
  615. power : longInt;
  616. begin
  617. case op of
  618. OP_MUL,
  619. OP_IMUL:
  620. begin
  621. if ispowerof2(a,power) then
  622. begin
  623. { we can't do this easily in the asm. optimizer; overflow checking code
  624. might depend on a set Y }
  625. a_op_const_reg_reg(list,OP_SHL,size,power,src,dst);
  626. exit;
  627. end;
  628. end;
  629. OP_SUB,
  630. OP_ADD :
  631. begin
  632. if (a=0) then
  633. begin
  634. a_load_reg_reg(list,size,size,src,dst);
  635. exit;
  636. end;
  637. end;
  638. end;
  639. handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst);
  640. end;
  641. procedure TCgSparc.a_op_reg_reg_reg(list:TAasmOutput;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);
  642. begin
  643. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst));
  644. end;
  645. procedure tcgsparc.a_op_const_reg_reg_checkoverflow(list: taasmoutput; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);
  646. var
  647. power : longInt;
  648. tmpreg1,tmpreg2 : tregister;
  649. begin
  650. ovloc.loc:=LOC_VOID;
  651. case op of
  652. OP_SUB,
  653. OP_ADD :
  654. begin
  655. if (a=0) then
  656. begin
  657. a_load_reg_reg(list,size,size,src,dst);
  658. exit;
  659. end;
  660. end;
  661. end;
  662. if setflags then
  663. begin
  664. handle_reg_const_reg(list,TOpCG2AsmOpWithFlags[op],src,a,dst);
  665. case op of
  666. OP_MUL:
  667. begin
  668. tmpreg1:=GetIntRegister(list,OS_INT);
  669. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  670. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  671. ovloc.loc:=LOC_FLAGS;
  672. ovloc.resflags:=F_NE;
  673. end;
  674. OP_IMUL:
  675. begin
  676. tmpreg1:=GetIntRegister(list,OS_INT);
  677. tmpreg2:=GetIntRegister(list,OS_INT);
  678. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  679. list.concat(taicpu.op_reg_const_reg(A_SRL,dst,31,tmpreg2));
  680. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  681. ovloc.loc:=LOC_FLAGS;
  682. ovloc.resflags:=F_NE;
  683. end;
  684. end;
  685. end
  686. else
  687. handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst)
  688. end;
  689. procedure tcgsparc.a_op_reg_reg_reg_checkoverflow(list: taasmoutput; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);
  690. var
  691. tmpreg1,tmpreg2 : tregister;
  692. begin
  693. ovloc.loc:=LOC_VOID;
  694. if setflags then
  695. begin
  696. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOpWithFlags[op],src2,src1,dst));
  697. case op of
  698. OP_MUL:
  699. begin
  700. tmpreg1:=GetIntRegister(list,OS_INT);
  701. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  702. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  703. ovloc.loc:=LOC_FLAGS;
  704. ovloc.resflags:=F_NE;
  705. end;
  706. OP_IMUL:
  707. begin
  708. tmpreg1:=GetIntRegister(list,OS_INT);
  709. tmpreg2:=GetIntRegister(list,OS_INT);
  710. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  711. list.concat(taicpu.op_reg_const_reg(A_SRL,dst,31,tmpreg2));
  712. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  713. ovloc.loc:=LOC_FLAGS;
  714. ovloc.resflags:=F_NE;
  715. end;
  716. end;
  717. end
  718. else
  719. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst))
  720. end;
  721. {*************** compare instructructions ****************}
  722. procedure TCgSparc.a_cmp_const_reg_label(list:TAasmOutput;size:tcgsize;cmp_op:topcmp;a:aint;reg:tregister;l:tasmlabel);
  723. begin
  724. if (a=0) then
  725. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg,NR_G0,NR_G0))
  726. else
  727. handle_reg_const_reg(list,A_SUBcc,reg,a,NR_G0);
  728. a_jmp_cond(list,cmp_op,l);
  729. end;
  730. procedure TCgSparc.a_cmp_reg_reg_label(list:TAasmOutput;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);
  731. begin
  732. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg2,reg1,NR_G0));
  733. a_jmp_cond(list,cmp_op,l);
  734. end;
  735. procedure TCgSparc.a_jmp_always(List:TAasmOutput;l:TAsmLabel);
  736. begin
  737. List.Concat(TAiCpu.op_sym(A_BA,objectlibrary.newasmsymbol(l.name,AB_EXTERNAL,AT_FUNCTION)));
  738. { Delay slot }
  739. list.Concat(TAiCpu.Op_none(A_NOP));
  740. end;
  741. procedure tcgsparc.a_jmp_name(list : taasmoutput;const s : string);
  742. begin
  743. List.Concat(TAiCpu.op_sym(A_BA,objectlibrary.newasmsymbol(s,AB_EXTERNAL,AT_FUNCTION)));
  744. { Delay slot }
  745. list.Concat(TAiCpu.Op_none(A_NOP));
  746. end;
  747. procedure TCgSparc.a_jmp_cond(list:TAasmOutput;cond:TOpCmp;l:TAsmLabel);
  748. var
  749. ai:TAiCpu;
  750. begin
  751. ai:=TAiCpu.Op_sym(A_Bxx,l);
  752. ai.SetCondition(TOpCmp2AsmCond[cond]);
  753. list.Concat(ai);
  754. { Delay slot }
  755. list.Concat(TAiCpu.Op_none(A_NOP));
  756. end;
  757. procedure TCgSparc.a_jmp_flags(list:TAasmOutput;const f:TResFlags;l:tasmlabel);
  758. var
  759. ai : taicpu;
  760. op : tasmop;
  761. begin
  762. if f in [F_FE,F_FNE,F_FG,F_FL,F_FGE,F_FLE] then
  763. op:=A_FBxx
  764. else
  765. op:=A_Bxx;
  766. ai := Taicpu.op_sym(op,l);
  767. ai.SetCondition(flags_to_cond(f));
  768. list.Concat(ai);
  769. { Delay slot }
  770. list.Concat(TAiCpu.Op_none(A_NOP));
  771. end;
  772. procedure TCgSparc.g_flags2reg(list:TAasmOutput;Size:TCgSize;const f:tresflags;reg:TRegister);
  773. var
  774. hl : tasmlabel;
  775. begin
  776. objectlibrary.getlabel(hl);
  777. a_load_const_reg(list,size,1,reg);
  778. a_jmp_flags(list,f,hl);
  779. a_load_const_reg(list,size,0,reg);
  780. a_label(list,hl);
  781. end;
  782. procedure tcgsparc.g_overflowCheck(List:TAasmOutput;const Loc:TLocation;def:TDef);
  783. var
  784. l : tlocation;
  785. begin
  786. l.loc:=LOC_VOID;
  787. g_overflowCheck_loc(list,loc,def,l);
  788. end;
  789. procedure TCgSparc.g_overflowCheck_loc(List:TAasmOutput;const Loc:TLocation;def:TDef;ovloc : tlocation);
  790. var
  791. hl : tasmlabel;
  792. ai:TAiCpu;
  793. hflags : tresflags;
  794. begin
  795. if not(cs_check_overflow in aktlocalswitches) then
  796. exit;
  797. objectlibrary.getlabel(hl);
  798. case ovloc.loc of
  799. LOC_VOID:
  800. begin
  801. if not((def.deftype=pointerdef) or
  802. ((def.deftype=orddef) and
  803. (torddef(def).typ in [u64bit,u16bit,u32bit,u8bit,uchar,bool8bit,bool16bit,bool32bit]))) then
  804. begin
  805. ai:=TAiCpu.Op_sym(A_Bxx,hl);
  806. ai.SetCondition(C_NO);
  807. list.Concat(ai);
  808. { Delay slot }
  809. list.Concat(TAiCpu.Op_none(A_NOP));
  810. end
  811. else
  812. a_jmp_cond(list,OC_AE,hl);
  813. end;
  814. LOC_FLAGS:
  815. begin
  816. hflags:=ovloc.resflags;
  817. inverse_flags(hflags);
  818. cg.a_jmp_flags(list,hflags,hl);
  819. end;
  820. else
  821. internalerror(200409281);
  822. end;
  823. a_call_name(list,'FPC_OVERFLOW');
  824. a_label(list,hl);
  825. end;
  826. { *********** entry/exit code and address loading ************ }
  827. procedure TCgSparc.g_proc_entry(list : taasmoutput;localsize : longint;nostackframe:boolean);
  828. begin
  829. if nostackframe then
  830. exit;
  831. { Althogh the SPARC architecture require only word alignment, software
  832. convention and the operating system require every stack frame to be double word
  833. aligned }
  834. LocalSize:=align(LocalSize,8);
  835. { Execute the SAVE instruction to get a new register window and create a new
  836. stack frame. In the "SAVE %i6,size,%i6" the first %i6 is related to the state
  837. before execution of the SAVE instrucion so it is the caller %i6, when the %i6
  838. after execution of that instruction is the called function stack pointer}
  839. { constant can be 13 bit signed, since it's negative, size can be max. 4096 }
  840. if LocalSize>4096 then
  841. begin
  842. a_load_const_reg(list,OS_ADDR,-LocalSize,NR_G1);
  843. list.concat(Taicpu.Op_reg_reg_reg(A_SAVE,NR_STACK_POINTER_REG,NR_G1,NR_STACK_POINTER_REG));
  844. end
  845. else
  846. list.concat(Taicpu.Op_reg_const_reg(A_SAVE,NR_STACK_POINTER_REG,-LocalSize,NR_STACK_POINTER_REG));
  847. end;
  848. procedure TCgSparc.g_restore_standard_registers(list:taasmoutput);
  849. begin
  850. { The sparc port uses the sparc standard calling convetions so this function has no used }
  851. end;
  852. procedure TCgSparc.g_proc_exit(list : taasmoutput;parasize:longint;nostackframe:boolean);
  853. var
  854. hr : treference;
  855. begin
  856. if paramanager.ret_in_param(current_procinfo.procdef.rettype.def,current_procinfo.procdef.proccalloption) then
  857. begin
  858. reference_reset(hr);
  859. hr.offset:=12;
  860. hr.refaddr:=addr_full;
  861. if nostackframe then
  862. begin
  863. hr.base:=NR_O7;
  864. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  865. list.concat(Taicpu.op_none(A_NOP))
  866. end
  867. else
  868. begin
  869. { We use trivial restore in the delay slot of the JMPL instruction, as we
  870. already set result onto %i0 }
  871. hr.base:=NR_I7;
  872. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  873. list.concat(Taicpu.op_none(A_RESTORE));
  874. end;
  875. end
  876. else
  877. begin
  878. if nostackframe then
  879. begin
  880. { Here we need to use RETL instead of RET so it uses %o7 }
  881. list.concat(Taicpu.op_none(A_RETL));
  882. list.concat(Taicpu.op_none(A_NOP))
  883. end
  884. else
  885. begin
  886. { We use trivial restore in the delay slot of the JMPL instruction, as we
  887. already set result onto %i0 }
  888. list.concat(Taicpu.op_none(A_RET));
  889. list.concat(Taicpu.op_none(A_RESTORE));
  890. end;
  891. end;
  892. end;
  893. procedure TCgSparc.g_save_standard_registers(list : taasmoutput);
  894. begin
  895. { The sparc port uses the sparc standard calling convetions so this function has no used }
  896. end;
  897. { ************* concatcopy ************ }
  898. procedure tcgsparc.g_concatcopy_move(list : taasmoutput;const source,dest : treference;len : aint);
  899. var
  900. paraloc1,paraloc2,paraloc3 : TCGPara;
  901. begin
  902. paraloc1.init;
  903. paraloc2.init;
  904. paraloc3.init;
  905. paramanager.getintparaloc(pocall_default,1,paraloc1);
  906. paramanager.getintparaloc(pocall_default,2,paraloc2);
  907. paramanager.getintparaloc(pocall_default,3,paraloc3);
  908. paramanager.allocparaloc(list,paraloc3);
  909. a_param_const(list,OS_INT,len,paraloc3);
  910. paramanager.allocparaloc(list,paraloc2);
  911. a_paramaddr_ref(list,dest,paraloc2);
  912. paramanager.allocparaloc(list,paraloc2);
  913. a_paramaddr_ref(list,source,paraloc1);
  914. paramanager.freeparaloc(list,paraloc3);
  915. paramanager.freeparaloc(list,paraloc2);
  916. paramanager.freeparaloc(list,paraloc1);
  917. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  918. alloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  919. a_call_name(list,'FPC_MOVE');
  920. dealloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  921. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  922. paraloc3.done;
  923. paraloc2.done;
  924. paraloc1.done;
  925. end;
  926. procedure TCgSparc.g_concatcopy(list:taasmoutput;const source,dest:treference;len:aint);
  927. var
  928. tmpreg1,
  929. hreg,
  930. countreg: TRegister;
  931. src, dst: TReference;
  932. lab: tasmlabel;
  933. count, count2: aint;
  934. begin
  935. if len>high(longint) then
  936. internalerror(2002072704);
  937. { anybody wants to determine a good value here :)? }
  938. if len>100 then
  939. g_concatcopy_move(list,source,dest,len)
  940. else
  941. begin
  942. reference_reset(src);
  943. reference_reset(dst);
  944. { load the address of source into src.base }
  945. src.base:=GetAddressRegister(list);
  946. a_loadaddr_ref_reg(list,source,src.base);
  947. { load the address of dest into dst.base }
  948. dst.base:=GetAddressRegister(list);
  949. a_loadaddr_ref_reg(list,dest,dst.base);
  950. { generate a loop }
  951. count:=len div 4;
  952. if count>4 then
  953. begin
  954. { the offsets are zero after the a_loadaddress_ref_reg and just }
  955. { have to be set to 8. I put an Inc there so debugging may be }
  956. { easier (should offset be different from zero here, it will be }
  957. { easy to notice in the generated assembler }
  958. countreg:=GetIntRegister(list,OS_INT);
  959. tmpreg1:=GetIntRegister(list,OS_INT);
  960. a_load_const_reg(list,OS_INT,count,countreg);
  961. { explicitely allocate R_O0 since it can be used safely here }
  962. { (for holding date that's being copied) }
  963. objectlibrary.getlabel(lab);
  964. a_label(list, lab);
  965. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  966. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  967. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,4,src.base));
  968. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,4,dst.base));
  969. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  970. a_jmp_cond(list,OC_NE,lab);
  971. list.concat(taicpu.op_none(A_NOP));
  972. { keep the registers alive }
  973. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  974. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  975. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  976. len := len mod 4;
  977. end;
  978. { unrolled loop }
  979. count:=len div 4;
  980. if count>0 then
  981. begin
  982. tmpreg1:=GetIntRegister(list,OS_INT);
  983. for count2 := 1 to count do
  984. begin
  985. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  986. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  987. inc(src.offset,4);
  988. inc(dst.offset,4);
  989. end;
  990. len := len mod 4;
  991. end;
  992. if (len and 4) <> 0 then
  993. begin
  994. hreg:=GetIntRegister(list,OS_INT);
  995. a_load_ref_reg(list,OS_32,OS_32,src,hreg);
  996. a_load_reg_ref(list,OS_32,OS_32,hreg,dst);
  997. inc(src.offset,4);
  998. inc(dst.offset,4);
  999. end;
  1000. { copy the leftovers }
  1001. if (len and 2) <> 0 then
  1002. begin
  1003. hreg:=GetIntRegister(list,OS_INT);
  1004. a_load_ref_reg(list,OS_16,OS_16,src,hreg);
  1005. a_load_reg_ref(list,OS_16,OS_16,hreg,dst);
  1006. inc(src.offset,2);
  1007. inc(dst.offset,2);
  1008. end;
  1009. if (len and 1) <> 0 then
  1010. begin
  1011. hreg:=GetIntRegister(list,OS_INT);
  1012. a_load_ref_reg(list,OS_8,OS_8,src,hreg);
  1013. a_load_reg_ref(list,OS_8,OS_8,hreg,dst);
  1014. end;
  1015. end;
  1016. end;
  1017. procedure tcgsparc.g_concatcopy_unaligned(list : taasmoutput;const source,dest : treference;len : aint);
  1018. var
  1019. src, dst: TReference;
  1020. tmpreg1,
  1021. countreg: TRegister;
  1022. i : aint;
  1023. lab: tasmlabel;
  1024. begin
  1025. if len>31 then
  1026. g_concatcopy_move(list,source,dest,len)
  1027. else
  1028. begin
  1029. reference_reset(src);
  1030. reference_reset(dst);
  1031. { load the address of source into src.base }
  1032. src.base:=GetAddressRegister(list);
  1033. a_loadaddr_ref_reg(list,source,src.base);
  1034. { load the address of dest into dst.base }
  1035. dst.base:=GetAddressRegister(list);
  1036. a_loadaddr_ref_reg(list,dest,dst.base);
  1037. { generate a loop }
  1038. if len>4 then
  1039. begin
  1040. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1041. { have to be set to 8. I put an Inc there so debugging may be }
  1042. { easier (should offset be different from zero here, it will be }
  1043. { easy to notice in the generated assembler }
  1044. countreg:=GetIntRegister(list,OS_INT);
  1045. tmpreg1:=GetIntRegister(list,OS_INT);
  1046. a_load_const_reg(list,OS_INT,len,countreg);
  1047. { explicitely allocate R_O0 since it can be used safely here }
  1048. { (for holding date that's being copied) }
  1049. objectlibrary.getlabel(lab);
  1050. a_label(list, lab);
  1051. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1052. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1053. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,1,src.base));
  1054. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,1,dst.base));
  1055. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  1056. a_jmp_cond(list,OC_NE,lab);
  1057. list.concat(taicpu.op_none(A_NOP));
  1058. { keep the registers alive }
  1059. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  1060. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  1061. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  1062. end
  1063. else
  1064. begin
  1065. { unrolled loop }
  1066. tmpreg1:=GetIntRegister(list,OS_INT);
  1067. for i:=1 to len do
  1068. begin
  1069. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1070. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1071. inc(src.offset);
  1072. inc(dst.offset);
  1073. end;
  1074. end;
  1075. end;
  1076. end;
  1077. {****************************************************************************
  1078. TCG64Sparc
  1079. ****************************************************************************}
  1080. procedure tcg64sparc.a_load64_reg_ref(list : taasmoutput;reg : tregister64;const ref : treference);
  1081. var
  1082. tmpref: treference;
  1083. begin
  1084. { Override this function to prevent loading the reference twice }
  1085. tmpref:=ref;
  1086. tcgsparc(cg).make_simple_ref(list,tmpref);
  1087. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reghi,tmpref);
  1088. inc(tmpref.offset,4);
  1089. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reglo,tmpref);
  1090. end;
  1091. procedure tcg64sparc.a_load64_ref_reg(list : taasmoutput;const ref : treference;reg : tregister64);
  1092. var
  1093. tmpref: treference;
  1094. begin
  1095. { Override this function to prevent loading the reference twice }
  1096. tmpref:=ref;
  1097. tcgsparc(cg).make_simple_ref(list,tmpref);
  1098. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reghi);
  1099. inc(tmpref.offset,4);
  1100. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reglo);
  1101. end;
  1102. procedure tcg64sparc.a_param64_ref(list : taasmoutput;const r : treference;const paraloc : tcgpara);
  1103. var
  1104. hreg64 : tregister64;
  1105. begin
  1106. { Override this function to prevent loading the reference twice.
  1107. Use here some extra registers, but those are optimized away by the RA }
  1108. hreg64.reglo:=cg.GetIntRegister(list,OS_32);
  1109. hreg64.reghi:=cg.GetIntRegister(list,OS_32);
  1110. a_load64_ref_reg(list,r,hreg64);
  1111. a_param64_reg(list,hreg64,paraloc);
  1112. end;
  1113. procedure TCg64Sparc.get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  1114. begin
  1115. case op of
  1116. OP_ADD :
  1117. begin
  1118. op1:=A_ADDCC;
  1119. op2:=A_ADDX;
  1120. end;
  1121. OP_SUB :
  1122. begin
  1123. op1:=A_SUBCC;
  1124. op2:=A_SUBX;
  1125. end;
  1126. OP_XOR :
  1127. begin
  1128. op1:=A_XOR;
  1129. op2:=A_XOR;
  1130. end;
  1131. OP_OR :
  1132. begin
  1133. op1:=A_OR;
  1134. op2:=A_OR;
  1135. end;
  1136. OP_AND :
  1137. begin
  1138. op1:=A_AND;
  1139. op2:=A_AND;
  1140. end;
  1141. else
  1142. internalerror(200203241);
  1143. end;
  1144. end;
  1145. procedure TCg64Sparc.a_op64_reg_reg(list:TAasmOutput;op:TOpCG;regsrc,regdst:TRegister64);
  1146. var
  1147. op1,op2 : TAsmOp;
  1148. begin
  1149. case op of
  1150. OP_NEG :
  1151. begin
  1152. { Use the simple code: y=0-z }
  1153. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,NR_G0,regsrc.reglo,regdst.reglo));
  1154. list.concat(taicpu.op_reg_reg_reg(A_SUBX,NR_G0,regsrc.reghi,regdst.reghi));
  1155. exit;
  1156. end;
  1157. OP_NOT :
  1158. begin
  1159. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reglo,NR_G0,regdst.reglo));
  1160. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reghi,NR_G0,regdst.reghi));
  1161. exit;
  1162. end;
  1163. end;
  1164. get_64bit_ops(op,op1,op2);
  1165. list.concat(taicpu.op_reg_reg_reg(op1,regdst.reglo,regsrc.reglo,regdst.reglo));
  1166. list.concat(taicpu.op_reg_reg_reg(op2,regdst.reghi,regsrc.reghi,regdst.reghi));
  1167. end;
  1168. procedure TCg64Sparc.a_op64_const_reg(list:TAasmOutput;op:TOpCG;value:int64;regdst:TRegister64);
  1169. var
  1170. op1,op2:TAsmOp;
  1171. begin
  1172. case op of
  1173. OP_NEG,
  1174. OP_NOT :
  1175. internalerror(200306017);
  1176. end;
  1177. get_64bit_ops(op,op1,op2);
  1178. tcgsparc(cg).handle_reg_const_reg(list,op1,regdst.reglo,aint(lo(value)),regdst.reglo);
  1179. tcgsparc(cg).handle_reg_const_reg(list,op2,regdst.reghi,aint(hi(value)),regdst.reghi);
  1180. end;
  1181. procedure tcg64sparc.a_op64_const_reg_reg(list: taasmoutput;op:TOpCG;value : int64; regsrc,regdst : tregister64);
  1182. var
  1183. op1,op2:TAsmOp;
  1184. begin
  1185. case op of
  1186. OP_NEG,
  1187. OP_NOT :
  1188. internalerror(200306017);
  1189. end;
  1190. get_64bit_ops(op,op1,op2);
  1191. tcgsparc(cg).handle_reg_const_reg(list,op1,regsrc.reglo,aint(lo(value)),regdst.reglo);
  1192. tcgsparc(cg).handle_reg_const_reg(list,op2,regsrc.reghi,aint(hi(value)),regdst.reghi);
  1193. end;
  1194. procedure tcg64sparc.a_op64_reg_reg_reg(list: taasmoutput;op:TOpCG;regsrc1,regsrc2,regdst : tregister64);
  1195. var
  1196. op1,op2:TAsmOp;
  1197. begin
  1198. case op of
  1199. OP_NEG,
  1200. OP_NOT :
  1201. internalerror(200306017);
  1202. end;
  1203. get_64bit_ops(op,op1,op2);
  1204. list.concat(taicpu.op_reg_reg_reg(op1,regsrc2.reglo,regsrc1.reglo,regdst.reglo));
  1205. list.concat(taicpu.op_reg_reg_reg(op2,regsrc2.reghi,regsrc1.reghi,regdst.reghi));
  1206. end;
  1207. begin
  1208. cg:=TCgSparc.Create;
  1209. cg64:=TCg64Sparc.Create;
  1210. end.
  1211. {
  1212. $Log$
  1213. Revision 1.101 2005-01-07 16:22:54 florian
  1214. + implemented abi compliant handling of strucutured functions results on sparc platform
  1215. Revision 1.100 2005/01/01 13:19:09 florian
  1216. * improved code generation for OP_MUL/OP_IMUL
  1217. Revision 1.99 2004/12/18 15:48:06 florian
  1218. * fixed some alignment trouble
  1219. Revision 1.98 2004/10/31 21:45:03 peter
  1220. * generic tlocation
  1221. * move tlocation to cgutils
  1222. Revision 1.97 2004/10/24 20:01:08 peter
  1223. * remove saveregister calling convention
  1224. Revision 1.96 2004/10/24 11:53:45 peter
  1225. * fixed compilation with removed loadref
  1226. Revision 1.95 2004/10/10 20:51:46 peter
  1227. * fixed sparc compile
  1228. * fixed float regvar loading
  1229. Revision 1.94 2004/10/10 20:31:48 peter
  1230. * concatcopy_unaligned maps by default to concatcopy, sparc will
  1231. override it with call to fpc_move
  1232. Revision 1.93 2004/09/29 18:55:40 florian
  1233. * fixed more sparc overflow stuff
  1234. * fixed some op64 stuff for sparc
  1235. Revision 1.92 2004/09/27 21:24:17 peter
  1236. * fixed passing of flaot parameters. The general size is still float,
  1237. only the size of the locations is now OS_32
  1238. Revision 1.91 2004/09/26 21:04:35 florian
  1239. + partial overflow checking on sparc; multiplication still missing
  1240. Revision 1.90 2004/09/26 17:36:12 florian
  1241. + a_jmp_name for sparc added
  1242. Revision 1.89 2004/09/25 14:23:55 peter
  1243. * ungetregister is now only used for cpuregisters, renamed to
  1244. ungetcpuregister
  1245. * renamed (get|unget)explicitregister(s) to ..cpuregister
  1246. * removed location-release/reference_release
  1247. Revision 1.88 2004/09/21 20:33:00 peter
  1248. * don't remove MOV reg1,reg1 it is needed for the RA
  1249. Revision 1.87 2004/09/21 17:25:13 peter
  1250. * paraloc branch merged
  1251. Revision 1.86.4.5 2004/09/20 20:43:15 peter
  1252. * implement reg_ref/ref_reg for 64bit to prevent loading the
  1253. address symbol twice
  1254. Revision 1.86.4.4 2004/09/17 17:19:26 peter
  1255. * fixed 64 bit unaryminus for sparc
  1256. * fixed 64 bit inlining
  1257. * signness of not operation
  1258. Revision 1.86.4.3 2004/09/12 21:31:03 peter
  1259. * sign extension added
  1260. Revision 1.86.4.2 2004/09/12 13:36:40 peter
  1261. * fixed alignment issues
  1262. Revision 1.86.4.1 2004/08/31 20:43:06 peter
  1263. * paraloc patch
  1264. Revision 1.86 2004/08/25 20:40:04 florian
  1265. * fixed absolute on sparc
  1266. Revision 1.85 2004/08/24 21:02:32 florian
  1267. * fixed longbool(<int64>) on sparc
  1268. Revision 1.84 2004/06/20 08:55:32 florian
  1269. * logs truncated
  1270. Revision 1.83 2004/06/16 20:07:10 florian
  1271. * dwarf branch merged
  1272. Revision 1.82.2.9 2004/06/02 19:05:16 peter
  1273. * use a_load_const_reg to load const
  1274. Revision 1.82.2.8 2004/06/02 16:07:40 peter
  1275. * implement op64_reg_reg_reg
  1276. Revision 1.82.2.7 2004/05/31 22:07:54 peter
  1277. * don't use float in concatcopy
  1278. Revision 1.82.2.6 2004/05/30 17:54:14 florian
  1279. + implemented cmp64bit
  1280. * started to fix spilling
  1281. * fixed int64 sub partially
  1282. }