cg64f32.pas 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983
  1. {
  2. $Id$
  3. Copyright (c) 1998-2002 by Florian Klaempfl
  4. Member of the Free Pascal development team
  5. This unit implements the code generation for 64 bit int
  6. arithmethics on 32 bit processors
  7. This program is free software; you can redistribute it and/or modify
  8. it under the terms of the GNU General Public License as published by
  9. the Free Software Foundation; either version 2 of the License, or
  10. (at your option) any later version.
  11. This program is distributed in the hope that it will be useful,
  12. but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. GNU General Public License for more details.
  15. You should have received a copy of the GNU General Public License
  16. along with this program; if not, write to the Free Software
  17. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  18. ****************************************************************************
  19. }
  20. {# This unit implements the code generation for 64 bit int arithmethics on
  21. 32 bit processors.
  22. }
  23. unit cg64f32;
  24. {$i fpcdefs.inc}
  25. interface
  26. uses
  27. aasmbase,aasmtai,aasmcpu,
  28. cpuinfo, cpubase,cpupara,
  29. cgbase, cgobj,
  30. node,symtype
  31. {$ifdef delphi}
  32. ,dmisc
  33. {$endif}
  34. ;
  35. type
  36. {# Defines all the methods required on 32-bit processors
  37. to handle 64-bit integers.
  38. }
  39. tcg64f32 = class(tcg64)
  40. procedure a_reg_alloc(list : taasmoutput;r : tregister64);override;
  41. procedure a_reg_dealloc(list : taasmoutput;r : tregister64);override;
  42. procedure a_load64_const_ref(list : taasmoutput;value : qword;const ref : treference);override;
  43. procedure a_load64_reg_ref(list : taasmoutput;reg : tregister64;const ref : treference);override;
  44. procedure a_load64_ref_reg(list : taasmoutput;const ref : treference;reg : tregister64;delete:boolean);override;
  45. procedure a_load64_reg_reg(list : taasmoutput;regsrc,regdst : tregister64;delete:boolean);override;
  46. procedure a_load64_const_reg(list : taasmoutput;value: qword;reg : tregister64);override;
  47. procedure a_load64_loc_reg(list : taasmoutput;const l : tlocation;reg : tregister64;delete: boolean);override;
  48. procedure a_load64_loc_ref(list : taasmoutput;const l : tlocation;const ref : treference);override;
  49. procedure a_load64_const_loc(list : taasmoutput;value : qword;const l : tlocation);override;
  50. procedure a_load64_reg_loc(list : taasmoutput;reg : tregister64;const l : tlocation);override;
  51. procedure a_load64high_reg_ref(list : taasmoutput;reg : tregister;const ref : treference);override;
  52. procedure a_load64low_reg_ref(list : taasmoutput;reg : tregister;const ref : treference);override;
  53. procedure a_load64high_ref_reg(list : taasmoutput;const ref : treference;reg : tregister);override;
  54. procedure a_load64low_ref_reg(list : taasmoutput;const ref : treference;reg : tregister);override;
  55. procedure a_load64high_loc_reg(list : taasmoutput;const l : tlocation;reg : tregister);override;
  56. procedure a_load64low_loc_reg(list : taasmoutput;const l : tlocation;reg : tregister);override;
  57. procedure a_op64_ref_reg(list : taasmoutput;op:TOpCG;const ref : treference;reg : tregister64);override;
  58. procedure a_op64_reg_ref(list : taasmoutput;op:TOpCG;reg : tregister64; const ref: treference);override;
  59. procedure a_op64_const_loc(list : taasmoutput;op:TOpCG;value : qword;const l: tlocation);override;
  60. procedure a_op64_reg_loc(list : taasmoutput;op:TOpCG;reg : tregister64;const l : tlocation);override;
  61. procedure a_op64_loc_reg(list : taasmoutput;op:TOpCG;const l : tlocation;reg : tregister64);override;
  62. procedure a_op64_const_ref(list : taasmoutput;op:TOpCG;value : qword;const ref : treference);override;
  63. procedure a_param64_reg(list : taasmoutput;reg : tregister64;const locpara : tparalocation);override;
  64. procedure a_param64_const(list : taasmoutput;value : qword;const locpara : tparalocation);override;
  65. procedure a_param64_ref(list : taasmoutput;const r : treference;const locpara : tparalocation);override;
  66. procedure a_param64_loc(list : taasmoutput;const l : tlocation;const locpara : tparalocation);override;
  67. {# This routine tries to optimize the a_op64_const_reg operation, by
  68. removing superfluous opcodes. Returns TRUE if normal processing
  69. must continue in op64_const_reg, otherwise, everything is processed
  70. entirely in this routine, by emitting the appropriate 32-bit opcodes.
  71. }
  72. function optimize64_op_const_reg(list: taasmoutput; var op: topcg; var a : qword; var reg: tregister64): boolean;override;
  73. procedure g_rangecheck64(list: taasmoutput; const l:tlocation;fromdef,todef: tdef); override;
  74. end;
  75. {# Creates a tregister64 record from 2 32 Bit registers. }
  76. function joinreg64(reglo,reghi : tregister) : tregister64;
  77. implementation
  78. uses
  79. globals,systems,
  80. verbose,
  81. symbase,symconst,symdef,defutil,tgobj,paramgr;
  82. {****************************************************************************
  83. Helpers
  84. ****************************************************************************}
  85. function joinreg64(reglo,reghi : tregister) : tregister64;
  86. begin
  87. result.reglo:=reglo;
  88. result.reghi:=reghi;
  89. end;
  90. {****************************************************************************
  91. TCG64F32
  92. ****************************************************************************}
  93. procedure tcg64f32.a_reg_alloc(list : taasmoutput;r : tregister64);
  94. begin
  95. list.concat(tai_regalloc.alloc(r.reglo));
  96. list.concat(tai_regalloc.alloc(r.reghi));
  97. end;
  98. procedure tcg64f32.a_reg_dealloc(list : taasmoutput;r : tregister64);
  99. begin
  100. list.concat(tai_regalloc.dealloc(r.reglo));
  101. list.concat(tai_regalloc.dealloc(r.reghi));
  102. end;
  103. procedure tcg64f32.a_load64_reg_ref(list : taasmoutput;reg : tregister64;const ref : treference);
  104. var
  105. tmpreg: tregister;
  106. tmpref: treference;
  107. begin
  108. if target_info.endian = endian_big then
  109. begin
  110. tmpreg:=reg.reglo;
  111. reg.reglo:=reg.reghi;
  112. reg.reghi:=tmpreg;
  113. end;
  114. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reglo,ref);
  115. tmpref := ref;
  116. inc(tmpref.offset,4);
  117. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reghi,tmpref);
  118. end;
  119. procedure tcg64f32.a_load64_const_ref(list : taasmoutput;value : qword;const ref : treference);
  120. var
  121. tmpref: treference;
  122. begin
  123. if target_info.endian = endian_big then
  124. swap_qword(value);
  125. cg.a_load_const_ref(list,OS_32,lo(value),ref);
  126. tmpref := ref;
  127. inc(tmpref.offset,4);
  128. cg.a_load_const_ref(list,OS_32,hi(value),tmpref);
  129. end;
  130. procedure tcg64f32.a_load64_ref_reg(list : taasmoutput;const ref : treference;reg : tregister64;delete:boolean);
  131. var
  132. tmpreg: tregister;
  133. tmpref: treference;
  134. got_scratch: boolean;
  135. begin
  136. if target_info.endian = endian_big then
  137. begin
  138. tmpreg := reg.reglo;
  139. reg.reglo := reg.reghi;
  140. reg.reghi := tmpreg;
  141. end;
  142. got_scratch:=false;
  143. tmpref := ref;
  144. if (tmpref.base=reg.reglo) then
  145. begin
  146. tmpreg:=cg.getaddressregister(list);
  147. got_scratch:=true;
  148. cg.a_load_reg_reg(list,OS_ADDR,OS_ADDR,tmpref.base,tmpreg);
  149. tmpref.base:=tmpreg;
  150. end
  151. else
  152. { this works only for the i386, thus the i386 needs to override }
  153. { this method and this method must be replaced by a more generic }
  154. { implementation FK }
  155. if (tmpref.index=reg.reglo) then
  156. begin
  157. tmpreg:=cg.getaddressregister(list);
  158. got_scratch:=true;
  159. cg.a_load_reg_reg(list,OS_ADDR,OS_ADDR,tmpref.index,tmpreg);
  160. tmpref.index:=tmpreg;
  161. end;
  162. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reglo);
  163. inc(tmpref.offset,4);
  164. if delete then
  165. begin
  166. tg.ungetiftemp(list,tmpref);
  167. reference_release(list,tmpref);
  168. end;
  169. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reghi);
  170. if got_scratch then
  171. cg.ungetregister(list,tmpreg);
  172. end;
  173. procedure tcg64f32.a_load64_reg_reg(list : taasmoutput;regsrc,regdst : tregister64;delete:boolean);
  174. begin
  175. if delete then
  176. cg.ungetregister(list,regsrc.reglo);
  177. cg.a_load_reg_reg(list,OS_32,OS_32,regsrc.reglo,regdst.reglo);
  178. if delete then
  179. cg.ungetregister(list,regsrc.reghi);
  180. cg.a_load_reg_reg(list,OS_32,OS_32,regsrc.reghi,regdst.reghi);
  181. end;
  182. procedure tcg64f32.a_load64_const_reg(list : taasmoutput;value : qword;reg : tregister64);
  183. begin
  184. cg.a_load_const_reg(list,OS_32,lo(value),reg.reglo);
  185. cg.a_load_const_reg(list,OS_32,hi(value),reg.reghi);
  186. end;
  187. procedure tcg64f32.a_load64_loc_reg(list : taasmoutput;const l : tlocation;reg : tregister64;delete :boolean);
  188. begin
  189. case l.loc of
  190. LOC_REFERENCE, LOC_CREFERENCE:
  191. a_load64_ref_reg(list,l.reference,reg,delete);
  192. LOC_REGISTER,LOC_CREGISTER:
  193. a_load64_reg_reg(list,l.register64,reg,delete);
  194. LOC_CONSTANT :
  195. a_load64_const_reg(list,l.valueqword,reg);
  196. else
  197. internalerror(200112292);
  198. end;
  199. end;
  200. procedure tcg64f32.a_load64_loc_ref(list : taasmoutput;const l : tlocation;const ref : treference);
  201. begin
  202. case l.loc of
  203. LOC_REGISTER,LOC_CREGISTER:
  204. a_load64_reg_ref(list,l.reg64,ref);
  205. LOC_CONSTANT :
  206. a_load64_const_ref(list,l.valueqword,ref);
  207. else
  208. internalerror(200203288);
  209. end;
  210. end;
  211. procedure tcg64f32.a_load64_const_loc(list : taasmoutput;value : qword;const l : tlocation);
  212. begin
  213. case l.loc of
  214. LOC_REFERENCE, LOC_CREFERENCE:
  215. a_load64_const_ref(list,value,l.reference);
  216. LOC_REGISTER,LOC_CREGISTER:
  217. a_load64_const_reg(list,value,l.reg64);
  218. else
  219. internalerror(200112293);
  220. end;
  221. end;
  222. procedure tcg64f32.a_load64_reg_loc(list : taasmoutput;reg : tregister64;const l : tlocation);
  223. begin
  224. case l.loc of
  225. LOC_REFERENCE, LOC_CREFERENCE:
  226. a_load64_reg_ref(list,reg,l.reference);
  227. LOC_REGISTER,LOC_CREGISTER:
  228. a_load64_reg_reg(list,reg,l.register64,false);
  229. else
  230. internalerror(200112293);
  231. end;
  232. end;
  233. procedure tcg64f32.a_load64high_reg_ref(list : taasmoutput;reg : tregister;const ref : treference);
  234. var
  235. tmpref: treference;
  236. begin
  237. if target_info.endian = endian_big then
  238. cg.a_load_reg_ref(list,OS_32,OS_32,reg,ref)
  239. else
  240. begin
  241. tmpref := ref;
  242. inc(tmpref.offset,4);
  243. cg.a_load_reg_ref(list,OS_32,OS_32,reg,tmpref)
  244. end;
  245. end;
  246. procedure tcg64f32.a_load64low_reg_ref(list : taasmoutput;reg : tregister;const ref : treference);
  247. var
  248. tmpref: treference;
  249. begin
  250. if target_info.endian = endian_little then
  251. cg.a_load_reg_ref(list,OS_32,OS_32,reg,ref)
  252. else
  253. begin
  254. tmpref := ref;
  255. inc(tmpref.offset,4);
  256. cg.a_load_reg_ref(list,OS_32,OS_32,reg,tmpref)
  257. end;
  258. end;
  259. procedure tcg64f32.a_load64high_ref_reg(list : taasmoutput;const ref : treference;reg : tregister);
  260. var
  261. tmpref: treference;
  262. begin
  263. if target_info.endian = endian_big then
  264. cg.a_load_ref_reg(list,OS_32,OS_32,ref,reg)
  265. else
  266. begin
  267. tmpref := ref;
  268. inc(tmpref.offset,4);
  269. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg)
  270. end;
  271. end;
  272. procedure tcg64f32.a_load64low_ref_reg(list : taasmoutput;const ref : treference;reg : tregister);
  273. var
  274. tmpref: treference;
  275. begin
  276. if target_info.endian = endian_little then
  277. cg.a_load_ref_reg(list,OS_32,OS_32,ref,reg)
  278. else
  279. begin
  280. tmpref := ref;
  281. inc(tmpref.offset,4);
  282. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg)
  283. end;
  284. end;
  285. procedure tcg64f32.a_load64low_loc_reg(list : taasmoutput;const l : tlocation;reg : tregister);
  286. begin
  287. case l.loc of
  288. LOC_REFERENCE,
  289. LOC_CREFERENCE :
  290. a_load64low_ref_reg(list,l.reference,reg);
  291. LOC_REGISTER :
  292. cg.a_load_reg_reg(list,OS_32,OS_32,l.registerlow,reg);
  293. LOC_CONSTANT :
  294. cg.a_load_const_reg(list,OS_32,lo(l.valueqword),reg);
  295. else
  296. internalerror(200203244);
  297. end;
  298. end;
  299. procedure tcg64f32.a_load64high_loc_reg(list : taasmoutput;const l : tlocation;reg : tregister);
  300. begin
  301. case l.loc of
  302. LOC_REFERENCE,
  303. LOC_CREFERENCE :
  304. a_load64high_ref_reg(list,l.reference,reg);
  305. LOC_REGISTER :
  306. cg.a_load_reg_reg(list,OS_32,OS_32,l.registerhigh,reg);
  307. LOC_CONSTANT :
  308. cg.a_load_const_reg(list,OS_32,hi(l.valueqword),reg);
  309. else
  310. internalerror(200203244);
  311. end;
  312. end;
  313. procedure tcg64f32.a_op64_const_loc(list : taasmoutput;op:TOpCG;value : qword;const l: tlocation);
  314. begin
  315. case l.loc of
  316. LOC_REFERENCE, LOC_CREFERENCE:
  317. a_op64_const_ref(list,op,value,l.reference);
  318. LOC_REGISTER,LOC_CREGISTER:
  319. a_op64_const_reg(list,op,value,l.register64);
  320. else
  321. internalerror(200203292);
  322. end;
  323. end;
  324. procedure tcg64f32.a_op64_reg_loc(list : taasmoutput;op:TOpCG;reg : tregister64;const l : tlocation);
  325. begin
  326. case l.loc of
  327. LOC_REFERENCE, LOC_CREFERENCE:
  328. a_op64_reg_ref(list,op,reg,l.reference);
  329. LOC_REGISTER,LOC_CREGISTER:
  330. a_op64_reg_reg(list,op,reg,l.register64);
  331. else
  332. internalerror(2002032422);
  333. end;
  334. end;
  335. procedure tcg64f32.a_op64_loc_reg(list : taasmoutput;op:TOpCG;const l : tlocation;reg : tregister64);
  336. begin
  337. case l.loc of
  338. LOC_REFERENCE, LOC_CREFERENCE:
  339. a_op64_ref_reg(list,op,l.reference,reg);
  340. LOC_REGISTER,LOC_CREGISTER:
  341. a_op64_reg_reg(list,op,l.register64,reg);
  342. LOC_CONSTANT :
  343. a_op64_const_reg(list,op,l.valueqword,reg);
  344. else
  345. internalerror(200203242);
  346. end;
  347. end;
  348. procedure tcg64f32.a_op64_ref_reg(list : taasmoutput;op:TOpCG;const ref : treference;reg : tregister64);
  349. var
  350. tempreg: tregister64;
  351. begin
  352. tempreg.reghi:=cg.getintregister(list,OS_INT);
  353. tempreg.reglo:=cg.getintregister(list,OS_INT);
  354. a_load64_ref_reg(list,ref,tempreg,false);
  355. a_op64_reg_reg(list,op,tempreg,reg);
  356. cg.ungetregister(list,tempreg.reglo);
  357. cg.ungetregister(list,tempreg.reghi);
  358. end;
  359. procedure tcg64f32.a_op64_reg_ref(list : taasmoutput;op:TOpCG;reg : tregister64; const ref: treference);
  360. var
  361. tempreg: tregister64;
  362. begin
  363. tempreg.reghi:=cg.getintregister(list,OS_INT);
  364. tempreg.reglo:=cg.getintregister(list,OS_INT);
  365. a_load64_ref_reg(list,ref,tempreg,false);
  366. a_op64_reg_reg(list,op,reg,tempreg);
  367. a_load64_reg_ref(list,tempreg,ref);
  368. cg.ungetregister(list,tempreg.reglo);
  369. cg.ungetregister(list,tempreg.reghi);
  370. end;
  371. procedure tcg64f32.a_op64_const_ref(list : taasmoutput;op:TOpCG;value : qword;const ref : treference);
  372. var
  373. tempreg: tregister64;
  374. begin
  375. tempreg.reghi:=cg.getintregister(list,OS_INT);
  376. tempreg.reglo:=cg.getintregister(list,OS_INT);
  377. a_load64_ref_reg(list,ref,tempreg,false);
  378. a_op64_const_reg(list,op,value,tempreg);
  379. a_load64_reg_ref(list,tempreg,ref);
  380. cg.ungetregister(list,tempreg.reglo);
  381. cg.ungetregister(list,tempreg.reghi);
  382. end;
  383. procedure tcg64f32.a_param64_reg(list : taasmoutput;reg : tregister64;const locpara : tparalocation);
  384. var
  385. tmplochi,tmploclo: tparalocation;
  386. begin
  387. paramanager.splitparaloc64(locpara,tmploclo,tmplochi);
  388. cg.a_param_reg(list,OS_32,reg.reghi,tmplochi);
  389. cg.a_param_reg(list,OS_32,reg.reglo,tmploclo);
  390. end;
  391. procedure tcg64f32.a_param64_const(list : taasmoutput;value : qword;const locpara : tparalocation);
  392. var
  393. tmplochi,tmploclo: tparalocation;
  394. begin
  395. paramanager.splitparaloc64(locpara,tmploclo,tmplochi);
  396. cg.a_param_const(list,OS_32,hi(value),tmplochi);
  397. cg.a_param_const(list,OS_32,lo(value),tmploclo);
  398. end;
  399. procedure tcg64f32.a_param64_ref(list : taasmoutput;const r : treference;const locpara : tparalocation);
  400. var
  401. tmprefhi,tmpreflo : treference;
  402. tmploclo,tmplochi : tparalocation;
  403. begin
  404. paramanager.splitparaloc64(locpara,tmploclo,tmplochi);
  405. tmprefhi:=r;
  406. tmpreflo:=r;
  407. if target_info.endian=endian_big then
  408. inc(tmpreflo.offset,4)
  409. else
  410. inc(tmprefhi.offset,4);
  411. cg.a_param_ref(list,OS_32,tmprefhi,tmplochi);
  412. cg.a_param_ref(list,OS_32,tmpreflo,tmploclo);
  413. end;
  414. procedure tcg64f32.a_param64_loc(list : taasmoutput;const l:tlocation;const locpara : tparalocation);
  415. begin
  416. case l.loc of
  417. LOC_REGISTER,
  418. LOC_CREGISTER :
  419. a_param64_reg(list,l.register64,locpara);
  420. LOC_CONSTANT :
  421. a_param64_const(list,l.valueqword,locpara);
  422. LOC_CREFERENCE,
  423. LOC_REFERENCE :
  424. a_param64_ref(list,l.reference,locpara);
  425. else
  426. internalerror(200203287);
  427. end;
  428. end;
  429. procedure tcg64f32.g_rangecheck64(list : taasmoutput;const l:tlocation;fromdef,todef:tdef);
  430. var
  431. neglabel,
  432. poslabel,
  433. endlabel: tasmlabel;
  434. hreg : tregister;
  435. hdef : torddef;
  436. opsize : tcgsize;
  437. oldregisterdef: boolean;
  438. from_signed,to_signed: boolean;
  439. got_scratch: boolean;
  440. temploc : tlocation;
  441. begin
  442. from_signed := is_signed(fromdef);
  443. to_signed := is_signed(todef);
  444. if not is_64bit(todef) then
  445. begin
  446. oldregisterdef := registerdef;
  447. registerdef := false;
  448. { get the high dword in a register }
  449. if l.loc in [LOC_REGISTER,LOC_CREGISTER] then
  450. begin
  451. hreg := l.registerhigh;
  452. got_scratch := false
  453. end
  454. else
  455. begin
  456. hreg:=cg.getintregister(list,OS_INT);
  457. got_scratch := true;
  458. a_load64high_ref_reg(list,l.reference,hreg);
  459. end;
  460. objectlibrary.getlabel(poslabel);
  461. { check high dword, must be 0 (for positive numbers) }
  462. cg.a_cmp_const_reg_label(list,OS_32,OC_EQ,0,hreg,poslabel);
  463. { It can also be $ffffffff, but only for negative numbers }
  464. if from_signed and to_signed then
  465. begin
  466. objectlibrary.getlabel(neglabel);
  467. cg.a_cmp_const_reg_label(list,OS_32,OC_EQ,aword(-1),hreg,neglabel);
  468. end;
  469. { !!! freeing of register should happen directly after compare! (JM) }
  470. if got_scratch then
  471. cg.ungetregister(list,hreg);
  472. { For all other values we have a range check error }
  473. cg.a_call_name(list,'FPC_RANGEERROR');
  474. { if the high dword = 0, the low dword can be considered a }
  475. { simple cardinal }
  476. cg.a_label(list,poslabel);
  477. hdef:=torddef.create(u32bit,0,cardinal($ffffffff));
  478. location_copy(temploc,l);
  479. temploc.size:=OS_32;
  480. if (temploc.loc in [LOC_REFERENCE,LOC_CREFERENCE]) and
  481. (target_info.endian = endian_big) then
  482. inc(temploc.reference.offset,4);
  483. cg.g_rangecheck(list,temploc,hdef,todef);
  484. hdef.free;
  485. if from_signed and to_signed then
  486. begin
  487. objectlibrary.getlabel(endlabel);
  488. cg.a_jmp_always(list,endlabel);
  489. { if the high dword = $ffffffff, then the low dword (when }
  490. { considered as a longint) must be < 0 }
  491. cg.a_label(list,neglabel);
  492. if l.loc in [LOC_REGISTER,LOC_CREGISTER] then
  493. begin
  494. hreg := l.registerlow;
  495. got_scratch := false
  496. end
  497. else
  498. begin
  499. hreg:=cg.getintregister(list,OS_INT);
  500. got_scratch := true;
  501. a_load64low_ref_reg(list,l.reference,hreg);
  502. end;
  503. { get a new neglabel (JM) }
  504. objectlibrary.getlabel(neglabel);
  505. cg.a_cmp_const_reg_label(list,OS_32,OC_LT,0,hreg,neglabel);
  506. { !!! freeing of register should happen directly after compare! (JM) }
  507. if got_scratch then
  508. cg.ungetregister(list,hreg);
  509. cg.a_call_name(list,'FPC_RANGEERROR');
  510. { if we get here, the 64bit value lies between }
  511. { longint($80000000) and -1 (JM) }
  512. cg.a_label(list,neglabel);
  513. hdef:=torddef.create(s32bit,longint($80000000),-1);
  514. location_copy(temploc,l);
  515. temploc.size:=OS_32;
  516. cg.g_rangecheck(list,temploc,hdef,todef);
  517. hdef.free;
  518. cg.a_label(list,endlabel);
  519. end;
  520. registerdef := oldregisterdef;
  521. end
  522. else
  523. { todef = 64bit int }
  524. { no 64bit subranges supported, so only a small check is necessary }
  525. { if both are signed or both are unsigned, no problem! }
  526. if (from_signed xor to_signed) and
  527. { also not if the fromdef is unsigned and < 64bit, since that will }
  528. { always fit in a 64bit int (todef is 64bit) }
  529. (from_signed or
  530. (torddef(fromdef).typ = u64bit)) then
  531. begin
  532. { in all cases, there is only a problem if the higest bit is set }
  533. if l.loc in [LOC_REGISTER,LOC_CREGISTER] then
  534. begin
  535. if is_64bit(fromdef) then
  536. begin
  537. hreg := l.registerhigh;
  538. opsize := OS_32;
  539. end
  540. else
  541. begin
  542. hreg := l.register;
  543. opsize := def_cgsize(fromdef);
  544. end;
  545. got_scratch := false;
  546. end
  547. else
  548. begin
  549. hreg:=cg.getintregister(list,OS_INT);
  550. got_scratch := true;
  551. opsize := def_cgsize(fromdef);
  552. if opsize in [OS_64,OS_S64] then
  553. a_load64high_ref_reg(list,l.reference,hreg)
  554. else
  555. cg.a_load_ref_reg(list,opsize,OS_INT,l.reference,hreg);
  556. end;
  557. objectlibrary.getlabel(poslabel);
  558. cg.a_cmp_const_reg_label(list,opsize,OC_GTE,0,hreg,poslabel);
  559. { !!! freeing of register should happen directly after compare! (JM) }
  560. if got_scratch then
  561. cg.ungetregister(list,hreg);
  562. cg.a_call_name(list,'FPC_RANGEERROR');
  563. cg.a_label(list,poslabel);
  564. end;
  565. end;
  566. function tcg64f32.optimize64_op_const_reg(list: taasmoutput; var op: topcg; var a : qword; var reg: tregister64): boolean;
  567. var
  568. lowvalue, highvalue : cardinal;
  569. hreg: tregister;
  570. begin
  571. lowvalue := cardinal(a);
  572. highvalue:= a shr 32;
  573. { assume it will be optimized out }
  574. optimize64_op_const_reg := true;
  575. case op of
  576. OP_ADD:
  577. begin
  578. if a = 0 then
  579. exit;
  580. end;
  581. OP_AND:
  582. begin
  583. if lowvalue <> high(cardinal) then
  584. cg.a_op_const_reg(list,op,OS_32,lowvalue,reg.reglo);
  585. if highvalue <> high(cardinal) then
  586. cg.a_op_const_reg(list,op,OS_32,highvalue,reg.reghi);
  587. { already emitted correctly }
  588. exit;
  589. end;
  590. OP_OR:
  591. begin
  592. if lowvalue <> 0 then
  593. cg.a_op_const_reg(list,op,OS_32,lowvalue,reg.reglo);
  594. if highvalue <> 0 then
  595. cg.a_op_const_reg(list,op,OS_32,highvalue,reg.reghi);
  596. { already emitted correctly }
  597. exit;
  598. end;
  599. OP_SUB:
  600. begin
  601. if a = 0 then
  602. exit;
  603. end;
  604. OP_XOR:
  605. begin
  606. end;
  607. OP_SHL:
  608. begin
  609. if a = 0 then
  610. exit;
  611. { simply clear low-register
  612. and shift the rest and swap
  613. registers.
  614. }
  615. if (a > 31) then
  616. begin
  617. cg.a_load_const_reg(list,OS_32,0,reg.reglo);
  618. cg.a_op_const_reg(list,OP_SHL,OS_32,a mod 32,reg.reghi);
  619. { swap the registers }
  620. hreg := reg.reghi;
  621. reg.reghi := reg.reglo;
  622. reg.reglo := hreg;
  623. exit;
  624. end;
  625. end;
  626. OP_SHR:
  627. begin
  628. if a = 0 then exit;
  629. { simply clear high-register
  630. and shift the rest and swap
  631. registers.
  632. }
  633. if (a > 31) then
  634. begin
  635. cg.a_load_const_reg(list,OS_32,0,reg.reghi);
  636. cg.a_op_const_reg(list,OP_SHL,OS_32,a mod 32,reg.reglo);
  637. { swap the registers }
  638. hreg := reg.reghi;
  639. reg.reghi := reg.reglo;
  640. reg.reglo := hreg;
  641. exit;
  642. end;
  643. end;
  644. OP_IMUL,OP_MUL:
  645. begin
  646. if a = 1 then exit;
  647. end;
  648. OP_IDIV,OP_DIV:
  649. begin
  650. if a = 1 then exit;
  651. end;
  652. else
  653. internalerror(20020817);
  654. end;
  655. optimize64_op_const_reg := false;
  656. end;
  657. (*
  658. procedure int64f32_assignment_int64_reg(p : passignmentnode);
  659. begin
  660. end;
  661. begin
  662. p2_assignment:=@int64f32_assignement_int64;
  663. *)
  664. end.
  665. {
  666. $Log$
  667. Revision 1.55 2003-12-07 15:00:45 jonas
  668. * fixed g_rangecheck64 so it works again for big endian
  669. Revision 1.54 2003/12/06 01:15:22 florian
  670. * reverted Peter's alloctemp patch; hopefully properly
  671. Revision 1.53 2003/12/03 23:13:19 peter
  672. * delayed paraloc allocation, a_param_*() gets extra parameter
  673. if it needs to allocate temp or real paralocation
  674. * optimized/simplified int-real loading
  675. Revision 1.52 2003/10/10 17:48:13 peter
  676. * old trgobj moved to x86/rgcpu and renamed to trgx86fpu
  677. * tregisteralloctor renamed to trgobj
  678. * removed rgobj from a lot of units
  679. * moved location_* and reference_* to cgobj
  680. * first things for mmx register allocation
  681. Revision 1.51 2003/10/09 21:31:37 daniel
  682. * Register allocator splitted, ans abstract now
  683. Revision 1.50 2003/10/01 20:34:48 peter
  684. * procinfo unit contains tprocinfo
  685. * cginfo renamed to cgbase
  686. * moved cgmessage to verbose
  687. * fixed ppc and sparc compiles
  688. Revision 1.49 2003/09/03 15:55:00 peter
  689. * NEWRA branch merged
  690. Revision 1.48.2.2 2003/08/28 18:35:07 peter
  691. * tregister changed to cardinal
  692. Revision 1.48.2.1 2003/08/27 20:23:55 peter
  693. * remove old ra code
  694. Revision 1.48 2003/07/02 22:18:04 peter
  695. * paraloc splitted in callerparaloc,calleeparaloc
  696. * sparc calling convention updates
  697. Revision 1.47 2003/06/03 21:11:09 peter
  698. * cg.a_load_* get a from and to size specifier
  699. * makeregsize only accepts newregister
  700. * i386 uses generic tcgnotnode,tcgunaryminus
  701. Revision 1.46 2003/06/03 13:01:59 daniel
  702. * Register allocator finished
  703. Revision 1.45 2003/06/01 21:38:06 peter
  704. * getregisterfpu size parameter added
  705. * op_const_reg size parameter added
  706. * sparc updates
  707. Revision 1.44 2003/05/14 19:31:37 jonas
  708. * fixed a_param64_reg
  709. Revision 1.43 2003/04/27 14:48:09 jonas
  710. * fixed Florian's quick hack :)
  711. * fixed small bug 64bit range checking code
  712. Revision 1.42 2003/04/27 09:10:49 florian
  713. * quick fix for param64 for intel
  714. Revision 1.41 2003/04/27 08:23:51 florian
  715. * fixed parameter passing for 64 bit ints
  716. Revision 1.40 2003/04/23 20:16:03 peter
  717. + added currency support based on int64
  718. + is_64bit for use in cg units instead of is_64bitint
  719. * removed cgmessage from n386add, replace with internalerrors
  720. Revision 1.39 2003/04/22 10:09:34 daniel
  721. + Implemented the actual register allocator
  722. + Scratch registers unavailable when new register allocator used
  723. + maybe_save/maybe_restore unavailable when new register allocator used
  724. Revision 1.38 2003/04/07 08:52:58 jonas
  725. * fixed compiling error
  726. Revision 1.37 2003/04/07 08:45:09 jonas
  727. + generic a_op64_reg_ref implementation
  728. Revision 1.36 2003/03/28 19:16:56 peter
  729. * generic constructor working for i386
  730. * remove fixed self register
  731. * esi added as address register for i386
  732. Revision 1.35 2003/02/19 22:00:14 daniel
  733. * Code generator converted to new register notation
  734. - Horribily outdated todo.txt removed
  735. Revision 1.34 2003/01/08 18:43:56 daniel
  736. * Tregister changed into a record
  737. Revision 1.33 2003/01/05 13:36:53 florian
  738. * x86-64 compiles
  739. + very basic support for float128 type (x86-64 only)
  740. Revision 1.32 2002/11/25 17:43:16 peter
  741. * splitted defbase in defutil,symutil,defcmp
  742. * merged isconvertable and is_equal into compare_defs(_ext)
  743. * made operator search faster by walking the list only once
  744. Revision 1.31 2002/10/05 12:43:23 carl
  745. * fixes for Delphi 6 compilation
  746. (warning : Some features do not work under Delphi)
  747. Revision 1.30 2002/09/17 18:54:01 jonas
  748. * a_load_reg_reg() now has two size parameters: source and dest. This
  749. allows some optimizations on architectures that don't encode the
  750. register size in the register name.
  751. Revision 1.29 2002/09/10 21:24:38 jonas
  752. * fixed a_param64_ref
  753. Revision 1.28 2002/09/07 15:25:00 peter
  754. * old logs removed and tabs fixed
  755. Revision 1.27 2002/08/19 18:17:47 carl
  756. + optimize64_op_const_reg implemented (optimizes 64-bit constant opcodes)
  757. * more fixes to m68k for 64-bit operations
  758. Revision 1.26 2002/08/17 22:09:43 florian
  759. * result type handling in tcgcal.pass_2 overhauled
  760. * better tnode.dowrite
  761. * some ppc stuff fixed
  762. Revision 1.25 2002/08/14 18:41:47 jonas
  763. - remove valuelow/valuehigh fields from tlocation, because they depend
  764. on the endianess of the host operating system -> difficult to get
  765. right. Use lo/hi(location.valueqword) instead (remember to use
  766. valueqword and not value!!)
  767. Revision 1.24 2002/08/11 14:32:26 peter
  768. * renamed current_library to objectlibrary
  769. Revision 1.23 2002/08/11 13:24:11 peter
  770. * saving of asmsymbols in ppu supported
  771. * asmsymbollist global is removed and moved into a new class
  772. tasmlibrarydata that will hold the info of a .a file which
  773. corresponds with a single module. Added librarydata to tmodule
  774. to keep the library info stored for the module. In the future the
  775. objectfiles will also be stored to the tasmlibrarydata class
  776. * all getlabel/newasmsymbol and friends are moved to the new class
  777. Revision 1.22 2002/07/28 15:57:15 jonas
  778. * fixed a_load64_const_reg() for big endian systems
  779. Revision 1.21 2002/07/20 11:57:52 florian
  780. * types.pas renamed to defbase.pas because D6 contains a types
  781. unit so this would conflicts if D6 programms are compiled
  782. + Willamette/SSE2 instructions to assembler added
  783. Revision 1.20 2002/07/12 10:14:26 jonas
  784. * some big-endian fixes
  785. Revision 1.19 2002/07/11 07:23:17 jonas
  786. + generic implementations of a_op64_ref_reg() and a_op64_const_ref()
  787. (only works for processors with >2 scratch registers)
  788. Revision 1.18 2002/07/10 11:12:44 jonas
  789. * fixed a_op64_const_loc()
  790. Revision 1.17 2002/07/07 09:52:32 florian
  791. * powerpc target fixed, very simple units can be compiled
  792. * some basic stuff for better callparanode handling, far from being finished
  793. Revision 1.16 2002/07/01 18:46:21 peter
  794. * internal linker
  795. * reorganized aasm layer
  796. Revision 1.15 2002/07/01 16:23:52 peter
  797. * cg64 patch
  798. * basics for currency
  799. * asnode updates for class and interface (not finished)
  800. Revision 1.14 2002/05/20 13:30:40 carl
  801. * bugfix of hdisponen (base must be set, not index)
  802. * more portability fixes
  803. Revision 1.13 2002/05/18 13:34:05 peter
  804. * readded missing revisions
  805. Revision 1.12 2002/05/16 19:46:35 carl
  806. + defines.inc -> fpcdefs.inc to avoid conflicts if compiling by hand
  807. + try to fix temp allocation (still in ifdef)
  808. + generic constructor calls
  809. + start of tassembler / tmodulebase class cleanup
  810. Revision 1.10 2002/05/12 16:53:04 peter
  811. * moved entry and exitcode to ncgutil and cgobj
  812. * foreach gets extra argument for passing local data to the
  813. iterator function
  814. * -CR checks also class typecasts at runtime by changing them
  815. into as
  816. * fixed compiler to cycle with the -CR option
  817. * fixed stabs with elf writer, finally the global variables can
  818. be watched
  819. * removed a lot of routines from cga unit and replaced them by
  820. calls to cgobj
  821. * u32bit-s32bit updates for and,or,xor nodes. When one element is
  822. u32bit then the other is typecasted also to u32bit without giving
  823. a rangecheck warning/error.
  824. * fixed pascal calling method with reversing also the high tree in
  825. the parast, detected by tcalcst3 test
  826. Revision 1.9 2002/04/25 20:16:38 peter
  827. * moved more routines from cga/n386util
  828. Revision 1.8 2002/04/21 15:28:51 carl
  829. * a_jmp_cond -> a_jmp_always
  830. Revision 1.7 2002/04/07 13:21:18 carl
  831. + more documentation
  832. }