cgcpu.pas 218 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415
  1. {
  2. Copyright (c) 2003 by Florian Klaempfl
  3. Member of the Free Pascal development team
  4. This unit implements the code generator for the ARM
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. unit cgcpu;
  19. {$i fpcdefs.inc}
  20. interface
  21. uses
  22. globtype,symtype,symdef,
  23. cgbase,cgutils,cgobj,
  24. aasmbase,aasmcpu,aasmtai,aasmdata,
  25. parabase,
  26. cpubase,cpuinfo,cg64f32,rgcpu;
  27. type
  28. { tbasecgarm is shared between all arm architectures }
  29. tbasecgarm = class(tcg)
  30. { true, if the next arithmetic operation should modify the flags }
  31. cgsetflags : boolean;
  32. procedure a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const paraloc : TCGPara);override;
  33. protected
  34. procedure a_load_ref_cgparalocref(list: TAsmList; sourcesize: tcgsize; sizeleft: tcgint; const ref, paralocref: treference; const cgpara: tcgpara; const location: PCGParaLocation); override;
  35. public
  36. procedure a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const paraloc : TCGPara);override;
  37. procedure a_call_name(list : TAsmList;const s : string; weak: boolean);override;
  38. procedure a_call_reg(list : TAsmList;reg: tregister);override;
  39. { move instructions }
  40. procedure a_load_reg_ref(list : TAsmList; fromsize, tosize: tcgsize; reg : tregister;const ref : treference);override;
  41. procedure a_load_reg_reg(list : TAsmList; fromsize, tosize : tcgsize;reg1,reg2 : tregister);override;
  42. function a_internal_load_reg_ref(list : TAsmList; fromsize, tosize: tcgsize; reg : tregister;const ref : treference):treference;
  43. function a_internal_load_ref_reg(list : TAsmList; fromsize, tosize : tcgsize;const Ref : treference;reg : tregister):treference;
  44. { fpu move instructions }
  45. procedure a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister); override;
  46. procedure a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister); override;
  47. procedure a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference); override;
  48. procedure g_check_for_fpu_exception(list : TAsmList; force,clear : boolean); override;
  49. procedure a_loadfpu_ref_cgpara(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);override;
  50. { comparison operations }
  51. procedure a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;reg : tregister;
  52. l : tasmlabel);override;
  53. procedure a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel); override;
  54. procedure a_jmp_name(list : TAsmList;const s : string); override;
  55. procedure a_jmp_always(list : TAsmList;l: tasmlabel); override;
  56. procedure a_jmp_flags(list : TAsmList;const f : TResFlags;l: tasmlabel); override;
  57. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: TResFlags; reg: TRegister); override;
  58. procedure g_profilecode(list : TAsmList); override;
  59. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  60. procedure g_proc_exit(list : TAsmList;parasize : longint;nostackframe:boolean); override;
  61. procedure g_maybe_got_init(list : TAsmList); override;
  62. procedure a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);override;
  63. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);override;
  64. procedure g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : tcgint);override;
  65. procedure g_concatcopy_move(list : TAsmList;const source,dest : treference;len : tcgint);
  66. procedure g_concatcopy_internal(list : TAsmList;const source,dest : treference;len : tcgint;aligned : boolean);
  67. procedure g_overflowcheck(list: TAsmList; const l: tlocation; def: tdef); override;
  68. procedure g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);override;
  69. procedure g_save_registers(list : TAsmList);override;
  70. procedure g_restore_registers(list : TAsmList);override;
  71. procedure a_jmp_cond(list : TAsmList;cond : TOpCmp;l: tasmlabel);
  72. procedure fixref(list : TAsmList;var ref : treference);
  73. function handle_load_store(list:TAsmList;op: tasmop;oppostfix : toppostfix;reg:tregister;ref: treference):treference; virtual;
  74. procedure a_loadmm_reg_reg(list: TAsmList; fromsize, tosize : tcgsize;reg1, reg2: tregister;shuffle : pmmshuffle); override;
  75. procedure a_loadmm_ref_reg(list: TAsmList; fromsize, tosize : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle); override;
  76. procedure a_loadmm_reg_ref(list: TAsmList; fromsize, tosize : tcgsize;reg: tregister; const ref: treference;shuffle : pmmshuffle); override;
  77. procedure a_loadmm_intreg_reg(list: TAsmList; fromsize, tosize : tcgsize;intreg, mmreg: tregister; shuffle: pmmshuffle); override;
  78. procedure a_loadmm_reg_intreg(list: TAsmList; fromsize, tosize : tcgsize;mmreg, intreg: tregister; shuffle : pmmshuffle); override;
  79. procedure a_opmm_reg_reg(list: TAsmList; Op: TOpCG; size : tcgsize;src,dst: tregister;shuffle : pmmshuffle); override;
  80. { Transform unsupported methods into Internal errors }
  81. procedure a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; srcsize, dstsize: TCGSize; src, dst: TRegister); override;
  82. { try to generate optimized 32 Bit multiplication, returns true if successful generated }
  83. function try_optimized_mul32_const_reg_reg(list: TAsmList; a: tcgint; src, dst: tregister) : boolean;
  84. { clear out potential overflow bits from 8 or 16 bit operations
  85. the upper 24/16 bits of a register after an operation }
  86. procedure maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  87. { mla for thumb requires that none of the registers is equal to r13/r15, this method ensures this }
  88. procedure safe_mla(list: TAsmList;op1,op2,op3,op4 : TRegister);
  89. procedure g_maybe_tls_init(list : TAsmList); override;
  90. end;
  91. { tcgarm is shared between normal arm and thumb-2 }
  92. tcgarm = class(tbasecgarm)
  93. procedure a_op_const_reg(list : TAsmList; Op: TOpCG; size: TCGSize; a: tcgint; reg: TRegister); override;
  94. procedure a_op_const_ref(list : TAsmList; Op: TOpCG; size: TCGSize; a: tcgint; const ref: TReference); override;
  95. procedure a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; src, dst: TRegister); override;
  96. procedure a_op_const_reg_reg(list: TAsmList; op: TOpCg;
  97. size: tcgsize; a: tcgint; src, dst: tregister); override;
  98. procedure a_op_reg_reg_reg(list: TAsmList; op: TOpCg;
  99. size: tcgsize; src1, src2, dst: tregister); override;
  100. procedure a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  101. procedure a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  102. procedure a_load_const_reg(list : TAsmList; size: tcgsize; a : tcgint;reg : tregister);override;
  103. procedure a_load_ref_reg(list : TAsmList; fromsize, tosize : tcgsize;const Ref : treference;reg : tregister);override;
  104. procedure g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: tcgint); override;
  105. {Multiply two 32-bit registers into lo and hi 32-bit registers}
  106. procedure a_mul_reg_reg_pair(list: tasmlist; size: tcgsize; src1,src2,dstlo,dsthi: tregister); override;
  107. end;
  108. { normal arm cg }
  109. tarmcgarm = class(tcgarm)
  110. procedure init_register_allocators;override;
  111. procedure done_register_allocators;override;
  112. end;
  113. { 64 bit cg for all arm flavours }
  114. tbasecg64farm = class(tcg64f32)
  115. end;
  116. { tcg64farm is shared between normal arm and thumb-2 }
  117. tcg64farm = class(tbasecg64farm)
  118. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  119. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);override;
  120. procedure a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);override;
  121. procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;
  122. procedure a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  123. procedure a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  124. procedure a_loadmm_intreg64_reg(list: TAsmList; mmsize: tcgsize; intreg: tregister64; mmreg: tregister);override;
  125. procedure a_loadmm_reg_intreg64(list: TAsmList; mmsize: tcgsize; mmreg: tregister; intreg: tregister64);override;
  126. end;
  127. tarmcg64farm = class(tcg64farm)
  128. end;
  129. tthumbcgarm = class(tbasecgarm)
  130. procedure init_register_allocators;override;
  131. procedure done_register_allocators;override;
  132. procedure g_proc_entry(list: TAsmList; localsize: longint; nostackframe: boolean);override;
  133. procedure g_proc_exit(list : TAsmList;parasize : longint;nostackframe:boolean); override;
  134. procedure a_op_reg_reg(list: TAsmList; Op: TOpCG; size: TCGSize; src,dst: TRegister);override;
  135. procedure a_op_const_reg(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; dst: tregister);override;
  136. procedure a_op_const_reg_reg(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister); override;
  137. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: TResFlags; reg: TRegister); override;
  138. procedure a_load_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const Ref: treference; reg: tregister);override;
  139. procedure a_load_const_reg(list: TAsmList; size: tcgsize; a: tcgint; reg: tregister);override;
  140. procedure g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: tcgint); override;
  141. function handle_load_store(list: TAsmList; op: tasmop; oppostfix: toppostfix; reg: tregister; ref: treference): treference; override;
  142. end;
  143. tthumbcg64farm = class(tbasecg64farm)
  144. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  145. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);override;
  146. end;
  147. tthumb2cgarm = class(tcgarm)
  148. procedure init_register_allocators;override;
  149. procedure done_register_allocators;override;
  150. procedure a_call_reg(list : TAsmList;reg: tregister);override;
  151. procedure a_load_const_reg(list : TAsmList; size: tcgsize; a : tcgint;reg : tregister);override;
  152. procedure a_load_ref_reg(list : TAsmList; fromsize, tosize : tcgsize;const Ref : treference;reg : tregister);override;
  153. procedure a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; src, dst: TRegister); override;
  154. procedure a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  155. procedure a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  156. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: TResFlags; reg: TRegister); override;
  157. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  158. procedure g_proc_exit(list : TAsmList;parasize : longint;nostackframe:boolean); override;
  159. function handle_load_store(list:TAsmList;op: tasmop;oppostfix : toppostfix;reg:tregister;ref: treference):treference; override;
  160. procedure a_loadmm_reg_reg(list: TAsmList; fromsize, tosize : tcgsize;reg1, reg2: tregister;shuffle : pmmshuffle); override;
  161. procedure a_loadmm_ref_reg(list: TAsmList; fromsize, tosize : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle); override;
  162. procedure a_loadmm_reg_ref(list: TAsmList; fromsize, tosize : tcgsize;reg: tregister; const ref: treference;shuffle : pmmshuffle); override;
  163. procedure a_loadmm_intreg_reg(list: TAsmList; fromsize, tosize : tcgsize;intreg, mmreg: tregister; shuffle: pmmshuffle); override;
  164. procedure a_loadmm_reg_intreg(list: TAsmList; fromsize, tosize : tcgsize;mmreg, intreg: tregister; shuffle : pmmshuffle); override;
  165. end;
  166. tthumb2cg64farm = class(tcg64farm)
  167. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  168. end;
  169. const
  170. OpCmp2AsmCond : Array[topcmp] of TAsmCond = (C_NONE,C_EQ,C_GT,
  171. C_LT,C_GE,C_LE,C_NE,C_LS,C_CC,C_CS,C_HI);
  172. winstackpagesize = 4096;
  173. function get_fpu_postfix(def : tdef) : toppostfix;
  174. procedure create_codegen;
  175. implementation
  176. uses
  177. globals,verbose,systems,cutils,
  178. aopt,aoptcpu,
  179. fmodule,
  180. symconst,symsym,symtable,
  181. tgobj,
  182. procinfo,cpupi,
  183. paramgr;
  184. { Range check must be disabled explicitly as conversions between signed and unsigned
  185. 32-bit values are done without explicit typecasts }
  186. {$R-}
  187. function get_fpu_postfix(def : tdef) : toppostfix;
  188. begin
  189. if def.typ=floatdef then
  190. begin
  191. case tfloatdef(def).floattype of
  192. s32real:
  193. result:=PF_S;
  194. s64real:
  195. result:=PF_D;
  196. s80real:
  197. result:=PF_E;
  198. else
  199. internalerror(200401272);
  200. end;
  201. end
  202. else
  203. internalerror(200401271);
  204. end;
  205. procedure tarmcgarm.init_register_allocators;
  206. begin
  207. inherited init_register_allocators;
  208. { currently, we always save R14, so we can use it }
  209. if (target_info.system<>system_arm_darwin) then
  210. begin
  211. if assigned(current_procinfo) and (current_procinfo.framepointer<>NR_R11) then
  212. rg[R_INTREGISTER]:=trgintcpu.create(R_INTREGISTER,R_SUBWHOLE,
  213. [RS_R0,RS_R1,RS_R2,RS_R3,RS_R12,RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,
  214. RS_R9,RS_R10,RS_R11,RS_R14],first_int_imreg,[])
  215. else
  216. rg[R_INTREGISTER]:=trgintcpu.create(R_INTREGISTER,R_SUBWHOLE,
  217. [RS_R0,RS_R1,RS_R2,RS_R3,RS_R12,RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,
  218. RS_R9,RS_R10,RS_R14],first_int_imreg,[])
  219. end
  220. else
  221. { r7 is not available on Darwin, it's used as frame pointer (always,
  222. for backtrace support -- also in gcc/clang -> R11 can be used).
  223. r9 is volatile }
  224. rg[R_INTREGISTER]:=trgintcpu.create(R_INTREGISTER,R_SUBWHOLE,
  225. [RS_R0,RS_R1,RS_R2,RS_R3,RS_R9,RS_R12,RS_R4,RS_R5,RS_R6,RS_R8,
  226. RS_R10,RS_R11,RS_R14],first_int_imreg,[]);
  227. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBNONE,
  228. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7],first_fpu_imreg,[]);
  229. { The register allocator currently cannot deal with multiple
  230. non-overlapping subregs per register, so we can only use
  231. half the single precision registers for now (as sub registers of the
  232. double precision ones). }
  233. if FPUARM_HAS_32REGS in fpu_capabilities[current_settings.fputype] then
  234. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBFD,
  235. [RS_D0,RS_D1,RS_D2,RS_D3,RS_D4,RS_D5,RS_D6,RS_D7,
  236. RS_D16,RS_D17,RS_D18,RS_D19,RS_D20,RS_D21,RS_D22,RS_D23,RS_D24,RS_D25,RS_D26,RS_D27,RS_D28,RS_D29,RS_D30,RS_D31,
  237. RS_D8,RS_D9,RS_D10,RS_D11,RS_D12,RS_D13,RS_D14,RS_D15
  238. ],first_mm_imreg,[])
  239. else
  240. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBFD,
  241. [RS_D0,RS_D1,RS_D2,RS_D3,RS_D4,RS_D5,RS_D6,RS_D7,RS_D8,RS_D9,RS_D10,RS_D11,RS_D12,RS_D13,RS_D14,RS_D15],first_mm_imreg,[]);
  242. end;
  243. procedure tarmcgarm.done_register_allocators;
  244. begin
  245. rg[R_INTREGISTER].free;
  246. rg[R_FPUREGISTER].free;
  247. rg[R_MMREGISTER].free;
  248. inherited done_register_allocators;
  249. end;
  250. procedure tcgarm.a_load_const_reg(list : TAsmList; size: tcgsize; a : tcgint;reg : tregister);
  251. var
  252. imm_shift : byte;
  253. l : tasmlabel;
  254. hr : treference;
  255. imm1, imm2: DWord;
  256. begin
  257. if not(size in [OS_8,OS_S8,OS_16,OS_S16,OS_32,OS_S32]) then
  258. internalerror(2002090902);
  259. if is_shifter_const(a,imm_shift) then
  260. list.concat(taicpu.op_reg_const(A_MOV,reg,a))
  261. else if is_shifter_const(not(a),imm_shift) then
  262. list.concat(taicpu.op_reg_const(A_MVN,reg,not(a)))
  263. { loading of constants with mov and orr }
  264. else if (split_into_shifter_const(a,imm1, imm2)) then
  265. begin
  266. list.concat(taicpu.op_reg_const(A_MOV,reg, imm1));
  267. list.concat(taicpu.op_reg_reg_const(A_ORR,reg,reg, imm2));
  268. end
  269. { loading of constants with mvn and bic }
  270. else if (split_into_shifter_const(not(a), imm1, imm2)) then
  271. begin
  272. list.concat(taicpu.op_reg_const(A_MVN,reg, imm1));
  273. list.concat(taicpu.op_reg_reg_const(A_BIC,reg,reg, imm2));
  274. end
  275. else
  276. begin
  277. reference_reset(hr,4,[]);
  278. current_asmdata.getjumplabel(l);
  279. cg.a_label(current_procinfo.aktlocaldata,l);
  280. hr.symboldata:=current_procinfo.aktlocaldata.last;
  281. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(longint(a)));
  282. hr.symbol:=l;
  283. hr.base:=NR_PC;
  284. list.concat(taicpu.op_reg_ref(A_LDR,reg,hr));
  285. end;
  286. end;
  287. procedure tcgarm.a_load_ref_reg(list : TAsmList; fromsize, tosize : tcgsize;const Ref : treference;reg : tregister);
  288. var
  289. oppostfix:toppostfix;
  290. usedtmpref: treference;
  291. tmpreg,tmpreg2 : tregister;
  292. so : tshifterop;
  293. dir : integer;
  294. begin
  295. if (TCGSize2Size[FromSize] >= TCGSize2Size[ToSize]) then
  296. FromSize := ToSize;
  297. case FromSize of
  298. { signed integer registers }
  299. OS_8:
  300. oppostfix:=PF_B;
  301. OS_S8:
  302. oppostfix:=PF_SB;
  303. OS_16:
  304. oppostfix:=PF_H;
  305. OS_S16:
  306. oppostfix:=PF_SH;
  307. OS_32,
  308. OS_S32:
  309. oppostfix:=PF_None;
  310. else
  311. InternalError(200308297);
  312. end;
  313. if (fromsize=OS_S8) and
  314. (not (CPUARM_HAS_ALL_MEM in cpu_capabilities[current_settings.cputype])) then
  315. oppostfix:=PF_B;
  316. if ((ref.alignment in [1,2]) and (ref.alignment<tcgsize2size[fromsize])) or
  317. ((not (CPUARM_HAS_ALL_MEM in cpu_capabilities[current_settings.cputype])) and
  318. (oppostfix in [PF_SH,PF_H])) then
  319. begin
  320. if target_info.endian=endian_big then
  321. dir:=-1
  322. else
  323. dir:=1;
  324. case FromSize of
  325. OS_16,OS_S16:
  326. begin
  327. { only complicated references need an extra loadaddr }
  328. if assigned(ref.symbol) or
  329. (ref.index<>NR_NO) or
  330. (ref.offset<-4095) or
  331. (ref.offset>4094) or
  332. { sometimes the compiler reused registers }
  333. (reg=ref.index) or
  334. (reg=ref.base) then
  335. begin
  336. tmpreg2:=getintregister(list,OS_INT);
  337. a_loadaddr_ref_reg(list,ref,tmpreg2);
  338. reference_reset_base(usedtmpref,tmpreg2,0,ref.temppos,ref.alignment,ref.volatility);
  339. end
  340. else
  341. usedtmpref:=ref;
  342. if target_info.endian=endian_big then
  343. inc(usedtmpref.offset,1);
  344. shifterop_reset(so);so.shiftmode:=SM_LSL;so.shiftimm:=8;
  345. tmpreg:=getintregister(list,OS_INT);
  346. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,reg);
  347. inc(usedtmpref.offset,dir);
  348. if FromSize=OS_16 then
  349. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg)
  350. else
  351. a_internal_load_ref_reg(list,OS_S8,OS_S8,usedtmpref,tmpreg);
  352. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,reg,tmpreg,so));
  353. end;
  354. OS_32,OS_S32:
  355. begin
  356. tmpreg:=getintregister(list,OS_INT);
  357. { only complicated references need an extra loadaddr }
  358. if assigned(ref.symbol) or
  359. (ref.index<>NR_NO) or
  360. (ref.offset<-4095) or
  361. (ref.offset>4092) or
  362. { sometimes the compiler reused registers }
  363. (reg=ref.index) or
  364. (reg=ref.base) then
  365. begin
  366. tmpreg2:=getintregister(list,OS_INT);
  367. a_loadaddr_ref_reg(list,ref,tmpreg2);
  368. reference_reset_base(usedtmpref,tmpreg2,0,ref.temppos,ref.alignment,ref.volatility);
  369. end
  370. else
  371. usedtmpref:=ref;
  372. shifterop_reset(so);so.shiftmode:=SM_LSL;
  373. if ref.alignment=2 then
  374. begin
  375. if target_info.endian=endian_big then
  376. inc(usedtmpref.offset,2);
  377. a_internal_load_ref_reg(list,OS_16,OS_16,usedtmpref,reg);
  378. inc(usedtmpref.offset,dir*2);
  379. a_internal_load_ref_reg(list,OS_16,OS_16,usedtmpref,tmpreg);
  380. so.shiftimm:=16;
  381. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,reg,tmpreg,so));
  382. end
  383. else
  384. begin
  385. tmpreg2:=getintregister(list,OS_INT);
  386. if target_info.endian=endian_big then
  387. inc(usedtmpref.offset,3);
  388. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,reg);
  389. inc(usedtmpref.offset,dir);
  390. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  391. inc(usedtmpref.offset,dir);
  392. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg2);
  393. so.shiftimm:=8;
  394. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,reg,tmpreg,so));
  395. inc(usedtmpref.offset,dir);
  396. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  397. so.shiftimm:=16;
  398. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,reg,tmpreg2,so));
  399. so.shiftimm:=24;
  400. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,reg,tmpreg,so));
  401. end;
  402. end
  403. else
  404. handle_load_store(list,A_LDR,oppostfix,reg,ref);
  405. end;
  406. end
  407. else
  408. handle_load_store(list,A_LDR,oppostfix,reg,ref);
  409. if (fromsize=OS_S8) and
  410. (not (CPUARM_HAS_ALL_MEM in cpu_capabilities[current_settings.cputype])) then
  411. a_load_reg_reg(list,OS_S8,OS_32,reg,reg)
  412. else if (fromsize=OS_S8) and (tosize = OS_16) then
  413. a_load_reg_reg(list,OS_16,OS_32,reg,reg);
  414. end;
  415. procedure tcgarm.g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: tcgint);
  416. var
  417. hsym : tsym;
  418. href : treference;
  419. paraloc : Pcgparalocation;
  420. shift : byte;
  421. begin
  422. { calculate the parameter info for the procdef }
  423. procdef.init_paraloc_info(callerside);
  424. hsym:=tsym(procdef.parast.Find('self'));
  425. if not(assigned(hsym) and
  426. (hsym.typ=paravarsym)) then
  427. internalerror(200305251);
  428. paraloc:=tparavarsym(hsym).paraloc[callerside].location;
  429. while paraloc<>nil do
  430. with paraloc^ do
  431. begin
  432. case loc of
  433. LOC_REGISTER:
  434. begin
  435. if is_shifter_const(ioffset,shift) then
  436. a_op_const_reg(list,OP_SUB,size,ioffset,register)
  437. else
  438. begin
  439. a_load_const_reg(list,OS_ADDR,ioffset,NR_R12);
  440. a_op_reg_reg(list,OP_SUB,size,NR_R12,register);
  441. end;
  442. end;
  443. LOC_REFERENCE:
  444. begin
  445. { offset in the wrapper needs to be adjusted for the stored
  446. return address }
  447. reference_reset_base(href,reference.index,reference.offset+sizeof(aint),ctempposinvalid,sizeof(pint),[]);
  448. if is_shifter_const(ioffset,shift) then
  449. a_op_const_ref(list,OP_SUB,size,ioffset,href)
  450. else
  451. begin
  452. a_load_const_reg(list,OS_ADDR,ioffset,NR_R12);
  453. a_op_reg_ref(list,OP_SUB,size,NR_R12,href);
  454. end;
  455. end
  456. else
  457. internalerror(200309189);
  458. end;
  459. paraloc:=next;
  460. end;
  461. end;
  462. procedure tbasecgarm.a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const paraloc : TCGPara);
  463. var
  464. ref: treference;
  465. begin
  466. paraloc.check_simple_location;
  467. paramanager.allocparaloc(list,paraloc.location);
  468. case paraloc.location^.loc of
  469. LOC_REGISTER,LOC_CREGISTER:
  470. a_load_const_reg(list,size,a,paraloc.location^.register);
  471. LOC_REFERENCE:
  472. begin
  473. reference_reset(ref,paraloc.alignment,[]);
  474. ref.base:=paraloc.location^.reference.index;
  475. ref.offset:=paraloc.location^.reference.offset;
  476. a_load_const_ref(list,size,a,ref);
  477. end;
  478. else
  479. internalerror(2002081101);
  480. end;
  481. end;
  482. procedure tbasecgarm.a_load_ref_cgparalocref(list: TAsmList; sourcesize: tcgsize; sizeleft: tcgint; const ref, paralocref: treference; const cgpara: tcgpara; const location: PCGParaLocation);
  483. begin
  484. { doubles in softemu mode have a strange order of registers and references }
  485. if (cgpara.size=OS_F64) and
  486. (location^.size=OS_32) then
  487. begin
  488. g_concatcopy(list,ref,paralocref,4)
  489. end
  490. else
  491. inherited;
  492. end;
  493. procedure tbasecgarm.a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const paraloc : TCGPara);
  494. var
  495. ref: treference;
  496. tmpreg: tregister;
  497. begin
  498. paraloc.check_simple_location;
  499. paramanager.allocparaloc(list,paraloc.location);
  500. case paraloc.location^.loc of
  501. LOC_REGISTER,LOC_CREGISTER:
  502. a_loadaddr_ref_reg(list,r,paraloc.location^.register);
  503. LOC_REFERENCE:
  504. begin
  505. reference_reset(ref,paraloc.alignment,[]);
  506. ref.base := paraloc.location^.reference.index;
  507. ref.offset := paraloc.location^.reference.offset;
  508. tmpreg := getintregister(list,OS_ADDR);
  509. a_loadaddr_ref_reg(list,r,tmpreg);
  510. a_load_reg_ref(list,OS_ADDR,OS_ADDR,tmpreg,ref);
  511. end;
  512. else
  513. internalerror(2002080701);
  514. end;
  515. end;
  516. procedure tbasecgarm.a_call_name(list : TAsmList;const s : string; weak: boolean);
  517. var
  518. branchopcode: tasmop;
  519. r : treference;
  520. sym : TAsmSymbol;
  521. begin
  522. { use always BL as newer binutils do not translate blx apparently
  523. generating BL is also what clang and gcc do by default }
  524. branchopcode:=A_BL;
  525. if not(weak) then
  526. sym:=current_asmdata.RefAsmSymbol(s,AT_FUNCTION)
  527. else
  528. sym:=current_asmdata.WeakRefAsmSymbol(s,AT_FUNCTION);
  529. reference_reset_symbol(r,sym,0,sizeof(pint),[]);
  530. if (tf_pic_uses_got in target_info.flags) and
  531. (cs_create_pic in current_settings.moduleswitches) then
  532. begin
  533. r.refaddr:=addr_pic
  534. end
  535. else
  536. r.refaddr:=addr_full;
  537. list.concat(taicpu.op_ref(branchopcode,r));
  538. {
  539. the compiler does not properly set this flag anymore in pass 1, and
  540. for now we only need it after pass 2 (I hope) (JM)
  541. if not(pi_do_call in current_procinfo.flags) then
  542. internalerror(2003060703);
  543. }
  544. include(current_procinfo.flags,pi_do_call);
  545. end;
  546. procedure tbasecgarm.a_call_reg(list : TAsmList;reg: tregister);
  547. begin
  548. { check not really correct: should only be used for non-Thumb cpus }
  549. if not(CPUARM_HAS_BLX in cpu_capabilities[current_settings.cputype]) then
  550. begin
  551. list.concat(taicpu.op_reg_reg(A_MOV,NR_R14,NR_PC));
  552. list.concat(taicpu.op_reg_reg(A_MOV,NR_PC,reg));
  553. end
  554. else
  555. list.concat(taicpu.op_reg(A_BLX, reg));
  556. {
  557. the compiler does not properly set this flag anymore in pass 1, and
  558. for now we only need it after pass 2 (I hope) (JM)
  559. if not(pi_do_call in current_procinfo.flags) then
  560. internalerror(2003060703);
  561. }
  562. include(current_procinfo.flags,pi_do_call);
  563. end;
  564. procedure tcgarm.a_op_const_reg(list : TAsmList; Op: TOpCG; size: TCGSize; a: tcgint; reg: TRegister);
  565. begin
  566. a_op_const_reg_reg(list,op,size,a,reg,reg);
  567. end;
  568. procedure tcgarm.a_op_const_ref(list : TAsmList; Op: TOpCG; size: TCGSize; a: tcgint; const ref: TReference);
  569. var
  570. tmpreg,tmpresreg : tregister;
  571. tmpref : treference;
  572. begin
  573. tmpreg:=getintregister(list,size);
  574. tmpresreg:=getintregister(list,size);
  575. tmpref:=a_internal_load_ref_reg(list,size,size,ref,tmpreg);
  576. a_op_const_reg_reg(list,op,size,a,tmpreg,tmpresreg);
  577. a_load_reg_ref(list,size,size,tmpresreg,tmpref);
  578. end;
  579. procedure tcgarm.a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; src, dst: TRegister);
  580. var
  581. so : tshifterop;
  582. begin
  583. if op = OP_NEG then
  584. begin
  585. list.concat(taicpu.op_reg_reg_const(A_RSB,dst,src,0));
  586. maybeadjustresult(list,OP_NEG,size,dst);
  587. end
  588. else if op = OP_NOT then
  589. begin
  590. if size in [OS_8, OS_16, OS_S8, OS_S16] then
  591. begin
  592. shifterop_reset(so);
  593. so.shiftmode:=SM_LSL;
  594. if size in [OS_8, OS_S8] then
  595. so.shiftimm:=24
  596. else
  597. so.shiftimm:=16;
  598. list.concat(taicpu.op_reg_reg_shifterop(A_MVN,dst,src,so));
  599. {Using a shift here allows this to be folded into another instruction}
  600. if size in [OS_S8, OS_S16] then
  601. so.shiftmode:=SM_ASR
  602. else
  603. so.shiftmode:=SM_LSR;
  604. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,dst,so));
  605. end
  606. else
  607. list.concat(taicpu.op_reg_reg(A_MVN,dst,src));
  608. end
  609. else
  610. a_op_reg_reg_reg(list,op,size,src,dst,dst);
  611. end;
  612. const
  613. op_reg_reg_opcg2asmop: array[TOpCG] of tasmop =
  614. (A_NONE,A_MOV,A_ADD,A_AND,A_NONE,A_NONE,A_MUL,A_MUL,A_NONE,A_NONE,A_ORR,
  615. A_NONE,A_NONE,A_NONE,A_SUB,A_EOR,A_NONE,A_NONE);
  616. op_reg_opcg2asmop: array[TOpCG] of tasmop =
  617. (A_NONE,A_MOV,A_ADD,A_AND,A_NONE,A_NONE,A_MUL,A_MUL,A_NONE,A_NONE,A_ORR,
  618. A_ASR,A_LSL,A_LSR,A_SUB,A_EOR,A_NONE,A_ROR);
  619. op_reg_postfix: array[TOpCG] of TOpPostfix =
  620. (PF_None,PF_None,PF_None,PF_None,PF_None,PF_None,PF_None,PF_None,PF_None,PF_None,PF_None,
  621. PF_None,PF_None,PF_None,PF_None,PF_None,PF_None,PF_None);
  622. procedure tcgarm.a_op_const_reg_reg(list: TAsmList; op: TOpCg;
  623. size: tcgsize; a: tcgint; src, dst: tregister);
  624. var
  625. ovloc : tlocation;
  626. begin
  627. a_op_const_reg_reg_checkoverflow(list,op,size,a,src,dst,false,ovloc);
  628. end;
  629. procedure tcgarm.a_op_reg_reg_reg(list: TAsmList; op: TOpCg;
  630. size: tcgsize; src1, src2, dst: tregister);
  631. var
  632. ovloc : tlocation;
  633. begin
  634. a_op_reg_reg_reg_checkoverflow(list,op,size,src1,src2,dst,false,ovloc);
  635. end;
  636. function opshift2shiftmode(op: TOpCg): tshiftmode;
  637. begin
  638. case op of
  639. OP_SHL: Result:=SM_LSL;
  640. OP_SHR: Result:=SM_LSR;
  641. OP_ROR: Result:=SM_ROR;
  642. OP_ROL: Result:=SM_ROR;
  643. OP_SAR: Result:=SM_ASR;
  644. else internalerror(2012070501);
  645. end
  646. end;
  647. function tbasecgarm.try_optimized_mul32_const_reg_reg(list: TAsmList; a: tcgint; src, dst: tregister) : boolean;
  648. var
  649. multiplier : dword;
  650. power : longint;
  651. shifterop : tshifterop;
  652. bitsset : byte;
  653. negative : boolean;
  654. first : boolean;
  655. b,
  656. cycles : byte;
  657. maxeffort : byte;
  658. begin
  659. result:=true;
  660. cycles:=0;
  661. negative:=a<0;
  662. shifterop.rs:=NR_NO;
  663. shifterop.shiftmode:=SM_LSL;
  664. if negative then
  665. inc(cycles);
  666. multiplier:=dword(abs(a));
  667. bitsset:=popcnt(multiplier and $fffffffe);
  668. { heuristics to estimate how much instructions are reasonable to replace the mul,
  669. this is currently based on XScale timings }
  670. { in the simplest case, we need a mov to load the constant and a mul to carry out the
  671. actual multiplication, this requires min. 1+4 cycles
  672. because the first shift imm. might cause a stall and because we need more instructions
  673. when replacing the mul we generate max. 3 instructions to replace this mul }
  674. maxeffort:=3;
  675. { if the constant is not a shifter op, we need either some mov/mvn/bic/or sequence or
  676. a ldr, so generating one more operation to replace this is beneficial }
  677. if not(is_shifter_const(dword(a),b)) and not(is_shifter_const(not(dword(a)),b)) then
  678. inc(maxeffort);
  679. { if the upper 5 bits are all set or clear, mul is one cycle faster }
  680. if ((dword(a) and $f8000000)=0) or ((dword(a) and $f8000000)=$f8000000) then
  681. dec(maxeffort);
  682. { if the upper 17 bits are all set or clear, mul is another cycle faster }
  683. if ((dword(a) and $ffff8000)=0) or ((dword(a) and $ffff8000)=$ffff8000) then
  684. dec(maxeffort);
  685. { most simple cases }
  686. if a=1 then
  687. a_load_reg_reg(list,OS_32,OS_32,src,dst)
  688. else if a=0 then
  689. a_load_const_reg(list,OS_32,0,dst)
  690. else if a=-1 then
  691. a_op_reg_reg(list,OP_NEG,OS_32,src,dst)
  692. { add up ?
  693. basically, one add is needed for each bit being set in the constant factor
  694. however, the least significant bit is for free, it can be hidden in the initial
  695. instruction
  696. }
  697. else if (bitsset+cycles<=maxeffort) and
  698. (bitsset<=popcnt(dword(nextpowerof2(multiplier,power)-multiplier) and $fffffffe)) then
  699. begin
  700. first:=true;
  701. while multiplier<>0 do
  702. begin
  703. shifterop.shiftimm:=BsrDWord(multiplier);
  704. if odd(multiplier) then
  705. begin
  706. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ADD,dst,src,src,shifterop));
  707. dec(multiplier);
  708. end
  709. else
  710. if first then
  711. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,shifterop))
  712. else
  713. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ADD,dst,dst,src,shifterop));
  714. first:=false;
  715. dec(multiplier,1 shl shifterop.shiftimm);
  716. end;
  717. if negative then
  718. list.concat(taicpu.op_reg_reg_const(A_RSB,dst,dst,0));
  719. end
  720. { subtract from the next greater power of two? }
  721. else if popcnt(dword(nextpowerof2(multiplier,power)-multiplier) and $fffffffe)+cycles+1<=maxeffort then
  722. begin
  723. first:=true;
  724. while multiplier<>0 do
  725. begin
  726. if first then
  727. begin
  728. multiplier:=(1 shl power)-multiplier;
  729. shifterop.shiftimm:=power;
  730. end
  731. else
  732. shifterop.shiftimm:=BsrDWord(multiplier);
  733. if odd(multiplier) then
  734. begin
  735. list.concat(taicpu.op_reg_reg_reg_shifterop(A_RSB,dst,src,src,shifterop));
  736. dec(multiplier);
  737. end
  738. else
  739. if first then
  740. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,shifterop))
  741. else
  742. begin
  743. list.concat(taicpu.op_reg_reg_reg_shifterop(A_SUB,dst,dst,src,shifterop));
  744. dec(multiplier,1 shl shifterop.shiftimm);
  745. end;
  746. first:=false;
  747. end;
  748. if negative then
  749. list.concat(taicpu.op_reg_reg_const(A_RSB,dst,dst,0));
  750. end
  751. else
  752. result:=false;
  753. end;
  754. procedure tcgarm.a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);
  755. var
  756. shift, lsb, width : byte;
  757. tmpreg : tregister;
  758. so : tshifterop;
  759. l1 : longint;
  760. imm1, imm2: DWord;
  761. begin
  762. optimize_op_const(size, op, a);
  763. case op of
  764. OP_NONE:
  765. begin
  766. if src <> dst then
  767. a_load_reg_reg(list, size, size, src, dst);
  768. exit;
  769. end;
  770. OP_MOVE:
  771. begin
  772. a_load_const_reg(list, size, a, dst);
  773. exit;
  774. end;
  775. else
  776. ;
  777. end;
  778. ovloc.loc:=LOC_VOID;
  779. if (a<>-2147483648) and not setflags and is_shifter_const(-a,shift) then
  780. case op of
  781. OP_ADD:
  782. begin
  783. op:=OP_SUB;
  784. a:=aint(dword(-a));
  785. end;
  786. OP_SUB:
  787. begin
  788. op:=OP_ADD;
  789. a:=aint(dword(-a));
  790. end
  791. else
  792. ;
  793. end;
  794. if is_shifter_const(a,shift) and not(op in [OP_IMUL,OP_MUL]) then
  795. case op of
  796. OP_NEG,OP_NOT:
  797. internalerror(200308281);
  798. OP_SHL,
  799. OP_SHR,
  800. OP_ROL,
  801. OP_ROR,
  802. OP_SAR:
  803. begin
  804. if a>32 then
  805. internalerror(200308294);
  806. shifterop_reset(so);
  807. so.shiftmode:=opshift2shiftmode(op);
  808. if op = OP_ROL then
  809. so.shiftimm:=32-a
  810. else
  811. so.shiftimm:=a;
  812. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,so));
  813. end;
  814. else
  815. {if (op in [OP_SUB, OP_ADD]) and
  816. ((a < 0) or
  817. (a > 4095)) then
  818. begin
  819. tmpreg:=getintregister(list,size);
  820. list.concat(taicpu.op_reg_const(A_MOVT, tmpreg, (a shr 16) and $FFFF));
  821. list.concat(taicpu.op_reg_const(A_MOV, tmpreg, a and $FFFF));
  822. list.concat(setoppostfix(taicpu.op_reg_reg_reg(op_reg_reg_opcg2asmop[op],dst,src,tmpreg),toppostfix(ord(cgsetflags or setflags)*ord(PF_S))
  823. ));
  824. end
  825. else}
  826. begin
  827. if cgsetflags or setflags then
  828. a_reg_alloc(list,NR_DEFAULTFLAGS);
  829. list.concat(setoppostfix(
  830. taicpu.op_reg_reg_const(op_reg_reg_opcg2asmop[op],dst,src,a),toppostfix(ord(cgsetflags or setflags)*ord(PF_S))));
  831. end;
  832. if (cgsetflags or setflags) and (size in [OS_8,OS_16,OS_32]) then
  833. begin
  834. ovloc.loc:=LOC_FLAGS;
  835. case op of
  836. OP_ADD:
  837. ovloc.resflags:=F_CS;
  838. OP_SUB:
  839. ovloc.resflags:=F_CC;
  840. else
  841. internalerror(2019050922);
  842. end;
  843. end;
  844. end
  845. else
  846. begin
  847. { there could be added some more sophisticated optimizations }
  848. if (op in [OP_IMUL,OP_IDIV]) and (a=-1) then
  849. a_op_reg_reg(list,OP_NEG,size,src,dst)
  850. { we do this here instead in the peephole optimizer because
  851. it saves us a register }
  852. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a,l1) and not(cgsetflags or setflags) then
  853. a_op_const_reg_reg(list,OP_SHL,size,l1,src,dst)
  854. { for example : b=a*5 -> b=a*4+a with add instruction and shl }
  855. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a-1,l1) and not(cgsetflags or setflags) then
  856. begin
  857. if l1>32 then{roozbeh does this ever happen?}
  858. internalerror(200308296);
  859. shifterop_reset(so);
  860. so.shiftmode:=SM_LSL;
  861. so.shiftimm:=l1;
  862. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ADD,dst,src,src,so));
  863. end
  864. { for example : b=a*7 -> b=a*8-a with rsb instruction and shl }
  865. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a+1,l1) and not(cgsetflags or setflags) then
  866. begin
  867. if l1>32 then{does this ever happen?}
  868. internalerror(201205181);
  869. shifterop_reset(so);
  870. so.shiftmode:=SM_LSL;
  871. so.shiftimm:=l1;
  872. list.concat(taicpu.op_reg_reg_reg_shifterop(A_RSB,dst,src,src,so));
  873. end
  874. else if (op in [OP_MUL,OP_IMUL]) and not(cgsetflags or setflags) and try_optimized_mul32_const_reg_reg(list,a,src,dst) then
  875. begin
  876. { nothing to do on success }
  877. end
  878. { BIC clears the specified bits, while AND keeps them, using BIC allows to use a
  879. broader range of shifterconstants.}
  880. else if (op = OP_AND) and is_shifter_const(not(dword(a)),shift) then
  881. list.concat(taicpu.op_reg_reg_const(A_BIC,dst,src,not(dword(a))))
  882. { Doing two shifts instead of two bics might allow the peephole optimizer to fold the second shift
  883. into the following instruction}
  884. else if (op = OP_AND) and
  885. is_continuous_mask(aword(a), lsb, width) and
  886. ((lsb = 0) or ((lsb + width) = 32)) then
  887. begin
  888. shifterop_reset(so);
  889. if (width = 16) and
  890. (lsb = 0) and
  891. (current_settings.cputype >= cpu_armv6) then
  892. list.concat(taicpu.op_reg_reg(A_UXTH,dst,src))
  893. else if (width = 8) and
  894. (lsb = 0) and
  895. (current_settings.cputype >= cpu_armv6) then
  896. list.concat(taicpu.op_reg_reg(A_UXTB,dst,src))
  897. else if lsb = 0 then
  898. begin
  899. so.shiftmode:=SM_LSL;
  900. so.shiftimm:=32-width;
  901. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,so));
  902. so.shiftmode:=SM_LSR;
  903. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,dst,so));
  904. end
  905. else
  906. begin
  907. so.shiftmode:=SM_LSR;
  908. so.shiftimm:=lsb;
  909. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,so));
  910. so.shiftmode:=SM_LSL;
  911. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,dst,so));
  912. end;
  913. end
  914. else if (op = OP_AND) and split_into_shifter_const(not(dword(a)), imm1, imm2) then
  915. begin
  916. list.concat(taicpu.op_reg_reg_const(A_BIC,dst,src,imm1));
  917. list.concat(taicpu.op_reg_reg_const(A_BIC,dst,dst,imm2));
  918. end
  919. else if (op in [OP_ADD, OP_SUB, OP_OR, OP_XOR]) and
  920. not(cgsetflags or setflags) and
  921. split_into_shifter_const(a, imm1, imm2) then
  922. begin
  923. list.concat(taicpu.op_reg_reg_const(op_reg_reg_opcg2asmop[op],dst,src,imm1));
  924. list.concat(taicpu.op_reg_reg_const(op_reg_reg_opcg2asmop[op],dst,dst,imm2));
  925. end
  926. else
  927. begin
  928. tmpreg:=getintregister(list,size);
  929. a_load_const_reg(list,size,a,tmpreg);
  930. a_op_reg_reg_reg_checkoverflow(list,op,size,tmpreg,src,dst,setflags,ovloc);
  931. end;
  932. end;
  933. maybeadjustresult(list,op,size,dst);
  934. end;
  935. procedure tcgarm.a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);
  936. var
  937. so : tshifterop;
  938. tmpreg,overflowreg : tregister;
  939. asmop : tasmop;
  940. begin
  941. ovloc.loc:=LOC_VOID;
  942. case op of
  943. OP_NEG,OP_NOT,
  944. OP_DIV,OP_IDIV:
  945. internalerror(200308283);
  946. OP_SHL,
  947. OP_SHR,
  948. OP_SAR,
  949. OP_ROR:
  950. begin
  951. if (op = OP_ROR) and not(size in [OS_32,OS_S32]) then
  952. internalerror(2008072801);
  953. shifterop_reset(so);
  954. so.rs:=src1;
  955. so.shiftmode:=opshift2shiftmode(op);
  956. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src2,so));
  957. end;
  958. OP_ROL:
  959. begin
  960. if not(size in [OS_32,OS_S32]) then
  961. internalerror(2008072801);
  962. { simulate ROL by ror'ing 32-value }
  963. tmpreg:=getintregister(list,OS_32);
  964. list.concat(taicpu.op_reg_reg_const(A_RSB,tmpreg,src1, 32));
  965. shifterop_reset(so);
  966. so.rs:=tmpreg;
  967. so.shiftmode:=SM_ROR;
  968. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src2,so));
  969. end;
  970. OP_IMUL,
  971. OP_MUL:
  972. begin
  973. if (cgsetflags or setflags) and
  974. (CPUARM_HAS_UMULL in cpu_capabilities[current_settings.cputype]) then
  975. begin
  976. overflowreg:=getintregister(list,size);
  977. if op=OP_IMUL then
  978. asmop:=A_SMULL
  979. else
  980. asmop:=A_UMULL;
  981. { the arm doesn't allow that rd and rm are the same }
  982. if dst=src2 then
  983. begin
  984. if dst<>src1 then
  985. list.concat(taicpu.op_reg_reg_reg_reg(asmop,dst,overflowreg,src1,src2))
  986. else
  987. begin
  988. tmpreg:=getintregister(list,size);
  989. a_load_reg_reg(list,size,size,src2,dst);
  990. list.concat(taicpu.op_reg_reg_reg_reg(asmop,dst,overflowreg,tmpreg,src1));
  991. end;
  992. end
  993. else
  994. list.concat(taicpu.op_reg_reg_reg_reg(asmop,dst,overflowreg,src2,src1));
  995. a_reg_alloc(list,NR_DEFAULTFLAGS);
  996. if op=OP_IMUL then
  997. begin
  998. shifterop_reset(so);
  999. so.shiftmode:=SM_ASR;
  1000. so.shiftimm:=31;
  1001. list.concat(taicpu.op_reg_reg_shifterop(A_CMP,overflowreg,dst,so));
  1002. end
  1003. else
  1004. list.concat(taicpu.op_reg_const(A_CMP,overflowreg,0));
  1005. ovloc.loc:=LOC_FLAGS;
  1006. ovloc.resflags:=F_NE;
  1007. end
  1008. else
  1009. begin
  1010. { the arm doesn't allow that rd and rm are the same }
  1011. if dst=src2 then
  1012. begin
  1013. if dst<>src1 then
  1014. list.concat(taicpu.op_reg_reg_reg(A_MUL,dst,src1,src2))
  1015. else
  1016. begin
  1017. tmpreg:=getintregister(list,size);
  1018. a_load_reg_reg(list,size,size,src2,dst);
  1019. list.concat(taicpu.op_reg_reg_reg(A_MUL,dst,tmpreg,src1));
  1020. end;
  1021. end
  1022. else
  1023. list.concat(taicpu.op_reg_reg_reg(A_MUL,dst,src2,src1));
  1024. end;
  1025. end;
  1026. else
  1027. begin
  1028. if cgsetflags or setflags then
  1029. a_reg_alloc(list,NR_DEFAULTFLAGS);
  1030. list.concat(setoppostfix(
  1031. taicpu.op_reg_reg_reg(op_reg_reg_opcg2asmop[op],dst,src2,src1),toppostfix(ord(cgsetflags or setflags)*ord(PF_S))));
  1032. end;
  1033. end;
  1034. maybeadjustresult(list,op,size,dst);
  1035. end;
  1036. procedure tcgarm.a_mul_reg_reg_pair(list: tasmlist; size: tcgsize; src1,src2,dstlo,dsthi: tregister);
  1037. var
  1038. asmop: tasmop;
  1039. begin
  1040. if CPUARM_HAS_UMULL in cpu_capabilities[current_settings.cputype] then
  1041. begin
  1042. list.concat(tai_comment.create(strpnew('tcgarm.a_mul_reg_reg_pair called')));
  1043. case size of
  1044. OS_32: asmop:=A_UMULL;
  1045. OS_S32: asmop:=A_SMULL;
  1046. else
  1047. InternalError(2014060802);
  1048. end;
  1049. { The caller might omit dstlo or dsthi, when he is not interested in it, we still
  1050. need valid registers everywhere. In case of dsthi = NR_NO we could fall back to
  1051. 32x32=32 bit multiplication}
  1052. if (dstlo = NR_NO) then
  1053. dstlo:=getintregister(list,size);
  1054. if (dsthi = NR_NO) then
  1055. dsthi:=getintregister(list,size);
  1056. list.concat(taicpu.op_reg_reg_reg_reg(asmop, dstlo, dsthi, src1,src2));
  1057. end
  1058. else if dsthi=NR_NO then
  1059. begin
  1060. if (dstlo = NR_NO) then
  1061. dstlo:=getintregister(list,size);
  1062. list.concat(taicpu.op_reg_reg_reg(A_MUL, dstlo, src1,src2));
  1063. end
  1064. else
  1065. begin
  1066. internalerror(2015083022);
  1067. end;
  1068. end;
  1069. function tbasecgarm.handle_load_store(list:TAsmList;op: tasmop;oppostfix : toppostfix;reg:tregister;ref: treference):treference;
  1070. var
  1071. tmpreg1,tmpreg2 : tregister;
  1072. begin
  1073. tmpreg1:=NR_NO;
  1074. { Be sure to have a base register }
  1075. if (ref.base=NR_NO) then
  1076. begin
  1077. if ref.shiftmode<>SM_None then
  1078. internalerror(2014020701);
  1079. ref.base:=ref.index;
  1080. ref.index:=NR_NO;
  1081. end;
  1082. { absolute symbols can't be handled directly, we've to store the symbol reference
  1083. in the text segment and access it pc relative
  1084. For now, we assume that references where base or index equals to PC are already
  1085. relative, all other references are assumed to be absolute and thus they need
  1086. to be handled extra.
  1087. A proper solution would be to change refoptions to a set and store the information
  1088. if the symbol is absolute or relative there.
  1089. }
  1090. if (assigned(ref.symbol) and
  1091. not(is_pc(ref.base)) and
  1092. not(is_pc(ref.index))
  1093. ) or
  1094. { [#xxx] isn't a valid address operand }
  1095. ((ref.base=NR_NO) and (ref.index=NR_NO)) or
  1096. (ref.offset<-4095) or
  1097. (ref.offset>4095) or
  1098. ((oppostfix in [PF_SB,PF_H,PF_SH]) and
  1099. ((ref.offset<-255) or
  1100. (ref.offset>255)
  1101. )
  1102. ) or
  1103. (((op in [A_LDF,A_STF,A_FLDS,A_FLDD,A_FSTS,A_FSTD]) or (op=A_VSTR) or (op=A_VLDR)) and
  1104. ((ref.offset<-1020) or
  1105. (ref.offset>1020) or
  1106. ((abs(ref.offset) mod 4)<>0)
  1107. )
  1108. ) or
  1109. ((GenerateThumbCode) and
  1110. (((oppostfix in [PF_SB,PF_SH]) and (ref.offset<>0)) or
  1111. ((oppostfix=PF_None) and ((ref.offset<0) or ((ref.base<>NR_STACK_POINTER_REG) and (ref.offset>124)) or
  1112. ((ref.base=NR_STACK_POINTER_REG) and (ref.offset>1020)) or ((ref.offset mod 4)<>0))) or
  1113. ((oppostfix=PF_H) and ((ref.offset<0) or (ref.offset>62) or ((ref.offset mod 2)<>0) or ((getsupreg(ref.base) in [RS_R8..RS_R15]) and (ref.offset<>0)))) or
  1114. ((oppostfix=PF_B) and ((ref.offset<0) or (ref.offset>31) or ((getsupreg(ref.base) in [RS_R8..RS_R15]) and (ref.offset<>0))))
  1115. )
  1116. ) then
  1117. begin
  1118. fixref(list,ref);
  1119. end;
  1120. if GenerateThumbCode then
  1121. begin
  1122. { certain thumb load require base and index }
  1123. if (oppostfix in [PF_SB,PF_SH]) and
  1124. (ref.base<>NR_NO) and (ref.index=NR_NO) then
  1125. begin
  1126. tmpreg1:=getintregister(list,OS_ADDR);
  1127. a_load_const_reg(list,OS_ADDR,0,tmpreg1);
  1128. ref.index:=tmpreg1;
  1129. end;
  1130. { "hi" registers cannot be used as base or index }
  1131. if (getsupreg(ref.base) in [RS_R8..RS_R12,RS_R14]) or
  1132. ((ref.base=NR_R13) and (ref.index<>NR_NO)) then
  1133. begin
  1134. tmpreg1:=getintregister(list,OS_ADDR);
  1135. a_load_reg_reg(list,OS_ADDR,OS_ADDR,ref.base,tmpreg1);
  1136. ref.base:=tmpreg1;
  1137. end;
  1138. if getsupreg(ref.index) in [RS_R8..RS_R14] then
  1139. begin
  1140. tmpreg1:=getintregister(list,OS_ADDR);
  1141. a_load_reg_reg(list,OS_ADDR,OS_ADDR,ref.index,tmpreg1);
  1142. ref.index:=tmpreg1;
  1143. end;
  1144. end;
  1145. { fold if there is base, index and offset, however, don't fold
  1146. for vfp memory instructions because we later fold the index }
  1147. if not((op in [A_FLDS,A_FLDD,A_FSTS,A_FSTD]) or (op=A_VSTR) or (op=A_VLDR)) and
  1148. (ref.base<>NR_NO) and (ref.index<>NR_NO) and (ref.offset<>0) then
  1149. begin
  1150. if tmpreg1<>NR_NO then
  1151. begin
  1152. tmpreg2:=getintregister(list,OS_ADDR);
  1153. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,ref.offset,tmpreg1,tmpreg2);
  1154. tmpreg1:=tmpreg2;
  1155. end
  1156. else
  1157. begin
  1158. tmpreg1:=getintregister(list,OS_ADDR);
  1159. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,ref.offset,ref.base,tmpreg1);
  1160. ref.base:=tmpreg1;
  1161. end;
  1162. ref.offset:=0;
  1163. end;
  1164. { floating point operations have only limited references
  1165. we expect here, that a base is already set }
  1166. if ((op in [A_LDF,A_STF,A_FLDS,A_FLDD,A_FSTS,A_FSTD]) or (op=A_VSTR) or (op=A_VLDR)) and (ref.index<>NR_NO) then
  1167. begin
  1168. if ref.shiftmode<>SM_none then
  1169. internalerror(200309121);
  1170. if tmpreg1<>NR_NO then
  1171. begin
  1172. if ref.base=tmpreg1 then
  1173. begin
  1174. if ref.signindex<0 then
  1175. list.concat(taicpu.op_reg_reg_reg(A_SUB,tmpreg1,tmpreg1,ref.index))
  1176. else
  1177. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg1,tmpreg1,ref.index));
  1178. ref.index:=NR_NO;
  1179. end
  1180. else
  1181. begin
  1182. if ref.index<>tmpreg1 then
  1183. internalerror(200403161);
  1184. if ref.signindex<0 then
  1185. list.concat(taicpu.op_reg_reg_reg(A_SUB,tmpreg1,ref.base,tmpreg1))
  1186. else
  1187. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg1,ref.base,tmpreg1));
  1188. ref.base:=tmpreg1;
  1189. ref.index:=NR_NO;
  1190. end;
  1191. end
  1192. else
  1193. begin
  1194. tmpreg1:=getintregister(list,OS_ADDR);
  1195. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg1,ref.base,ref.index));
  1196. ref.base:=tmpreg1;
  1197. ref.index:=NR_NO;
  1198. end;
  1199. end;
  1200. list.concat(setoppostfix(taicpu.op_reg_ref(op,reg,ref),oppostfix));
  1201. Result := ref;
  1202. end;
  1203. procedure tbasecgarm.a_load_reg_ref(list : TAsmList; fromsize, tosize: tcgsize; reg : tregister;const ref : treference);
  1204. var
  1205. oppostfix:toppostfix;
  1206. usedtmpref: treference;
  1207. tmpreg : tregister;
  1208. dir : integer;
  1209. begin
  1210. if (TCGSize2Size[FromSize] >= TCGSize2Size[ToSize]) then
  1211. FromSize := ToSize;
  1212. case ToSize of
  1213. { signed integer registers }
  1214. OS_8,
  1215. OS_S8:
  1216. oppostfix:=PF_B;
  1217. OS_16,
  1218. OS_S16:
  1219. oppostfix:=PF_H;
  1220. OS_32,
  1221. OS_S32,
  1222. { for vfp value stored in integer register }
  1223. OS_F32:
  1224. oppostfix:=PF_None;
  1225. else
  1226. InternalError(200308299);
  1227. end;
  1228. if ((ref.alignment in [1,2]) and (ref.alignment<tcgsize2size[tosize])) or
  1229. ((not (CPUARM_HAS_ALL_MEM in cpu_capabilities[current_settings.cputype])) and
  1230. (oppostfix =PF_H)) then
  1231. begin
  1232. if target_info.endian=endian_big then
  1233. dir:=-1
  1234. else
  1235. dir:=1;
  1236. case FromSize of
  1237. OS_16,OS_S16:
  1238. begin
  1239. tmpreg:=getintregister(list,OS_INT);
  1240. usedtmpref:=ref;
  1241. if target_info.endian=endian_big then
  1242. inc(usedtmpref.offset,1);
  1243. usedtmpref:=a_internal_load_reg_ref(list,OS_8,OS_8,reg,usedtmpref);
  1244. inc(usedtmpref.offset,dir);
  1245. a_op_const_reg_reg(list,OP_SHR,OS_INT,8,reg,tmpreg);
  1246. a_internal_load_reg_ref(list,OS_8,OS_8,tmpreg,usedtmpref);
  1247. end;
  1248. OS_32,OS_S32:
  1249. begin
  1250. tmpreg:=getintregister(list,OS_INT);
  1251. usedtmpref:=ref;
  1252. if ref.alignment=2 then
  1253. begin
  1254. if target_info.endian=endian_big then
  1255. inc(usedtmpref.offset,2);
  1256. usedtmpref:=a_internal_load_reg_ref(list,OS_16,OS_16,reg,usedtmpref);
  1257. a_op_const_reg_reg(list,OP_SHR,OS_INT,16,reg,tmpreg);
  1258. inc(usedtmpref.offset,dir*2);
  1259. a_internal_load_reg_ref(list,OS_16,OS_16,tmpreg,usedtmpref);
  1260. end
  1261. else
  1262. begin
  1263. if target_info.endian=endian_big then
  1264. inc(usedtmpref.offset,3);
  1265. usedtmpref:=a_internal_load_reg_ref(list,OS_8,OS_8,reg,usedtmpref);
  1266. a_op_const_reg_reg(list,OP_SHR,OS_INT,8,reg,tmpreg);
  1267. inc(usedtmpref.offset,dir);
  1268. a_internal_load_reg_ref(list,OS_8,OS_8,tmpreg,usedtmpref);
  1269. a_op_const_reg(list,OP_SHR,OS_INT,8,tmpreg);
  1270. inc(usedtmpref.offset,dir);
  1271. a_internal_load_reg_ref(list,OS_8,OS_8,tmpreg,usedtmpref);
  1272. a_op_const_reg(list,OP_SHR,OS_INT,8,tmpreg);
  1273. inc(usedtmpref.offset,dir);
  1274. a_internal_load_reg_ref(list,OS_8,OS_8,tmpreg,usedtmpref);
  1275. end;
  1276. end
  1277. else
  1278. handle_load_store(list,A_STR,oppostfix,reg,ref);
  1279. end;
  1280. end
  1281. else
  1282. handle_load_store(list,A_STR,oppostfix,reg,ref);
  1283. end;
  1284. function tbasecgarm.a_internal_load_reg_ref(list : TAsmList; fromsize, tosize: tcgsize; reg : tregister;const ref : treference):treference;
  1285. var
  1286. oppostfix:toppostfix;
  1287. href: treference;
  1288. tmpreg: TRegister;
  1289. begin
  1290. case ToSize of
  1291. { signed integer registers }
  1292. OS_8,
  1293. OS_S8:
  1294. oppostfix:=PF_B;
  1295. OS_16,
  1296. OS_S16:
  1297. oppostfix:=PF_H;
  1298. OS_32,
  1299. OS_S32:
  1300. oppostfix:=PF_None;
  1301. else
  1302. InternalError(2003082910);
  1303. end;
  1304. if (tosize in [OS_S16,OS_16]) and
  1305. (not (CPUARM_HAS_ALL_MEM in cpu_capabilities[current_settings.cputype])) then
  1306. begin
  1307. result:=handle_load_store(list,A_STR,PF_B,reg,ref);
  1308. tmpreg:=getintregister(list,OS_INT);
  1309. a_op_const_reg_reg(list,OP_SHR,OS_INT,8,reg,tmpreg);
  1310. href:=result;
  1311. inc(href.offset);
  1312. handle_load_store(list,A_STR,PF_B,tmpreg,href);
  1313. end
  1314. else
  1315. result:=handle_load_store(list,A_STR,oppostfix,reg,ref);
  1316. end;
  1317. function tbasecgarm.a_internal_load_ref_reg(list : TAsmList; fromsize, tosize : tcgsize;const Ref : treference;reg : tregister):treference;
  1318. var
  1319. oppostfix:toppostfix;
  1320. so: tshifterop;
  1321. tmpreg: TRegister;
  1322. href: treference;
  1323. begin
  1324. case FromSize of
  1325. { signed integer registers }
  1326. OS_8:
  1327. oppostfix:=PF_B;
  1328. OS_S8:
  1329. oppostfix:=PF_SB;
  1330. OS_16:
  1331. oppostfix:=PF_H;
  1332. OS_S16:
  1333. oppostfix:=PF_SH;
  1334. OS_32,
  1335. OS_S32:
  1336. oppostfix:=PF_None;
  1337. else
  1338. InternalError(200308291);
  1339. end;
  1340. if (tosize=OS_S8) and
  1341. (not (CPUARM_HAS_ALL_MEM in cpu_capabilities[current_settings.cputype])) then
  1342. begin
  1343. result:=handle_load_store(list,A_LDR,PF_B,reg,ref);
  1344. a_load_reg_reg(list,OS_S8,OS_32,reg,reg);
  1345. end
  1346. else if (tosize in [OS_S16,OS_16]) and
  1347. (not (CPUARM_HAS_ALL_MEM in cpu_capabilities[current_settings.cputype])) then
  1348. begin
  1349. result:=handle_load_store(list,A_LDR,PF_B,reg,ref);
  1350. tmpreg:=getintregister(list,OS_INT);
  1351. href:=result;
  1352. inc(href.offset);
  1353. handle_load_store(list,A_LDR,PF_B,tmpreg,href);
  1354. shifterop_reset(so);
  1355. so.shiftmode:=SM_LSL;
  1356. so.shiftimm:=8;
  1357. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,reg,tmpreg,so));
  1358. end
  1359. else
  1360. result:=handle_load_store(list,A_LDR,oppostfix,reg,ref);
  1361. end;
  1362. procedure tbasecgarm.a_load_reg_reg(list : TAsmList; fromsize, tosize : tcgsize;reg1,reg2 : tregister);
  1363. var
  1364. so : tshifterop;
  1365. procedure do_shift(shiftmode : tshiftmode; shiftimm : byte; reg : tregister);
  1366. begin
  1367. if GenerateThumbCode then
  1368. begin
  1369. case shiftmode of
  1370. SM_ASR:
  1371. a_op_const_reg_reg(list,OP_SAR,OS_32,shiftimm,reg,reg2);
  1372. SM_LSR:
  1373. a_op_const_reg_reg(list,OP_SHR,OS_32,shiftimm,reg,reg2);
  1374. SM_LSL:
  1375. a_op_const_reg_reg(list,OP_SHL,OS_32,shiftimm,reg,reg2);
  1376. else
  1377. internalerror(2013090301);
  1378. end;
  1379. end
  1380. else
  1381. begin
  1382. so.shiftmode:=shiftmode;
  1383. so.shiftimm:=shiftimm;
  1384. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,reg2,reg,so));
  1385. end;
  1386. end;
  1387. var
  1388. instr: taicpu;
  1389. conv_done: boolean;
  1390. begin
  1391. if (tcgsize2size[fromsize]>32) or (tcgsize2size[tosize]>32) or (fromsize=OS_NO) or (tosize=OS_NO) then
  1392. internalerror(2002090901);
  1393. conv_done:=false;
  1394. if tosize<>fromsize then
  1395. begin
  1396. shifterop_reset(so);
  1397. conv_done:=true;
  1398. if tcgsize2size[tosize]<=tcgsize2size[fromsize] then
  1399. fromsize:=tosize;
  1400. if current_settings.cputype<cpu_armv6 then
  1401. case fromsize of
  1402. OS_8:
  1403. if GenerateThumbCode then
  1404. a_op_const_reg_reg(list,OP_AND,OS_32,$ff,reg1,reg2)
  1405. else
  1406. list.concat(taicpu.op_reg_reg_const(A_AND,reg2,reg1,$ff));
  1407. OS_S8:
  1408. begin
  1409. do_shift(SM_LSL,24,reg1);
  1410. if tosize=OS_16 then
  1411. begin
  1412. do_shift(SM_ASR,8,reg2);
  1413. do_shift(SM_LSR,16,reg2);
  1414. end
  1415. else
  1416. do_shift(SM_ASR,24,reg2);
  1417. end;
  1418. OS_16:
  1419. begin
  1420. do_shift(SM_LSL,16,reg1);
  1421. do_shift(SM_LSR,16,reg2);
  1422. end;
  1423. OS_S16:
  1424. begin
  1425. do_shift(SM_LSL,16,reg1);
  1426. do_shift(SM_ASR,16,reg2)
  1427. end;
  1428. else
  1429. conv_done:=false;
  1430. end
  1431. else
  1432. case fromsize of
  1433. OS_8:
  1434. if GenerateThumbCode then
  1435. list.concat(taicpu.op_reg_reg(A_UXTB,reg2,reg1))
  1436. else
  1437. list.concat(taicpu.op_reg_reg_const(A_AND,reg2,reg1,$ff));
  1438. OS_S8:
  1439. begin
  1440. if tosize=OS_16 then
  1441. begin
  1442. so.shiftmode:=SM_ROR;
  1443. so.shiftimm:=16;
  1444. list.concat(taicpu.op_reg_reg_shifterop(A_SXTB16,reg2,reg1,so));
  1445. do_shift(SM_LSR,16,reg2);
  1446. end
  1447. else
  1448. list.concat(taicpu.op_reg_reg(A_SXTB,reg2,reg1));
  1449. end;
  1450. OS_16:
  1451. list.concat(taicpu.op_reg_reg(A_UXTH,reg2,reg1));
  1452. OS_S16:
  1453. list.concat(taicpu.op_reg_reg(A_SXTH,reg2,reg1));
  1454. else
  1455. conv_done:=false;
  1456. end
  1457. end;
  1458. if not conv_done and (reg1<>reg2) then
  1459. begin
  1460. { same size, only a register mov required }
  1461. instr:=taicpu.op_reg_reg(A_MOV,reg2,reg1);
  1462. list.Concat(instr);
  1463. { Notify the register allocator that we have written a move instruction so
  1464. it can try to eliminate it. }
  1465. add_move_instruction(instr);
  1466. end;
  1467. end;
  1468. procedure tbasecgarm.a_loadfpu_ref_cgpara(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);
  1469. var
  1470. href,href2 : treference;
  1471. hloc : pcgparalocation;
  1472. begin
  1473. href:=ref;
  1474. hloc:=paraloc.location;
  1475. while assigned(hloc) do
  1476. begin
  1477. case hloc^.loc of
  1478. LOC_FPUREGISTER,LOC_CFPUREGISTER:
  1479. begin
  1480. paramanager.allocparaloc(list,paraloc.location);
  1481. a_loadfpu_ref_reg(list,size,size,ref,hloc^.register);
  1482. end;
  1483. LOC_REGISTER :
  1484. case hloc^.size of
  1485. OS_32,
  1486. OS_F32:
  1487. begin
  1488. paramanager.allocparaloc(list,paraloc.location);
  1489. a_load_ref_reg(list,OS_32,OS_32,href,hloc^.register);
  1490. end;
  1491. OS_64,
  1492. OS_F64:
  1493. cg64.a_load64_ref_cgpara(list,href,paraloc);
  1494. else
  1495. a_load_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  1496. end;
  1497. LOC_REFERENCE :
  1498. begin
  1499. reference_reset_base(href2,hloc^.reference.index,hloc^.reference.offset,ctempposinvalid,paraloc.alignment,[]);
  1500. { concatcopy should choose the best way to copy the data }
  1501. g_concatcopy(list,href,href2,tcgsize2size[hloc^.size]);
  1502. end;
  1503. else
  1504. internalerror(200408241);
  1505. end;
  1506. inc(href.offset,tcgsize2size[hloc^.size]);
  1507. hloc:=hloc^.next;
  1508. end;
  1509. end;
  1510. procedure tbasecgarm.a_loadfpu_reg_reg(list: TAsmList; fromsize,tosize: tcgsize; reg1, reg2: tregister);
  1511. begin
  1512. list.concat(setoppostfix(taicpu.op_reg_reg(A_MVF,reg2,reg1),cgsize2fpuoppostfix[tosize]));
  1513. end;
  1514. procedure tbasecgarm.a_loadfpu_ref_reg(list: TAsmList; fromsize,tosize: tcgsize; const ref: treference; reg: tregister);
  1515. var
  1516. oppostfix:toppostfix;
  1517. begin
  1518. case fromsize of
  1519. OS_32,
  1520. OS_F32:
  1521. oppostfix:=PF_S;
  1522. OS_64,
  1523. OS_F64:
  1524. oppostfix:=PF_D;
  1525. OS_F80:
  1526. oppostfix:=PF_E;
  1527. else
  1528. InternalError(200309021);
  1529. end;
  1530. handle_load_store(list,A_LDF,oppostfix,reg,ref);
  1531. if fromsize<>tosize then
  1532. a_loadfpu_reg_reg(list,fromsize,tosize,reg,reg);
  1533. end;
  1534. procedure tbasecgarm.a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference);
  1535. var
  1536. oppostfix:toppostfix;
  1537. begin
  1538. case tosize of
  1539. OS_F32:
  1540. oppostfix:=PF_S;
  1541. OS_F64:
  1542. oppostfix:=PF_D;
  1543. OS_F80:
  1544. oppostfix:=PF_E;
  1545. else
  1546. InternalError(200309022);
  1547. end;
  1548. handle_load_store(list,A_STF,oppostfix,reg,ref);
  1549. end;
  1550. procedure tbasecgarm.g_check_for_fpu_exception(list: TAsmList;force,clear : boolean);
  1551. var
  1552. r : TRegister;
  1553. ai: taicpu;
  1554. l: TAsmLabel;
  1555. begin
  1556. if ((cs_check_fpu_exceptions in current_settings.localswitches) and
  1557. not(FPUARM_HAS_EXCEPTION_TRAPPING in fpu_capabilities[current_settings.fputype]) and
  1558. (force or current_procinfo.FPUExceptionCheckNeeded)) then
  1559. begin
  1560. r:=getintregister(list,OS_INT);
  1561. list.concat(taicpu.op_reg_reg(A_FMRX,r,NR_FPSCR));
  1562. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_AND,r,r,$9f),PF_S));
  1563. current_asmdata.getjumplabel(l);
  1564. ai:=taicpu.op_sym(A_B,l);
  1565. ai.is_jmp:=true;
  1566. ai.condition:=C_EQ;
  1567. list.concat(ai);
  1568. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1569. cg.a_call_name(list,'FPC_THROWFPUEXCEPTION',false);
  1570. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1571. a_label(list,l);
  1572. if clear then
  1573. current_procinfo.FPUExceptionCheckNeeded:=false;
  1574. end;
  1575. end;
  1576. { comparison operations }
  1577. procedure tbasecgarm.a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;reg : tregister;
  1578. l : tasmlabel);
  1579. var
  1580. tmpreg : tregister;
  1581. b : byte;
  1582. begin
  1583. a_reg_alloc(list,NR_DEFAULTFLAGS);
  1584. if (not(GenerateThumbCode) and is_shifter_const(a,b)) or
  1585. ((GenerateThumbCode) and is_thumb_imm(a)) then
  1586. list.concat(taicpu.op_reg_const(A_CMP,reg,a))
  1587. { CMN reg,0 and CMN reg,$80000000 are different from CMP reg,$ffffffff
  1588. and CMP reg,$7fffffff regarding the flags according to the ARM manual }
  1589. else if (a<>$7fffffff) and (a<>-1) and not(GenerateThumbCode) and is_shifter_const(-a,b) then
  1590. list.concat(taicpu.op_reg_const(A_CMN,reg,-a))
  1591. else
  1592. begin
  1593. tmpreg:=getintregister(list,size);
  1594. a_load_const_reg(list,size,a,tmpreg);
  1595. list.concat(taicpu.op_reg_reg(A_CMP,reg,tmpreg));
  1596. end;
  1597. a_jmp_cond(list,cmp_op,l);
  1598. a_reg_dealloc(list,NR_DEFAULTFLAGS);
  1599. end;
  1600. procedure tbasecgarm.a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; srcsize, dstsize: TCGSize; src, dst: TRegister);
  1601. begin
  1602. if reverse then
  1603. begin
  1604. list.Concat(taicpu.op_reg_reg(A_CLZ,dst,src));
  1605. list.Concat(taicpu.op_reg_reg_const(A_RSB,dst,dst,31));
  1606. list.Concat(taicpu.op_reg_reg_const(A_AND,dst,dst,255));
  1607. end
  1608. { it is decided during the compilation of the system unit if this code is used or not
  1609. so no additional check for rbit is needed }
  1610. else
  1611. begin
  1612. list.Concat(taicpu.op_reg_reg(A_RBIT,dst,src));
  1613. list.Concat(taicpu.op_reg_reg(A_CLZ,dst,dst));
  1614. a_reg_alloc(list,NR_DEFAULTFLAGS);
  1615. list.Concat(taicpu.op_reg_const(A_CMP,dst,32));
  1616. if GenerateThumb2Code then
  1617. list.Concat(taicpu.op_cond(A_IT, C_EQ));
  1618. list.Concat(setcondition(taicpu.op_reg_const(A_MOV,dst,$ff),C_EQ));
  1619. a_reg_dealloc(list,NR_DEFAULTFLAGS);
  1620. end;
  1621. end;
  1622. procedure tbasecgarm.a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel);
  1623. begin
  1624. a_reg_alloc(list,NR_DEFAULTFLAGS);
  1625. list.concat(taicpu.op_reg_reg(A_CMP,reg2,reg1));
  1626. a_jmp_cond(list,cmp_op,l);
  1627. a_reg_dealloc(list,NR_DEFAULTFLAGS);
  1628. end;
  1629. procedure tbasecgarm.a_jmp_name(list : TAsmList;const s : string);
  1630. var
  1631. ai : taicpu;
  1632. begin
  1633. { generate far jump, leave it to the optimizer to get rid of it }
  1634. if GenerateThumbCode then
  1635. ai:=taicpu.op_sym(A_BL,current_asmdata.RefAsmSymbol(s,AT_FUNCTION))
  1636. else
  1637. ai:=taicpu.op_sym(A_B,current_asmdata.RefAsmSymbol(s,AT_FUNCTION));
  1638. ai.is_jmp:=true;
  1639. list.concat(ai);
  1640. end;
  1641. procedure tbasecgarm.a_jmp_always(list : TAsmList;l: tasmlabel);
  1642. var
  1643. ai : taicpu;
  1644. begin
  1645. { generate far jump, leave it to the optimizer to get rid of it }
  1646. if GenerateThumbCode then
  1647. ai:=taicpu.op_sym(A_BL,l)
  1648. else
  1649. ai:=taicpu.op_sym(A_B,l);
  1650. ai.is_jmp:=true;
  1651. list.concat(ai);
  1652. end;
  1653. procedure tbasecgarm.a_jmp_flags(list : TAsmList;const f : TResFlags;l: tasmlabel);
  1654. var
  1655. ai : taicpu;
  1656. inv_flags : TResFlags;
  1657. hlabel : TAsmLabel;
  1658. begin
  1659. if GenerateThumbCode then
  1660. begin
  1661. inv_flags:=f;
  1662. inverse_flags(inv_flags);
  1663. { the optimizer has to fix this if jump range is sufficient short }
  1664. current_asmdata.getjumplabel(hlabel);
  1665. ai:=setcondition(taicpu.op_sym(A_B,hlabel),flags_to_cond(inv_flags));
  1666. ai.is_jmp:=true;
  1667. list.concat(ai);
  1668. a_jmp_always(list,l);
  1669. a_label(list,hlabel);
  1670. end
  1671. else
  1672. begin
  1673. ai:=setcondition(taicpu.op_sym(A_B,l),flags_to_cond(f));
  1674. ai.is_jmp:=true;
  1675. list.concat(ai);
  1676. end;
  1677. end;
  1678. procedure tbasecgarm.g_flags2reg(list: TAsmList; size: TCgSize; const f: TResFlags; reg: TRegister);
  1679. begin
  1680. list.concat(setcondition(taicpu.op_reg_const(A_MOV,reg,1),flags_to_cond(f)));
  1681. list.concat(setcondition(taicpu.op_reg_const(A_MOV,reg,0),inverse_cond(flags_to_cond(f))));
  1682. end;
  1683. procedure tbasecgarm.g_profilecode(list : TAsmList);
  1684. begin
  1685. if target_info.system = system_arm_linux then
  1686. begin
  1687. list.concat(taicpu.op_regset(A_PUSH,R_INTREGISTER,R_SUBWHOLE,[RS_R14]));
  1688. a_call_name(list,'__gnu_mcount_nc',false);
  1689. end
  1690. else
  1691. internalerror(2014091201);
  1692. end;
  1693. procedure tbasecgarm.g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);
  1694. var
  1695. ref : treference;
  1696. shift : byte;
  1697. firstfloatreg,lastfloatreg,
  1698. r : byte;
  1699. mmregs,
  1700. regs, saveregs : tcpuregisterset;
  1701. registerarea,
  1702. r7offset,
  1703. stackmisalignment : pint;
  1704. imm1, imm2: DWord;
  1705. stack_parameters : Boolean;
  1706. begin
  1707. LocalSize:=align(LocalSize,4);
  1708. stack_parameters:=current_procinfo.procdef.stack_tainting_parameter(calleeside);
  1709. { call instruction does not put anything on the stack }
  1710. registerarea:=0;
  1711. tcpuprocinfo(current_procinfo).stackpaddingreg:=High(TSuperRegister);
  1712. lastfloatreg:=RS_NO;
  1713. if not(nostackframe) then
  1714. begin
  1715. firstfloatreg:=RS_NO;
  1716. mmregs:=[];
  1717. case current_settings.fputype of
  1718. fpu_none,
  1719. fpu_soft,
  1720. fpu_libgcc:
  1721. ;
  1722. fpu_fpa,
  1723. fpu_fpa10,
  1724. fpu_fpa11:
  1725. begin
  1726. { save floating point registers? }
  1727. regs:=rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall);
  1728. for r:=RS_F0 to RS_F7 do
  1729. if r in regs then
  1730. begin
  1731. if firstfloatreg=RS_NO then
  1732. firstfloatreg:=r;
  1733. lastfloatreg:=r;
  1734. inc(registerarea,12);
  1735. end;
  1736. end;
  1737. else if FPUARM_HAS_32REGS in fpu_capabilities[current_settings.fputype] then
  1738. begin;
  1739. { the *[0..31] is a hack to prevent that the compiler tries to save odd single-type registers,
  1740. they have numbers>$1f which is not really correct as they should simply have the same numbers
  1741. as the even ones by with a different subtype as it is done on x86 with al/ah }
  1742. mmregs:=(rg[R_MMREGISTER].used_in_proc-paramanager.get_volatile_registers_mm(pocall_stdcall))*[0..31];
  1743. end
  1744. else
  1745. internalerror(2019050924);
  1746. end;
  1747. a_reg_alloc(list,NR_STACK_POINTER_REG);
  1748. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  1749. a_reg_alloc(list,NR_FRAME_POINTER_REG);
  1750. { save int registers }
  1751. reference_reset(ref,4,[]);
  1752. ref.index:=NR_STACK_POINTER_REG;
  1753. ref.addressmode:=AM_PREINDEXED;
  1754. regs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  1755. if not(target_info.system in systems_darwin) then
  1756. begin
  1757. a_reg_alloc(list,NR_STACK_POINTER_REG);
  1758. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  1759. begin
  1760. a_reg_alloc(list,NR_R12);
  1761. list.concat(taicpu.op_reg_reg(A_MOV,NR_R12,NR_STACK_POINTER_REG));
  1762. end;
  1763. { the (old) ARM APCS requires saving both the stack pointer (to
  1764. crawl the stack) and the PC (to identify the function this
  1765. stack frame belongs to) -> also save R12 (= copy of R13 on entry)
  1766. and R15 -- still needs updating for EABI and Darwin, they don't
  1767. need that }
  1768. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  1769. regs:=regs+[RS_FRAME_POINTER_REG,RS_R12,RS_R14,RS_R15]
  1770. else
  1771. if (regs<>[]) or (pi_do_call in current_procinfo.flags) then
  1772. include(regs,RS_R14);
  1773. if regs<>[] then
  1774. begin
  1775. for r:=RS_R0 to RS_R15 do
  1776. if r in regs then
  1777. inc(registerarea,4);
  1778. { if the stack is not 8 byte aligned, try to add an extra register,
  1779. so we can avoid the extra sub/add ...,#4 later (KB) }
  1780. if ((registerarea mod current_settings.alignment.localalignmax) <> 0) then
  1781. for r:=RS_R3 downto RS_R0 do
  1782. if not(r in regs) then
  1783. begin
  1784. regs:=regs+[r];
  1785. inc(registerarea,4);
  1786. tcpuprocinfo(current_procinfo).stackpaddingreg:=r;
  1787. break;
  1788. end;
  1789. list.concat(setoppostfix(taicpu.op_ref_regset(A_STM,ref,R_INTREGISTER,R_SUBWHOLE,regs),PF_FD));
  1790. end;
  1791. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  1792. begin
  1793. { the framepointer now points to the saved R15, so the saved
  1794. framepointer is at R11-12 (for get_caller_frame) }
  1795. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_FRAME_POINTER_REG,NR_R12,4));
  1796. a_reg_dealloc(list,NR_R12);
  1797. end;
  1798. end
  1799. else
  1800. begin
  1801. { always save r14 if we use r7 as the framepointer, because
  1802. the parameter offsets are hardcoded in advance and always
  1803. assume that r14 sits on the stack right behind the saved r7
  1804. }
  1805. if current_procinfo.framepointer=NR_FRAME_POINTER_REG then
  1806. include(regs,RS_FRAME_POINTER_REG);
  1807. if (regs<>[]) or (pi_do_call in current_procinfo.flags) then
  1808. include(regs,RS_R14);
  1809. if regs<>[] then
  1810. begin
  1811. { on Darwin, you first have to save [r4-r7,lr], and then
  1812. [r8,r10,r11] and make r7 point to the previously saved
  1813. r7 so that you can perform a stack crawl based on it
  1814. ([r7] is previous stack frame, [r7+4] is return address
  1815. }
  1816. include(regs,RS_FRAME_POINTER_REG);
  1817. saveregs:=regs-[RS_R8,RS_R10,RS_R11];
  1818. r7offset:=0;
  1819. for r:=RS_R0 to RS_R15 do
  1820. if r in saveregs then
  1821. begin
  1822. inc(registerarea,4);
  1823. if r<RS_FRAME_POINTER_REG then
  1824. inc(r7offset,4);
  1825. end;
  1826. { save the registers }
  1827. list.concat(setoppostfix(taicpu.op_ref_regset(A_STM,ref,R_INTREGISTER,R_SUBWHOLE,saveregs),PF_FD));
  1828. { make r7 point to the saved r7 (regardless of whether this
  1829. frame uses the framepointer, for backtrace purposes) }
  1830. if r7offset<>0 then
  1831. list.concat(taicpu.op_reg_reg_const(A_ADD,NR_FRAME_POINTER_REG,NR_R13,r7offset))
  1832. else
  1833. list.concat(taicpu.op_reg_reg(A_MOV,NR_R7,NR_R13));
  1834. { now save the rest (if any) }
  1835. saveregs:=regs-saveregs;
  1836. if saveregs<>[] then
  1837. begin
  1838. for r:=RS_R8 to RS_R11 do
  1839. if r in saveregs then
  1840. inc(registerarea,4);
  1841. list.concat(setoppostfix(taicpu.op_ref_regset(A_STM,ref,R_INTREGISTER,R_SUBWHOLE,saveregs),PF_FD));
  1842. end;
  1843. end;
  1844. end;
  1845. stackmisalignment:=registerarea mod current_settings.alignment.localalignmax;
  1846. if (LocalSize<>0) or
  1847. ((stackmisalignment<>0) and
  1848. ((pi_do_call in current_procinfo.flags) or
  1849. (po_assembler in current_procinfo.procdef.procoptions))) then
  1850. begin
  1851. localsize:=align(localsize+stackmisalignment,current_settings.alignment.localalignmax)-stackmisalignment;
  1852. if stack_parameters and (pi_estimatestacksize in current_procinfo.flags) then
  1853. begin
  1854. if localsize>tcpuprocinfo(current_procinfo).stackframesize then
  1855. internalerror(2014030901)
  1856. else
  1857. localsize:=tcpuprocinfo(current_procinfo).stackframesize-registerarea;
  1858. end;
  1859. if is_shifter_const(localsize,shift) then
  1860. begin
  1861. a_reg_dealloc(list,NR_R12);
  1862. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,LocalSize));
  1863. end
  1864. else if split_into_shifter_const(localsize, imm1, imm2) then
  1865. begin
  1866. a_reg_dealloc(list,NR_R12);
  1867. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,imm1));
  1868. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,imm2));
  1869. end
  1870. else
  1871. begin
  1872. if current_procinfo.framepointer=NR_STACK_POINTER_REG then
  1873. a_reg_alloc(list,NR_R12);
  1874. a_load_const_reg(list,OS_ADDR,LocalSize,NR_R12);
  1875. list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R12));
  1876. a_reg_dealloc(list,NR_R12);
  1877. end;
  1878. end;
  1879. if (mmregs<>[]) or
  1880. (firstfloatreg<>RS_NO) then
  1881. begin
  1882. reference_reset(ref,4,[]);
  1883. if (tg.direction*tcpuprocinfo(current_procinfo).floatregstart>=1023) or
  1884. (FPUARM_HAS_VFP_DOUBLE in fpu_capabilities[current_settings.fputype]) then
  1885. begin
  1886. if not is_shifter_const(tcpuprocinfo(current_procinfo).floatregstart,shift) then
  1887. begin
  1888. a_reg_alloc(list,NR_R12);
  1889. a_load_const_reg(list,OS_ADDR,-tcpuprocinfo(current_procinfo).floatregstart,NR_R12);
  1890. list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_R12,current_procinfo.framepointer,NR_R12));
  1891. a_reg_dealloc(list,NR_R12);
  1892. end
  1893. else
  1894. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_R12,current_procinfo.framepointer,-tcpuprocinfo(current_procinfo).floatregstart));
  1895. ref.base:=NR_R12;
  1896. end
  1897. else
  1898. begin
  1899. ref.base:=current_procinfo.framepointer;
  1900. ref.offset:=tcpuprocinfo(current_procinfo).floatregstart;
  1901. end;
  1902. case current_settings.fputype of
  1903. fpu_fpa,
  1904. fpu_fpa10,
  1905. fpu_fpa11:
  1906. begin
  1907. list.concat(taicpu.op_reg_const_ref(A_SFM,newreg(R_FPUREGISTER,firstfloatreg,R_SUBWHOLE),
  1908. lastfloatreg-firstfloatreg+1,ref));
  1909. end;
  1910. else if FPUARM_HAS_VFP_DOUBLE in fpu_capabilities[current_settings.fputype] then
  1911. begin
  1912. ref.index:=ref.base;
  1913. ref.base:=NR_NO;
  1914. { FSTMX is deprecated on ARMv6 and later }
  1915. {if (current_settings.cputype<cpu_armv6) then
  1916. postfix:=PF_IAX
  1917. else
  1918. postfix:=PF_IAD;}
  1919. if mmregs<>[] then
  1920. list.concat(taicpu.op_ref_regset(A_VSTM,ref,R_MMREGISTER,R_SUBFD,mmregs));
  1921. end
  1922. else
  1923. internalerror(2019050923);
  1924. end;
  1925. end;
  1926. end;
  1927. end;
  1928. procedure tbasecgarm.g_proc_exit(list : TAsmList;parasize : longint;nostackframe:boolean);
  1929. var
  1930. ref : treference;
  1931. LocalSize : longint;
  1932. firstfloatreg,lastfloatreg,
  1933. r,
  1934. shift : byte;
  1935. mmregs,
  1936. saveregs,
  1937. regs : tcpuregisterset;
  1938. registerarea,
  1939. stackmisalignment: pint;
  1940. paddingreg: TSuperRegister;
  1941. imm1, imm2: DWord;
  1942. begin
  1943. if not(nostackframe) then
  1944. begin
  1945. registerarea:=0;
  1946. firstfloatreg:=RS_NO;
  1947. lastfloatreg:=RS_NO;
  1948. mmregs:=[];
  1949. saveregs:=[];
  1950. case current_settings.fputype of
  1951. fpu_none,
  1952. fpu_soft,
  1953. fpu_libgcc:
  1954. ;
  1955. fpu_fpa,
  1956. fpu_fpa10,
  1957. fpu_fpa11:
  1958. begin
  1959. { restore floating point registers? }
  1960. regs:=rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall);
  1961. for r:=RS_F0 to RS_F7 do
  1962. if r in regs then
  1963. begin
  1964. if firstfloatreg=RS_NO then
  1965. firstfloatreg:=r;
  1966. lastfloatreg:=r;
  1967. { floating point register space is already included in
  1968. localsize below by calc_stackframe_size
  1969. inc(registerarea,12);
  1970. }
  1971. end;
  1972. end;
  1973. else if FPUARM_HAS_VFP_DOUBLE in fpu_capabilities[current_settings.fputype] then
  1974. begin
  1975. { restore vfp registers? }
  1976. { the *[0..31] is a hack to prevent that the compiler tries to save odd single-type registers,
  1977. they have numbers>$1f which is not really correct as they should simply have the same numbers
  1978. as the even ones by with a different subtype as it is done on x86 with al/ah }
  1979. mmregs:=(rg[R_MMREGISTER].used_in_proc-paramanager.get_volatile_registers_mm(pocall_stdcall))*[0..31];
  1980. end
  1981. else
  1982. internalerror(2019050926);
  1983. end;
  1984. if (firstfloatreg<>RS_NO) or
  1985. (mmregs<>[]) then
  1986. begin
  1987. reference_reset(ref,4,[]);
  1988. if (tg.direction*tcpuprocinfo(current_procinfo).floatregstart>=1023) or
  1989. (FPUARM_HAS_VFP_DOUBLE in fpu_capabilities[current_settings.fputype]) then
  1990. begin
  1991. if not is_shifter_const(tcpuprocinfo(current_procinfo).floatregstart,shift) then
  1992. begin
  1993. a_reg_alloc(list,NR_R12);
  1994. a_load_const_reg(list,OS_ADDR,-tcpuprocinfo(current_procinfo).floatregstart,NR_R12);
  1995. list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_R12,current_procinfo.framepointer,NR_R12));
  1996. a_reg_dealloc(list,NR_R12);
  1997. end
  1998. else
  1999. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_R12,current_procinfo.framepointer,-tcpuprocinfo(current_procinfo).floatregstart));
  2000. ref.base:=NR_R12;
  2001. end
  2002. else
  2003. begin
  2004. ref.base:=current_procinfo.framepointer;
  2005. ref.offset:=tcpuprocinfo(current_procinfo).floatregstart;
  2006. end;
  2007. case current_settings.fputype of
  2008. fpu_fpa,
  2009. fpu_fpa10,
  2010. fpu_fpa11:
  2011. begin
  2012. list.concat(taicpu.op_reg_const_ref(A_LFM,newreg(R_FPUREGISTER,firstfloatreg,R_SUBWHOLE),
  2013. lastfloatreg-firstfloatreg+1,ref));
  2014. end;
  2015. else if FPUARM_HAS_VFP_DOUBLE in fpu_capabilities[current_settings.fputype] then
  2016. begin
  2017. ref.index:=ref.base;
  2018. ref.base:=NR_NO;
  2019. { FLDMX is deprecated on ARMv6 and later }
  2020. {if (current_settings.cputype<cpu_armv6) then
  2021. mmpostfix:=PF_IAX
  2022. else
  2023. mmpostfix:=PF_IAD;}
  2024. if mmregs<>[] then
  2025. list.concat(taicpu.op_ref_regset(A_VLDM,ref,R_MMREGISTER,R_SUBFD,mmregs));
  2026. end
  2027. else
  2028. internalerror(2019050921);
  2029. end;
  2030. end;
  2031. regs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  2032. if (pi_do_call in current_procinfo.flags) or
  2033. (regs<>[]) or
  2034. ((target_info.system in systems_darwin) and
  2035. (current_procinfo.framepointer<>NR_STACK_POINTER_REG)) then
  2036. begin
  2037. exclude(regs,RS_R14);
  2038. include(regs,RS_R15);
  2039. if (target_info.system in systems_darwin) then
  2040. include(regs,RS_FRAME_POINTER_REG);
  2041. end;
  2042. if not(target_info.system in systems_darwin) then
  2043. begin
  2044. { restore saved stack pointer to SP (R13) and saved lr to PC (R15).
  2045. The saved PC came after that but is discarded, since we restore
  2046. the stack pointer }
  2047. if (current_procinfo.framepointer<>NR_STACK_POINTER_REG) then
  2048. regs:=regs+[RS_FRAME_POINTER_REG,RS_R13,RS_R15];
  2049. end
  2050. else
  2051. begin
  2052. { restore R8-R11 already if necessary (they've been stored
  2053. before the others) }
  2054. saveregs:=regs*[RS_R8,RS_R10,RS_R11];
  2055. if saveregs<>[] then
  2056. begin
  2057. reference_reset(ref,4,[]);
  2058. ref.index:=NR_STACK_POINTER_REG;
  2059. ref.addressmode:=AM_PREINDEXED;
  2060. for r:=RS_R8 to RS_R11 do
  2061. if r in saveregs then
  2062. inc(registerarea,4);
  2063. regs:=regs-saveregs;
  2064. end;
  2065. end;
  2066. for r:=RS_R0 to RS_R15 do
  2067. if r in regs then
  2068. inc(registerarea,4);
  2069. { reapply the stack padding reg, in case there was one, see the complimentary
  2070. comment in g_proc_entry() (KB) }
  2071. paddingreg:=tcpuprocinfo(current_procinfo).stackpaddingreg;
  2072. if paddingreg < RS_R4 then
  2073. if paddingreg in regs then
  2074. internalerror(201306190)
  2075. else
  2076. begin
  2077. regs:=regs+[paddingreg];
  2078. inc(registerarea,4);
  2079. end;
  2080. stackmisalignment:=registerarea mod current_settings.alignment.localalignmax;
  2081. if (current_procinfo.framepointer=NR_STACK_POINTER_REG) or
  2082. (target_info.system in systems_darwin) then
  2083. begin
  2084. LocalSize:=current_procinfo.calc_stackframe_size;
  2085. if (LocalSize<>0) or
  2086. ((stackmisalignment<>0) and
  2087. ((pi_do_call in current_procinfo.flags) or
  2088. (po_assembler in current_procinfo.procdef.procoptions))) then
  2089. begin
  2090. if pi_estimatestacksize in current_procinfo.flags then
  2091. LocalSize:=tcpuprocinfo(current_procinfo).stackframesize-registerarea
  2092. else
  2093. localsize:=align(localsize+stackmisalignment,current_settings.alignment.localalignmax)-stackmisalignment;
  2094. if is_shifter_const(LocalSize,shift) then
  2095. list.concat(taicpu.op_reg_reg_const(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,LocalSize))
  2096. else if split_into_shifter_const(localsize, imm1, imm2) then
  2097. begin
  2098. list.concat(taicpu.op_reg_reg_const(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,imm1));
  2099. list.concat(taicpu.op_reg_reg_const(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,imm2));
  2100. end
  2101. else
  2102. begin
  2103. a_reg_alloc(list,NR_R12);
  2104. a_load_const_reg(list,OS_ADDR,LocalSize,NR_R12);
  2105. list.concat(taicpu.op_reg_reg_reg(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R12));
  2106. a_reg_dealloc(list,NR_R12);
  2107. end;
  2108. end;
  2109. if (target_info.system in systems_darwin) and
  2110. (saveregs<>[]) then
  2111. list.concat(setoppostfix(taicpu.op_ref_regset(A_LDM,ref,R_INTREGISTER,R_SUBWHOLE,saveregs),PF_FD));
  2112. if regs=[] then
  2113. begin
  2114. if not(CPUARM_HAS_BX in cpu_capabilities[current_settings.cputype]) then
  2115. list.concat(taicpu.op_reg_reg(A_MOV,NR_PC,NR_R14))
  2116. else
  2117. list.concat(taicpu.op_reg(A_BX,NR_R14))
  2118. end
  2119. else
  2120. begin
  2121. reference_reset(ref,4,[]);
  2122. ref.index:=NR_STACK_POINTER_REG;
  2123. ref.addressmode:=AM_PREINDEXED;
  2124. list.concat(setoppostfix(taicpu.op_ref_regset(A_LDM,ref,R_INTREGISTER,R_SUBWHOLE,regs),PF_FD));
  2125. end;
  2126. end
  2127. else
  2128. begin
  2129. { restore int registers and return }
  2130. reference_reset(ref,4,[]);
  2131. ref.index:=NR_FRAME_POINTER_REG;
  2132. list.concat(setoppostfix(taicpu.op_ref_regset(A_LDM,ref,R_INTREGISTER,R_SUBWHOLE,regs),PF_EA));
  2133. end;
  2134. end
  2135. else if not(CPUARM_HAS_BX in cpu_capabilities[current_settings.cputype]) then
  2136. list.concat(taicpu.op_reg_reg(A_MOV,NR_PC,NR_R14))
  2137. else
  2138. list.concat(taicpu.op_reg(A_BX,NR_R14))
  2139. end;
  2140. procedure tbasecgarm.g_maybe_got_init(list : TAsmList);
  2141. var
  2142. ref : treference;
  2143. l : TAsmLabel;
  2144. regs : tcpuregisterset;
  2145. r: byte;
  2146. begin
  2147. if (cs_create_pic in current_settings.moduleswitches) and
  2148. (pi_needs_got in current_procinfo.flags) and
  2149. (tf_pic_uses_got in target_info.flags) then
  2150. begin
  2151. { Procedure parametrs are not initialized at this stage.
  2152. Before GOT initialization code, allocate registers used for procedure parameters
  2153. to prevent usage of these registers for temp operations in later stages of code
  2154. generation. }
  2155. regs:=rg[R_INTREGISTER].used_in_proc;
  2156. for r:=RS_R0 to RS_R3 do
  2157. if r in regs then
  2158. a_reg_alloc(list, newreg(R_INTREGISTER,r,R_SUBWHOLE));
  2159. { Allocate scratch register R12 and use it for GOT calculations directly.
  2160. Otherwise the init code can be distorted in later stages of code generation. }
  2161. a_reg_alloc(list,NR_R12);
  2162. reference_reset(ref,4,[]);
  2163. current_asmdata.getglobaldatalabel(l);
  2164. cg.a_label(current_procinfo.aktlocaldata,l);
  2165. ref.symbol:=l;
  2166. ref.base:=NR_PC;
  2167. ref.symboldata:=current_procinfo.aktlocaldata.last;
  2168. list.concat(Taicpu.op_reg_ref(A_LDR,NR_R12,ref));
  2169. current_asmdata.getaddrlabel(l);
  2170. current_procinfo.aktlocaldata.concat(tai_const.Create_rel_sym_offset(aitconst_32bit,l,current_asmdata.RefAsmSymbol('_GLOBAL_OFFSET_TABLE_',AT_DATA),-8));
  2171. cg.a_label(list,l);
  2172. list.concat(Taicpu.op_reg_reg_reg(A_ADD,NR_R12,NR_PC,NR_R12));
  2173. list.concat(Taicpu.op_reg_reg(A_MOV,current_procinfo.got,NR_R12));
  2174. { Deallocate registers }
  2175. a_reg_dealloc(list,NR_R12);
  2176. for r:=RS_R3 downto RS_R0 do
  2177. if r in regs then
  2178. a_reg_dealloc(list, newreg(R_INTREGISTER,r,R_SUBWHOLE));
  2179. end;
  2180. end;
  2181. procedure tbasecgarm.a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);
  2182. var
  2183. b : byte;
  2184. tmpref : treference;
  2185. instr : taicpu;
  2186. begin
  2187. if ref.addressmode<>AM_OFFSET then
  2188. internalerror(200309071);
  2189. tmpref:=ref;
  2190. { Be sure to have a base register }
  2191. if (tmpref.base=NR_NO) then
  2192. begin
  2193. if tmpref.shiftmode<>SM_None then
  2194. internalerror(2014020702);
  2195. if tmpref.signindex<0 then
  2196. internalerror(200312023);
  2197. tmpref.base:=tmpref.index;
  2198. tmpref.index:=NR_NO;
  2199. end;
  2200. if assigned(tmpref.symbol) or
  2201. not((is_shifter_const(tmpref.offset,b)) or
  2202. (is_shifter_const(-tmpref.offset,b))
  2203. ) then
  2204. fixref(list,tmpref);
  2205. { expect a base here if there is an index }
  2206. if (tmpref.base=NR_NO) and (tmpref.index<>NR_NO) then
  2207. internalerror(200312022);
  2208. if tmpref.index<>NR_NO then
  2209. begin
  2210. if tmpref.shiftmode<>SM_None then
  2211. internalerror(200312021);
  2212. if tmpref.signindex<0 then
  2213. a_op_reg_reg_reg(list,OP_SUB,OS_ADDR,tmpref.base,tmpref.index,r)
  2214. else
  2215. a_op_reg_reg_reg(list,OP_ADD,OS_ADDR,tmpref.base,tmpref.index,r);
  2216. if tmpref.offset<>0 then
  2217. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,tmpref.offset,r,r);
  2218. end
  2219. else
  2220. begin
  2221. if tmpref.base=NR_NO then
  2222. a_load_const_reg(list,OS_ADDR,tmpref.offset,r)
  2223. else
  2224. if tmpref.offset<>0 then
  2225. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,tmpref.offset,tmpref.base,r)
  2226. else
  2227. begin
  2228. instr:=taicpu.op_reg_reg(A_MOV,r,tmpref.base);
  2229. list.concat(instr);
  2230. add_move_instruction(instr);
  2231. end;
  2232. end;
  2233. end;
  2234. procedure tbasecgarm.fixref(list : TAsmList;var ref : treference);
  2235. var
  2236. tmpreg, tmpreg2 : tregister;
  2237. tmpref : treference;
  2238. l, piclabel : tasmlabel;
  2239. indirection_done : boolean;
  2240. begin
  2241. { absolute symbols can't be handled directly, we've to store the symbol reference
  2242. in the text segment and access it pc relative
  2243. For now, we assume that references where base or index equals to PC are already
  2244. relative, all other references are assumed to be absolute and thus they need
  2245. to be handled extra.
  2246. A proper solution would be to change refoptions to a set and store the information
  2247. if the symbol is absolute or relative there.
  2248. }
  2249. { create consts entry }
  2250. reference_reset(tmpref,4,[]);
  2251. current_asmdata.getjumplabel(l);
  2252. cg.a_label(current_procinfo.aktlocaldata,l);
  2253. tmpref.symboldata:=current_procinfo.aktlocaldata.last;
  2254. piclabel:=nil;
  2255. tmpreg:=NR_NO;
  2256. indirection_done:=false;
  2257. if assigned(ref.symbol) then
  2258. begin
  2259. if (target_info.system=system_arm_darwin) and
  2260. (ref.symbol.bind in [AB_EXTERNAL,AB_WEAK_EXTERNAL,AB_PRIVATE_EXTERN,AB_COMMON]) then
  2261. begin
  2262. tmpreg:=g_indirect_sym_load(list,ref.symbol.name,asmsym2indsymflags(ref.symbol));
  2263. if ref.offset<>0 then
  2264. a_op_const_reg(list,OP_ADD,OS_ADDR,ref.offset,tmpreg);
  2265. indirection_done:=true;
  2266. end
  2267. else if ref.refaddr=addr_gottpoff then
  2268. current_procinfo.aktlocaldata.concat(tai_const.Create_rel_sym_offset(aitconst_gottpoff,ref.symbol,ref.relsymbol,ref.offset))
  2269. else if (cs_create_pic in current_settings.moduleswitches) then
  2270. if (tf_pic_uses_got in target_info.flags) then
  2271. current_procinfo.aktlocaldata.concat(tai_const.Create_type_sym(aitconst_got,ref.symbol))
  2272. else
  2273. begin
  2274. { ideally, we would want to generate
  2275. ldr r1, LPICConstPool
  2276. LPICLocal:
  2277. ldr/str r2,[pc,r1]
  2278. ...
  2279. LPICConstPool:
  2280. .long _globsym-(LPICLocal+8)
  2281. However, we cannot be sure that the ldr/str will follow
  2282. right after the call to fixref, so we have to load the
  2283. complete address already in a register.
  2284. }
  2285. current_asmdata.getaddrlabel(piclabel);
  2286. current_procinfo.aktlocaldata.concat(tai_const.Create_rel_sym_offset(aitconst_ptr,piclabel,ref.symbol,ref.offset-8));
  2287. end
  2288. else
  2289. current_procinfo.aktlocaldata.concat(tai_const.create_sym_offset(ref.symbol,ref.offset))
  2290. end
  2291. else
  2292. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(ref.offset));
  2293. { load consts entry }
  2294. if not indirection_done then
  2295. begin
  2296. tmpreg:=getintregister(list,OS_INT);
  2297. tmpref.symbol:=l;
  2298. tmpref.base:=NR_PC;
  2299. list.concat(taicpu.op_reg_ref(A_LDR,tmpreg,tmpref));
  2300. if (cs_create_pic in current_settings.moduleswitches) and
  2301. (tf_pic_uses_got in target_info.flags) and
  2302. assigned(ref.symbol) then
  2303. begin
  2304. {$ifdef EXTDEBUG}
  2305. if not (pi_needs_got in current_procinfo.flags) then
  2306. Comment(V_warning,'pi_needs_got not included');
  2307. {$endif EXTDEBUG}
  2308. Include(current_procinfo.flags,pi_needs_got);
  2309. reference_reset(tmpref,4,[]);
  2310. tmpref.base:=current_procinfo.got;
  2311. tmpref.index:=tmpreg;
  2312. list.concat(taicpu.op_reg_ref(A_LDR,tmpreg,tmpref));
  2313. if ref.offset<>0 then
  2314. a_op_const_reg(list,OP_ADD,OS_ADDR,ref.offset,tmpreg);
  2315. end;
  2316. end;
  2317. if assigned(piclabel) then
  2318. begin
  2319. cg.a_label(list,piclabel);
  2320. tmpreg2:=getaddressregister(list);
  2321. a_op_reg_reg_reg(list,OP_ADD,OS_ADDR,tmpreg,NR_PC,tmpreg2);
  2322. tmpreg:=tmpreg2
  2323. end;
  2324. { This routine can be called with PC as base/index in case the offset
  2325. was too large to encode in a load/store. In that case, the entire
  2326. absolute expression has been re-encoded in a new constpool entry, and
  2327. we have to remove the use of PC from the original reference (the code
  2328. above made everything relative to the value loaded from the new
  2329. constpool entry) }
  2330. if is_pc(ref.base) then
  2331. ref.base:=NR_NO;
  2332. if is_pc(ref.index) then
  2333. ref.index:=NR_NO;
  2334. if (ref.base<>NR_NO) then
  2335. begin
  2336. if ref.index<>NR_NO then
  2337. begin
  2338. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,tmpreg));
  2339. ref.base:=tmpreg;
  2340. end
  2341. else
  2342. if ref.base<>NR_PC then
  2343. begin
  2344. ref.index:=tmpreg;
  2345. ref.shiftimm:=0;
  2346. ref.signindex:=1;
  2347. ref.shiftmode:=SM_None;
  2348. end
  2349. else
  2350. ref.base:=tmpreg;
  2351. end
  2352. else
  2353. ref.base:=tmpreg;
  2354. ref.offset:=0;
  2355. ref.symbol:=nil;
  2356. end;
  2357. procedure tbasecgarm.g_concatcopy_move(list : TAsmList;const source,dest : treference;len : tcgint);
  2358. var
  2359. paraloc1,paraloc2,paraloc3 : TCGPara;
  2360. pd : tprocdef;
  2361. begin
  2362. pd:=search_system_proc('MOVE');
  2363. paraloc1.init;
  2364. paraloc2.init;
  2365. paraloc3.init;
  2366. paramanager.getintparaloc(list,pd,1,paraloc1);
  2367. paramanager.getintparaloc(list,pd,2,paraloc2);
  2368. paramanager.getintparaloc(list,pd,3,paraloc3);
  2369. a_load_const_cgpara(list,OS_SINT,len,paraloc3);
  2370. a_loadaddr_ref_cgpara(list,dest,paraloc2);
  2371. a_loadaddr_ref_cgpara(list,source,paraloc1);
  2372. paramanager.freecgpara(list,paraloc3);
  2373. paramanager.freecgpara(list,paraloc2);
  2374. paramanager.freecgpara(list,paraloc1);
  2375. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  2376. alloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  2377. a_call_name(list,'FPC_MOVE',false);
  2378. dealloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  2379. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  2380. paraloc3.done;
  2381. paraloc2.done;
  2382. paraloc1.done;
  2383. end;
  2384. procedure tbasecgarm.g_concatcopy_internal(list : TAsmList;const source,dest : treference;len : tcgint;aligned : boolean);
  2385. const
  2386. maxtmpreg_arm = 10; {roozbeh: can be reduced to 8 or lower if might conflick with reserved ones,also +2 is used becouse of regs required for referencing}
  2387. maxtmpreg_thumb = 5;
  2388. var
  2389. srcref,dstref,usedtmpref,usedtmpref2:treference;
  2390. srcreg,destreg,countreg,r,tmpreg:tregister;
  2391. helpsize:aint;
  2392. copysize:byte;
  2393. cgsize:Tcgsize;
  2394. tmpregisters:array[1..maxtmpreg_arm] of tregister;
  2395. maxtmpreg,
  2396. tmpregi,tmpregi2:byte;
  2397. { will never be called with count<=4 }
  2398. procedure genloop(count : aword;size : byte);
  2399. const
  2400. size2opsize : array[1..4] of tcgsize = (OS_8,OS_16,OS_NO,OS_32);
  2401. var
  2402. l : tasmlabel;
  2403. begin
  2404. current_asmdata.getjumplabel(l);
  2405. if count<size then size:=1;
  2406. a_load_const_reg(list,OS_INT,count div size,countreg);
  2407. cg.a_label(list,l);
  2408. srcref.addressmode:=AM_POSTINDEXED;
  2409. dstref.addressmode:=AM_POSTINDEXED;
  2410. srcref.offset:=size;
  2411. dstref.offset:=size;
  2412. r:=getintregister(list,size2opsize[size]);
  2413. a_load_ref_reg(list,size2opsize[size],size2opsize[size],srcref,r);
  2414. a_reg_alloc(list,NR_DEFAULTFLAGS);
  2415. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_SUB,countreg,countreg,1),PF_S));
  2416. a_load_reg_ref(list,size2opsize[size],size2opsize[size],r,dstref);
  2417. a_jmp_flags(list,F_NE,l);
  2418. a_reg_dealloc(list,NR_DEFAULTFLAGS);
  2419. srcref.offset:=1;
  2420. dstref.offset:=1;
  2421. case count mod size of
  2422. 1:
  2423. begin
  2424. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2425. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2426. end;
  2427. 2:
  2428. if aligned then
  2429. begin
  2430. a_load_ref_reg(list,OS_16,OS_16,srcref,r);
  2431. a_load_reg_ref(list,OS_16,OS_16,r,dstref);
  2432. end
  2433. else
  2434. begin
  2435. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2436. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2437. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2438. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2439. end;
  2440. 3:
  2441. if aligned then
  2442. begin
  2443. srcref.offset:=2;
  2444. dstref.offset:=2;
  2445. a_load_ref_reg(list,OS_16,OS_16,srcref,r);
  2446. a_load_reg_ref(list,OS_16,OS_16,r,dstref);
  2447. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2448. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2449. end
  2450. else
  2451. begin
  2452. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2453. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2454. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2455. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2456. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2457. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2458. end;
  2459. end;
  2460. { keep the registers alive }
  2461. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  2462. list.concat(taicpu.op_reg_reg(A_MOV,srcreg,srcreg));
  2463. list.concat(taicpu.op_reg_reg(A_MOV,destreg,destreg));
  2464. end;
  2465. { save estimation, if a creating a separate ref is needed or
  2466. if we can keep the original reference while copying }
  2467. function SimpleRef(const ref : treference) : boolean;
  2468. begin
  2469. result:=((ref.base=NR_PC) and (ref.addressmode=AM_OFFSET) and (ref.refaddr in [addr_full,addr_no])) or
  2470. ((ref.symbol=nil) and
  2471. (ref.addressmode=AM_OFFSET) and
  2472. (((ref.offset>=0) and (ref.offset+len<=31)) or
  2473. (not(GenerateThumbCode) and (ref.offset>=-255) and (ref.offset+len<=255)) or
  2474. { ldrh has a limited offset range }
  2475. (not(GenerateThumbCode) and ((len mod 4) in [0,1]) and (ref.offset>=-4095) and (ref.offset+len<=4095))
  2476. )
  2477. );
  2478. end;
  2479. { will never be called with count<=4 }
  2480. procedure genloop_thumb(count : aword;size : byte);
  2481. procedure refincofs(const ref : treference;const value : longint = 1);
  2482. begin
  2483. a_op_const_reg(list,OP_ADD,OS_ADDR,value,ref.base);
  2484. end;
  2485. const
  2486. size2opsize : array[1..4] of tcgsize = (OS_8,OS_16,OS_NO,OS_32);
  2487. var
  2488. l : tasmlabel;
  2489. begin
  2490. current_asmdata.getjumplabel(l);
  2491. if count<size then size:=1;
  2492. a_load_const_reg(list,OS_INT,count div size,countreg);
  2493. cg.a_label(list,l);
  2494. r:=getintregister(list,size2opsize[size]);
  2495. a_load_ref_reg(list,size2opsize[size],size2opsize[size],srcref,r);
  2496. refincofs(srcref);
  2497. a_load_reg_ref(list,size2opsize[size],size2opsize[size],r,dstref);
  2498. refincofs(dstref);
  2499. a_reg_alloc(list,NR_DEFAULTFLAGS);
  2500. list.concat(taicpu.op_reg_reg_const(A_SUB,countreg,countreg,1));
  2501. a_jmp_flags(list,F_NE,l);
  2502. a_reg_dealloc(list,NR_DEFAULTFLAGS);
  2503. case count mod size of
  2504. 1:
  2505. begin
  2506. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2507. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2508. end;
  2509. 2:
  2510. if aligned then
  2511. begin
  2512. a_load_ref_reg(list,OS_16,OS_16,srcref,r);
  2513. a_load_reg_ref(list,OS_16,OS_16,r,dstref);
  2514. end
  2515. else
  2516. begin
  2517. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2518. refincofs(srcref);
  2519. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2520. refincofs(dstref);
  2521. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2522. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2523. end;
  2524. 3:
  2525. if aligned then
  2526. begin
  2527. a_load_ref_reg(list,OS_16,OS_16,srcref,r);
  2528. refincofs(srcref,2);
  2529. a_load_reg_ref(list,OS_16,OS_16,r,dstref);
  2530. refincofs(dstref,2);
  2531. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2532. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2533. end
  2534. else
  2535. begin
  2536. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2537. refincofs(srcref);
  2538. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2539. refincofs(dstref);
  2540. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2541. refincofs(srcref);
  2542. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2543. refincofs(dstref);
  2544. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2545. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2546. end;
  2547. end;
  2548. { keep the registers alive }
  2549. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  2550. list.concat(taicpu.op_reg_reg(A_MOV,srcreg,srcreg));
  2551. list.concat(taicpu.op_reg_reg(A_MOV,destreg,destreg));
  2552. end;
  2553. begin
  2554. if len=0 then
  2555. exit;
  2556. if GenerateThumbCode then
  2557. maxtmpreg:=maxtmpreg_thumb
  2558. else
  2559. maxtmpreg:=maxtmpreg_arm;
  2560. helpsize:=12+maxtmpreg*4;//52 with maxtmpreg=10
  2561. dstref:=dest;
  2562. srcref:=source;
  2563. if cs_opt_size in current_settings.optimizerswitches then
  2564. helpsize:=8;
  2565. if aligned and (len=4) then
  2566. begin
  2567. tmpreg:=getintregister(list,OS_32);
  2568. a_load_ref_reg(list,OS_32,OS_32,source,tmpreg);
  2569. a_load_reg_ref(list,OS_32,OS_32,tmpreg,dest);
  2570. end
  2571. else if aligned and (len=2) then
  2572. begin
  2573. tmpreg:=getintregister(list,OS_16);
  2574. a_load_ref_reg(list,OS_16,OS_16,source,tmpreg);
  2575. a_load_reg_ref(list,OS_16,OS_16,tmpreg,dest);
  2576. end
  2577. else if (len<=helpsize) and aligned then
  2578. begin
  2579. tmpregi:=0;
  2580. { loading address in a separate register needed? }
  2581. if SimpleRef(source) then
  2582. begin
  2583. { ... then we don't need a loadaddr }
  2584. srcref:=source;
  2585. end
  2586. else
  2587. begin
  2588. srcreg:=getintregister(list,OS_ADDR);
  2589. a_loadaddr_ref_reg(list,source,srcreg);
  2590. reference_reset_base(srcref,srcreg,0,source.temppos,source.alignment,source.volatility);
  2591. end;
  2592. while (len div 4 <> 0) and (tmpregi<maxtmpreg) do
  2593. begin
  2594. inc(tmpregi);
  2595. tmpregisters[tmpregi]:=getintregister(list,OS_32);
  2596. a_load_ref_reg(list,OS_32,OS_32,srcref,tmpregisters[tmpregi]);
  2597. inc(srcref.offset,4);
  2598. dec(len,4);
  2599. end;
  2600. { loading address in a separate register needed? }
  2601. if SimpleRef(dest) then
  2602. dstref:=dest
  2603. else
  2604. begin
  2605. destreg:=getintregister(list,OS_ADDR);
  2606. a_loadaddr_ref_reg(list,dest,destreg);
  2607. reference_reset_base(dstref,destreg,0,dest.temppos,dest.alignment,dest.volatility);
  2608. end;
  2609. tmpregi2:=1;
  2610. while (tmpregi2<=tmpregi) do
  2611. begin
  2612. a_load_reg_ref(list,OS_32,OS_32,tmpregisters[tmpregi2],dstref);
  2613. inc(dstref.offset,4);
  2614. inc(tmpregi2);
  2615. end;
  2616. copysize:=4;
  2617. cgsize:=OS_32;
  2618. while len<>0 do
  2619. begin
  2620. if len<2 then
  2621. begin
  2622. copysize:=1;
  2623. cgsize:=OS_8;
  2624. end
  2625. else if len<4 then
  2626. begin
  2627. copysize:=2;
  2628. cgsize:=OS_16;
  2629. end;
  2630. dec(len,copysize);
  2631. r:=getintregister(list,cgsize);
  2632. a_load_ref_reg(list,cgsize,cgsize,srcref,r);
  2633. a_load_reg_ref(list,cgsize,cgsize,r,dstref);
  2634. inc(srcref.offset,copysize);
  2635. inc(dstref.offset,copysize);
  2636. end;{end of while}
  2637. end
  2638. else
  2639. begin
  2640. cgsize:=OS_32;
  2641. if (len<=4) then{len<=4 and not aligned}
  2642. begin
  2643. r:=getintregister(list,cgsize);
  2644. usedtmpref:=a_internal_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2645. if Len=1 then
  2646. a_load_reg_ref(list,OS_8,OS_8,r,dstref)
  2647. else
  2648. begin
  2649. tmpreg:=getintregister(list,cgsize);
  2650. usedtmpref2:=a_internal_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2651. inc(usedtmpref.offset,1);
  2652. a_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  2653. inc(usedtmpref2.offset,1);
  2654. a_load_reg_ref(list,OS_8,OS_8,tmpreg,usedtmpref2);
  2655. if len>2 then
  2656. begin
  2657. inc(usedtmpref.offset,1);
  2658. a_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  2659. inc(usedtmpref2.offset,1);
  2660. a_load_reg_ref(list,OS_8,OS_8,tmpreg,usedtmpref2);
  2661. if len>3 then
  2662. begin
  2663. inc(usedtmpref.offset,1);
  2664. a_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  2665. inc(usedtmpref2.offset,1);
  2666. a_load_reg_ref(list,OS_8,OS_8,tmpreg,usedtmpref2);
  2667. end;
  2668. end;
  2669. end;
  2670. end{end of if len<=4}
  2671. else
  2672. begin{unaligned & 4<len<helpsize **or** aligned/unaligned & len>helpsize}
  2673. destreg:=getintregister(list,OS_ADDR);
  2674. a_loadaddr_ref_reg(list,dest,destreg);
  2675. reference_reset_base(dstref,destreg,0,dest.temppos,dest.alignment,dest.volatility);
  2676. srcreg:=getintregister(list,OS_ADDR);
  2677. a_loadaddr_ref_reg(list,source,srcreg);
  2678. reference_reset_base(srcref,srcreg,0,dest.temppos,source.alignment,source.volatility);
  2679. countreg:=getintregister(list,OS_32);
  2680. // if cs_opt_size in current_settings.optimizerswitches then
  2681. { roozbeh : it seems loading 1 byte is faster becouse of caching/fetching(?) }
  2682. {if aligned then
  2683. genloop(len,4)
  2684. else}
  2685. if GenerateThumbCode then
  2686. genloop_thumb(len,1)
  2687. else
  2688. genloop(len,1);
  2689. end;
  2690. end;
  2691. end;
  2692. procedure tbasecgarm.g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : tcgint);
  2693. begin
  2694. g_concatcopy_internal(list,source,dest,len,false);
  2695. end;
  2696. procedure tbasecgarm.g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);
  2697. begin
  2698. if (source.alignment in [1,3]) or
  2699. (dest.alignment in [1,3]) then
  2700. g_concatcopy_internal(list,source,dest,len,false)
  2701. else
  2702. g_concatcopy_internal(list,source,dest,len,true);
  2703. end;
  2704. procedure tbasecgarm.g_overflowCheck(list : TAsmList;const l : tlocation;def : tdef);
  2705. var
  2706. ovloc : tlocation;
  2707. begin
  2708. ovloc.loc:=LOC_VOID;
  2709. g_overflowCheck_loc(list,l,def,ovloc);
  2710. end;
  2711. procedure tbasecgarm.g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);
  2712. var
  2713. hl : tasmlabel;
  2714. ai:TAiCpu;
  2715. hflags : tresflags;
  2716. begin
  2717. if not(cs_check_overflow in current_settings.localswitches) then
  2718. exit;
  2719. current_asmdata.getjumplabel(hl);
  2720. case ovloc.loc of
  2721. LOC_VOID:
  2722. begin
  2723. ai:=taicpu.op_sym(A_B,hl);
  2724. ai.is_jmp:=true;
  2725. if not((def.typ=pointerdef) or
  2726. ((def.typ=orddef) and
  2727. (torddef(def).ordtype in [u64bit,u16bit,u32bit,u8bit,uchar,
  2728. pasbool1,pasbool8,pasbool16,pasbool32,pasbool64]))) then
  2729. ai.SetCondition(C_VC)
  2730. else
  2731. if TAiCpu(List.Last).opcode in [A_RSB,A_RSC,A_SBC,A_SUB] then
  2732. ai.SetCondition(C_CS)
  2733. else
  2734. ai.SetCondition(C_CC);
  2735. list.concat(ai);
  2736. end;
  2737. LOC_FLAGS:
  2738. begin
  2739. hflags:=ovloc.resflags;
  2740. inverse_flags(hflags);
  2741. cg.a_jmp_flags(list,hflags,hl);
  2742. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  2743. end;
  2744. else
  2745. internalerror(200409281);
  2746. end;
  2747. a_call_name(list,'FPC_OVERFLOW',false);
  2748. a_label(list,hl);
  2749. end;
  2750. procedure tbasecgarm.g_save_registers(list : TAsmList);
  2751. begin
  2752. { this work is done in g_proc_entry }
  2753. end;
  2754. procedure tbasecgarm.g_restore_registers(list : TAsmList);
  2755. begin
  2756. { this work is done in g_proc_exit }
  2757. end;
  2758. procedure tbasecgarm.a_jmp_cond(list : TAsmList;cond : TOpCmp;l: tasmlabel);
  2759. var
  2760. ai : taicpu;
  2761. hlabel : TAsmLabel;
  2762. begin
  2763. if GenerateThumbCode then
  2764. begin
  2765. { the optimizer has to fix this if jump range is sufficient short }
  2766. current_asmdata.getjumplabel(hlabel);
  2767. ai:=Taicpu.Op_sym(A_B,hlabel);
  2768. ai.SetCondition(inverse_cond(OpCmp2AsmCond[cond]));
  2769. ai.is_jmp:=true;
  2770. list.concat(ai);
  2771. a_jmp_always(list,l);
  2772. a_label(list,hlabel);
  2773. end
  2774. else
  2775. begin
  2776. ai:=Taicpu.Op_sym(A_B,l);
  2777. ai.SetCondition(OpCmp2AsmCond[cond]);
  2778. ai.is_jmp:=true;
  2779. list.concat(ai);
  2780. end;
  2781. end;
  2782. function get_scalar_mm_op(fromsize,tosize : tcgsize) : tasmop;
  2783. const
  2784. convertop : array[OS_F32..OS_F128,OS_F32..OS_F128] of tasmop = (
  2785. (A_VMOV,A_VCVT,A_NONE,A_NONE,A_NONE),
  2786. (A_VCVT,A_VMOV,A_NONE,A_NONE,A_NONE),
  2787. (A_NONE,A_NONE,A_NONE,A_NONE,A_NONE),
  2788. (A_NONE,A_NONE,A_NONE,A_NONE,A_NONE),
  2789. (A_NONE,A_NONE,A_NONE,A_NONE,A_NONE));
  2790. begin
  2791. result:=convertop[fromsize,tosize];
  2792. if result=A_NONE then
  2793. internalerror(200312205);
  2794. end;
  2795. function get_scalar_mm_prefix(fromsize,tosize : tcgsize) : TOpPostfix;
  2796. const
  2797. convertop : array[OS_F32..OS_F128,OS_F32..OS_F128] of TOpPostfix = (
  2798. (PF_F32, PF_F32F64,PF_None,PF_None,PF_None),
  2799. (PF_F64F32,PF_F64, PF_None,PF_None,PF_None),
  2800. (PF_None, PF_None, PF_None,PF_None,PF_None),
  2801. (PF_None, PF_None, PF_None,PF_None,PF_None),
  2802. (PF_None, PF_None, PF_None,PF_None,PF_None));
  2803. begin
  2804. result:=convertop[fromsize,tosize];
  2805. end;
  2806. procedure tbasecgarm.a_loadmm_reg_reg(list: tasmlist; fromsize,tosize: tcgsize; reg1,reg2: tregister; shuffle: pmmshuffle);
  2807. var
  2808. instr: taicpu;
  2809. begin
  2810. if (shuffle=nil) or shufflescalar(shuffle) then
  2811. instr:=setoppostfix(taicpu.op_reg_reg(get_scalar_mm_op(tosize,fromsize),reg2,reg1),get_scalar_mm_prefix(tosize,fromsize))
  2812. else
  2813. internalerror(2009112407);
  2814. list.concat(instr);
  2815. case instr.opcode of
  2816. A_VMOV:
  2817. add_move_instruction(instr);
  2818. else
  2819. ;
  2820. end;
  2821. maybe_check_for_fpu_exception(list);
  2822. end;
  2823. procedure tbasecgarm.a_loadmm_ref_reg(list: tasmlist; fromsize,tosize: tcgsize; const ref: treference; reg: tregister; shuffle: pmmshuffle);
  2824. var
  2825. intreg,
  2826. tmpmmreg : tregister;
  2827. reg64 : tregister64;
  2828. begin
  2829. if assigned(shuffle) and
  2830. not(shufflescalar(shuffle)) then
  2831. internalerror(2009112413);
  2832. case fromsize of
  2833. OS_32,OS_S32:
  2834. begin
  2835. fromsize:=OS_F32;
  2836. { since we are loading an integer, no conversion may be required }
  2837. if (fromsize<>tosize) then
  2838. internalerror(2009112801);
  2839. end;
  2840. OS_64,OS_S64:
  2841. begin
  2842. fromsize:=OS_F64;
  2843. { since we are loading an integer, no conversion may be required }
  2844. if (fromsize<>tosize) then
  2845. internalerror(2009112901);
  2846. end;
  2847. OS_F32,OS_F64:
  2848. ;
  2849. else
  2850. internalerror(2019050920);
  2851. end;
  2852. if (fromsize<>tosize) then
  2853. tmpmmreg:=getmmregister(list,fromsize)
  2854. else
  2855. tmpmmreg:=reg;
  2856. if (ref.alignment in [1,2]) then
  2857. begin
  2858. case fromsize of
  2859. OS_F32:
  2860. begin
  2861. intreg:=getintregister(list,OS_32);
  2862. a_load_ref_reg(list,OS_32,OS_32,ref,intreg);
  2863. a_loadmm_intreg_reg(list,OS_32,OS_F32,intreg,tmpmmreg,mms_movescalar);
  2864. end;
  2865. OS_F64:
  2866. begin
  2867. reg64.reglo:=getintregister(list,OS_32);
  2868. reg64.reghi:=getintregister(list,OS_32);
  2869. cg64.a_load64_ref_reg(list,ref,reg64);
  2870. cg64.a_loadmm_intreg64_reg(list,OS_F64,reg64,tmpmmreg);
  2871. end;
  2872. else
  2873. internalerror(2009112412);
  2874. end;
  2875. end
  2876. else
  2877. begin
  2878. handle_load_store(list,A_VLDR,PF_None,tmpmmreg,ref);
  2879. end;
  2880. if (tmpmmreg<>reg) then
  2881. a_loadmm_reg_reg(list,fromsize,tosize,tmpmmreg,reg,shuffle);
  2882. maybe_check_for_fpu_exception(list);
  2883. end;
  2884. procedure tbasecgarm.a_loadmm_reg_ref(list: tasmlist; fromsize,tosize: tcgsize; reg: tregister; const ref: treference; shuffle: pmmshuffle);
  2885. var
  2886. intreg,
  2887. tmpmmreg : tregister;
  2888. reg64 : tregister64;
  2889. begin
  2890. if assigned(shuffle) and
  2891. not(shufflescalar(shuffle)) then
  2892. internalerror(2009112416);
  2893. case tosize of
  2894. OS_32,OS_S32:
  2895. begin
  2896. tosize:=OS_F32;
  2897. { since we are loading an integer, no conversion may be required }
  2898. if (fromsize<>tosize) then
  2899. internalerror(2009112801);
  2900. end;
  2901. OS_64,OS_S64:
  2902. begin
  2903. tosize:=OS_F64;
  2904. { since we are loading an integer, no conversion may be required }
  2905. if (fromsize<>tosize) then
  2906. internalerror(2009112901);
  2907. end;
  2908. OS_F32,OS_F64:
  2909. ;
  2910. else
  2911. internalerror(2019050919);
  2912. end;
  2913. if (fromsize<>tosize) then
  2914. begin
  2915. tmpmmreg:=getmmregister(list,tosize);
  2916. a_loadmm_reg_reg(list,fromsize,tosize,reg,tmpmmreg,shuffle);
  2917. end
  2918. else
  2919. tmpmmreg:=reg;
  2920. if (ref.alignment in [1,2]) then
  2921. begin
  2922. case tosize of
  2923. OS_F32:
  2924. begin
  2925. intreg:=getintregister(list,OS_32);
  2926. a_loadmm_reg_intreg(list,OS_F32,OS_32,tmpmmreg,intreg,shuffle);
  2927. a_load_reg_ref(list,OS_32,OS_32,intreg,ref);
  2928. end;
  2929. OS_F64:
  2930. begin
  2931. reg64.reglo:=getintregister(list,OS_32);
  2932. reg64.reghi:=getintregister(list,OS_32);
  2933. cg64.a_loadmm_reg_intreg64(list,OS_F64,tmpmmreg,reg64);
  2934. cg64.a_load64_reg_ref(list,reg64,ref);
  2935. end;
  2936. else
  2937. internalerror(2009112417);
  2938. end;
  2939. end
  2940. else
  2941. begin
  2942. handle_load_store(list,A_VSTR,PF_None,tmpmmreg,ref);
  2943. end;
  2944. maybe_check_for_fpu_exception(list);
  2945. end;
  2946. procedure tbasecgarm.a_loadmm_intreg_reg(list: TAsmList; fromsize, tosize : tcgsize; intreg, mmreg: tregister; shuffle: pmmshuffle);
  2947. begin
  2948. { this code can only be used to transfer raw data, not to perform
  2949. conversions }
  2950. if (tosize<>OS_F32) then
  2951. internalerror(2009112419);
  2952. if not(fromsize in [OS_32,OS_S32]) then
  2953. internalerror(2009112420);
  2954. if assigned(shuffle) and
  2955. not shufflescalar(shuffle) then
  2956. internalerror(2009112516);
  2957. list.concat(taicpu.op_reg_reg(A_VMOV,mmreg,intreg));
  2958. maybe_check_for_fpu_exception(list);
  2959. end;
  2960. procedure tbasecgarm.a_loadmm_reg_intreg(list: TAsmList; fromsize, tosize : tcgsize; mmreg, intreg: tregister;shuffle : pmmshuffle);
  2961. begin
  2962. { this code can only be used to transfer raw data, not to perform
  2963. conversions }
  2964. if (fromsize<>OS_F32) then
  2965. internalerror(2009112430);
  2966. if not(tosize in [OS_32,OS_S32]) then
  2967. internalerror(2009112420);
  2968. if assigned(shuffle) and
  2969. not shufflescalar(shuffle) then
  2970. internalerror(2009112514);
  2971. list.concat(taicpu.op_reg_reg(A_VMOV,intreg,mmreg));
  2972. maybe_check_for_fpu_exception(list);
  2973. end;
  2974. procedure tbasecgarm.a_opmm_reg_reg(list: tasmlist; op: topcg; size: tcgsize; src, dst: tregister; shuffle: pmmshuffle);
  2975. var
  2976. tmpreg: tregister;
  2977. begin
  2978. { the vfp doesn't support xor nor any other logical operation, but
  2979. this routine is used to initialise global mm regvars. We can
  2980. easily initialise an mm reg with 0 though. }
  2981. case op of
  2982. OP_XOR:
  2983. begin
  2984. if (src<>dst) or
  2985. (reg_cgsize(src)<>size) or
  2986. assigned(shuffle) then
  2987. internalerror(2009112907);
  2988. tmpreg:=getintregister(list,OS_32);
  2989. a_load_const_reg(list,OS_32,0,tmpreg);
  2990. case size of
  2991. OS_F32:
  2992. list.concat(taicpu.op_reg_reg(A_VMOV,dst,tmpreg));
  2993. OS_F64:
  2994. list.concat(taicpu.op_reg_reg_reg(A_VMOV,dst,tmpreg,tmpreg));
  2995. else
  2996. internalerror(2009112908);
  2997. end;
  2998. end
  2999. else
  3000. internalerror(2009112906);
  3001. end;
  3002. end;
  3003. procedure tbasecgarm.maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  3004. const
  3005. overflowops = [OP_MUL,OP_SHL,OP_ADD,OP_SUB,OP_NEG];
  3006. begin
  3007. if (op in overflowops) and
  3008. (size in [OS_8,OS_S8,OS_16,OS_S16]) then
  3009. a_load_reg_reg(list,OS_32,size,dst,dst);
  3010. end;
  3011. procedure tbasecgarm.safe_mla(list : TAsmList; op1,op2,op3,op4 : TRegister);
  3012. procedure checkreg(var reg : TRegister);
  3013. var
  3014. tmpreg : TRegister;
  3015. begin
  3016. if ((GenerateThumbCode or GenerateThumb2Code) and (getsupreg(reg)=RS_R13)) or
  3017. (getsupreg(reg)=RS_R15) then
  3018. begin
  3019. tmpreg:=getintregister(list,OS_INT);
  3020. a_load_reg_reg(list,OS_INT,OS_INT,reg,tmpreg);
  3021. reg:=tmpreg;
  3022. end;
  3023. end;
  3024. begin
  3025. checkreg(op1);
  3026. checkreg(op2);
  3027. checkreg(op3);
  3028. checkreg(op4);
  3029. list.concat(taicpu.op_reg_reg_reg_reg(A_MLA,op1,op2,op3,op4));
  3030. end;
  3031. procedure tbasecgarm.g_maybe_tls_init(list : TAsmList);
  3032. begin
  3033. list.concat(tai_regalloc.alloc(NR_R0,nil));
  3034. a_call_name(list,'fpc_read_tp',false);
  3035. a_load_reg_reg(list,OS_ADDR,OS_ADDR,NR_R0,current_procinfo.tlsoffset);
  3036. list.concat(tai_regalloc.dealloc(NR_R0,nil));
  3037. end;
  3038. procedure tcg64farm.a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);
  3039. begin
  3040. case op of
  3041. OP_NEG:
  3042. begin
  3043. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3044. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_RSB,regdst.reglo,regsrc.reglo,0),PF_S));
  3045. list.concat(taicpu.op_reg_reg_const(A_RSC,regdst.reghi,regsrc.reghi,0));
  3046. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  3047. end;
  3048. OP_NOT:
  3049. begin
  3050. cg.a_op_reg_reg(list,OP_NOT,OS_INT,regsrc.reglo,regdst.reglo);
  3051. cg.a_op_reg_reg(list,OP_NOT,OS_INT,regsrc.reghi,regdst.reghi);
  3052. end;
  3053. else
  3054. a_op64_reg_reg_reg(list,op,size,regsrc,regdst,regdst);
  3055. end;
  3056. end;
  3057. procedure tcg64farm.a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);
  3058. begin
  3059. a_op64_const_reg_reg(list,op,size,value,reg,reg);
  3060. end;
  3061. procedure tcg64farm.a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);
  3062. var
  3063. ovloc : tlocation;
  3064. begin
  3065. a_op64_const_reg_reg_checkoverflow(list,op,size,value,regsrc,regdst,false,ovloc);
  3066. end;
  3067. procedure tcg64farm.a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);
  3068. var
  3069. ovloc : tlocation;
  3070. begin
  3071. a_op64_reg_reg_reg_checkoverflow(list,op,size,regsrc1,regsrc2,regdst,false,ovloc);
  3072. end;
  3073. procedure tcg64farm.a_loadmm_intreg64_reg(list: TAsmList; mmsize: tcgsize; intreg: tregister64; mmreg: tregister);
  3074. begin
  3075. { this code can only be used to transfer raw data, not to perform
  3076. conversions }
  3077. if (mmsize<>OS_F64) then
  3078. internalerror(2009112405);
  3079. list.concat(taicpu.op_reg_reg_reg(A_VMOV,mmreg,intreg.reglo,intreg.reghi));
  3080. cg.maybe_check_for_fpu_exception(list);
  3081. end;
  3082. procedure tcg64farm.a_loadmm_reg_intreg64(list: TAsmList; mmsize: tcgsize; mmreg: tregister; intreg: tregister64);
  3083. begin
  3084. { this code can only be used to transfer raw data, not to perform
  3085. conversions }
  3086. if (mmsize<>OS_F64) then
  3087. internalerror(2009112406);
  3088. list.concat(taicpu.op_reg_reg_reg(A_VMOV,intreg.reglo,intreg.reghi,mmreg));
  3089. cg.maybe_check_for_fpu_exception(list);
  3090. end;
  3091. procedure tcg64farm.a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  3092. var
  3093. tmpreg : tregister;
  3094. b : byte;
  3095. begin
  3096. ovloc.loc:=LOC_VOID;
  3097. case op of
  3098. OP_NEG,
  3099. OP_NOT :
  3100. internalerror(2012022501);
  3101. else
  3102. ;
  3103. end;
  3104. if (setflags or tbasecgarm(cg).cgsetflags) and (op in [OP_ADD,OP_SUB]) then
  3105. begin
  3106. case op of
  3107. OP_ADD:
  3108. begin
  3109. if is_shifter_const(lo(value),b) then
  3110. begin
  3111. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3112. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_ADD,regdst.reglo,regsrc.reglo,lo(value)),PF_S))
  3113. end
  3114. else
  3115. begin
  3116. tmpreg:=cg.getintregister(list,OS_32);
  3117. cg.a_load_const_reg(list,OS_32,lo(value),tmpreg);
  3118. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3119. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_ADD,regdst.reglo,regsrc.reglo,tmpreg),PF_S));
  3120. end;
  3121. if is_shifter_const(hi(value),b) then
  3122. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_ADC,regdst.reghi,regsrc.reghi,hi(value)),PF_S))
  3123. else
  3124. begin
  3125. tmpreg:=cg.getintregister(list,OS_32);
  3126. cg.a_load_const_reg(list,OS_32,hi(value),tmpreg);
  3127. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_ADC,regdst.reghi,regsrc.reghi,tmpreg),PF_S));
  3128. end;
  3129. end;
  3130. OP_SUB:
  3131. begin
  3132. if is_shifter_const(lo(value),b) then
  3133. begin
  3134. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3135. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_SUB,regdst.reglo,regsrc.reglo,lo(value)),PF_S))
  3136. end
  3137. else
  3138. begin
  3139. tmpreg:=cg.getintregister(list,OS_32);
  3140. cg.a_load_const_reg(list,OS_32,lo(value),tmpreg);
  3141. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3142. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SUB,regdst.reglo,regsrc.reglo,tmpreg),PF_S));
  3143. end;
  3144. if is_shifter_const(hi(value),b) then
  3145. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_SBC,regdst.reghi,regsrc.reghi,aint(hi(value))),PF_S))
  3146. else
  3147. begin
  3148. tmpreg:=cg.getintregister(list,OS_32);
  3149. cg.a_load_const_reg(list,OS_32,hi(value),tmpreg);
  3150. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SBC,regdst.reghi,regsrc.reghi,tmpreg),PF_S));
  3151. end;
  3152. end;
  3153. else
  3154. internalerror(200502131);
  3155. end;
  3156. if size=OS_64 then
  3157. begin
  3158. { the arm has an weired opinion how flags for SUB/ADD are handled }
  3159. ovloc.loc:=LOC_FLAGS;
  3160. case op of
  3161. OP_ADD:
  3162. ovloc.resflags:=F_CS;
  3163. OP_SUB:
  3164. ovloc.resflags:=F_CC;
  3165. else
  3166. internalerror(2019050918);
  3167. end;
  3168. end;
  3169. end
  3170. else
  3171. begin
  3172. case op of
  3173. OP_AND,OP_OR,OP_XOR:
  3174. begin
  3175. cg.a_op_const_reg_reg(list,op,OS_32,aint(lo(value)),regsrc.reglo,regdst.reglo);
  3176. cg.a_op_const_reg_reg(list,op,OS_32,aint(hi(value)),regsrc.reghi,regdst.reghi);
  3177. end;
  3178. OP_ADD:
  3179. begin
  3180. if is_shifter_const(aint(lo(value)),b) then
  3181. begin
  3182. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3183. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_ADD,regdst.reglo,regsrc.reglo,aint(lo(value))),PF_S))
  3184. end
  3185. else
  3186. begin
  3187. tmpreg:=cg.getintregister(list,OS_32);
  3188. cg.a_load_const_reg(list,OS_32,aint(lo(value)),tmpreg);
  3189. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3190. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_ADD,regdst.reglo,regsrc.reglo,tmpreg),PF_S));
  3191. end;
  3192. if is_shifter_const(aint(hi(value)),b) then
  3193. list.concat(taicpu.op_reg_reg_const(A_ADC,regdst.reghi,regsrc.reghi,aint(hi(value))))
  3194. else
  3195. begin
  3196. tmpreg:=cg.getintregister(list,OS_32);
  3197. cg.a_load_const_reg(list,OS_32,aint(hi(value)),tmpreg);
  3198. list.concat(taicpu.op_reg_reg_reg(A_ADC,regdst.reghi,regsrc.reghi,tmpreg));
  3199. end;
  3200. end;
  3201. OP_SUB:
  3202. begin
  3203. if is_shifter_const(aint(lo(value)),b) then
  3204. begin
  3205. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3206. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_SUB,regdst.reglo,regsrc.reglo,aint(lo(value))),PF_S))
  3207. end
  3208. else
  3209. begin
  3210. tmpreg:=cg.getintregister(list,OS_32);
  3211. cg.a_load_const_reg(list,OS_32,aint(lo(value)),tmpreg);
  3212. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3213. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SUB,regdst.reglo,regsrc.reglo,tmpreg),PF_S));
  3214. end;
  3215. if is_shifter_const(aint(hi(value)),b) then
  3216. list.concat(taicpu.op_reg_reg_const(A_SBC,regdst.reghi,regsrc.reghi,aint(hi(value))))
  3217. else
  3218. begin
  3219. tmpreg:=cg.getintregister(list,OS_32);
  3220. cg.a_load_const_reg(list,OS_32,hi(value),tmpreg);
  3221. list.concat(taicpu.op_reg_reg_reg(A_SBC,regdst.reghi,regsrc.reghi,tmpreg));
  3222. end;
  3223. end;
  3224. else
  3225. internalerror(2003083101);
  3226. end;
  3227. end;
  3228. end;
  3229. procedure tcg64farm.a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  3230. begin
  3231. ovloc.loc:=LOC_VOID;
  3232. case op of
  3233. OP_NEG,
  3234. OP_NOT :
  3235. internalerror(2012022502);
  3236. else
  3237. ;
  3238. end;
  3239. if (setflags or tbasecgarm(cg).cgsetflags) and (op in [OP_ADD,OP_SUB]) then
  3240. begin
  3241. case op of
  3242. OP_ADD:
  3243. begin
  3244. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3245. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_ADD,regdst.reglo,regsrc1.reglo,regsrc2.reglo),PF_S));
  3246. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_ADC,regdst.reghi,regsrc1.reghi,regsrc2.reghi),PF_S));
  3247. end;
  3248. OP_SUB:
  3249. begin
  3250. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3251. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SUB,regdst.reglo,regsrc2.reglo,regsrc1.reglo),PF_S));
  3252. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SBC,regdst.reghi,regsrc2.reghi,regsrc1.reghi),PF_S));
  3253. end;
  3254. else
  3255. internalerror(2003083101);
  3256. end;
  3257. if size=OS_64 then
  3258. begin
  3259. { the arm has an weired opinion how flags for SUB/ADD are handled }
  3260. ovloc.loc:=LOC_FLAGS;
  3261. case op of
  3262. OP_ADD:
  3263. ovloc.resflags:=F_CS;
  3264. OP_SUB:
  3265. ovloc.resflags:=F_CC;
  3266. else
  3267. internalerror(2019050917);
  3268. end;
  3269. end;
  3270. end
  3271. else
  3272. begin
  3273. case op of
  3274. OP_AND,OP_OR,OP_XOR:
  3275. begin
  3276. cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reglo,regsrc2.reglo,regdst.reglo);
  3277. cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reghi,regsrc2.reghi,regdst.reghi);
  3278. end;
  3279. OP_ADD:
  3280. begin
  3281. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3282. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_ADD,regdst.reglo,regsrc1.reglo,regsrc2.reglo),PF_S));
  3283. list.concat(taicpu.op_reg_reg_reg(A_ADC,regdst.reghi,regsrc1.reghi,regsrc2.reghi));
  3284. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  3285. end;
  3286. OP_SUB:
  3287. begin
  3288. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3289. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SUB,regdst.reglo,regsrc2.reglo,regsrc1.reglo),PF_S));
  3290. list.concat(taicpu.op_reg_reg_reg(A_SBC,regdst.reghi,regsrc2.reghi,regsrc1.reghi));
  3291. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  3292. end;
  3293. else
  3294. internalerror(2003083101);
  3295. end;
  3296. end;
  3297. end;
  3298. procedure tthumbcgarm.init_register_allocators;
  3299. begin
  3300. inherited init_register_allocators;
  3301. if assigned(current_procinfo) and (current_procinfo.framepointer=NR_R7) then
  3302. rg[R_INTREGISTER]:=trgintcputhumb.create(R_INTREGISTER,R_SUBWHOLE,
  3303. [RS_R0,RS_R1,RS_R2,RS_R3,RS_R4,RS_R5,RS_R6],first_int_imreg,[])
  3304. else
  3305. rg[R_INTREGISTER]:=trgintcputhumb.create(R_INTREGISTER,R_SUBWHOLE,
  3306. [RS_R0,RS_R1,RS_R2,RS_R3,RS_R4,RS_R5,RS_R6,RS_R7],first_int_imreg,[]);
  3307. end;
  3308. procedure tthumbcgarm.done_register_allocators;
  3309. begin
  3310. rg[R_INTREGISTER].free;
  3311. rg[R_FPUREGISTER].free;
  3312. rg[R_MMREGISTER].free;
  3313. inherited done_register_allocators;
  3314. end;
  3315. procedure tthumbcgarm.g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);
  3316. var
  3317. ref : treference;
  3318. r : byte;
  3319. regs : tcpuregisterset;
  3320. stackmisalignment : pint;
  3321. registerarea: DWord;
  3322. stack_parameters: Boolean;
  3323. begin
  3324. stack_parameters:=current_procinfo.procdef.stack_tainting_parameter(calleeside);
  3325. LocalSize:=align(LocalSize,4);
  3326. { call instruction does not put anything on the stack }
  3327. stackmisalignment:=0;
  3328. if not(nostackframe) then
  3329. begin
  3330. a_reg_alloc(list,NR_STACK_POINTER_REG);
  3331. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  3332. a_reg_alloc(list,NR_FRAME_POINTER_REG);
  3333. { save int registers }
  3334. reference_reset(ref,4,[]);
  3335. ref.index:=NR_STACK_POINTER_REG;
  3336. ref.addressmode:=AM_PREINDEXED;
  3337. regs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  3338. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  3339. begin
  3340. //!!!! a_reg_alloc(list,NR_R12);
  3341. //!!!! list.concat(taicpu.op_reg_reg(A_MOV,NR_R12,NR_STACK_POINTER_REG));
  3342. end;
  3343. { the (old) ARM APCS requires saving both the stack pointer (to
  3344. crawl the stack) and the PC (to identify the function this
  3345. stack frame belongs to) -> also save R12 (= copy of R13 on entry)
  3346. and R15 -- still needs updating for EABI and Darwin, they don't
  3347. need that }
  3348. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  3349. regs:=regs+[RS_R7,RS_R14]
  3350. else
  3351. // if (regs<>[]) or (pi_do_call in current_procinfo.flags) then
  3352. include(regs,RS_R14);
  3353. { safely estimate stack size }
  3354. if localsize+current_settings.alignment.localalignmax+4>508 then
  3355. begin
  3356. include(rg[R_INTREGISTER].used_in_proc,RS_R4);
  3357. include(regs,RS_R4);
  3358. end;
  3359. registerarea:=0;
  3360. if regs<>[] then
  3361. begin
  3362. for r:=RS_R0 to RS_R15 do
  3363. if r in regs then
  3364. inc(registerarea,4);
  3365. list.concat(taicpu.op_regset(A_PUSH,R_INTREGISTER,R_SUBWHOLE,regs));
  3366. end;
  3367. stackmisalignment:=registerarea mod current_settings.alignment.localalignmax;
  3368. if stack_parameters or (LocalSize<>0) or
  3369. ((stackmisalignment<>0) and
  3370. ((pi_do_call in current_procinfo.flags) or
  3371. (po_assembler in current_procinfo.procdef.procoptions))) then
  3372. begin
  3373. { do we access stack parameters?
  3374. if yes, the previously estimated stacksize must be used }
  3375. if stack_parameters then
  3376. begin
  3377. if localsize>tcpuprocinfo(current_procinfo).stackframesize then
  3378. begin
  3379. writeln(localsize);
  3380. writeln(tcpuprocinfo(current_procinfo).stackframesize);
  3381. internalerror(2013040601);
  3382. end
  3383. else
  3384. localsize:=tcpuprocinfo(current_procinfo).stackframesize-registerarea;
  3385. end
  3386. else
  3387. localsize:=align(localsize+stackmisalignment,current_settings.alignment.localalignmax)-stackmisalignment;
  3388. if localsize<508 then
  3389. begin
  3390. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,LocalSize));
  3391. end
  3392. else if localsize<=1016 then
  3393. begin
  3394. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,508));
  3395. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,LocalSize-508));
  3396. end
  3397. else
  3398. begin
  3399. a_load_const_reg(list,OS_ADDR,-localsize,NR_R4);
  3400. list.concat(taicpu.op_reg_reg_reg(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R4));
  3401. include(regs,RS_R4);
  3402. //!!!! if current_procinfo.framepointer=NR_STACK_POINTER_REG then
  3403. //!!!! a_reg_alloc(list,NR_R12);
  3404. //!!!! a_load_const_reg(list,OS_ADDR,LocalSize,NR_R12);
  3405. //!!!! list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R12));
  3406. //!!!! a_reg_dealloc(list,NR_R12);
  3407. end;
  3408. end;
  3409. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  3410. begin
  3411. list.concat(taicpu.op_reg_reg_const(A_ADD,current_procinfo.framepointer,NR_STACK_POINTER_REG,0));
  3412. end;
  3413. end;
  3414. end;
  3415. procedure tthumbcgarm.g_proc_exit(list: TAsmList; parasize: longint; nostackframe: boolean);
  3416. var
  3417. LocalSize : longint;
  3418. r: byte;
  3419. regs : tcpuregisterset;
  3420. registerarea : DWord;
  3421. stackmisalignment: pint;
  3422. stack_parameters : Boolean;
  3423. begin
  3424. if not(nostackframe) then
  3425. begin
  3426. stack_parameters:=current_procinfo.procdef.stack_tainting_parameter(calleeside);
  3427. regs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  3428. include(regs,RS_R15);
  3429. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  3430. include(regs,getsupreg(current_procinfo.framepointer));
  3431. registerarea:=0;
  3432. for r:=RS_R0 to RS_R15 do
  3433. if r in regs then
  3434. inc(registerarea,4);
  3435. stackmisalignment:=registerarea mod current_settings.alignment.localalignmax;
  3436. LocalSize:=current_procinfo.calc_stackframe_size;
  3437. if stack_parameters then
  3438. localsize:=tcpuprocinfo(current_procinfo).stackframesize-registerarea
  3439. else
  3440. localsize:=align(localsize+stackmisalignment,current_settings.alignment.localalignmax)-stackmisalignment;
  3441. if (current_procinfo.framepointer=NR_STACK_POINTER_REG) or
  3442. (target_info.system in systems_darwin) then
  3443. begin
  3444. if (LocalSize<>0) or
  3445. ((stackmisalignment<>0) and
  3446. ((pi_do_call in current_procinfo.flags) or
  3447. (po_assembler in current_procinfo.procdef.procoptions))) then
  3448. begin
  3449. if LocalSize=0 then
  3450. else if LocalSize<=508 then
  3451. list.concat(taicpu.op_reg_reg_const(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,LocalSize))
  3452. else if LocalSize<=1016 then
  3453. begin
  3454. list.concat(taicpu.op_reg_reg_const(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,508));
  3455. list.concat(taicpu.op_reg_reg_const(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,localsize-508));
  3456. end
  3457. else
  3458. begin
  3459. a_reg_alloc(list,NR_R3);
  3460. a_load_const_reg(list,OS_ADDR,LocalSize,NR_R3);
  3461. list.concat(taicpu.op_reg_reg_reg(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R3));
  3462. a_reg_dealloc(list,NR_R3);
  3463. end;
  3464. end;
  3465. if regs=[] then
  3466. begin
  3467. if not(CPUARM_HAS_BX in cpu_capabilities[current_settings.cputype]) then
  3468. list.concat(taicpu.op_reg_reg(A_MOV,NR_PC,NR_R14))
  3469. else
  3470. list.concat(taicpu.op_reg(A_BX,NR_R14))
  3471. end
  3472. else
  3473. list.concat(taicpu.op_regset(A_POP,R_INTREGISTER,R_SUBWHOLE,regs));
  3474. end;
  3475. end
  3476. else if not(CPUARM_HAS_BX in cpu_capabilities[current_settings.cputype]) then
  3477. list.concat(taicpu.op_reg_reg(A_MOV,NR_PC,NR_R14))
  3478. else
  3479. list.concat(taicpu.op_reg(A_BX,NR_R14))
  3480. end;
  3481. procedure tthumbcgarm.a_load_ref_reg(list : TAsmList; fromsize, tosize : tcgsize;const Ref : treference;reg : tregister);
  3482. var
  3483. oppostfix:toppostfix;
  3484. usedtmpref: treference;
  3485. tmpreg,tmpreg2 : tregister;
  3486. dir : integer;
  3487. begin
  3488. if (TCGSize2Size[FromSize] >= TCGSize2Size[ToSize]) then
  3489. FromSize := ToSize;
  3490. case FromSize of
  3491. { signed integer registers }
  3492. OS_8:
  3493. oppostfix:=PF_B;
  3494. OS_S8:
  3495. oppostfix:=PF_SB;
  3496. OS_16:
  3497. oppostfix:=PF_H;
  3498. OS_S16:
  3499. oppostfix:=PF_SH;
  3500. OS_32,
  3501. OS_S32:
  3502. oppostfix:=PF_None;
  3503. else
  3504. InternalError(200308298);
  3505. end;
  3506. if (ref.alignment in [1,2]) and (ref.alignment<tcgsize2size[fromsize]) then
  3507. begin
  3508. if target_info.endian=endian_big then
  3509. dir:=-1
  3510. else
  3511. dir:=1;
  3512. case FromSize of
  3513. OS_16,OS_S16:
  3514. begin
  3515. { only complicated references need an extra loadaddr }
  3516. if assigned(ref.symbol) or
  3517. (ref.index<>NR_NO) or
  3518. (ref.offset<-124) or
  3519. (ref.offset>124) or
  3520. { sometimes the compiler reused registers }
  3521. (reg=ref.index) or
  3522. (reg=ref.base) then
  3523. begin
  3524. tmpreg2:=getintregister(list,OS_INT);
  3525. a_loadaddr_ref_reg(list,ref,tmpreg2);
  3526. reference_reset_base(usedtmpref,tmpreg2,0,ref.temppos,ref.alignment,ref.volatility);
  3527. end
  3528. else
  3529. usedtmpref:=ref;
  3530. if target_info.endian=endian_big then
  3531. inc(usedtmpref.offset,1);
  3532. tmpreg:=getintregister(list,OS_INT);
  3533. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,reg);
  3534. inc(usedtmpref.offset,dir);
  3535. if FromSize=OS_16 then
  3536. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg)
  3537. else
  3538. a_internal_load_ref_reg(list,OS_S8,OS_S8,usedtmpref,tmpreg);
  3539. list.concat(taicpu.op_reg_const(A_LSL,tmpreg,8));
  3540. list.concat(taicpu.op_reg_reg(A_ORR,reg,tmpreg));
  3541. end;
  3542. OS_32,OS_S32:
  3543. begin
  3544. tmpreg:=getintregister(list,OS_INT);
  3545. { only complicated references need an extra loadaddr }
  3546. if assigned(ref.symbol) or
  3547. (ref.index<>NR_NO) or
  3548. (ref.offset<-124) or
  3549. (ref.offset>124) or
  3550. { sometimes the compiler reused registers }
  3551. (reg=ref.index) or
  3552. (reg=ref.base) then
  3553. begin
  3554. tmpreg2:=getintregister(list,OS_INT);
  3555. a_loadaddr_ref_reg(list,ref,tmpreg2);
  3556. reference_reset_base(usedtmpref,tmpreg2,0,ref.temppos,ref.alignment,ref.volatility);
  3557. end
  3558. else
  3559. usedtmpref:=ref;
  3560. if ref.alignment=2 then
  3561. begin
  3562. if target_info.endian=endian_big then
  3563. inc(usedtmpref.offset,2);
  3564. a_internal_load_ref_reg(list,OS_16,OS_16,usedtmpref,reg);
  3565. inc(usedtmpref.offset,dir*2);
  3566. a_internal_load_ref_reg(list,OS_16,OS_16,usedtmpref,tmpreg);
  3567. list.concat(taicpu.op_reg_const(A_LSL,tmpreg,16));
  3568. list.concat(taicpu.op_reg_reg(A_ORR,reg,tmpreg));
  3569. end
  3570. else
  3571. begin
  3572. if target_info.endian=endian_big then
  3573. inc(usedtmpref.offset,3);
  3574. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,reg);
  3575. inc(usedtmpref.offset,dir);
  3576. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  3577. list.concat(taicpu.op_reg_const(A_LSL,tmpreg,8));
  3578. list.concat(taicpu.op_reg_reg(A_ORR,reg,tmpreg));
  3579. inc(usedtmpref.offset,dir);
  3580. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  3581. list.concat(taicpu.op_reg_const(A_LSL,tmpreg,16));
  3582. list.concat(taicpu.op_reg_reg(A_ORR,reg,tmpreg));
  3583. inc(usedtmpref.offset,dir);
  3584. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  3585. list.concat(taicpu.op_reg_const(A_LSL,tmpreg,24));
  3586. list.concat(taicpu.op_reg_reg(A_ORR,reg,tmpreg));
  3587. end;
  3588. end
  3589. else
  3590. handle_load_store(list,A_LDR,oppostfix,reg,ref);
  3591. end;
  3592. end
  3593. else
  3594. handle_load_store(list,A_LDR,oppostfix,reg,ref);
  3595. if (fromsize=OS_S8) and (tosize = OS_16) then
  3596. a_load_reg_reg(list,OS_16,OS_32,reg,reg);
  3597. end;
  3598. procedure tthumbcgarm.a_load_const_reg(list : TAsmList; size: tcgsize; a : tcgint;reg : tregister);
  3599. var
  3600. l : tasmlabel;
  3601. hr : treference;
  3602. begin
  3603. if not(size in [OS_8,OS_S8,OS_16,OS_S16,OS_32,OS_S32]) then
  3604. internalerror(2002090902);
  3605. if is_thumb_imm(a) then
  3606. list.concat(taicpu.op_reg_const(A_MOV,reg,a))
  3607. else
  3608. begin
  3609. reference_reset(hr,4,[]);
  3610. current_asmdata.getjumplabel(l);
  3611. cg.a_label(current_procinfo.aktlocaldata,l);
  3612. hr.symboldata:=current_procinfo.aktlocaldata.last;
  3613. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(longint(a)));
  3614. hr.symbol:=l;
  3615. hr.base:=NR_PC;
  3616. list.concat(taicpu.op_reg_ref(A_LDR,reg,hr));
  3617. end;
  3618. end;
  3619. procedure tthumbcgarm.g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: tcgint);
  3620. var
  3621. hsym : tsym;
  3622. href,
  3623. tmpref : treference;
  3624. paraloc : Pcgparalocation;
  3625. l : TAsmLabel;
  3626. begin
  3627. { calculate the parameter info for the procdef }
  3628. procdef.init_paraloc_info(callerside);
  3629. hsym:=tsym(procdef.parast.Find('self'));
  3630. if not(assigned(hsym) and
  3631. (hsym.typ=paravarsym)) then
  3632. internalerror(200305251);
  3633. paraloc:=tparavarsym(hsym).paraloc[callerside].location;
  3634. while paraloc<>nil do
  3635. with paraloc^ do
  3636. begin
  3637. case loc of
  3638. LOC_REGISTER:
  3639. begin
  3640. if is_thumb_imm(ioffset) then
  3641. a_op_const_reg(list,OP_SUB,size,ioffset,register)
  3642. else
  3643. begin
  3644. list.concat(taicpu.op_regset(A_PUSH,R_INTREGISTER,R_SUBWHOLE,[RS_R4]));
  3645. reference_reset(tmpref,4,[]);
  3646. current_asmdata.getjumplabel(l);
  3647. current_procinfo.aktlocaldata.Concat(tai_align.Create(4));
  3648. cg.a_label(current_procinfo.aktlocaldata,l);
  3649. tmpref.symboldata:=current_procinfo.aktlocaldata.last;
  3650. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(ioffset));
  3651. tmpref.symbol:=l;
  3652. tmpref.base:=NR_PC;
  3653. list.concat(taicpu.op_reg_ref(A_LDR,NR_R4,tmpref));
  3654. a_op_reg_reg(list,OP_SUB,size,NR_R4,register);
  3655. list.concat(taicpu.op_regset(A_POP,R_INTREGISTER,R_SUBWHOLE,[RS_R4]));
  3656. end;
  3657. end;
  3658. LOC_REFERENCE:
  3659. begin
  3660. { offset in the wrapper needs to be adjusted for the stored
  3661. return address }
  3662. reference_reset_base(href,reference.index,reference.offset+sizeof(aint),ctempposinvalid,sizeof(pint),[]);
  3663. if is_thumb_imm(ioffset) then
  3664. a_op_const_ref(list,OP_SUB,size,ioffset,href)
  3665. else
  3666. begin
  3667. list.concat(taicpu.op_regset(A_PUSH,R_INTREGISTER,R_SUBWHOLE,[RS_R4]));
  3668. reference_reset(tmpref,4,[]);
  3669. current_asmdata.getjumplabel(l);
  3670. current_procinfo.aktlocaldata.Concat(tai_align.Create(4));
  3671. cg.a_label(current_procinfo.aktlocaldata,l);
  3672. tmpref.symboldata:=current_procinfo.aktlocaldata.last;
  3673. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(ioffset));
  3674. tmpref.symbol:=l;
  3675. tmpref.base:=NR_PC;
  3676. list.concat(taicpu.op_reg_ref(A_LDR,NR_R4,tmpref));
  3677. a_op_reg_ref(list,OP_SUB,size,NR_R4,href);
  3678. list.concat(taicpu.op_regset(A_POP,R_INTREGISTER,R_SUBWHOLE,[RS_R4]));
  3679. end;
  3680. end
  3681. else
  3682. internalerror(200309189);
  3683. end;
  3684. paraloc:=next;
  3685. end;
  3686. end;
  3687. function tthumbcgarm.handle_load_store(list: TAsmList; op: tasmop; oppostfix: toppostfix; reg: tregister; ref: treference): treference;
  3688. var
  3689. href : treference;
  3690. tmpreg : TRegister;
  3691. begin
  3692. href:=ref;
  3693. if { LDR/STR limitations }
  3694. (
  3695. (((op=A_LDR) and (oppostfix=PF_None)) or
  3696. ((op=A_STR) and (oppostfix=PF_None))) and
  3697. (ref.base<>NR_STACK_POINTER_REG) and
  3698. (abs(ref.offset)>124)
  3699. ) or
  3700. { LDRB/STRB limitations }
  3701. (
  3702. (((op=A_LDR) and (oppostfix=PF_B)) or
  3703. ((op=A_LDRB) and (oppostfix=PF_None)) or
  3704. ((op=A_STR) and (oppostfix=PF_B)) or
  3705. ((op=A_STRB) and (oppostfix=PF_None))) and
  3706. ((ref.base=NR_STACK_POINTER_REG) or
  3707. (ref.index=NR_STACK_POINTER_REG) or
  3708. (abs(ref.offset)>31)
  3709. )
  3710. ) or
  3711. { LDRH/STRH limitations }
  3712. (
  3713. (((op=A_LDR) and (oppostfix=PF_H)) or
  3714. ((op=A_LDRH) and (oppostfix=PF_None)) or
  3715. ((op=A_STR) and (oppostfix=PF_H)) or
  3716. ((op=A_STRH) and (oppostfix=PF_None))) and
  3717. ((ref.base=NR_STACK_POINTER_REG) or
  3718. (ref.index=NR_STACK_POINTER_REG) or
  3719. (abs(ref.offset)>62) or
  3720. ((abs(ref.offset) mod 2)<>0)
  3721. )
  3722. ) then
  3723. begin
  3724. tmpreg:=getintregister(list,OS_ADDR);
  3725. a_loadaddr_ref_reg(list,ref,tmpreg);
  3726. reference_reset_base(href,tmpreg,0,ref.temppos,ref.alignment,ref.volatility);
  3727. end
  3728. else if (op=A_LDR) and
  3729. (oppostfix in [PF_None]) and
  3730. (ref.base=NR_STACK_POINTER_REG) and
  3731. (abs(ref.offset)>1020) then
  3732. begin
  3733. tmpreg:=getintregister(list,OS_ADDR);
  3734. a_loadaddr_ref_reg(list,ref,tmpreg);
  3735. reference_reset_base(href,tmpreg,0,ref.temppos,ref.alignment,ref.volatility);
  3736. end
  3737. else if (op=A_LDR) and
  3738. ((oppostfix in [PF_SH,PF_SB]) or
  3739. (abs(ref.offset)>124)) then
  3740. begin
  3741. tmpreg:=getintregister(list,OS_ADDR);
  3742. a_loadaddr_ref_reg(list,ref,tmpreg);
  3743. reference_reset_base(href,tmpreg,0,ref.temppos,ref.alignment,ref.volatility);
  3744. end;
  3745. Result:=inherited handle_load_store(list, op, oppostfix, reg, href);
  3746. end;
  3747. procedure tthumbcgarm.a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; src, dst: TRegister);
  3748. var
  3749. tmpreg : tregister;
  3750. begin
  3751. case op of
  3752. OP_NEG:
  3753. list.concat(taicpu.op_reg_reg(A_NEG,dst,src));
  3754. OP_NOT:
  3755. list.concat(taicpu.op_reg_reg(A_MVN,dst,src));
  3756. OP_DIV,OP_IDIV:
  3757. internalerror(200308284);
  3758. OP_ROL:
  3759. begin
  3760. if not(size in [OS_32,OS_S32]) then
  3761. internalerror(2008072801);
  3762. { simulate ROL by ror'ing 32-value }
  3763. tmpreg:=getintregister(list,OS_32);
  3764. a_load_const_reg(list,OS_32,32,tmpreg);
  3765. list.concat(taicpu.op_reg_reg(A_SUB,tmpreg,src));
  3766. list.concat(taicpu.op_reg_reg(A_ROR,dst,src));
  3767. end;
  3768. else
  3769. begin
  3770. a_reg_alloc(list,NR_DEFAULTFLAGS);
  3771. list.concat(setoppostfix(
  3772. taicpu.op_reg_reg(op_reg_opcg2asmop[op],dst,src),op_reg_postfix[op]));
  3773. end;
  3774. end;
  3775. maybeadjustresult(list,op,size,dst);
  3776. end;
  3777. procedure tthumbcgarm.a_op_const_reg(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; dst: tregister);
  3778. var
  3779. tmpreg : tregister;
  3780. {$ifdef DUMMY}
  3781. l1 : longint;
  3782. {$endif DUMMY}
  3783. begin
  3784. //!!! ovloc.loc:=LOC_VOID;
  3785. if {$ifopt R+}(a<>-2147483648) and{$endif} {!!!!!! not setflags and } is_thumb_imm(-a) then
  3786. case op of
  3787. OP_ADD:
  3788. begin
  3789. op:=OP_SUB;
  3790. a:=aint(dword(-a));
  3791. end;
  3792. OP_SUB:
  3793. begin
  3794. op:=OP_ADD;
  3795. a:=aint(dword(-a));
  3796. end
  3797. else
  3798. ;
  3799. end;
  3800. if is_thumb_imm(a) and (op in [OP_ADD,OP_SUB]) then
  3801. begin
  3802. // if cgsetflags or setflags then
  3803. a_reg_alloc(list,NR_DEFAULTFLAGS);
  3804. list.concat(setoppostfix(
  3805. taicpu.op_reg_const(op_reg_opcg2asmop[op],dst,a),op_reg_postfix[op]));
  3806. if (cgsetflags {!!! or setflags }) and (size in [OS_8,OS_16,OS_32]) then
  3807. begin
  3808. //!!! ovloc.loc:=LOC_FLAGS;
  3809. case op of
  3810. OP_ADD:
  3811. //!!! ovloc.resflags:=F_CS;
  3812. ;
  3813. OP_SUB:
  3814. //!!! ovloc.resflags:=F_CC;
  3815. ;
  3816. else
  3817. ;
  3818. end;
  3819. end;
  3820. end
  3821. else
  3822. begin
  3823. { there could be added some more sophisticated optimizations }
  3824. if (op in [OP_MUL,OP_IMUL,OP_DIV,OP_IDIV]) and (a=1) then
  3825. a_load_reg_reg(list,size,size,dst,dst)
  3826. else if (op in [OP_MUL,OP_IMUL]) and (a=0) then
  3827. a_load_const_reg(list,size,0,dst)
  3828. else if (op in [OP_IMUL,OP_IDIV]) and (a=-1) then
  3829. a_op_reg_reg(list,OP_NEG,size,dst,dst)
  3830. { we do this here instead in the peephole optimizer because
  3831. it saves us a register }
  3832. {$ifdef DUMMY}
  3833. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a,l1) and not(cgsetflags or setflags) then
  3834. a_op_const_reg_reg(list,OP_SHL,size,l1,dst,dst)
  3835. { for example : b=a*5 -> b=a*4+a with add instruction and shl }
  3836. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a-1,l1) and not(cgsetflags or setflags) then
  3837. begin
  3838. if l1>32 then{roozbeh does this ever happen?}
  3839. internalerror(200308296);
  3840. shifterop_reset(so);
  3841. so.shiftmode:=SM_LSL;
  3842. so.shiftimm:=l1;
  3843. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ADD,dst,dst,dst,so));
  3844. end
  3845. { for example : b=a*7 -> b=a*8-a with rsb instruction and shl }
  3846. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a+1,l1) and not(cgsetflags or setflags) then
  3847. begin
  3848. if l1>32 then{does this ever happen?}
  3849. internalerror(201205181);
  3850. shifterop_reset(so);
  3851. so.shiftmode:=SM_LSL;
  3852. so.shiftimm:=l1;
  3853. list.concat(taicpu.op_reg_reg_reg_shifterop(A_RSB,dst,dst,dst,so));
  3854. end
  3855. else if (op in [OP_MUL,OP_IMUL]) and not(cgsetflags or setflags) and try_optimized_mul32_const_reg_reg(list,a,dst,dst) then
  3856. begin
  3857. { nothing to do on success }
  3858. end
  3859. {$endif DUMMY}
  3860. { x := y and 0; just clears a register, this sometimes gets generated on 64bit ops.
  3861. Just using mov x, #0 might allow some easier optimizations down the line. }
  3862. else if (op = OP_AND) and (dword(a)=0) then
  3863. list.concat(taicpu.op_reg_const(A_MOV,dst,0))
  3864. { x := y AND $FFFFFFFF just copies the register, so use mov for better optimizations }
  3865. else if (op = OP_AND) and (not(dword(a))=0) then
  3866. // do nothing
  3867. { BIC clears the specified bits, while AND keeps them, using BIC allows to use a
  3868. broader range of shifterconstants.}
  3869. {$ifdef DUMMY}
  3870. else if (op = OP_AND) and is_shifter_const(not(dword(a)),shift) then
  3871. list.concat(taicpu.op_reg_reg_const(A_BIC,dst,dst,not(dword(a))))
  3872. else if (op = OP_AND) and split_into_shifter_const(not(dword(a)), imm1, imm2) then
  3873. begin
  3874. list.concat(taicpu.op_reg_reg_const(A_BIC,dst,dst,imm1));
  3875. list.concat(taicpu.op_reg_reg_const(A_BIC,dst,dst,imm2));
  3876. end
  3877. else if (op in [OP_ADD, OP_SUB, OP_OR]) and
  3878. not(cgsetflags or setflags) and
  3879. split_into_shifter_const(a, imm1, imm2) then
  3880. begin
  3881. list.concat(taicpu.op_reg_reg_const(op_reg_reg_opcg2asmop[op],dst,dst,imm1));
  3882. list.concat(taicpu.op_reg_reg_const(op_reg_reg_opcg2asmop[op],dst,dst,imm2));
  3883. end
  3884. {$endif DUMMY}
  3885. else if (op in [OP_SHL, OP_SHR, OP_SAR]) then
  3886. begin
  3887. list.concat(taicpu.op_reg_reg_const(op_reg_opcg2asmop[op],dst,dst,a));
  3888. end
  3889. else
  3890. begin
  3891. tmpreg:=getintregister(list,size);
  3892. a_load_const_reg(list,size,a,tmpreg);
  3893. a_op_reg_reg(list,op,size,tmpreg,dst);
  3894. end;
  3895. end;
  3896. maybeadjustresult(list,op,size,dst);
  3897. end;
  3898. procedure tthumbcgarm.a_op_const_reg_reg(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister);
  3899. begin
  3900. if (op=OP_ADD) and (src=NR_R13) and (dst<>NR_R13) and ((a mod 4)=0) and (a>0) and (a<=1020) then
  3901. list.concat(taicpu.op_reg_reg_const(A_ADD,dst,src,a))
  3902. else
  3903. inherited a_op_const_reg_reg(list,op,size,a,src,dst);
  3904. end;
  3905. procedure tthumbcgarm.g_flags2reg(list: TAsmList; size: TCgSize; const f: TResFlags; reg: TRegister);
  3906. var
  3907. l1,l2 : tasmlabel;
  3908. ai : taicpu;
  3909. begin
  3910. current_asmdata.getjumplabel(l1);
  3911. current_asmdata.getjumplabel(l2);
  3912. ai:=setcondition(taicpu.op_sym(A_B,l1),flags_to_cond(f));
  3913. ai.is_jmp:=true;
  3914. list.concat(ai);
  3915. list.concat(taicpu.op_reg_const(A_MOV,reg,0));
  3916. list.concat(taicpu.op_sym(A_B,l2));
  3917. cg.a_label(list,l1);
  3918. list.concat(taicpu.op_reg_const(A_MOV,reg,1));
  3919. a_reg_dealloc(list,NR_DEFAULTFLAGS);
  3920. cg.a_label(list,l2);
  3921. end;
  3922. procedure tthumb2cgarm.init_register_allocators;
  3923. begin
  3924. inherited init_register_allocators;
  3925. { currently, we save R14 always, so we can use it }
  3926. if (target_info.system<>system_arm_darwin) then
  3927. rg[R_INTREGISTER]:=trgintcputhumb2.create(R_INTREGISTER,R_SUBWHOLE,
  3928. [RS_R0,RS_R1,RS_R2,RS_R3,RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,
  3929. RS_R9,RS_R10,RS_R12,RS_R14],first_int_imreg,[])
  3930. else
  3931. { r9 is not available on Darwin according to the llvm code generator }
  3932. rg[R_INTREGISTER]:=trgintcputhumb2.create(R_INTREGISTER,R_SUBWHOLE,
  3933. [RS_R0,RS_R1,RS_R2,RS_R3,RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,
  3934. RS_R10,RS_R12,RS_R14],first_int_imreg,[]);
  3935. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBNONE,
  3936. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7],first_fpu_imreg,[]);
  3937. if FPUARM_HAS_32REGS in fpu_capabilities[current_settings.fputype] then
  3938. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBFD,
  3939. [RS_D0,RS_D1,RS_D2,RS_D3,RS_D4,RS_D5,RS_D6,RS_D7,
  3940. RS_D16,RS_D17,RS_D18,RS_D19,RS_D20,RS_D21,RS_D22,RS_D23,RS_D24,RS_D25,RS_D26,RS_D27,RS_D28,RS_D29,RS_D30,RS_D31,
  3941. RS_D8,RS_D9,RS_D10,RS_D11,RS_D12,RS_D13,RS_D14,RS_D15
  3942. ],first_mm_imreg,[])
  3943. else if FPUARM_HAS_VFP_EXTENSION in fpu_capabilities[current_settings.fputype] then
  3944. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBFD,
  3945. [RS_D0,RS_D1,RS_D2,RS_D3,RS_D4,RS_D5,RS_D6,RS_D7,
  3946. RS_D8,RS_D9,RS_D10,RS_D11,RS_D12,RS_D13,RS_D14,RS_D15
  3947. ],first_mm_imreg,[])
  3948. else
  3949. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBNONE,
  3950. [RS_S0,RS_S1,RS_R2,RS_R3,RS_R4,RS_S31],first_mm_imreg,[]);
  3951. end;
  3952. procedure tthumb2cgarm.done_register_allocators;
  3953. begin
  3954. rg[R_INTREGISTER].free;
  3955. rg[R_FPUREGISTER].free;
  3956. rg[R_MMREGISTER].free;
  3957. inherited done_register_allocators;
  3958. end;
  3959. procedure tthumb2cgarm.a_call_reg(list : TAsmList;reg: tregister);
  3960. begin
  3961. list.concat(taicpu.op_reg(A_BLX, reg));
  3962. {
  3963. the compiler does not properly set this flag anymore in pass 1, and
  3964. for now we only need it after pass 2 (I hope) (JM)
  3965. if not(pi_do_call in current_procinfo.flags) then
  3966. internalerror(2003060703);
  3967. }
  3968. include(current_procinfo.flags,pi_do_call);
  3969. end;
  3970. procedure tthumb2cgarm.a_load_const_reg(list : TAsmList; size: tcgsize; a : tcgint;reg : tregister);
  3971. var
  3972. l : tasmlabel;
  3973. hr : treference;
  3974. begin
  3975. if not(size in [OS_8,OS_S8,OS_16,OS_S16,OS_32,OS_S32]) then
  3976. internalerror(2002090902);
  3977. if is_thumb32_imm(a) then
  3978. list.concat(taicpu.op_reg_const(A_MOV,reg,a))
  3979. else if is_thumb32_imm(not(a)) then
  3980. list.concat(taicpu.op_reg_const(A_MVN,reg,not(a)))
  3981. else if (a and $FFFF)=a then
  3982. list.concat(taicpu.op_reg_const(A_MOVW,reg,a))
  3983. else
  3984. begin
  3985. reference_reset(hr,4,[]);
  3986. current_asmdata.getjumplabel(l);
  3987. cg.a_label(current_procinfo.aktlocaldata,l);
  3988. hr.symboldata:=current_procinfo.aktlocaldata.last;
  3989. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(longint(a)));
  3990. hr.symbol:=l;
  3991. hr.base:=NR_PC;
  3992. list.concat(taicpu.op_reg_ref(A_LDR,reg,hr));
  3993. end;
  3994. end;
  3995. procedure tthumb2cgarm.a_load_ref_reg(list : TAsmList; fromsize, tosize : tcgsize;const Ref : treference;reg : tregister);
  3996. var
  3997. oppostfix:toppostfix;
  3998. usedtmpref: treference;
  3999. tmpreg,tmpreg2 : tregister;
  4000. so : tshifterop;
  4001. dir : integer;
  4002. begin
  4003. if (TCGSize2Size[FromSize] >= TCGSize2Size[ToSize]) then
  4004. FromSize := ToSize;
  4005. case FromSize of
  4006. { signed integer registers }
  4007. OS_8:
  4008. oppostfix:=PF_B;
  4009. OS_S8:
  4010. oppostfix:=PF_SB;
  4011. OS_16:
  4012. oppostfix:=PF_H;
  4013. OS_S16:
  4014. oppostfix:=PF_SH;
  4015. OS_32,
  4016. OS_S32:
  4017. oppostfix:=PF_None;
  4018. else
  4019. InternalError(200308299);
  4020. end;
  4021. if (ref.alignment in [1,2]) and (ref.alignment<tcgsize2size[fromsize]) then
  4022. begin
  4023. if target_info.endian=endian_big then
  4024. dir:=-1
  4025. else
  4026. dir:=1;
  4027. case FromSize of
  4028. OS_16,OS_S16:
  4029. begin
  4030. { only complicated references need an extra loadaddr }
  4031. if assigned(ref.symbol) or
  4032. (ref.index<>NR_NO) or
  4033. (ref.offset<-255) or
  4034. (ref.offset>4094) or
  4035. { sometimes the compiler reused registers }
  4036. (reg=ref.index) or
  4037. (reg=ref.base) then
  4038. begin
  4039. tmpreg2:=getintregister(list,OS_INT);
  4040. a_loadaddr_ref_reg(list,ref,tmpreg2);
  4041. reference_reset_base(usedtmpref,tmpreg2,0,ref.temppos,ref.alignment,ref.volatility);
  4042. end
  4043. else
  4044. usedtmpref:=ref;
  4045. if target_info.endian=endian_big then
  4046. inc(usedtmpref.offset,1);
  4047. shifterop_reset(so);so.shiftmode:=SM_LSL;so.shiftimm:=8;
  4048. tmpreg:=getintregister(list,OS_INT);
  4049. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,reg);
  4050. inc(usedtmpref.offset,dir);
  4051. if FromSize=OS_16 then
  4052. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg)
  4053. else
  4054. a_internal_load_ref_reg(list,OS_S8,OS_S8,usedtmpref,tmpreg);
  4055. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,reg,tmpreg,so));
  4056. end;
  4057. OS_32,OS_S32:
  4058. begin
  4059. tmpreg:=getintregister(list,OS_INT);
  4060. { only complicated references need an extra loadaddr }
  4061. if assigned(ref.symbol) or
  4062. (ref.index<>NR_NO) or
  4063. (ref.offset<-255) or
  4064. (ref.offset>4092) or
  4065. { sometimes the compiler reused registers }
  4066. (reg=ref.index) or
  4067. (reg=ref.base) then
  4068. begin
  4069. tmpreg2:=getintregister(list,OS_INT);
  4070. a_loadaddr_ref_reg(list,ref,tmpreg2);
  4071. reference_reset_base(usedtmpref,tmpreg2,0,ref.temppos,ref.alignment,ref.volatility);
  4072. end
  4073. else
  4074. usedtmpref:=ref;
  4075. shifterop_reset(so);so.shiftmode:=SM_LSL;
  4076. if ref.alignment=2 then
  4077. begin
  4078. if target_info.endian=endian_big then
  4079. inc(usedtmpref.offset,2);
  4080. a_internal_load_ref_reg(list,OS_16,OS_16,usedtmpref,reg);
  4081. inc(usedtmpref.offset,dir*2);
  4082. a_internal_load_ref_reg(list,OS_16,OS_16,usedtmpref,tmpreg);
  4083. so.shiftimm:=16;
  4084. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,reg,tmpreg,so));
  4085. end
  4086. else
  4087. begin
  4088. if target_info.endian=endian_big then
  4089. inc(usedtmpref.offset,3);
  4090. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,reg);
  4091. inc(usedtmpref.offset,dir);
  4092. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  4093. so.shiftimm:=8;
  4094. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,reg,tmpreg,so));
  4095. inc(usedtmpref.offset,dir);
  4096. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  4097. so.shiftimm:=16;
  4098. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,reg,tmpreg,so));
  4099. inc(usedtmpref.offset,dir);
  4100. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  4101. so.shiftimm:=24;
  4102. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,reg,tmpreg,so));
  4103. end;
  4104. end
  4105. else
  4106. handle_load_store(list,A_LDR,oppostfix,reg,ref);
  4107. end;
  4108. end
  4109. else
  4110. handle_load_store(list,A_LDR,oppostfix,reg,ref);
  4111. if (fromsize=OS_S8) and (tosize = OS_16) then
  4112. a_load_reg_reg(list,OS_16,OS_32,reg,reg);
  4113. end;
  4114. procedure tthumb2cgarm.a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; src, dst: TRegister);
  4115. begin
  4116. if op = OP_NOT then
  4117. begin
  4118. list.concat(taicpu.op_reg_reg(A_MVN,dst,src));
  4119. case size of
  4120. OS_8: list.concat(taicpu.op_reg_reg(A_UXTB,dst,dst));
  4121. OS_S8: list.concat(taicpu.op_reg_reg(A_SXTB,dst,dst));
  4122. OS_16: list.concat(taicpu.op_reg_reg(A_UXTH,dst,dst));
  4123. OS_S16: list.concat(taicpu.op_reg_reg(A_SXTH,dst,dst));
  4124. OS_32,
  4125. OS_S32:
  4126. ;
  4127. else
  4128. internalerror(2019050916);
  4129. end;
  4130. end
  4131. else
  4132. inherited a_op_reg_reg(list, op, size, src, dst);
  4133. end;
  4134. procedure tthumb2cgarm.a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);
  4135. var
  4136. shift, width : byte;
  4137. tmpreg : tregister;
  4138. so : tshifterop;
  4139. l1 : longint;
  4140. begin
  4141. ovloc.loc:=LOC_VOID;
  4142. if (a<>-2147483648) and is_shifter_const(-a,shift) then
  4143. case op of
  4144. OP_ADD:
  4145. begin
  4146. op:=OP_SUB;
  4147. a:=aint(dword(-a));
  4148. end;
  4149. OP_SUB:
  4150. begin
  4151. op:=OP_ADD;
  4152. a:=aint(dword(-a));
  4153. end
  4154. else
  4155. ;
  4156. end;
  4157. if is_shifter_const(a,shift) and not(op in [OP_IMUL,OP_MUL]) then
  4158. case op of
  4159. OP_NEG,OP_NOT,
  4160. OP_DIV,OP_IDIV:
  4161. internalerror(200308285);
  4162. OP_SHL:
  4163. begin
  4164. if a>32 then
  4165. internalerror(2014020703);
  4166. if a<>0 then
  4167. begin
  4168. shifterop_reset(so);
  4169. so.shiftmode:=SM_LSL;
  4170. so.shiftimm:=a;
  4171. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,so));
  4172. end
  4173. else
  4174. list.concat(taicpu.op_reg_reg(A_MOV,dst,src));
  4175. end;
  4176. OP_ROL:
  4177. begin
  4178. if a>32 then
  4179. internalerror(2014020704);
  4180. if a<>0 then
  4181. begin
  4182. shifterop_reset(so);
  4183. so.shiftmode:=SM_ROR;
  4184. so.shiftimm:=32-a;
  4185. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,so));
  4186. end
  4187. else
  4188. list.concat(taicpu.op_reg_reg(A_MOV,dst,src));
  4189. end;
  4190. OP_ROR:
  4191. begin
  4192. if a>32 then
  4193. internalerror(2014020705);
  4194. if a<>0 then
  4195. begin
  4196. shifterop_reset(so);
  4197. so.shiftmode:=SM_ROR;
  4198. so.shiftimm:=a;
  4199. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,so));
  4200. end
  4201. else
  4202. list.concat(taicpu.op_reg_reg(A_MOV,dst,src));
  4203. end;
  4204. OP_SHR:
  4205. begin
  4206. if a>32 then
  4207. internalerror(200308292);
  4208. shifterop_reset(so);
  4209. if a<>0 then
  4210. begin
  4211. so.shiftmode:=SM_LSR;
  4212. so.shiftimm:=a;
  4213. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,so));
  4214. end
  4215. else
  4216. list.concat(taicpu.op_reg_reg(A_MOV,dst,src));
  4217. end;
  4218. OP_SAR:
  4219. begin
  4220. if a>32 then
  4221. internalerror(200308295);
  4222. if a<>0 then
  4223. begin
  4224. shifterop_reset(so);
  4225. so.shiftmode:=SM_ASR;
  4226. so.shiftimm:=a;
  4227. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,so));
  4228. end
  4229. else
  4230. list.concat(taicpu.op_reg_reg(A_MOV,dst,src));
  4231. end;
  4232. else
  4233. if (op in [OP_SUB, OP_ADD]) and
  4234. ((a < 0) or
  4235. (a > 4095)) then
  4236. begin
  4237. tmpreg:=getintregister(list,size);
  4238. a_load_const_reg(list, size, a, tmpreg);
  4239. if cgsetflags or setflags then
  4240. a_reg_alloc(list,NR_DEFAULTFLAGS);
  4241. list.concat(setoppostfix(
  4242. taicpu.op_reg_reg_reg(op_reg_reg_opcg2asmop[op],dst,src,tmpreg),toppostfix(ord(cgsetflags or setflags)*ord(PF_S))));
  4243. end
  4244. else
  4245. begin
  4246. if cgsetflags or setflags then
  4247. a_reg_alloc(list,NR_DEFAULTFLAGS);
  4248. list.concat(setoppostfix(
  4249. taicpu.op_reg_reg_const(op_reg_reg_opcg2asmop[op],dst,src,a),toppostfix(ord(cgsetflags or setflags)*ord(PF_S))));
  4250. end;
  4251. if (cgsetflags or setflags) and (size in [OS_8,OS_16,OS_32]) then
  4252. begin
  4253. ovloc.loc:=LOC_FLAGS;
  4254. case op of
  4255. OP_ADD:
  4256. ovloc.resflags:=F_CS;
  4257. OP_SUB:
  4258. ovloc.resflags:=F_CC;
  4259. else
  4260. ;
  4261. end;
  4262. end;
  4263. end
  4264. else
  4265. begin
  4266. { there could be added some more sophisticated optimizations }
  4267. if (op in [OP_MUL,OP_IMUL]) and (a=1) then
  4268. a_load_reg_reg(list,size,size,src,dst)
  4269. else if (op in [OP_MUL,OP_IMUL]) and (a=0) then
  4270. a_load_const_reg(list,size,0,dst)
  4271. else if (op in [OP_IMUL]) and (a=-1) then
  4272. a_op_reg_reg(list,OP_NEG,size,src,dst)
  4273. { we do this here instead in the peephole optimizer because
  4274. it saves us a register }
  4275. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a,l1) and not(cgsetflags or setflags) then
  4276. a_op_const_reg_reg(list,OP_SHL,size,l1,src,dst)
  4277. { for example : b=a*5 -> b=a*4+a with add instruction and shl }
  4278. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a-1,l1) and not(cgsetflags or setflags) then
  4279. begin
  4280. if l1>32 then{roozbeh does this ever happen?}
  4281. internalerror(200308296);
  4282. shifterop_reset(so);
  4283. so.shiftmode:=SM_LSL;
  4284. so.shiftimm:=l1;
  4285. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ADD,dst,src,src,so));
  4286. end
  4287. { for example : b=a*7 -> b=a*8-a with rsb instruction and shl }
  4288. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a+1,l1) and not(cgsetflags or setflags) then
  4289. begin
  4290. if l1>32 then{does this ever happen?}
  4291. internalerror(201205181);
  4292. shifterop_reset(so);
  4293. so.shiftmode:=SM_LSL;
  4294. so.shiftimm:=l1;
  4295. list.concat(taicpu.op_reg_reg_reg_shifterop(A_RSB,dst,src,src,so));
  4296. end
  4297. else if (op in [OP_MUL,OP_IMUL]) and not(cgsetflags or setflags) and try_optimized_mul32_const_reg_reg(list,a,src,dst) then
  4298. begin
  4299. { nothing to do on success }
  4300. end
  4301. { x := y and 0; just clears a register, this sometimes gets generated on 64bit ops.
  4302. Just using mov x, #0 might allow some easier optimizations down the line. }
  4303. else if (op = OP_AND) and (dword(a)=0) then
  4304. list.concat(taicpu.op_reg_const(A_MOV,dst,0))
  4305. { x := y AND $FFFFFFFF just copies the register, so use mov for better optimizations }
  4306. else if (op = OP_AND) and (not(dword(a))=0) then
  4307. list.concat(taicpu.op_reg_reg(A_MOV,dst,src))
  4308. { BIC clears the specified bits, while AND keeps them, using BIC allows to use a
  4309. broader range of shifterconstants.}
  4310. {else if (op = OP_AND) and is_shifter_const(not(dword(a)),shift) then
  4311. list.concat(taicpu.op_reg_reg_const(A_BIC,dst,src,not(dword(a))))}
  4312. else if (op = OP_AND) and is_thumb32_imm(a) then
  4313. list.concat(taicpu.op_reg_reg_const(A_AND,dst,src,dword(a)))
  4314. else if (op = OP_AND) and (a = $FFFF) then
  4315. list.concat(taicpu.op_reg_reg(A_UXTH,dst,src))
  4316. else if (op = OP_AND) and is_thumb32_imm(not(dword(a))) then
  4317. list.concat(taicpu.op_reg_reg_const(A_BIC,dst,src,not(dword(a))))
  4318. else if (op = OP_AND) and is_continuous_mask(aword(not(a)), shift, width) then
  4319. begin
  4320. a_load_reg_reg(list,size,size,src,dst);
  4321. list.concat(taicpu.op_reg_const_const(A_BFC,dst,shift,width))
  4322. end
  4323. else
  4324. begin
  4325. tmpreg:=getintregister(list,size);
  4326. a_load_const_reg(list,size,a,tmpreg);
  4327. a_op_reg_reg_reg_checkoverflow(list,op,size,tmpreg,src,dst,setflags,ovloc);
  4328. end;
  4329. end;
  4330. maybeadjustresult(list,op,size,dst);
  4331. end;
  4332. const
  4333. op_reg_reg_opcg2asmopThumb2: array[TOpCG] of tasmop =
  4334. (A_NONE,A_MOV,A_ADD,A_AND,A_UDIV,A_SDIV,A_MUL,A_MUL,A_NONE,A_MVN,A_ORR,
  4335. A_ASR,A_LSL,A_LSR,A_SUB,A_EOR,A_NONE,A_ROR);
  4336. procedure tthumb2cgarm.a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);
  4337. var
  4338. so : tshifterop;
  4339. tmpreg,overflowreg : tregister;
  4340. asmop : tasmop;
  4341. begin
  4342. ovloc.loc:=LOC_VOID;
  4343. case op of
  4344. OP_NEG,OP_NOT:
  4345. internalerror(200308286);
  4346. OP_ROL:
  4347. begin
  4348. if not(size in [OS_32,OS_S32]) then
  4349. internalerror(2008072801);
  4350. { simulate ROL by ror'ing 32-value }
  4351. tmpreg:=getintregister(list,OS_32);
  4352. list.concat(taicpu.op_reg_const(A_MOV,tmpreg,32));
  4353. list.concat(taicpu.op_reg_reg_reg(A_SUB,src1,tmpreg,src1));
  4354. list.concat(taicpu.op_reg_reg_reg(A_ROR, dst, src2, src1));
  4355. end;
  4356. OP_ROR:
  4357. begin
  4358. if not(size in [OS_32,OS_S32]) then
  4359. internalerror(2008072802);
  4360. list.concat(taicpu.op_reg_reg_reg(A_ROR, dst, src2, src1));
  4361. end;
  4362. OP_IMUL,
  4363. OP_MUL:
  4364. begin
  4365. if cgsetflags or setflags then
  4366. begin
  4367. overflowreg:=getintregister(list,size);
  4368. if op=OP_IMUL then
  4369. asmop:=A_SMULL
  4370. else
  4371. asmop:=A_UMULL;
  4372. { the arm doesn't allow that rd and rm are the same }
  4373. if dst=src2 then
  4374. begin
  4375. if dst<>src1 then
  4376. list.concat(taicpu.op_reg_reg_reg_reg(asmop,dst,overflowreg,src1,src2))
  4377. else
  4378. begin
  4379. tmpreg:=getintregister(list,size);
  4380. a_load_reg_reg(list,size,size,src2,dst);
  4381. list.concat(taicpu.op_reg_reg_reg_reg(asmop,dst,overflowreg,tmpreg,src1));
  4382. end;
  4383. end
  4384. else
  4385. list.concat(taicpu.op_reg_reg_reg_reg(asmop,dst,overflowreg,src2,src1));
  4386. a_reg_alloc(list,NR_DEFAULTFLAGS);
  4387. if op=OP_IMUL then
  4388. begin
  4389. shifterop_reset(so);
  4390. so.shiftmode:=SM_ASR;
  4391. so.shiftimm:=31;
  4392. list.concat(taicpu.op_reg_reg_shifterop(A_CMP,overflowreg,dst,so));
  4393. end
  4394. else
  4395. list.concat(taicpu.op_reg_const(A_CMP,overflowreg,0));
  4396. ovloc.loc:=LOC_FLAGS;
  4397. ovloc.resflags:=F_NE;
  4398. end
  4399. else
  4400. begin
  4401. { the arm doesn't allow that rd and rm are the same }
  4402. if dst=src2 then
  4403. begin
  4404. if dst<>src1 then
  4405. list.concat(taicpu.op_reg_reg_reg(A_MUL,dst,src1,src2))
  4406. else
  4407. begin
  4408. tmpreg:=getintregister(list,size);
  4409. a_load_reg_reg(list,size,size,src2,dst);
  4410. list.concat(taicpu.op_reg_reg_reg(A_MUL,dst,tmpreg,src1));
  4411. end;
  4412. end
  4413. else
  4414. list.concat(taicpu.op_reg_reg_reg(A_MUL,dst,src2,src1));
  4415. end;
  4416. end;
  4417. else
  4418. begin
  4419. if cgsetflags or setflags then
  4420. a_reg_alloc(list,NR_DEFAULTFLAGS);
  4421. {$ifdef dummy}
  4422. { R13 is not allowed for certain instruction operands }
  4423. if op_reg_reg_opcg2asmopThumb2[op] in [A_ADD,A_SUB,A_AND,A_BIC,A_EOR] then
  4424. begin
  4425. if getsupreg(dst)=RS_R13 then
  4426. begin
  4427. tmpreg:=getintregister(list,OS_INT);
  4428. a_load_reg_reg(list,OS_INT,OS_INT,dst,tmpreg);
  4429. dst:=tmpreg;
  4430. end;
  4431. if getsupreg(src1)=RS_R13 then
  4432. begin
  4433. tmpreg:=getintregister(list,OS_INT);
  4434. a_load_reg_reg(list,OS_INT,OS_INT,src1,tmpreg);
  4435. src1:=tmpreg;
  4436. end;
  4437. end;
  4438. {$endif}
  4439. list.concat(setoppostfix(
  4440. taicpu.op_reg_reg_reg(op_reg_reg_opcg2asmopThumb2[op],dst,src2,src1),toppostfix(ord(cgsetflags or setflags)*ord(PF_S))));
  4441. end;
  4442. end;
  4443. maybeadjustresult(list,op,size,dst);
  4444. end;
  4445. procedure tthumb2cgarm.g_flags2reg(list: TAsmList; size: TCgSize; const f: TResFlags; reg: TRegister);
  4446. begin
  4447. list.concat(taicpu.op_cond(A_ITE, flags_to_cond(f)));
  4448. list.concat(setcondition(taicpu.op_reg_const(A_MOV,reg,1),flags_to_cond(f)));
  4449. list.concat(setcondition(taicpu.op_reg_const(A_MOV,reg,0),inverse_cond(flags_to_cond(f))));
  4450. end;
  4451. procedure tthumb2cgarm.g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);
  4452. var
  4453. ref : treference;
  4454. shift : byte;
  4455. firstfloatreg,lastfloatreg,
  4456. r : byte;
  4457. regs : tcpuregisterset;
  4458. stackmisalignment: pint;
  4459. begin
  4460. LocalSize:=align(LocalSize,4);
  4461. { call instruction does not put anything on the stack }
  4462. stackmisalignment:=0;
  4463. if not(nostackframe) then
  4464. begin
  4465. firstfloatreg:=RS_NO;
  4466. lastfloatreg:=RS_NO;
  4467. { save floating point registers? }
  4468. for r:=RS_F0 to RS_F7 do
  4469. if r in rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall) then
  4470. begin
  4471. if firstfloatreg=RS_NO then
  4472. firstfloatreg:=r;
  4473. lastfloatreg:=r;
  4474. inc(stackmisalignment,12);
  4475. end;
  4476. a_reg_alloc(list,NR_STACK_POINTER_REG);
  4477. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  4478. begin
  4479. a_reg_alloc(list,NR_FRAME_POINTER_REG);
  4480. a_reg_alloc(list,NR_R12);
  4481. list.concat(taicpu.op_reg_reg(A_MOV,NR_R12,NR_STACK_POINTER_REG));
  4482. end;
  4483. { save int registers }
  4484. reference_reset(ref,4,[]);
  4485. ref.index:=NR_STACK_POINTER_REG;
  4486. ref.addressmode:=AM_PREINDEXED;
  4487. regs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  4488. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  4489. regs:=regs+[RS_FRAME_POINTER_REG,RS_R14]
  4490. else if (regs<>[]) or (pi_do_call in current_procinfo.flags) then
  4491. include(regs,RS_R14);
  4492. if regs<>[] then
  4493. begin
  4494. for r:=RS_R0 to RS_R15 do
  4495. if (r in regs) then
  4496. inc(stackmisalignment,4);
  4497. list.concat(setoppostfix(taicpu.op_ref_regset(A_STM,ref,R_INTREGISTER,R_SUBWHOLE,regs),PF_FD));
  4498. end;
  4499. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  4500. begin
  4501. { the framepointer now points to the saved R15, so the saved
  4502. framepointer is at R11-12 (for get_caller_frame) }
  4503. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_FRAME_POINTER_REG,NR_R12,4));
  4504. a_reg_dealloc(list,NR_R12);
  4505. end;
  4506. stackmisalignment:=stackmisalignment mod current_settings.alignment.localalignmax;
  4507. if (LocalSize<>0) or
  4508. ((stackmisalignment<>0) and
  4509. ((pi_do_call in current_procinfo.flags) or
  4510. (po_assembler in current_procinfo.procdef.procoptions))) then
  4511. begin
  4512. localsize:=align(localsize+stackmisalignment,current_settings.alignment.localalignmax)-stackmisalignment;
  4513. if not(is_shifter_const(localsize,shift)) then
  4514. begin
  4515. if current_procinfo.framepointer=NR_STACK_POINTER_REG then
  4516. a_reg_alloc(list,NR_R12);
  4517. a_load_const_reg(list,OS_ADDR,LocalSize,NR_R12);
  4518. list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R12));
  4519. a_reg_dealloc(list,NR_R12);
  4520. end
  4521. else
  4522. begin
  4523. a_reg_dealloc(list,NR_R12);
  4524. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,LocalSize));
  4525. end;
  4526. end;
  4527. if firstfloatreg<>RS_NO then
  4528. begin
  4529. reference_reset(ref,4,[]);
  4530. if tg.direction*tcpuprocinfo(current_procinfo).floatregstart>=1023 then
  4531. begin
  4532. a_load_const_reg(list,OS_ADDR,-tcpuprocinfo(current_procinfo).floatregstart,NR_R12);
  4533. list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_R12,current_procinfo.framepointer,NR_R12));
  4534. ref.base:=NR_R12;
  4535. end
  4536. else
  4537. begin
  4538. ref.base:=current_procinfo.framepointer;
  4539. ref.offset:=tcpuprocinfo(current_procinfo).floatregstart;
  4540. end;
  4541. list.concat(taicpu.op_reg_const_ref(A_SFM,newreg(R_FPUREGISTER,firstfloatreg,R_SUBWHOLE),
  4542. lastfloatreg-firstfloatreg+1,ref));
  4543. end;
  4544. end;
  4545. end;
  4546. procedure tthumb2cgarm.g_proc_exit(list : TAsmList;parasize : longint;nostackframe:boolean);
  4547. var
  4548. ref : treference;
  4549. firstfloatreg,lastfloatreg,
  4550. r : byte;
  4551. shift : byte;
  4552. regs : tcpuregisterset;
  4553. LocalSize : longint;
  4554. stackmisalignment: pint;
  4555. begin
  4556. if not(nostackframe) then
  4557. begin
  4558. stackmisalignment:=0;
  4559. { restore floating point register }
  4560. firstfloatreg:=RS_NO;
  4561. lastfloatreg:=RS_NO;
  4562. { save floating point registers? }
  4563. for r:=RS_F0 to RS_F7 do
  4564. if r in rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall) then
  4565. begin
  4566. if firstfloatreg=RS_NO then
  4567. firstfloatreg:=r;
  4568. lastfloatreg:=r;
  4569. { floating point register space is already included in
  4570. localsize below by calc_stackframe_size
  4571. inc(stackmisalignment,12);
  4572. }
  4573. end;
  4574. if firstfloatreg<>RS_NO then
  4575. begin
  4576. reference_reset(ref,4,[]);
  4577. if tg.direction*tcpuprocinfo(current_procinfo).floatregstart>=1023 then
  4578. begin
  4579. a_load_const_reg(list,OS_ADDR,-tcpuprocinfo(current_procinfo).floatregstart,NR_R12);
  4580. list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_R12,current_procinfo.framepointer,NR_R12));
  4581. ref.base:=NR_R12;
  4582. end
  4583. else
  4584. begin
  4585. ref.base:=current_procinfo.framepointer;
  4586. ref.offset:=tcpuprocinfo(current_procinfo).floatregstart;
  4587. end;
  4588. list.concat(taicpu.op_reg_const_ref(A_LFM,newreg(R_FPUREGISTER,firstfloatreg,R_SUBWHOLE),
  4589. lastfloatreg-firstfloatreg+1,ref));
  4590. end;
  4591. regs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  4592. if (pi_do_call in current_procinfo.flags) or (regs<>[]) then
  4593. begin
  4594. exclude(regs,RS_R14);
  4595. include(regs,RS_R15);
  4596. end;
  4597. if (current_procinfo.framepointer<>NR_STACK_POINTER_REG) then
  4598. regs:=regs+[RS_FRAME_POINTER_REG,RS_R15];
  4599. for r:=RS_R0 to RS_R15 do
  4600. if (r in regs) then
  4601. inc(stackmisalignment,4);
  4602. stackmisalignment:=stackmisalignment mod current_settings.alignment.localalignmax;
  4603. LocalSize:=current_procinfo.calc_stackframe_size;
  4604. if (LocalSize<>0) or
  4605. ((stackmisalignment<>0) and
  4606. ((pi_do_call in current_procinfo.flags) or
  4607. (po_assembler in current_procinfo.procdef.procoptions))) then
  4608. begin
  4609. localsize:=align(localsize+stackmisalignment,current_settings.alignment.localalignmax)-stackmisalignment;
  4610. if not(is_shifter_const(LocalSize,shift)) then
  4611. begin
  4612. a_reg_alloc(list,NR_R12);
  4613. a_load_const_reg(list,OS_ADDR,LocalSize,NR_R12);
  4614. list.concat(taicpu.op_reg_reg(A_ADD,NR_STACK_POINTER_REG,NR_R12));
  4615. a_reg_dealloc(list,NR_R12);
  4616. end
  4617. else
  4618. begin
  4619. a_reg_dealloc(list,NR_R12);
  4620. list.concat(taicpu.op_reg_const(A_ADD,NR_STACK_POINTER_REG,LocalSize));
  4621. end;
  4622. end;
  4623. if regs=[] then
  4624. list.concat(taicpu.op_reg(A_BX,NR_R14))
  4625. else
  4626. begin
  4627. reference_reset(ref,4,[]);
  4628. ref.index:=NR_STACK_POINTER_REG;
  4629. ref.addressmode:=AM_PREINDEXED;
  4630. list.concat(setoppostfix(taicpu.op_ref_regset(A_LDM,ref,R_INTREGISTER,R_SUBWHOLE,regs),PF_FD));
  4631. end;
  4632. end
  4633. else
  4634. list.concat(taicpu.op_reg(A_BX,NR_R14));
  4635. end;
  4636. function tthumb2cgarm.handle_load_store(list:TAsmList;op: tasmop;oppostfix : toppostfix;reg:tregister;ref: treference):treference;
  4637. var
  4638. tmpreg : tregister;
  4639. tmpref : treference;
  4640. l : tasmlabel;
  4641. begin
  4642. tmpreg:=NR_NO;
  4643. { Be sure to have a base register }
  4644. if (ref.base=NR_NO) then
  4645. begin
  4646. if ref.shiftmode<>SM_None then
  4647. internalerror(2014020706);
  4648. ref.base:=ref.index;
  4649. ref.index:=NR_NO;
  4650. end;
  4651. { absolute symbols can't be handled directly, we've to store the symbol reference
  4652. in the text segment and access it pc relative
  4653. For now, we assume that references where base or index equals to PC are already
  4654. relative, all other references are assumed to be absolute and thus they need
  4655. to be handled extra.
  4656. A proper solution would be to change refoptions to a set and store the information
  4657. if the symbol is absolute or relative there.
  4658. }
  4659. if (assigned(ref.symbol) and
  4660. not(is_pc(ref.base)) and
  4661. not(is_pc(ref.index))
  4662. ) or
  4663. { [#xxx] isn't a valid address operand }
  4664. ((ref.base=NR_NO) and (ref.index=NR_NO)) or
  4665. //(ref.offset<-4095) or
  4666. (ref.offset<-255) or
  4667. (ref.offset>4095) or
  4668. ((oppostfix in [PF_SB,PF_H,PF_SH]) and
  4669. ((ref.offset<-255) or
  4670. (ref.offset>255)
  4671. )
  4672. ) or
  4673. (((op in [A_LDF,A_STF,A_FLDS,A_FLDD,A_FSTS,A_FSTD]) or (op=A_VSTR) or (op=A_VLDR)) and
  4674. ((ref.offset<-1020) or
  4675. (ref.offset>1020) or
  4676. ((abs(ref.offset) mod 4)<>0) or
  4677. { the usual pc relative symbol handling assumes possible offsets of +/- 4095 }
  4678. assigned(ref.symbol)
  4679. )
  4680. ) then
  4681. begin
  4682. reference_reset(tmpref,4,[]);
  4683. { load symbol }
  4684. tmpreg:=getintregister(list,OS_INT);
  4685. if assigned(ref.symbol) then
  4686. begin
  4687. current_asmdata.getjumplabel(l);
  4688. cg.a_label(current_procinfo.aktlocaldata,l);
  4689. tmpref.symboldata:=current_procinfo.aktlocaldata.last;
  4690. if ref.refaddr=addr_gottpoff then
  4691. current_procinfo.aktlocaldata.concat(tai_const.Create_rel_sym_offset(aitconst_gottpoff,ref.symbol,ref.relsymbol,ref.offset))
  4692. else
  4693. current_procinfo.aktlocaldata.concat(tai_const.create_sym_offset(ref.symbol,ref.offset));
  4694. { load consts entry }
  4695. tmpref.symbol:=l;
  4696. tmpref.base:=NR_R15;
  4697. list.concat(taicpu.op_reg_ref(A_LDR,tmpreg,tmpref));
  4698. { in case of LDF/STF, we got rid of the NR_R15 }
  4699. if is_pc(ref.base) then
  4700. ref.base:=NR_NO;
  4701. if is_pc(ref.index) then
  4702. ref.index:=NR_NO;
  4703. end
  4704. else
  4705. a_load_const_reg(list,OS_ADDR,ref.offset,tmpreg);
  4706. if (ref.base<>NR_NO) then
  4707. begin
  4708. if ref.index<>NR_NO then
  4709. begin
  4710. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,tmpreg));
  4711. ref.base:=tmpreg;
  4712. end
  4713. else
  4714. begin
  4715. ref.index:=tmpreg;
  4716. ref.shiftimm:=0;
  4717. ref.signindex:=1;
  4718. ref.shiftmode:=SM_None;
  4719. end;
  4720. end
  4721. else
  4722. ref.base:=tmpreg;
  4723. ref.offset:=0;
  4724. ref.symbol:=nil;
  4725. end;
  4726. if (ref.base<>NR_NO) and (ref.index<>NR_NO) and (ref.offset<>0) then
  4727. begin
  4728. if tmpreg<>NR_NO then
  4729. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,ref.offset,tmpreg,tmpreg)
  4730. else
  4731. begin
  4732. tmpreg:=getintregister(list,OS_ADDR);
  4733. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,ref.offset,ref.base,tmpreg);
  4734. ref.base:=tmpreg;
  4735. end;
  4736. ref.offset:=0;
  4737. end;
  4738. { Hack? Thumb2 doesn't allow PC indexed addressing modes(although it does in the specification) }
  4739. if (ref.base=NR_R15) and (ref.index<>NR_NO) and (ref.shiftmode <> sm_none) then
  4740. begin
  4741. tmpreg:=getintregister(list,OS_ADDR);
  4742. list.concat(taicpu.op_reg_reg(A_MOV, tmpreg, NR_R15));
  4743. ref.base := tmpreg;
  4744. end;
  4745. { floating point operations have only limited references
  4746. we expect here, that a base is already set }
  4747. if ((op in [A_LDF,A_STF,A_FLDS,A_FLDD,A_FSTS,A_FSTD]) or (op=A_VSTR) or (op=A_VLDR)) and (ref.index<>NR_NO) then
  4748. begin
  4749. if ref.shiftmode<>SM_none then
  4750. internalerror(200309121);
  4751. if tmpreg<>NR_NO then
  4752. begin
  4753. if ref.base=tmpreg then
  4754. begin
  4755. if ref.signindex<0 then
  4756. list.concat(taicpu.op_reg_reg_reg(A_SUB,tmpreg,tmpreg,ref.index))
  4757. else
  4758. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,tmpreg,ref.index));
  4759. ref.index:=NR_NO;
  4760. end
  4761. else
  4762. begin
  4763. if ref.index<>tmpreg then
  4764. internalerror(200403161);
  4765. if ref.signindex<0 then
  4766. list.concat(taicpu.op_reg_reg_reg(A_SUB,tmpreg,ref.base,tmpreg))
  4767. else
  4768. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,tmpreg));
  4769. ref.base:=tmpreg;
  4770. ref.index:=NR_NO;
  4771. end;
  4772. end
  4773. else
  4774. begin
  4775. tmpreg:=getintregister(list,OS_ADDR);
  4776. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,ref.index));
  4777. ref.base:=tmpreg;
  4778. ref.index:=NR_NO;
  4779. end;
  4780. end;
  4781. list.concat(setoppostfix(taicpu.op_reg_ref(op,reg,ref),oppostfix));
  4782. Result := ref;
  4783. end;
  4784. procedure tthumb2cgarm.a_loadmm_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister; shuffle: pmmshuffle);
  4785. var
  4786. instr: taicpu;
  4787. begin
  4788. if (fromsize=OS_F32) and
  4789. (tosize=OS_F32) then
  4790. begin
  4791. instr:=setoppostfix(taicpu.op_reg_reg(A_VMOV,reg2,reg1), PF_F32);
  4792. list.Concat(instr);
  4793. add_move_instruction(instr);
  4794. maybe_check_for_fpu_exception(list);
  4795. end
  4796. else if (fromsize=OS_F64) and
  4797. (tosize=OS_F64) then
  4798. begin
  4799. //list.Concat(setoppostfix(taicpu.op_reg_reg(A_VMOV,tregister(longint(reg2)+1),tregister(longint(reg1)+1)), PF_F32));
  4800. //list.Concat(setoppostfix(taicpu.op_reg_reg(A_VMOV,reg2,reg1), PF_F32));
  4801. end
  4802. else if (fromsize=OS_F32) and
  4803. (tosize=OS_F64) then
  4804. //list.Concat(setoppostfix(taicpu.op_reg_reg(A_VCVT,reg2,reg1), PF_F32))
  4805. begin
  4806. //list.concat(nil);
  4807. end;
  4808. end;
  4809. procedure tthumb2cgarm.a_loadmm_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister; shuffle: pmmshuffle);
  4810. begin
  4811. handle_load_store(list,A_VLDR,PF_None,reg,ref);
  4812. end;
  4813. procedure tthumb2cgarm.a_loadmm_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference; shuffle: pmmshuffle);
  4814. begin
  4815. handle_load_store(list,A_VSTR,PF_None,reg,ref);
  4816. maybe_check_for_fpu_exception(list);
  4817. end;
  4818. procedure tthumb2cgarm.a_loadmm_intreg_reg(list: TAsmList; fromsize, tosize: tcgsize; intreg, mmreg: tregister; shuffle: pmmshuffle);
  4819. begin
  4820. if //(shuffle=nil) and
  4821. (tosize=OS_F32) then
  4822. list.Concat(taicpu.op_reg_reg(A_VMOV,mmreg,intreg))
  4823. else
  4824. internalerror(2012100813);
  4825. end;
  4826. procedure tthumb2cgarm.a_loadmm_reg_intreg(list: TAsmList; fromsize, tosize: tcgsize; mmreg, intreg: tregister; shuffle: pmmshuffle);
  4827. begin
  4828. if //(shuffle=nil) and
  4829. (fromsize=OS_F32) then
  4830. begin
  4831. list.Concat(taicpu.op_reg_reg(A_VMOV,intreg,mmreg));
  4832. maybe_check_for_fpu_exception(list);
  4833. end
  4834. else
  4835. internalerror(2012100814);
  4836. end;
  4837. procedure tthumb2cg64farm.a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);
  4838. var tmpreg: tregister;
  4839. begin
  4840. case op of
  4841. OP_NEG:
  4842. begin
  4843. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  4844. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_RSB,regdst.reglo,regsrc.reglo,0),PF_S));
  4845. tmpreg:=cg.getintregister(list,OS_32);
  4846. list.concat(taicpu.op_reg_const(A_MOV,tmpreg,0));
  4847. list.concat(taicpu.op_reg_reg_reg(A_SBC,regdst.reghi,tmpreg,regsrc.reghi));
  4848. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  4849. end;
  4850. else
  4851. inherited a_op64_reg_reg(list, op, size, regsrc, regdst);
  4852. end;
  4853. end;
  4854. procedure tthumbcg64farm.a_op64_reg_reg(list: TAsmList; op: TOpCG; size: tcgsize; regsrc, regdst: tregister64);
  4855. begin
  4856. case op of
  4857. OP_NEG:
  4858. begin
  4859. list.concat(taicpu.op_reg_const(A_MOV,regdst.reglo,0));
  4860. list.concat(taicpu.op_reg_const(A_MOV,regdst.reghi,0));
  4861. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  4862. list.concat(taicpu.op_reg_reg(A_SUB,regdst.reglo,regsrc.reglo));
  4863. list.concat(taicpu.op_reg_reg(A_SBC,regdst.reghi,regsrc.reghi));
  4864. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  4865. end;
  4866. OP_NOT:
  4867. begin
  4868. cg.a_op_reg_reg(list,OP_NOT,OS_INT,regsrc.reglo,regdst.reglo);
  4869. cg.a_op_reg_reg(list,OP_NOT,OS_INT,regsrc.reghi,regdst.reghi);
  4870. end;
  4871. OP_AND,OP_OR,OP_XOR:
  4872. begin
  4873. cg.a_op_reg_reg(list,op,OS_32,regsrc.reglo,regdst.reglo);
  4874. cg.a_op_reg_reg(list,op,OS_32,regsrc.reghi,regdst.reghi);
  4875. end;
  4876. OP_ADD:
  4877. begin
  4878. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  4879. list.concat(taicpu.op_reg_reg(A_ADD,regdst.reglo,regsrc.reglo));
  4880. list.concat(taicpu.op_reg_reg(A_ADC,regdst.reghi,regsrc.reghi));
  4881. end;
  4882. OP_SUB:
  4883. begin
  4884. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  4885. list.concat(taicpu.op_reg_reg(A_SUB,regdst.reglo,regsrc.reglo));
  4886. list.concat(taicpu.op_reg_reg(A_SBC,regdst.reghi,regsrc.reghi));
  4887. end;
  4888. else
  4889. internalerror(2003083101);
  4890. end;
  4891. end;
  4892. procedure tthumbcg64farm.a_op64_const_reg(list: TAsmList; op: TOpCG; size: tcgsize; value: int64; reg: tregister64);
  4893. var
  4894. tmpreg : tregister;
  4895. begin
  4896. case op of
  4897. OP_AND,OP_OR,OP_XOR:
  4898. begin
  4899. cg.a_op_const_reg(list,op,OS_32,aint(lo(value)),reg.reglo);
  4900. cg.a_op_const_reg(list,op,OS_32,aint(hi(value)),reg.reghi);
  4901. end;
  4902. OP_ADD:
  4903. begin
  4904. if (aint(lo(value))>=0) and (aint(lo(value))<=255) then
  4905. begin
  4906. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  4907. list.concat(taicpu.op_reg_const(A_ADD,reg.reglo,aint(lo(value))));
  4908. end
  4909. else
  4910. begin
  4911. tmpreg:=cg.getintregister(list,OS_32);
  4912. cg.a_load_const_reg(list,OS_32,aint(lo(value)),tmpreg);
  4913. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  4914. list.concat(taicpu.op_reg_reg(A_ADD,reg.reglo,tmpreg));
  4915. end;
  4916. tmpreg:=cg.getintregister(list,OS_32);
  4917. cg.a_load_const_reg(list,OS_32,aint(hi(value)),tmpreg);
  4918. list.concat(taicpu.op_reg_reg(A_ADC,reg.reghi,tmpreg));
  4919. end;
  4920. OP_SUB:
  4921. begin
  4922. if (aint(lo(value))>=0) and (aint(lo(value))<=255) then
  4923. begin
  4924. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  4925. list.concat(taicpu.op_reg_const(A_SUB,reg.reglo,aint(lo(value))))
  4926. end
  4927. else
  4928. begin
  4929. tmpreg:=cg.getintregister(list,OS_32);
  4930. cg.a_load_const_reg(list,OS_32,aint(lo(value)),tmpreg);
  4931. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  4932. list.concat(taicpu.op_reg_reg(A_SUB,reg.reglo,tmpreg));
  4933. end;
  4934. tmpreg:=cg.getintregister(list,OS_32);
  4935. cg.a_load_const_reg(list,OS_32,hi(value),tmpreg);
  4936. list.concat(taicpu.op_reg_reg(A_SBC,reg.reghi,tmpreg));
  4937. end;
  4938. else
  4939. internalerror(2003083101);
  4940. end;
  4941. end;
  4942. procedure create_codegen;
  4943. begin
  4944. if GenerateThumb2Code then
  4945. begin
  4946. cg:=tthumb2cgarm.create;
  4947. cg64:=tthumb2cg64farm.create;
  4948. casmoptimizer:=TCpuThumb2AsmOptimizer;
  4949. end
  4950. else if GenerateThumbCode then
  4951. begin
  4952. cg:=tthumbcgarm.create;
  4953. cg64:=tthumbcg64farm.create;
  4954. // casmoptimizer:=TCpuThumbAsmOptimizer;
  4955. end
  4956. else
  4957. begin
  4958. cg:=tarmcgarm.create;
  4959. cg64:=tarmcg64farm.create;
  4960. casmoptimizer:=TCpuAsmOptimizer;
  4961. end;
  4962. end;
  4963. end.