cgcpu.pas 218 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425
  1. {
  2. Copyright (c) 2003 by Florian Klaempfl
  3. Member of the Free Pascal development team
  4. This unit implements the code generator for the ARM
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. unit cgcpu;
  19. {$i fpcdefs.inc}
  20. interface
  21. uses
  22. globtype,symtype,symdef,
  23. cgbase,cgutils,cgobj,
  24. aasmbase,aasmcpu,aasmtai,aasmdata,
  25. parabase,
  26. cpubase,cpuinfo,cg64f32,rgcpu;
  27. type
  28. { tbasecgarm is shared between all arm architectures }
  29. tbasecgarm = class(tcg)
  30. { true, if the next arithmetic operation should modify the flags }
  31. cgsetflags : boolean;
  32. procedure a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const paraloc : TCGPara);override;
  33. protected
  34. procedure a_load_ref_cgparalocref(list: TAsmList; sourcesize: tcgsize; sizeleft: tcgint; const ref, paralocref: treference; const cgpara: tcgpara; const location: PCGParaLocation); override;
  35. public
  36. procedure a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const paraloc : TCGPara);override;
  37. procedure a_call_name(list : TAsmList;const s : string; weak: boolean);override;
  38. procedure a_call_reg(list : TAsmList;reg: tregister);override;
  39. { move instructions }
  40. procedure a_load_reg_ref(list : TAsmList; fromsize, tosize: tcgsize; reg : tregister;const ref : treference);override;
  41. procedure a_load_reg_reg(list : TAsmList; fromsize, tosize : tcgsize;reg1,reg2 : tregister);override;
  42. function a_internal_load_reg_ref(list : TAsmList; fromsize, tosize: tcgsize; reg : tregister;const ref : treference):treference;
  43. function a_internal_load_ref_reg(list : TAsmList; fromsize, tosize : tcgsize;const Ref : treference;reg : tregister):treference;
  44. { fpu move instructions }
  45. procedure a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister); override;
  46. procedure a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister); override;
  47. procedure a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference); override;
  48. procedure g_check_for_fpu_exception(list : TAsmList; force,clear : boolean); override;
  49. procedure a_loadfpu_ref_cgpara(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);override;
  50. { comparison operations }
  51. procedure a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;reg : tregister;
  52. l : tasmlabel);override;
  53. procedure a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel); override;
  54. procedure a_jmp_name(list : TAsmList;const s : string); override;
  55. procedure a_jmp_always(list : TAsmList;l: tasmlabel); override;
  56. procedure a_jmp_flags(list : TAsmList;const f : TResFlags;l: tasmlabel); override;
  57. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: TResFlags; reg: TRegister); override;
  58. procedure g_profilecode(list : TAsmList); override;
  59. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  60. procedure g_proc_exit(list : TAsmList;parasize : longint;nostackframe:boolean); override;
  61. procedure g_maybe_got_init(list : TAsmList); override;
  62. procedure a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);override;
  63. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);override;
  64. procedure g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : tcgint);override;
  65. procedure g_concatcopy_move(list : TAsmList;const source,dest : treference;len : tcgint);
  66. procedure g_concatcopy_internal(list : TAsmList;const source,dest : treference;len : tcgint;aligned : boolean);
  67. procedure g_overflowcheck(list: TAsmList; const l: tlocation; def: tdef); override;
  68. procedure g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);override;
  69. procedure g_save_registers(list : TAsmList);override;
  70. procedure g_restore_registers(list : TAsmList);override;
  71. procedure a_jmp_cond(list : TAsmList;cond : TOpCmp;l: tasmlabel);
  72. procedure fixref(list : TAsmList;var ref : treference);
  73. function handle_load_store(list:TAsmList;op: tasmop;oppostfix : toppostfix;reg:tregister;ref: treference):treference; virtual;
  74. procedure a_loadmm_reg_reg(list: TAsmList; fromsize, tosize : tcgsize;reg1, reg2: tregister;shuffle : pmmshuffle); override;
  75. procedure a_loadmm_ref_reg(list: TAsmList; fromsize, tosize : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle); override;
  76. procedure a_loadmm_reg_ref(list: TAsmList; fromsize, tosize : tcgsize;reg: tregister; const ref: treference;shuffle : pmmshuffle); override;
  77. procedure a_loadmm_intreg_reg(list: TAsmList; fromsize, tosize : tcgsize;intreg, mmreg: tregister; shuffle: pmmshuffle); override;
  78. procedure a_loadmm_reg_intreg(list: TAsmList; fromsize, tosize : tcgsize;mmreg, intreg: tregister; shuffle : pmmshuffle); override;
  79. procedure a_opmm_reg_reg(list: TAsmList; Op: TOpCG; size : tcgsize;src,dst: tregister;shuffle : pmmshuffle); override;
  80. { Transform unsupported methods into Internal errors }
  81. procedure a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; srcsize, dstsize: TCGSize; src, dst: TRegister); override;
  82. { try to generate optimized 32 Bit multiplication, returns true if successful generated }
  83. function try_optimized_mul32_const_reg_reg(list: TAsmList; a: tcgint; src, dst: tregister) : boolean;
  84. { clear out potential overflow bits from 8 or 16 bit operations
  85. the upper 24/16 bits of a register after an operation }
  86. procedure maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  87. { mla for thumb requires that none of the registers is equal to r13/r15, this method ensures this }
  88. procedure safe_mla(list: TAsmList;op1,op2,op3,op4 : TRegister);
  89. procedure g_maybe_tls_init(list : TAsmList); override;
  90. end;
  91. { tcgarm is shared between normal arm and thumb-2 }
  92. tcgarm = class(tbasecgarm)
  93. procedure a_op_const_reg(list : TAsmList; Op: TOpCG; size: TCGSize; a: tcgint; reg: TRegister); override;
  94. procedure a_op_const_ref(list : TAsmList; Op: TOpCG; size: TCGSize; a: tcgint; const ref: TReference); override;
  95. procedure a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; src, dst: TRegister); override;
  96. procedure a_op_const_reg_reg(list: TAsmList; op: TOpCg;
  97. size: tcgsize; a: tcgint; src, dst: tregister); override;
  98. procedure a_op_reg_reg_reg(list: TAsmList; op: TOpCg;
  99. size: tcgsize; src1, src2, dst: tregister); override;
  100. procedure a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  101. procedure a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  102. procedure a_load_const_reg(list : TAsmList; size: tcgsize; a : tcgint;reg : tregister);override;
  103. procedure a_load_ref_reg(list : TAsmList; fromsize, tosize : tcgsize;const Ref : treference;reg : tregister);override;
  104. procedure g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: tcgint); override;
  105. {Multiply two 32-bit registers into lo and hi 32-bit registers}
  106. procedure a_mul_reg_reg_pair(list: tasmlist; size: tcgsize; src1,src2,dstlo,dsthi: tregister); override;
  107. end;
  108. { normal arm cg }
  109. tarmcgarm = class(tcgarm)
  110. procedure init_register_allocators;override;
  111. procedure done_register_allocators;override;
  112. end;
  113. { 64 bit cg for all arm flavours }
  114. tbasecg64farm = class(tcg64f32)
  115. end;
  116. { tcg64farm is shared between normal arm and thumb-2 }
  117. tcg64farm = class(tbasecg64farm)
  118. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  119. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);override;
  120. procedure a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);override;
  121. procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;
  122. procedure a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  123. procedure a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  124. procedure a_loadmm_intreg64_reg(list: TAsmList; mmsize: tcgsize; intreg: tregister64; mmreg: tregister);override;
  125. procedure a_loadmm_reg_intreg64(list: TAsmList; mmsize: tcgsize; mmreg: tregister; intreg: tregister64);override;
  126. end;
  127. tarmcg64farm = class(tcg64farm)
  128. end;
  129. tthumbcgarm = class(tbasecgarm)
  130. procedure init_register_allocators;override;
  131. procedure done_register_allocators;override;
  132. procedure g_proc_entry(list: TAsmList; localsize: longint; nostackframe: boolean);override;
  133. procedure g_proc_exit(list : TAsmList;parasize : longint;nostackframe:boolean); override;
  134. procedure a_op_reg_reg(list: TAsmList; Op: TOpCG; size: TCGSize; src,dst: TRegister);override;
  135. procedure a_op_const_reg(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; dst: tregister);override;
  136. procedure a_op_const_reg_reg(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister); override;
  137. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: TResFlags; reg: TRegister); override;
  138. procedure a_load_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const Ref: treference; reg: tregister);override;
  139. procedure a_load_const_reg(list: TAsmList; size: tcgsize; a: tcgint; reg: tregister);override;
  140. procedure g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: tcgint); override;
  141. function handle_load_store(list: TAsmList; op: tasmop; oppostfix: toppostfix; reg: tregister; ref: treference): treference; override;
  142. end;
  143. tthumbcg64farm = class(tbasecg64farm)
  144. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  145. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);override;
  146. end;
  147. tthumb2cgarm = class(tcgarm)
  148. procedure init_register_allocators;override;
  149. procedure done_register_allocators;override;
  150. procedure a_call_reg(list : TAsmList;reg: tregister);override;
  151. procedure a_load_const_reg(list : TAsmList; size: tcgsize; a : tcgint;reg : tregister);override;
  152. procedure a_load_ref_reg(list : TAsmList; fromsize, tosize : tcgsize;const Ref : treference;reg : tregister);override;
  153. procedure a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; src, dst: TRegister); override;
  154. procedure a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  155. procedure a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  156. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: TResFlags; reg: TRegister); override;
  157. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  158. procedure g_proc_exit(list : TAsmList;parasize : longint;nostackframe:boolean); override;
  159. function handle_load_store(list:TAsmList;op: tasmop;oppostfix : toppostfix;reg:tregister;ref: treference):treference; override;
  160. procedure a_loadmm_reg_reg(list: TAsmList; fromsize, tosize : tcgsize;reg1, reg2: tregister;shuffle : pmmshuffle); override;
  161. procedure a_loadmm_ref_reg(list: TAsmList; fromsize, tosize : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle); override;
  162. procedure a_loadmm_reg_ref(list: TAsmList; fromsize, tosize : tcgsize;reg: tregister; const ref: treference;shuffle : pmmshuffle); override;
  163. procedure a_loadmm_intreg_reg(list: TAsmList; fromsize, tosize : tcgsize;intreg, mmreg: tregister; shuffle: pmmshuffle); override;
  164. procedure a_loadmm_reg_intreg(list: TAsmList; fromsize, tosize : tcgsize;mmreg, intreg: tregister; shuffle : pmmshuffle); override;
  165. end;
  166. tthumb2cg64farm = class(tcg64farm)
  167. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  168. end;
  169. const
  170. OpCmp2AsmCond : Array[topcmp] of TAsmCond = (C_NONE,C_EQ,C_GT,
  171. C_LT,C_GE,C_LE,C_NE,C_LS,C_CC,C_CS,C_HI);
  172. winstackpagesize = 4096;
  173. function get_fpu_postfix(def : tdef) : toppostfix;
  174. procedure create_codegen;
  175. implementation
  176. uses
  177. globals,verbose,systems,cutils,
  178. aopt,aoptcpu,
  179. fmodule,
  180. symconst,symsym,symtable,
  181. tgobj,
  182. procinfo,cpupi,
  183. paramgr;
  184. { Range check must be disabled explicitly as conversions between signed and unsigned
  185. 32-bit values are done without explicit typecasts }
  186. {$R-}
  187. function get_fpu_postfix(def : tdef) : toppostfix;
  188. begin
  189. if def.typ=floatdef then
  190. begin
  191. case tfloatdef(def).floattype of
  192. s32real:
  193. result:=PF_S;
  194. s64real:
  195. result:=PF_D;
  196. s80real:
  197. result:=PF_E;
  198. else
  199. internalerror(200401272);
  200. end;
  201. end
  202. else
  203. internalerror(200401271);
  204. end;
  205. procedure tarmcgarm.init_register_allocators;
  206. begin
  207. inherited init_register_allocators;
  208. { currently, we always save R14, so we can use it }
  209. if (target_info.system<>system_arm_darwin) then
  210. begin
  211. if assigned(current_procinfo) and (current_procinfo.framepointer<>NR_R11) then
  212. rg[R_INTREGISTER]:=trgintcpu.create(R_INTREGISTER,R_SUBWHOLE,
  213. [RS_R0,RS_R1,RS_R2,RS_R3,RS_R12,RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,
  214. RS_R9,RS_R10,RS_R11,RS_R14],first_int_imreg,[])
  215. else
  216. rg[R_INTREGISTER]:=trgintcpu.create(R_INTREGISTER,R_SUBWHOLE,
  217. [RS_R0,RS_R1,RS_R2,RS_R3,RS_R12,RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,
  218. RS_R9,RS_R10,RS_R14],first_int_imreg,[])
  219. end
  220. else
  221. { r7 is not available on Darwin, it's used as frame pointer (always,
  222. for backtrace support -- also in gcc/clang -> R11 can be used).
  223. r9 is volatile }
  224. rg[R_INTREGISTER]:=trgintcpu.create(R_INTREGISTER,R_SUBWHOLE,
  225. [RS_R0,RS_R1,RS_R2,RS_R3,RS_R9,RS_R12,RS_R4,RS_R5,RS_R6,RS_R8,
  226. RS_R10,RS_R11,RS_R14],first_int_imreg,[]);
  227. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBNONE,
  228. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7],first_fpu_imreg,[]);
  229. { The register allocator currently cannot deal with multiple
  230. non-overlapping subregs per register, so we can only use
  231. half the single precision registers for now (as sub registers of the
  232. double precision ones). }
  233. if FPUARM_HAS_32REGS in fpu_capabilities[current_settings.fputype] then
  234. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBFD,
  235. [RS_D0,RS_D1,RS_D2,RS_D3,RS_D4,RS_D5,RS_D6,RS_D7,
  236. RS_D16,RS_D17,RS_D18,RS_D19,RS_D20,RS_D21,RS_D22,RS_D23,RS_D24,RS_D25,RS_D26,RS_D27,RS_D28,RS_D29,RS_D30,RS_D31,
  237. RS_D8,RS_D9,RS_D10,RS_D11,RS_D12,RS_D13,RS_D14,RS_D15
  238. ],first_mm_imreg,[])
  239. else
  240. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBFD,
  241. [RS_D0,RS_D1,RS_D2,RS_D3,RS_D4,RS_D5,RS_D6,RS_D7,RS_D8,RS_D9,RS_D10,RS_D11,RS_D12,RS_D13,RS_D14,RS_D15],first_mm_imreg,[]);
  242. end;
  243. procedure tarmcgarm.done_register_allocators;
  244. begin
  245. rg[R_INTREGISTER].free;
  246. rg[R_FPUREGISTER].free;
  247. rg[R_MMREGISTER].free;
  248. inherited done_register_allocators;
  249. end;
  250. procedure tcgarm.a_load_const_reg(list : TAsmList; size: tcgsize; a : tcgint;reg : tregister);
  251. var
  252. imm_shift : byte;
  253. l : tasmlabel;
  254. hr : treference;
  255. imm1, imm2: DWord;
  256. begin
  257. if not(size in [OS_8,OS_S8,OS_16,OS_S16,OS_32,OS_S32]) then
  258. internalerror(2002090902);
  259. if is_shifter_const(a,imm_shift) then
  260. list.concat(taicpu.op_reg_const(A_MOV,reg,a))
  261. else if is_shifter_const(not(a),imm_shift) then
  262. list.concat(taicpu.op_reg_const(A_MVN,reg,not(a)))
  263. { loading of constants with mov and orr }
  264. else if (split_into_shifter_const(a,imm1, imm2)) then
  265. begin
  266. list.concat(taicpu.op_reg_const(A_MOV,reg, imm1));
  267. list.concat(taicpu.op_reg_reg_const(A_ORR,reg,reg, imm2));
  268. end
  269. { loading of constants with mvn and bic }
  270. else if (split_into_shifter_const(not(a), imm1, imm2)) then
  271. begin
  272. list.concat(taicpu.op_reg_const(A_MVN,reg, imm1));
  273. list.concat(taicpu.op_reg_reg_const(A_BIC,reg,reg, imm2));
  274. end
  275. else
  276. begin
  277. reference_reset(hr,4,[]);
  278. current_asmdata.getjumplabel(l);
  279. cg.a_label(current_procinfo.aktlocaldata,l);
  280. hr.symboldata:=current_procinfo.aktlocaldata.last;
  281. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(longint(a)));
  282. hr.symbol:=l;
  283. hr.base:=NR_PC;
  284. list.concat(taicpu.op_reg_ref(A_LDR,reg,hr));
  285. end;
  286. end;
  287. procedure tcgarm.a_load_ref_reg(list : TAsmList; fromsize, tosize : tcgsize;const Ref : treference;reg : tregister);
  288. var
  289. oppostfix:toppostfix;
  290. usedtmpref: treference;
  291. tmpreg,tmpreg2 : tregister;
  292. so : tshifterop;
  293. dir : integer;
  294. begin
  295. if (TCGSize2Size[FromSize] >= TCGSize2Size[ToSize]) then
  296. FromSize := ToSize;
  297. case FromSize of
  298. { signed integer registers }
  299. OS_8:
  300. oppostfix:=PF_B;
  301. OS_S8:
  302. oppostfix:=PF_SB;
  303. OS_16:
  304. oppostfix:=PF_H;
  305. OS_S16:
  306. oppostfix:=PF_SH;
  307. OS_32,
  308. OS_S32:
  309. oppostfix:=PF_None;
  310. else
  311. InternalError(200308297);
  312. end;
  313. if (fromsize=OS_S8) and
  314. (not (CPUARM_HAS_ALL_MEM in cpu_capabilities[current_settings.cputype])) then
  315. oppostfix:=PF_B;
  316. if ((ref.alignment in [1,2]) and (ref.alignment<tcgsize2size[fromsize])) or
  317. ((not (CPUARM_HAS_ALL_MEM in cpu_capabilities[current_settings.cputype])) and
  318. (oppostfix in [PF_SH,PF_H])) then
  319. begin
  320. if target_info.endian=endian_big then
  321. dir:=-1
  322. else
  323. dir:=1;
  324. case FromSize of
  325. OS_16,OS_S16:
  326. begin
  327. { only complicated references need an extra loadaddr }
  328. if assigned(ref.symbol) or
  329. (ref.index<>NR_NO) or
  330. (ref.offset<-4095) or
  331. (ref.offset>4094) or
  332. { sometimes the compiler reused registers }
  333. (reg=ref.index) or
  334. (reg=ref.base) then
  335. begin
  336. tmpreg2:=getintregister(list,OS_INT);
  337. a_loadaddr_ref_reg(list,ref,tmpreg2);
  338. reference_reset_base(usedtmpref,tmpreg2,0,ref.temppos,ref.alignment,ref.volatility);
  339. end
  340. else
  341. usedtmpref:=ref;
  342. if target_info.endian=endian_big then
  343. inc(usedtmpref.offset,1);
  344. shifterop_reset(so);so.shiftmode:=SM_LSL;so.shiftimm:=8;
  345. tmpreg:=getintregister(list,OS_INT);
  346. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,reg);
  347. inc(usedtmpref.offset,dir);
  348. if FromSize=OS_16 then
  349. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg)
  350. else
  351. a_internal_load_ref_reg(list,OS_S8,OS_S8,usedtmpref,tmpreg);
  352. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,reg,tmpreg,so));
  353. end;
  354. OS_32,OS_S32:
  355. begin
  356. tmpreg:=getintregister(list,OS_INT);
  357. { only complicated references need an extra loadaddr }
  358. if assigned(ref.symbol) or
  359. (ref.index<>NR_NO) or
  360. (ref.offset<-4095) or
  361. (ref.offset>4092) or
  362. { sometimes the compiler reused registers }
  363. (reg=ref.index) or
  364. (reg=ref.base) then
  365. begin
  366. tmpreg2:=getintregister(list,OS_INT);
  367. a_loadaddr_ref_reg(list,ref,tmpreg2);
  368. reference_reset_base(usedtmpref,tmpreg2,0,ref.temppos,ref.alignment,ref.volatility);
  369. end
  370. else
  371. usedtmpref:=ref;
  372. shifterop_reset(so);so.shiftmode:=SM_LSL;
  373. if ref.alignment=2 then
  374. begin
  375. if target_info.endian=endian_big then
  376. inc(usedtmpref.offset,2);
  377. a_internal_load_ref_reg(list,OS_16,OS_16,usedtmpref,reg);
  378. inc(usedtmpref.offset,dir*2);
  379. a_internal_load_ref_reg(list,OS_16,OS_16,usedtmpref,tmpreg);
  380. so.shiftimm:=16;
  381. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,reg,tmpreg,so));
  382. end
  383. else
  384. begin
  385. tmpreg2:=getintregister(list,OS_INT);
  386. if target_info.endian=endian_big then
  387. inc(usedtmpref.offset,3);
  388. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,reg);
  389. inc(usedtmpref.offset,dir);
  390. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  391. inc(usedtmpref.offset,dir);
  392. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg2);
  393. so.shiftimm:=8;
  394. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,reg,tmpreg,so));
  395. inc(usedtmpref.offset,dir);
  396. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  397. so.shiftimm:=16;
  398. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,reg,tmpreg2,so));
  399. so.shiftimm:=24;
  400. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,reg,tmpreg,so));
  401. end;
  402. end
  403. else
  404. handle_load_store(list,A_LDR,oppostfix,reg,ref);
  405. end;
  406. end
  407. else
  408. handle_load_store(list,A_LDR,oppostfix,reg,ref);
  409. if (fromsize=OS_S8) and
  410. (not (CPUARM_HAS_ALL_MEM in cpu_capabilities[current_settings.cputype])) then
  411. a_load_reg_reg(list,OS_S8,OS_32,reg,reg)
  412. else if (fromsize=OS_S8) and (tosize = OS_16) then
  413. a_load_reg_reg(list,OS_16,OS_32,reg,reg);
  414. end;
  415. procedure tcgarm.g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: tcgint);
  416. var
  417. hsym : tsym;
  418. href : treference;
  419. paraloc : Pcgparalocation;
  420. shift : byte;
  421. begin
  422. { calculate the parameter info for the procdef }
  423. procdef.init_paraloc_info(callerside);
  424. hsym:=tsym(procdef.parast.Find('self'));
  425. if not(assigned(hsym) and
  426. (hsym.typ=paravarsym)) then
  427. internalerror(200305251);
  428. paraloc:=tparavarsym(hsym).paraloc[callerside].location;
  429. while paraloc<>nil do
  430. with paraloc^ do
  431. begin
  432. case loc of
  433. LOC_REGISTER:
  434. begin
  435. if is_shifter_const(ioffset,shift) then
  436. a_op_const_reg(list,OP_SUB,size,ioffset,register)
  437. else
  438. begin
  439. a_load_const_reg(list,OS_ADDR,ioffset,NR_R12);
  440. a_op_reg_reg(list,OP_SUB,size,NR_R12,register);
  441. end;
  442. end;
  443. LOC_REFERENCE:
  444. begin
  445. { offset in the wrapper needs to be adjusted for the stored
  446. return address }
  447. reference_reset_base(href,reference.index,reference.offset+sizeof(aint),ctempposinvalid,sizeof(pint),[]);
  448. if is_shifter_const(ioffset,shift) then
  449. a_op_const_ref(list,OP_SUB,size,ioffset,href)
  450. else
  451. begin
  452. a_load_const_reg(list,OS_ADDR,ioffset,NR_R12);
  453. a_op_reg_ref(list,OP_SUB,size,NR_R12,href);
  454. end;
  455. end
  456. else
  457. internalerror(200309189);
  458. end;
  459. paraloc:=next;
  460. end;
  461. end;
  462. procedure tbasecgarm.a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const paraloc : TCGPara);
  463. var
  464. ref: treference;
  465. begin
  466. paraloc.check_simple_location;
  467. paramanager.allocparaloc(list,paraloc.location);
  468. case paraloc.location^.loc of
  469. LOC_REGISTER,LOC_CREGISTER:
  470. a_load_const_reg(list,size,a,paraloc.location^.register);
  471. LOC_REFERENCE:
  472. begin
  473. reference_reset(ref,paraloc.alignment,[]);
  474. ref.base:=paraloc.location^.reference.index;
  475. ref.offset:=paraloc.location^.reference.offset;
  476. a_load_const_ref(list,size,a,ref);
  477. end;
  478. else
  479. internalerror(2002081101);
  480. end;
  481. end;
  482. procedure tbasecgarm.a_load_ref_cgparalocref(list: TAsmList; sourcesize: tcgsize; sizeleft: tcgint; const ref, paralocref: treference; const cgpara: tcgpara; const location: PCGParaLocation);
  483. begin
  484. { doubles in softemu mode have a strange order of registers and references }
  485. if (cgpara.size=OS_F64) and
  486. (location^.size=OS_32) then
  487. begin
  488. g_concatcopy(list,ref,paralocref,4)
  489. end
  490. else
  491. inherited;
  492. end;
  493. procedure tbasecgarm.a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const paraloc : TCGPara);
  494. var
  495. ref: treference;
  496. tmpreg: tregister;
  497. begin
  498. paraloc.check_simple_location;
  499. paramanager.allocparaloc(list,paraloc.location);
  500. case paraloc.location^.loc of
  501. LOC_REGISTER,LOC_CREGISTER:
  502. a_loadaddr_ref_reg(list,r,paraloc.location^.register);
  503. LOC_REFERENCE:
  504. begin
  505. reference_reset(ref,paraloc.alignment,[]);
  506. ref.base := paraloc.location^.reference.index;
  507. ref.offset := paraloc.location^.reference.offset;
  508. tmpreg := getintregister(list,OS_ADDR);
  509. a_loadaddr_ref_reg(list,r,tmpreg);
  510. a_load_reg_ref(list,OS_ADDR,OS_ADDR,tmpreg,ref);
  511. end;
  512. else
  513. internalerror(2002080701);
  514. end;
  515. end;
  516. procedure tbasecgarm.a_call_name(list : TAsmList;const s : string; weak: boolean);
  517. var
  518. branchopcode: tasmop;
  519. r : treference;
  520. sym : TAsmSymbol;
  521. begin
  522. { use always BL as newer binutils do not translate blx apparently
  523. generating BL is also what clang and gcc do by default }
  524. branchopcode:=A_BL;
  525. if not(weak) then
  526. sym:=current_asmdata.RefAsmSymbol(s,AT_FUNCTION)
  527. else
  528. sym:=current_asmdata.WeakRefAsmSymbol(s,AT_FUNCTION);
  529. reference_reset_symbol(r,sym,0,sizeof(pint),[]);
  530. if (tf_pic_uses_got in target_info.flags) and
  531. (cs_create_pic in current_settings.moduleswitches) then
  532. begin
  533. r.refaddr:=addr_pic
  534. end
  535. else
  536. r.refaddr:=addr_full;
  537. list.concat(taicpu.op_ref(branchopcode,r));
  538. {
  539. the compiler does not properly set this flag anymore in pass 1, and
  540. for now we only need it after pass 2 (I hope) (JM)
  541. if not(pi_do_call in current_procinfo.flags) then
  542. internalerror(2003060703);
  543. }
  544. include(current_procinfo.flags,pi_do_call);
  545. end;
  546. procedure tbasecgarm.a_call_reg(list : TAsmList;reg: tregister);
  547. begin
  548. { check not really correct: should only be used for non-Thumb cpus }
  549. if not(CPUARM_HAS_BLX in cpu_capabilities[current_settings.cputype]) then
  550. begin
  551. list.concat(taicpu.op_reg_reg(A_MOV,NR_R14,NR_PC));
  552. list.concat(taicpu.op_reg_reg(A_MOV,NR_PC,reg));
  553. end
  554. else
  555. list.concat(taicpu.op_reg(A_BLX, reg));
  556. {
  557. the compiler does not properly set this flag anymore in pass 1, and
  558. for now we only need it after pass 2 (I hope) (JM)
  559. if not(pi_do_call in current_procinfo.flags) then
  560. internalerror(2003060703);
  561. }
  562. include(current_procinfo.flags,pi_do_call);
  563. end;
  564. procedure tcgarm.a_op_const_reg(list : TAsmList; Op: TOpCG; size: TCGSize; a: tcgint; reg: TRegister);
  565. begin
  566. a_op_const_reg_reg(list,op,size,a,reg,reg);
  567. end;
  568. procedure tcgarm.a_op_const_ref(list : TAsmList; Op: TOpCG; size: TCGSize; a: tcgint; const ref: TReference);
  569. var
  570. tmpreg,tmpresreg : tregister;
  571. tmpref : treference;
  572. begin
  573. tmpreg:=getintregister(list,size);
  574. tmpresreg:=getintregister(list,size);
  575. tmpref:=a_internal_load_ref_reg(list,size,size,ref,tmpreg);
  576. a_op_const_reg_reg(list,op,size,a,tmpreg,tmpresreg);
  577. a_load_reg_ref(list,size,size,tmpresreg,tmpref);
  578. end;
  579. procedure tcgarm.a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; src, dst: TRegister);
  580. var
  581. so : tshifterop;
  582. begin
  583. if op = OP_NEG then
  584. begin
  585. list.concat(taicpu.op_reg_reg_const(A_RSB,dst,src,0));
  586. maybeadjustresult(list,OP_NEG,size,dst);
  587. end
  588. else if op = OP_NOT then
  589. begin
  590. if size in [OS_8, OS_16, OS_S8, OS_S16] then
  591. begin
  592. shifterop_reset(so);
  593. so.shiftmode:=SM_LSL;
  594. if size in [OS_8, OS_S8] then
  595. so.shiftimm:=24
  596. else
  597. so.shiftimm:=16;
  598. list.concat(taicpu.op_reg_reg_shifterop(A_MVN,dst,src,so));
  599. {Using a shift here allows this to be folded into another instruction}
  600. if size in [OS_S8, OS_S16] then
  601. so.shiftmode:=SM_ASR
  602. else
  603. so.shiftmode:=SM_LSR;
  604. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,dst,so));
  605. end
  606. else
  607. list.concat(taicpu.op_reg_reg(A_MVN,dst,src));
  608. end
  609. else
  610. a_op_reg_reg_reg(list,op,size,src,dst,dst);
  611. end;
  612. const
  613. op_reg_reg_opcg2asmop: array[TOpCG] of tasmop =
  614. (A_NONE,A_MOV,A_ADD,A_AND,A_NONE,A_NONE,A_MUL,A_MUL,A_NONE,A_NONE,A_ORR,
  615. A_NONE,A_NONE,A_NONE,A_SUB,A_EOR,A_NONE,A_NONE);
  616. op_reg_opcg2asmop: array[TOpCG] of tasmop =
  617. (A_NONE,A_MOV,A_ADD,A_AND,A_NONE,A_NONE,A_MUL,A_MUL,A_NONE,A_NONE,A_ORR,
  618. A_ASR,A_LSL,A_LSR,A_SUB,A_EOR,A_NONE,A_ROR);
  619. op_reg_postfix: array[TOpCG] of TOpPostfix =
  620. (PF_None,PF_None,PF_None,PF_None,PF_None,PF_None,PF_None,PF_None,PF_None,PF_None,PF_None,
  621. PF_None,PF_None,PF_None,PF_None,PF_None,PF_None,PF_None);
  622. procedure tcgarm.a_op_const_reg_reg(list: TAsmList; op: TOpCg;
  623. size: tcgsize; a: tcgint; src, dst: tregister);
  624. var
  625. ovloc : tlocation;
  626. begin
  627. a_op_const_reg_reg_checkoverflow(list,op,size,a,src,dst,false,ovloc);
  628. end;
  629. procedure tcgarm.a_op_reg_reg_reg(list: TAsmList; op: TOpCg;
  630. size: tcgsize; src1, src2, dst: tregister);
  631. var
  632. ovloc : tlocation;
  633. begin
  634. a_op_reg_reg_reg_checkoverflow(list,op,size,src1,src2,dst,false,ovloc);
  635. end;
  636. function opshift2shiftmode(op: TOpCg): tshiftmode;
  637. begin
  638. case op of
  639. OP_SHL: Result:=SM_LSL;
  640. OP_SHR: Result:=SM_LSR;
  641. OP_ROR: Result:=SM_ROR;
  642. OP_ROL: Result:=SM_ROR;
  643. OP_SAR: Result:=SM_ASR;
  644. else internalerror(2012070501);
  645. end
  646. end;
  647. function tbasecgarm.try_optimized_mul32_const_reg_reg(list: TAsmList; a: tcgint; src, dst: tregister) : boolean;
  648. var
  649. multiplier : dword;
  650. power : longint;
  651. shifterop : tshifterop;
  652. bitsset : byte;
  653. negative : boolean;
  654. first : boolean;
  655. b,
  656. cycles : byte;
  657. maxeffort : byte;
  658. begin
  659. result:=true;
  660. cycles:=0;
  661. negative:=a<0;
  662. shifterop.rs:=NR_NO;
  663. shifterop.shiftmode:=SM_LSL;
  664. if negative then
  665. inc(cycles);
  666. multiplier:=dword(abs(a));
  667. bitsset:=popcnt(multiplier and $fffffffe);
  668. { heuristics to estimate how much instructions are reasonable to replace the mul,
  669. this is currently based on XScale timings }
  670. { in the simplest case, we need a mov to load the constant and a mul to carry out the
  671. actual multiplication, this requires min. 1+4 cycles
  672. because the first shift imm. might cause a stall and because we need more instructions
  673. when replacing the mul we generate max. 3 instructions to replace this mul }
  674. maxeffort:=3;
  675. { if the constant is not a shifter op, we need either some mov/mvn/bic/or sequence or
  676. a ldr, so generating one more operation to replace this is beneficial }
  677. if not(is_shifter_const(dword(a),b)) and not(is_shifter_const(not(dword(a)),b)) then
  678. inc(maxeffort);
  679. { if the upper 5 bits are all set or clear, mul is one cycle faster }
  680. if ((dword(a) and $f8000000)=0) or ((dword(a) and $f8000000)=$f8000000) then
  681. dec(maxeffort);
  682. { if the upper 17 bits are all set or clear, mul is another cycle faster }
  683. if ((dword(a) and $ffff8000)=0) or ((dword(a) and $ffff8000)=$ffff8000) then
  684. dec(maxeffort);
  685. { most simple cases }
  686. if a=1 then
  687. a_load_reg_reg(list,OS_32,OS_32,src,dst)
  688. else if a=0 then
  689. a_load_const_reg(list,OS_32,0,dst)
  690. else if a=-1 then
  691. a_op_reg_reg(list,OP_NEG,OS_32,src,dst)
  692. { add up ?
  693. basically, one add is needed for each bit being set in the constant factor
  694. however, the least significant bit is for free, it can be hidden in the initial
  695. instruction
  696. }
  697. else if (bitsset+cycles<=maxeffort) and
  698. (bitsset<=popcnt(dword(nextpowerof2(multiplier,power)-multiplier) and $fffffffe)) then
  699. begin
  700. first:=true;
  701. while multiplier<>0 do
  702. begin
  703. shifterop.shiftimm:=BsrDWord(multiplier);
  704. if odd(multiplier) then
  705. begin
  706. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ADD,dst,src,src,shifterop));
  707. dec(multiplier);
  708. end
  709. else
  710. if first then
  711. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,shifterop))
  712. else
  713. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ADD,dst,dst,src,shifterop));
  714. first:=false;
  715. dec(multiplier,1 shl shifterop.shiftimm);
  716. end;
  717. if negative then
  718. list.concat(taicpu.op_reg_reg_const(A_RSB,dst,dst,0));
  719. end
  720. { subtract from the next greater power of two? }
  721. else if popcnt(dword(nextpowerof2(multiplier,power)-multiplier) and $fffffffe)+cycles+1<=maxeffort then
  722. begin
  723. first:=true;
  724. while multiplier<>0 do
  725. begin
  726. if first then
  727. begin
  728. multiplier:=(1 shl power)-multiplier;
  729. shifterop.shiftimm:=power;
  730. end
  731. else
  732. shifterop.shiftimm:=BsrDWord(multiplier);
  733. if odd(multiplier) then
  734. begin
  735. list.concat(taicpu.op_reg_reg_reg_shifterop(A_RSB,dst,src,src,shifterop));
  736. dec(multiplier);
  737. end
  738. else
  739. if first then
  740. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,shifterop))
  741. else
  742. begin
  743. list.concat(taicpu.op_reg_reg_reg_shifterop(A_SUB,dst,dst,src,shifterop));
  744. dec(multiplier,1 shl shifterop.shiftimm);
  745. end;
  746. first:=false;
  747. end;
  748. if negative then
  749. list.concat(taicpu.op_reg_reg_const(A_RSB,dst,dst,0));
  750. end
  751. else
  752. result:=false;
  753. end;
  754. procedure tcgarm.a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);
  755. var
  756. shift, lsb, width : byte;
  757. tmpreg : tregister;
  758. so : tshifterop;
  759. l1 : longint;
  760. imm1, imm2: DWord;
  761. begin
  762. optimize_op_const(size, op, a);
  763. case op of
  764. OP_NONE:
  765. begin
  766. if src <> dst then
  767. a_load_reg_reg(list, size, size, src, dst);
  768. exit;
  769. end;
  770. OP_MOVE:
  771. begin
  772. a_load_const_reg(list, size, a, dst);
  773. exit;
  774. end;
  775. else
  776. ;
  777. end;
  778. ovloc.loc:=LOC_VOID;
  779. if (a<>-2147483648) and not setflags and is_shifter_const(-a,shift) then
  780. case op of
  781. OP_ADD:
  782. begin
  783. op:=OP_SUB;
  784. a:=aint(dword(-a));
  785. end;
  786. OP_SUB:
  787. begin
  788. op:=OP_ADD;
  789. a:=aint(dword(-a));
  790. end
  791. else
  792. ;
  793. end;
  794. if is_shifter_const(a,shift) and not(op in [OP_IMUL,OP_MUL]) then
  795. case op of
  796. OP_NEG,OP_NOT:
  797. internalerror(200308281);
  798. OP_SHL,
  799. OP_SHR,
  800. OP_ROL,
  801. OP_ROR,
  802. OP_SAR:
  803. begin
  804. if a>32 then
  805. internalerror(200308294);
  806. shifterop_reset(so);
  807. so.shiftmode:=opshift2shiftmode(op);
  808. if op = OP_ROL then
  809. so.shiftimm:=32-a
  810. else
  811. so.shiftimm:=a;
  812. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,so));
  813. end;
  814. else
  815. {if (op in [OP_SUB, OP_ADD]) and
  816. ((a < 0) or
  817. (a > 4095)) then
  818. begin
  819. tmpreg:=getintregister(list,size);
  820. list.concat(taicpu.op_reg_const(A_MOVT, tmpreg, (a shr 16) and $FFFF));
  821. list.concat(taicpu.op_reg_const(A_MOV, tmpreg, a and $FFFF));
  822. list.concat(setoppostfix(taicpu.op_reg_reg_reg(op_reg_reg_opcg2asmop[op],dst,src,tmpreg),toppostfix(ord(cgsetflags or setflags)*ord(PF_S))
  823. ));
  824. end
  825. else}
  826. begin
  827. if cgsetflags or setflags then
  828. a_reg_alloc(list,NR_DEFAULTFLAGS);
  829. list.concat(setoppostfix(
  830. taicpu.op_reg_reg_const(op_reg_reg_opcg2asmop[op],dst,src,a),toppostfix(ord(cgsetflags or setflags)*ord(PF_S))));
  831. end;
  832. if (cgsetflags or setflags) and (size in [OS_8,OS_16,OS_32]) then
  833. begin
  834. ovloc.loc:=LOC_FLAGS;
  835. case op of
  836. OP_ADD:
  837. ovloc.resflags:=F_CS;
  838. OP_SUB:
  839. ovloc.resflags:=F_CC;
  840. else
  841. internalerror(2019050922);
  842. end;
  843. end;
  844. end
  845. else
  846. begin
  847. { there could be added some more sophisticated optimizations }
  848. if (op in [OP_IMUL,OP_IDIV]) and (a=-1) then
  849. a_op_reg_reg(list,OP_NEG,size,src,dst)
  850. { we do this here instead in the peephole optimizer because
  851. it saves us a register }
  852. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a,l1) and not(cgsetflags or setflags) then
  853. a_op_const_reg_reg(list,OP_SHL,size,l1,src,dst)
  854. { for example : b=a*5 -> b=a*4+a with add instruction and shl }
  855. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a-1,l1) and not(cgsetflags or setflags) then
  856. begin
  857. if l1>32 then{roozbeh does this ever happen?}
  858. internalerror(200308296);
  859. shifterop_reset(so);
  860. so.shiftmode:=SM_LSL;
  861. so.shiftimm:=l1;
  862. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ADD,dst,src,src,so));
  863. end
  864. { for example : b=a*7 -> b=a*8-a with rsb instruction and shl }
  865. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a+1,l1) and not(cgsetflags or setflags) then
  866. begin
  867. if l1>32 then{does this ever happen?}
  868. internalerror(201205181);
  869. shifterop_reset(so);
  870. so.shiftmode:=SM_LSL;
  871. so.shiftimm:=l1;
  872. list.concat(taicpu.op_reg_reg_reg_shifterop(A_RSB,dst,src,src,so));
  873. end
  874. else if (op in [OP_MUL,OP_IMUL]) and not(cgsetflags or setflags) and try_optimized_mul32_const_reg_reg(list,a,src,dst) then
  875. begin
  876. { nothing to do on success }
  877. end
  878. { BIC clears the specified bits, while AND keeps them, using BIC allows to use a
  879. broader range of shifterconstants.}
  880. else if (op = OP_AND) and is_shifter_const(not(dword(a)),shift) then
  881. list.concat(taicpu.op_reg_reg_const(A_BIC,dst,src,not(dword(a))))
  882. { Doing two shifts instead of two bics might allow the peephole optimizer to fold the second shift
  883. into the following instruction}
  884. else if (op = OP_AND) and
  885. is_continuous_mask(aword(a), lsb, width) and
  886. ((lsb = 0) or ((lsb + width) = 32)) then
  887. begin
  888. shifterop_reset(so);
  889. if (width = 16) and
  890. (lsb = 0) and
  891. (current_settings.cputype >= cpu_armv6) then
  892. list.concat(taicpu.op_reg_reg(A_UXTH,dst,src))
  893. else if (width = 8) and
  894. (lsb = 0) and
  895. (current_settings.cputype >= cpu_armv6) then
  896. list.concat(taicpu.op_reg_reg(A_UXTB,dst,src))
  897. else if lsb = 0 then
  898. begin
  899. so.shiftmode:=SM_LSL;
  900. so.shiftimm:=32-width;
  901. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,so));
  902. so.shiftmode:=SM_LSR;
  903. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,dst,so));
  904. end
  905. else
  906. begin
  907. so.shiftmode:=SM_LSR;
  908. so.shiftimm:=lsb;
  909. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,so));
  910. so.shiftmode:=SM_LSL;
  911. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,dst,so));
  912. end;
  913. end
  914. else if (op = OP_AND) and split_into_shifter_const(not(dword(a)), imm1, imm2) then
  915. begin
  916. list.concat(taicpu.op_reg_reg_const(A_BIC,dst,src,imm1));
  917. list.concat(taicpu.op_reg_reg_const(A_BIC,dst,dst,imm2));
  918. end
  919. else if (op in [OP_ADD, OP_SUB, OP_OR, OP_XOR]) and
  920. not(cgsetflags or setflags) and
  921. split_into_shifter_const(a, imm1, imm2) then
  922. begin
  923. list.concat(taicpu.op_reg_reg_const(op_reg_reg_opcg2asmop[op],dst,src,imm1));
  924. list.concat(taicpu.op_reg_reg_const(op_reg_reg_opcg2asmop[op],dst,dst,imm2));
  925. end
  926. else
  927. begin
  928. tmpreg:=getintregister(list,size);
  929. a_load_const_reg(list,size,a,tmpreg);
  930. a_op_reg_reg_reg_checkoverflow(list,op,size,tmpreg,src,dst,setflags,ovloc);
  931. end;
  932. end;
  933. maybeadjustresult(list,op,size,dst);
  934. end;
  935. procedure tcgarm.a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);
  936. var
  937. so : tshifterop;
  938. tmpreg,overflowreg : tregister;
  939. asmop : tasmop;
  940. begin
  941. ovloc.loc:=LOC_VOID;
  942. case op of
  943. OP_NEG,OP_NOT,
  944. OP_DIV,OP_IDIV:
  945. internalerror(200308283);
  946. OP_SHL,
  947. OP_SHR,
  948. OP_SAR,
  949. OP_ROR:
  950. begin
  951. if (op = OP_ROR) and not(size in [OS_32,OS_S32]) then
  952. internalerror(2008072801);
  953. shifterop_reset(so);
  954. so.rs:=src1;
  955. so.shiftmode:=opshift2shiftmode(op);
  956. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src2,so));
  957. end;
  958. OP_ROL:
  959. begin
  960. if not(size in [OS_32,OS_S32]) then
  961. internalerror(2008072801);
  962. { simulate ROL by ror'ing 32-value }
  963. tmpreg:=getintregister(list,OS_32);
  964. list.concat(taicpu.op_reg_reg_const(A_RSB,tmpreg,src1, 32));
  965. shifterop_reset(so);
  966. so.rs:=tmpreg;
  967. so.shiftmode:=SM_ROR;
  968. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src2,so));
  969. end;
  970. OP_IMUL,
  971. OP_MUL:
  972. begin
  973. if (cgsetflags or setflags) and
  974. (CPUARM_HAS_UMULL in cpu_capabilities[current_settings.cputype]) then
  975. begin
  976. overflowreg:=getintregister(list,size);
  977. if op=OP_IMUL then
  978. asmop:=A_SMULL
  979. else
  980. asmop:=A_UMULL;
  981. { the arm doesn't allow that rd and rm are the same }
  982. if dst=src2 then
  983. begin
  984. if dst<>src1 then
  985. list.concat(taicpu.op_reg_reg_reg_reg(asmop,dst,overflowreg,src1,src2))
  986. else
  987. begin
  988. tmpreg:=getintregister(list,size);
  989. a_load_reg_reg(list,size,size,src2,dst);
  990. list.concat(taicpu.op_reg_reg_reg_reg(asmop,dst,overflowreg,tmpreg,src1));
  991. end;
  992. end
  993. else
  994. list.concat(taicpu.op_reg_reg_reg_reg(asmop,dst,overflowreg,src2,src1));
  995. a_reg_alloc(list,NR_DEFAULTFLAGS);
  996. if op=OP_IMUL then
  997. begin
  998. shifterop_reset(so);
  999. so.shiftmode:=SM_ASR;
  1000. so.shiftimm:=31;
  1001. list.concat(taicpu.op_reg_reg_shifterop(A_CMP,overflowreg,dst,so));
  1002. end
  1003. else
  1004. list.concat(taicpu.op_reg_const(A_CMP,overflowreg,0));
  1005. ovloc.loc:=LOC_FLAGS;
  1006. ovloc.resflags:=F_NE;
  1007. end
  1008. else
  1009. begin
  1010. { the arm doesn't allow that rd and rm are the same }
  1011. if dst=src2 then
  1012. begin
  1013. if dst<>src1 then
  1014. list.concat(taicpu.op_reg_reg_reg(A_MUL,dst,src1,src2))
  1015. else
  1016. begin
  1017. tmpreg:=getintregister(list,size);
  1018. a_load_reg_reg(list,size,size,src2,dst);
  1019. list.concat(taicpu.op_reg_reg_reg(A_MUL,dst,tmpreg,src1));
  1020. end;
  1021. end
  1022. else
  1023. list.concat(taicpu.op_reg_reg_reg(A_MUL,dst,src2,src1));
  1024. end;
  1025. end;
  1026. else
  1027. begin
  1028. if cgsetflags or setflags then
  1029. a_reg_alloc(list,NR_DEFAULTFLAGS);
  1030. list.concat(setoppostfix(
  1031. taicpu.op_reg_reg_reg(op_reg_reg_opcg2asmop[op],dst,src2,src1),toppostfix(ord(cgsetflags or setflags)*ord(PF_S))));
  1032. end;
  1033. end;
  1034. maybeadjustresult(list,op,size,dst);
  1035. end;
  1036. procedure tcgarm.a_mul_reg_reg_pair(list: tasmlist; size: tcgsize; src1,src2,dstlo,dsthi: tregister);
  1037. var
  1038. asmop: tasmop;
  1039. begin
  1040. if CPUARM_HAS_UMULL in cpu_capabilities[current_settings.cputype] then
  1041. begin
  1042. list.concat(tai_comment.create(strpnew('tcgarm.a_mul_reg_reg_pair called')));
  1043. case size of
  1044. OS_32: asmop:=A_UMULL;
  1045. OS_S32: asmop:=A_SMULL;
  1046. else
  1047. InternalError(2014060802);
  1048. end;
  1049. { The caller might omit dstlo or dsthi, when he is not interested in it, we still
  1050. need valid registers everywhere. In case of dsthi = NR_NO we could fall back to
  1051. 32x32=32 bit multiplication}
  1052. if (dstlo = NR_NO) then
  1053. dstlo:=getintregister(list,size);
  1054. if (dsthi = NR_NO) then
  1055. dsthi:=getintregister(list,size);
  1056. list.concat(taicpu.op_reg_reg_reg_reg(asmop, dstlo, dsthi, src1,src2));
  1057. end
  1058. else if dsthi=NR_NO then
  1059. begin
  1060. if (dstlo = NR_NO) then
  1061. dstlo:=getintregister(list,size);
  1062. list.concat(taicpu.op_reg_reg_reg(A_MUL, dstlo, src1,src2));
  1063. end
  1064. else
  1065. begin
  1066. internalerror(2015083022);
  1067. end;
  1068. end;
  1069. function tbasecgarm.handle_load_store(list:TAsmList;op: tasmop;oppostfix : toppostfix;reg:tregister;ref: treference):treference;
  1070. var
  1071. tmpreg1,tmpreg2 : tregister;
  1072. begin
  1073. tmpreg1:=NR_NO;
  1074. { Be sure to have a base register }
  1075. if (ref.base=NR_NO) then
  1076. begin
  1077. if ref.shiftmode<>SM_None then
  1078. internalerror(2014020701);
  1079. ref.base:=ref.index;
  1080. ref.index:=NR_NO;
  1081. end;
  1082. { absolute symbols can't be handled directly, we've to store the symbol reference
  1083. in the text segment and access it pc relative
  1084. For now, we assume that references where base or index equals to PC are already
  1085. relative, all other references are assumed to be absolute and thus they need
  1086. to be handled extra.
  1087. A proper solution would be to change refoptions to a set and store the information
  1088. if the symbol is absolute or relative there.
  1089. }
  1090. if (assigned(ref.symbol) and
  1091. not(is_pc(ref.base)) and
  1092. not(is_pc(ref.index))
  1093. ) or
  1094. { [#xxx] isn't a valid address operand }
  1095. ((ref.base=NR_NO) and (ref.index=NR_NO)) or
  1096. (ref.offset<-4095) or
  1097. (ref.offset>4095) or
  1098. ((oppostfix in [PF_SB,PF_H,PF_SH]) and
  1099. ((ref.offset<-255) or
  1100. (ref.offset>255)
  1101. )
  1102. ) or
  1103. (((op in [A_LDF,A_STF,A_FLDS,A_FLDD,A_FSTS,A_FSTD]) or (op=A_VSTR) or (op=A_VLDR)) and
  1104. ((ref.offset<-1020) or
  1105. (ref.offset>1020) or
  1106. ((abs(ref.offset) mod 4)<>0)
  1107. )
  1108. ) or
  1109. ((GenerateThumbCode) and
  1110. (((oppostfix in [PF_SB,PF_SH]) and (ref.offset<>0)) or
  1111. ((oppostfix=PF_None) and ((ref.offset<0) or ((ref.base<>NR_STACK_POINTER_REG) and (ref.offset>124)) or
  1112. ((ref.base=NR_STACK_POINTER_REG) and (ref.offset>1020)) or ((ref.offset mod 4)<>0))) or
  1113. ((oppostfix=PF_H) and ((ref.offset<0) or (ref.offset>62) or ((ref.offset mod 2)<>0) or ((getsupreg(ref.base) in [RS_R8..RS_R15]) and (ref.offset<>0)))) or
  1114. ((oppostfix=PF_B) and ((ref.offset<0) or (ref.offset>31) or ((getsupreg(ref.base) in [RS_R8..RS_R15]) and (ref.offset<>0))))
  1115. )
  1116. ) then
  1117. begin
  1118. fixref(list,ref);
  1119. end;
  1120. if GenerateThumbCode then
  1121. begin
  1122. { certain thumb load require base and index }
  1123. if (oppostfix in [PF_SB,PF_SH]) and
  1124. (ref.base<>NR_NO) and (ref.index=NR_NO) then
  1125. begin
  1126. tmpreg1:=getintregister(list,OS_ADDR);
  1127. a_load_const_reg(list,OS_ADDR,0,tmpreg1);
  1128. ref.index:=tmpreg1;
  1129. end;
  1130. { "hi" registers cannot be used as base or index }
  1131. if (getsupreg(ref.base) in [RS_R8..RS_R12,RS_R14]) or
  1132. ((ref.base=NR_R13) and (ref.index<>NR_NO)) then
  1133. begin
  1134. tmpreg1:=getintregister(list,OS_ADDR);
  1135. a_load_reg_reg(list,OS_ADDR,OS_ADDR,ref.base,tmpreg1);
  1136. ref.base:=tmpreg1;
  1137. end;
  1138. if getsupreg(ref.index) in [RS_R8..RS_R14] then
  1139. begin
  1140. tmpreg1:=getintregister(list,OS_ADDR);
  1141. a_load_reg_reg(list,OS_ADDR,OS_ADDR,ref.index,tmpreg1);
  1142. ref.index:=tmpreg1;
  1143. end;
  1144. end;
  1145. { fold if there is base, index and offset, however, don't fold
  1146. for vfp memory instructions because we later fold the index }
  1147. if not((op in [A_FLDS,A_FLDD,A_FSTS,A_FSTD]) or (op=A_VSTR) or (op=A_VLDR)) and
  1148. (ref.base<>NR_NO) and (ref.index<>NR_NO) and (ref.offset<>0) then
  1149. begin
  1150. if tmpreg1<>NR_NO then
  1151. begin
  1152. tmpreg2:=getintregister(list,OS_ADDR);
  1153. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,ref.offset,tmpreg1,tmpreg2);
  1154. tmpreg1:=tmpreg2;
  1155. end
  1156. else
  1157. begin
  1158. tmpreg1:=getintregister(list,OS_ADDR);
  1159. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,ref.offset,ref.base,tmpreg1);
  1160. ref.base:=tmpreg1;
  1161. end;
  1162. ref.offset:=0;
  1163. end;
  1164. { floating point operations have only limited references
  1165. we expect here, that a base is already set }
  1166. if ((op in [A_LDF,A_STF,A_FLDS,A_FLDD,A_FSTS,A_FSTD]) or (op=A_VSTR) or (op=A_VLDR)) and (ref.index<>NR_NO) then
  1167. begin
  1168. if ref.shiftmode<>SM_none then
  1169. internalerror(200309121);
  1170. if tmpreg1<>NR_NO then
  1171. begin
  1172. if ref.base=tmpreg1 then
  1173. begin
  1174. if ref.signindex<0 then
  1175. list.concat(taicpu.op_reg_reg_reg(A_SUB,tmpreg1,tmpreg1,ref.index))
  1176. else
  1177. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg1,tmpreg1,ref.index));
  1178. ref.index:=NR_NO;
  1179. end
  1180. else
  1181. begin
  1182. if ref.index<>tmpreg1 then
  1183. internalerror(200403161);
  1184. if ref.signindex<0 then
  1185. list.concat(taicpu.op_reg_reg_reg(A_SUB,tmpreg1,ref.base,tmpreg1))
  1186. else
  1187. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg1,ref.base,tmpreg1));
  1188. ref.base:=tmpreg1;
  1189. ref.index:=NR_NO;
  1190. end;
  1191. end
  1192. else
  1193. begin
  1194. tmpreg1:=getintregister(list,OS_ADDR);
  1195. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg1,ref.base,ref.index));
  1196. ref.base:=tmpreg1;
  1197. ref.index:=NR_NO;
  1198. end;
  1199. end;
  1200. list.concat(setoppostfix(taicpu.op_reg_ref(op,reg,ref),oppostfix));
  1201. Result := ref;
  1202. end;
  1203. procedure tbasecgarm.a_load_reg_ref(list : TAsmList; fromsize, tosize: tcgsize; reg : tregister;const ref : treference);
  1204. var
  1205. oppostfix:toppostfix;
  1206. usedtmpref: treference;
  1207. tmpreg : tregister;
  1208. dir : integer;
  1209. begin
  1210. if (TCGSize2Size[FromSize] >= TCGSize2Size[ToSize]) then
  1211. FromSize := ToSize;
  1212. case ToSize of
  1213. { signed integer registers }
  1214. OS_8,
  1215. OS_S8:
  1216. oppostfix:=PF_B;
  1217. OS_16,
  1218. OS_S16:
  1219. oppostfix:=PF_H;
  1220. OS_32,
  1221. OS_S32,
  1222. { for vfp value stored in integer register }
  1223. OS_F32:
  1224. oppostfix:=PF_None;
  1225. else
  1226. InternalError(200308299);
  1227. end;
  1228. if ((ref.alignment in [1,2]) and (ref.alignment<tcgsize2size[tosize])) or
  1229. ((not (CPUARM_HAS_ALL_MEM in cpu_capabilities[current_settings.cputype])) and
  1230. (oppostfix =PF_H)) then
  1231. begin
  1232. if target_info.endian=endian_big then
  1233. dir:=-1
  1234. else
  1235. dir:=1;
  1236. case FromSize of
  1237. OS_16,OS_S16:
  1238. begin
  1239. tmpreg:=getintregister(list,OS_INT);
  1240. usedtmpref:=ref;
  1241. if target_info.endian=endian_big then
  1242. inc(usedtmpref.offset,1);
  1243. usedtmpref:=a_internal_load_reg_ref(list,OS_8,OS_8,reg,usedtmpref);
  1244. inc(usedtmpref.offset,dir);
  1245. a_op_const_reg_reg(list,OP_SHR,OS_INT,8,reg,tmpreg);
  1246. a_internal_load_reg_ref(list,OS_8,OS_8,tmpreg,usedtmpref);
  1247. end;
  1248. OS_32,OS_S32:
  1249. begin
  1250. tmpreg:=getintregister(list,OS_INT);
  1251. usedtmpref:=ref;
  1252. if ref.alignment=2 then
  1253. begin
  1254. if target_info.endian=endian_big then
  1255. inc(usedtmpref.offset,2);
  1256. usedtmpref:=a_internal_load_reg_ref(list,OS_16,OS_16,reg,usedtmpref);
  1257. a_op_const_reg_reg(list,OP_SHR,OS_INT,16,reg,tmpreg);
  1258. inc(usedtmpref.offset,dir*2);
  1259. a_internal_load_reg_ref(list,OS_16,OS_16,tmpreg,usedtmpref);
  1260. end
  1261. else
  1262. begin
  1263. if target_info.endian=endian_big then
  1264. inc(usedtmpref.offset,3);
  1265. usedtmpref:=a_internal_load_reg_ref(list,OS_8,OS_8,reg,usedtmpref);
  1266. a_op_const_reg_reg(list,OP_SHR,OS_INT,8,reg,tmpreg);
  1267. inc(usedtmpref.offset,dir);
  1268. a_internal_load_reg_ref(list,OS_8,OS_8,tmpreg,usedtmpref);
  1269. a_op_const_reg(list,OP_SHR,OS_INT,8,tmpreg);
  1270. inc(usedtmpref.offset,dir);
  1271. a_internal_load_reg_ref(list,OS_8,OS_8,tmpreg,usedtmpref);
  1272. a_op_const_reg(list,OP_SHR,OS_INT,8,tmpreg);
  1273. inc(usedtmpref.offset,dir);
  1274. a_internal_load_reg_ref(list,OS_8,OS_8,tmpreg,usedtmpref);
  1275. end;
  1276. end
  1277. else
  1278. handle_load_store(list,A_STR,oppostfix,reg,ref);
  1279. end;
  1280. end
  1281. else
  1282. handle_load_store(list,A_STR,oppostfix,reg,ref);
  1283. end;
  1284. function tbasecgarm.a_internal_load_reg_ref(list : TAsmList; fromsize, tosize: tcgsize; reg : tregister;const ref : treference):treference;
  1285. var
  1286. oppostfix:toppostfix;
  1287. href: treference;
  1288. tmpreg: TRegister;
  1289. begin
  1290. case ToSize of
  1291. { signed integer registers }
  1292. OS_8,
  1293. OS_S8:
  1294. oppostfix:=PF_B;
  1295. OS_16,
  1296. OS_S16:
  1297. oppostfix:=PF_H;
  1298. OS_32,
  1299. OS_S32:
  1300. oppostfix:=PF_None;
  1301. else
  1302. InternalError(2003082910);
  1303. end;
  1304. if (tosize in [OS_S16,OS_16]) and
  1305. (not (CPUARM_HAS_ALL_MEM in cpu_capabilities[current_settings.cputype])) then
  1306. begin
  1307. result:=handle_load_store(list,A_STR,PF_B,reg,ref);
  1308. tmpreg:=getintregister(list,OS_INT);
  1309. a_op_const_reg_reg(list,OP_SHR,OS_INT,8,reg,tmpreg);
  1310. href:=result;
  1311. inc(href.offset);
  1312. handle_load_store(list,A_STR,PF_B,tmpreg,href);
  1313. end
  1314. else
  1315. result:=handle_load_store(list,A_STR,oppostfix,reg,ref);
  1316. end;
  1317. function tbasecgarm.a_internal_load_ref_reg(list : TAsmList; fromsize, tosize : tcgsize;const Ref : treference;reg : tregister):treference;
  1318. var
  1319. oppostfix:toppostfix;
  1320. so: tshifterop;
  1321. tmpreg: TRegister;
  1322. href: treference;
  1323. begin
  1324. case FromSize of
  1325. { signed integer registers }
  1326. OS_8:
  1327. oppostfix:=PF_B;
  1328. OS_S8:
  1329. oppostfix:=PF_SB;
  1330. OS_16:
  1331. oppostfix:=PF_H;
  1332. OS_S16:
  1333. oppostfix:=PF_SH;
  1334. OS_32,
  1335. OS_S32:
  1336. oppostfix:=PF_None;
  1337. else
  1338. InternalError(200308291);
  1339. end;
  1340. if (tosize=OS_S8) and
  1341. (not (CPUARM_HAS_ALL_MEM in cpu_capabilities[current_settings.cputype])) then
  1342. begin
  1343. result:=handle_load_store(list,A_LDR,PF_B,reg,ref);
  1344. a_load_reg_reg(list,OS_S8,OS_32,reg,reg);
  1345. end
  1346. else if (tosize in [OS_S16,OS_16]) and
  1347. (not (CPUARM_HAS_ALL_MEM in cpu_capabilities[current_settings.cputype])) then
  1348. begin
  1349. result:=handle_load_store(list,A_LDR,PF_B,reg,ref);
  1350. tmpreg:=getintregister(list,OS_INT);
  1351. href:=result;
  1352. inc(href.offset);
  1353. handle_load_store(list,A_LDR,PF_B,tmpreg,href);
  1354. shifterop_reset(so);
  1355. so.shiftmode:=SM_LSL;
  1356. so.shiftimm:=8;
  1357. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,reg,tmpreg,so));
  1358. end
  1359. else
  1360. result:=handle_load_store(list,A_LDR,oppostfix,reg,ref);
  1361. end;
  1362. procedure tbasecgarm.a_load_reg_reg(list : TAsmList; fromsize, tosize : tcgsize;reg1,reg2 : tregister);
  1363. var
  1364. so : tshifterop;
  1365. procedure do_shift(shiftmode : tshiftmode; shiftimm : byte; reg : tregister);
  1366. begin
  1367. if GenerateThumbCode then
  1368. begin
  1369. case shiftmode of
  1370. SM_ASR:
  1371. a_op_const_reg_reg(list,OP_SAR,OS_32,shiftimm,reg,reg2);
  1372. SM_LSR:
  1373. a_op_const_reg_reg(list,OP_SHR,OS_32,shiftimm,reg,reg2);
  1374. SM_LSL:
  1375. a_op_const_reg_reg(list,OP_SHL,OS_32,shiftimm,reg,reg2);
  1376. else
  1377. internalerror(2013090301);
  1378. end;
  1379. end
  1380. else
  1381. begin
  1382. so.shiftmode:=shiftmode;
  1383. so.shiftimm:=shiftimm;
  1384. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,reg2,reg,so));
  1385. end;
  1386. end;
  1387. var
  1388. instr: taicpu;
  1389. conv_done: boolean;
  1390. begin
  1391. if (tcgsize2size[fromsize]>32) or (tcgsize2size[tosize]>32) or (fromsize=OS_NO) or (tosize=OS_NO) then
  1392. internalerror(2002090901);
  1393. conv_done:=false;
  1394. if tosize<>fromsize then
  1395. begin
  1396. shifterop_reset(so);
  1397. conv_done:=true;
  1398. if tcgsize2size[tosize]<=tcgsize2size[fromsize] then
  1399. fromsize:=tosize;
  1400. if current_settings.cputype<cpu_armv6 then
  1401. case fromsize of
  1402. OS_8:
  1403. if GenerateThumbCode then
  1404. a_op_const_reg_reg(list,OP_AND,OS_32,$ff,reg1,reg2)
  1405. else
  1406. list.concat(taicpu.op_reg_reg_const(A_AND,reg2,reg1,$ff));
  1407. OS_S8:
  1408. begin
  1409. do_shift(SM_LSL,24,reg1);
  1410. if tosize=OS_16 then
  1411. begin
  1412. do_shift(SM_ASR,8,reg2);
  1413. do_shift(SM_LSR,16,reg2);
  1414. end
  1415. else
  1416. do_shift(SM_ASR,24,reg2);
  1417. end;
  1418. OS_16:
  1419. begin
  1420. do_shift(SM_LSL,16,reg1);
  1421. do_shift(SM_LSR,16,reg2);
  1422. end;
  1423. OS_S16:
  1424. begin
  1425. do_shift(SM_LSL,16,reg1);
  1426. do_shift(SM_ASR,16,reg2)
  1427. end;
  1428. else
  1429. conv_done:=false;
  1430. end
  1431. else
  1432. case fromsize of
  1433. OS_8:
  1434. if GenerateThumbCode then
  1435. list.concat(taicpu.op_reg_reg(A_UXTB,reg2,reg1))
  1436. else
  1437. list.concat(taicpu.op_reg_reg_const(A_AND,reg2,reg1,$ff));
  1438. OS_S8:
  1439. begin
  1440. if tosize=OS_16 then
  1441. begin
  1442. so.shiftmode:=SM_ROR;
  1443. so.shiftimm:=16;
  1444. list.concat(taicpu.op_reg_reg_shifterop(A_SXTB16,reg2,reg1,so));
  1445. do_shift(SM_LSR,16,reg2);
  1446. end
  1447. else
  1448. list.concat(taicpu.op_reg_reg(A_SXTB,reg2,reg1));
  1449. end;
  1450. OS_16:
  1451. list.concat(taicpu.op_reg_reg(A_UXTH,reg2,reg1));
  1452. OS_S16:
  1453. list.concat(taicpu.op_reg_reg(A_SXTH,reg2,reg1));
  1454. else
  1455. conv_done:=false;
  1456. end
  1457. end;
  1458. if not conv_done and (reg1<>reg2) then
  1459. begin
  1460. { same size, only a register mov required }
  1461. instr:=taicpu.op_reg_reg(A_MOV,reg2,reg1);
  1462. list.Concat(instr);
  1463. { Notify the register allocator that we have written a move instruction so
  1464. it can try to eliminate it. }
  1465. add_move_instruction(instr);
  1466. end;
  1467. end;
  1468. procedure tbasecgarm.a_loadfpu_ref_cgpara(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);
  1469. var
  1470. href,href2 : treference;
  1471. hloc : pcgparalocation;
  1472. begin
  1473. href:=ref;
  1474. hloc:=paraloc.location;
  1475. while assigned(hloc) do
  1476. begin
  1477. case hloc^.loc of
  1478. LOC_FPUREGISTER,LOC_CFPUREGISTER:
  1479. begin
  1480. paramanager.allocparaloc(list,paraloc.location);
  1481. a_loadfpu_ref_reg(list,size,size,ref,hloc^.register);
  1482. end;
  1483. LOC_REGISTER :
  1484. case hloc^.size of
  1485. OS_32,
  1486. OS_F32:
  1487. begin
  1488. paramanager.allocparaloc(list,paraloc.location);
  1489. a_load_ref_reg(list,OS_32,OS_32,href,hloc^.register);
  1490. end;
  1491. OS_64,
  1492. OS_F64:
  1493. cg64.a_load64_ref_cgpara(list,href,paraloc);
  1494. else
  1495. a_load_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  1496. end;
  1497. LOC_REFERENCE :
  1498. begin
  1499. reference_reset_base(href2,hloc^.reference.index,hloc^.reference.offset,ctempposinvalid,paraloc.alignment,[]);
  1500. { concatcopy should choose the best way to copy the data }
  1501. g_concatcopy(list,href,href2,tcgsize2size[hloc^.size]);
  1502. end;
  1503. else
  1504. internalerror(200408241);
  1505. end;
  1506. inc(href.offset,tcgsize2size[hloc^.size]);
  1507. hloc:=hloc^.next;
  1508. end;
  1509. end;
  1510. procedure tbasecgarm.a_loadfpu_reg_reg(list: TAsmList; fromsize,tosize: tcgsize; reg1, reg2: tregister);
  1511. begin
  1512. list.concat(setoppostfix(taicpu.op_reg_reg(A_MVF,reg2,reg1),cgsize2fpuoppostfix[tosize]));
  1513. end;
  1514. procedure tbasecgarm.a_loadfpu_ref_reg(list: TAsmList; fromsize,tosize: tcgsize; const ref: treference; reg: tregister);
  1515. var
  1516. oppostfix:toppostfix;
  1517. begin
  1518. case fromsize of
  1519. OS_32,
  1520. OS_F32:
  1521. oppostfix:=PF_S;
  1522. OS_64,
  1523. OS_F64:
  1524. oppostfix:=PF_D;
  1525. OS_F80:
  1526. oppostfix:=PF_E;
  1527. else
  1528. InternalError(200309021);
  1529. end;
  1530. handle_load_store(list,A_LDF,oppostfix,reg,ref);
  1531. if fromsize<>tosize then
  1532. a_loadfpu_reg_reg(list,fromsize,tosize,reg,reg);
  1533. end;
  1534. procedure tbasecgarm.a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference);
  1535. var
  1536. oppostfix:toppostfix;
  1537. begin
  1538. case tosize of
  1539. OS_F32:
  1540. oppostfix:=PF_S;
  1541. OS_F64:
  1542. oppostfix:=PF_D;
  1543. OS_F80:
  1544. oppostfix:=PF_E;
  1545. else
  1546. InternalError(200309022);
  1547. end;
  1548. handle_load_store(list,A_STF,oppostfix,reg,ref);
  1549. end;
  1550. procedure tbasecgarm.g_check_for_fpu_exception(list: TAsmList;force,clear : boolean);
  1551. var
  1552. r : TRegister;
  1553. ai: taicpu;
  1554. l: TAsmLabel;
  1555. begin
  1556. if ((cs_check_fpu_exceptions in current_settings.localswitches) and
  1557. not(FPUARM_HAS_EXCEPTION_TRAPPING in fpu_capabilities[current_settings.fputype]) and
  1558. (force or current_procinfo.FPUExceptionCheckNeeded)) then
  1559. begin
  1560. r:=getintregister(list,OS_INT);
  1561. list.concat(taicpu.op_reg_reg(A_FMRX,r,NR_FPSCR));
  1562. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_AND,r,r,$9f),PF_S));
  1563. current_asmdata.getjumplabel(l);
  1564. ai:=taicpu.op_sym(A_B,l);
  1565. ai.is_jmp:=true;
  1566. ai.condition:=C_EQ;
  1567. list.concat(ai);
  1568. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1569. cg.a_call_name(list,'FPC_THROWFPUEXCEPTION',false);
  1570. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1571. a_label(list,l);
  1572. if clear then
  1573. current_procinfo.FPUExceptionCheckNeeded:=false;
  1574. end;
  1575. end;
  1576. { comparison operations }
  1577. procedure tbasecgarm.a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;reg : tregister;
  1578. l : tasmlabel);
  1579. var
  1580. tmpreg : tregister;
  1581. b : byte;
  1582. begin
  1583. a_reg_alloc(list,NR_DEFAULTFLAGS);
  1584. if (not(GenerateThumbCode) and is_shifter_const(a,b)) or
  1585. ((GenerateThumbCode) and is_thumb_imm(a)) then
  1586. list.concat(taicpu.op_reg_const(A_CMP,reg,a))
  1587. { CMN reg,0 and CMN reg,$80000000 are different from CMP reg,$ffffffff
  1588. and CMP reg,$7fffffff regarding the flags according to the ARM manual }
  1589. else if (a<>$7fffffff) and (a<>-1) and not(GenerateThumbCode) and is_shifter_const(-a,b) then
  1590. list.concat(taicpu.op_reg_const(A_CMN,reg,-a))
  1591. else
  1592. begin
  1593. tmpreg:=getintregister(list,size);
  1594. a_load_const_reg(list,size,a,tmpreg);
  1595. list.concat(taicpu.op_reg_reg(A_CMP,reg,tmpreg));
  1596. end;
  1597. a_jmp_cond(list,cmp_op,l);
  1598. a_reg_dealloc(list,NR_DEFAULTFLAGS);
  1599. end;
  1600. procedure tbasecgarm.a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; srcsize, dstsize: TCGSize; src, dst: TRegister);
  1601. begin
  1602. if reverse then
  1603. begin
  1604. list.Concat(taicpu.op_reg_reg(A_CLZ,dst,src));
  1605. list.Concat(taicpu.op_reg_reg_const(A_RSB,dst,dst,31));
  1606. list.Concat(taicpu.op_reg_reg_const(A_AND,dst,dst,255));
  1607. end
  1608. { it is decided during the compilation of the system unit if this code is used or not
  1609. so no additional check for rbit is needed }
  1610. else
  1611. begin
  1612. list.Concat(taicpu.op_reg_reg(A_RBIT,dst,src));
  1613. list.Concat(taicpu.op_reg_reg(A_CLZ,dst,dst));
  1614. a_reg_alloc(list,NR_DEFAULTFLAGS);
  1615. list.Concat(taicpu.op_reg_const(A_CMP,dst,32));
  1616. if GenerateThumb2Code then
  1617. list.Concat(taicpu.op_cond(A_IT, C_EQ));
  1618. list.Concat(setcondition(taicpu.op_reg_const(A_MOV,dst,$ff),C_EQ));
  1619. a_reg_dealloc(list,NR_DEFAULTFLAGS);
  1620. end;
  1621. end;
  1622. procedure tbasecgarm.a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel);
  1623. begin
  1624. a_reg_alloc(list,NR_DEFAULTFLAGS);
  1625. list.concat(taicpu.op_reg_reg(A_CMP,reg2,reg1));
  1626. a_jmp_cond(list,cmp_op,l);
  1627. a_reg_dealloc(list,NR_DEFAULTFLAGS);
  1628. end;
  1629. procedure tbasecgarm.a_jmp_name(list : TAsmList;const s : string);
  1630. var
  1631. ai : taicpu;
  1632. begin
  1633. { generate far jump, leave it to the optimizer to get rid of it }
  1634. if GenerateThumbCode then
  1635. ai:=taicpu.op_sym(A_BL,current_asmdata.RefAsmSymbol(s,AT_FUNCTION))
  1636. else
  1637. ai:=taicpu.op_sym(A_B,current_asmdata.RefAsmSymbol(s,AT_FUNCTION));
  1638. ai.is_jmp:=true;
  1639. list.concat(ai);
  1640. end;
  1641. procedure tbasecgarm.a_jmp_always(list : TAsmList;l: tasmlabel);
  1642. var
  1643. ai : taicpu;
  1644. begin
  1645. { generate far jump, leave it to the optimizer to get rid of it }
  1646. if GenerateThumbCode then
  1647. ai:=taicpu.op_sym(A_BL,l)
  1648. else
  1649. ai:=taicpu.op_sym(A_B,l);
  1650. ai.is_jmp:=true;
  1651. list.concat(ai);
  1652. end;
  1653. procedure tbasecgarm.a_jmp_flags(list : TAsmList;const f : TResFlags;l: tasmlabel);
  1654. var
  1655. ai : taicpu;
  1656. inv_flags : TResFlags;
  1657. hlabel : TAsmLabel;
  1658. begin
  1659. if GenerateThumbCode then
  1660. begin
  1661. inv_flags:=f;
  1662. inverse_flags(inv_flags);
  1663. { the optimizer has to fix this if jump range is sufficient short }
  1664. current_asmdata.getjumplabel(hlabel);
  1665. ai:=setcondition(taicpu.op_sym(A_B,hlabel),flags_to_cond(inv_flags));
  1666. ai.is_jmp:=true;
  1667. list.concat(ai);
  1668. a_jmp_always(list,l);
  1669. a_label(list,hlabel);
  1670. end
  1671. else
  1672. begin
  1673. ai:=setcondition(taicpu.op_sym(A_B,l),flags_to_cond(f));
  1674. ai.is_jmp:=true;
  1675. list.concat(ai);
  1676. end;
  1677. end;
  1678. procedure tbasecgarm.g_flags2reg(list: TAsmList; size: TCgSize; const f: TResFlags; reg: TRegister);
  1679. begin
  1680. list.concat(setcondition(taicpu.op_reg_const(A_MOV,reg,1),flags_to_cond(f)));
  1681. list.concat(setcondition(taicpu.op_reg_const(A_MOV,reg,0),inverse_cond(flags_to_cond(f))));
  1682. end;
  1683. procedure tbasecgarm.g_profilecode(list : TAsmList);
  1684. begin
  1685. if target_info.system = system_arm_linux then
  1686. begin
  1687. list.concat(taicpu.op_regset(A_PUSH,R_INTREGISTER,R_SUBWHOLE,[RS_R14]));
  1688. a_call_name(list,'__gnu_mcount_nc',false);
  1689. end
  1690. else
  1691. internalerror(2014091201);
  1692. end;
  1693. procedure tbasecgarm.g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);
  1694. var
  1695. ref : treference;
  1696. shift : byte;
  1697. firstfloatreg,lastfloatreg,
  1698. r : byte;
  1699. mmregs,
  1700. regs, saveregs : tcpuregisterset;
  1701. registerarea,
  1702. r7offset,
  1703. stackmisalignment : pint;
  1704. imm1, imm2: DWord;
  1705. stack_parameters : Boolean;
  1706. begin
  1707. LocalSize:=align(LocalSize,4);
  1708. stack_parameters:=current_procinfo.procdef.stack_tainting_parameter(calleeside);
  1709. { call instruction does not put anything on the stack }
  1710. registerarea:=0;
  1711. tcpuprocinfo(current_procinfo).stackpaddingreg:=High(TSuperRegister);
  1712. lastfloatreg:=RS_NO;
  1713. if not(nostackframe) then
  1714. begin
  1715. firstfloatreg:=RS_NO;
  1716. mmregs:=[];
  1717. case current_settings.fputype of
  1718. fpu_none,
  1719. fpu_soft,
  1720. fpu_libgcc:
  1721. ;
  1722. fpu_fpa,
  1723. fpu_fpa10,
  1724. fpu_fpa11:
  1725. begin
  1726. { save floating point registers? }
  1727. regs:=rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall);
  1728. for r:=RS_F0 to RS_F7 do
  1729. if r in regs then
  1730. begin
  1731. if firstfloatreg=RS_NO then
  1732. firstfloatreg:=r;
  1733. lastfloatreg:=r;
  1734. inc(registerarea,12);
  1735. end;
  1736. end;
  1737. else if FPUARM_HAS_32REGS in fpu_capabilities[current_settings.fputype] then
  1738. begin;
  1739. { the *[0..31] is a hack to prevent that the compiler tries to save odd single-type registers,
  1740. they have numbers>$1f which is not really correct as they should simply have the same numbers
  1741. as the even ones by with a different subtype as it is done on x86 with al/ah }
  1742. mmregs:=(rg[R_MMREGISTER].used_in_proc-paramanager.get_volatile_registers_mm(pocall_stdcall))*[0..31];
  1743. end
  1744. else
  1745. internalerror(2019050924);
  1746. end;
  1747. a_reg_alloc(list,NR_STACK_POINTER_REG);
  1748. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  1749. a_reg_alloc(list,NR_FRAME_POINTER_REG);
  1750. { save int registers }
  1751. reference_reset(ref,4,[]);
  1752. ref.index:=NR_STACK_POINTER_REG;
  1753. ref.addressmode:=AM_PREINDEXED;
  1754. regs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  1755. if not(target_info.system in systems_darwin) then
  1756. begin
  1757. a_reg_alloc(list,NR_STACK_POINTER_REG);
  1758. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  1759. begin
  1760. a_reg_alloc(list,NR_R12);
  1761. list.concat(taicpu.op_reg_reg(A_MOV,NR_R12,NR_STACK_POINTER_REG));
  1762. end;
  1763. { the (old) ARM APCS requires saving both the stack pointer (to
  1764. crawl the stack) and the PC (to identify the function this
  1765. stack frame belongs to) -> also save R12 (= copy of R13 on entry)
  1766. and R15 -- still needs updating for EABI and Darwin, they don't
  1767. need that }
  1768. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  1769. regs:=regs+[RS_FRAME_POINTER_REG,RS_R12,RS_R14,RS_R15]
  1770. else
  1771. if (regs<>[]) or (pi_do_call in current_procinfo.flags) then
  1772. include(regs,RS_R14);
  1773. if regs<>[] then
  1774. begin
  1775. for r:=RS_R0 to RS_R15 do
  1776. if r in regs then
  1777. inc(registerarea,4);
  1778. { if the stack is not 8 byte aligned, try to add an extra register,
  1779. so we can avoid the extra sub/add ...,#4 later (KB) }
  1780. if ((registerarea mod current_settings.alignment.localalignmax) <> 0) then
  1781. for r:=RS_R3 downto RS_R0 do
  1782. if not(r in regs) then
  1783. begin
  1784. regs:=regs+[r];
  1785. inc(registerarea,4);
  1786. tcpuprocinfo(current_procinfo).stackpaddingreg:=r;
  1787. break;
  1788. end;
  1789. list.concat(setoppostfix(taicpu.op_ref_regset(A_STM,ref,R_INTREGISTER,R_SUBWHOLE,regs),PF_FD));
  1790. end;
  1791. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  1792. begin
  1793. { the framepointer now points to the saved R15, so the saved
  1794. framepointer is at R11-12 (for get_caller_frame) }
  1795. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_FRAME_POINTER_REG,NR_R12,4));
  1796. a_reg_dealloc(list,NR_R12);
  1797. end;
  1798. end
  1799. else
  1800. begin
  1801. { always save r14 if we use r7 as the framepointer, because
  1802. the parameter offsets are hardcoded in advance and always
  1803. assume that r14 sits on the stack right behind the saved r7
  1804. }
  1805. if current_procinfo.framepointer=NR_FRAME_POINTER_REG then
  1806. include(regs,RS_FRAME_POINTER_REG);
  1807. if (regs<>[]) or (pi_do_call in current_procinfo.flags) then
  1808. include(regs,RS_R14);
  1809. if regs<>[] then
  1810. begin
  1811. { on Darwin, you first have to save [r4-r7,lr], and then
  1812. [r8,r10,r11] and make r7 point to the previously saved
  1813. r7 so that you can perform a stack crawl based on it
  1814. ([r7] is previous stack frame, [r7+4] is return address
  1815. }
  1816. include(regs,RS_FRAME_POINTER_REG);
  1817. saveregs:=regs-[RS_R8,RS_R10,RS_R11];
  1818. r7offset:=0;
  1819. for r:=RS_R0 to RS_R15 do
  1820. if r in saveregs then
  1821. begin
  1822. inc(registerarea,4);
  1823. if r<RS_FRAME_POINTER_REG then
  1824. inc(r7offset,4);
  1825. end;
  1826. { save the registers }
  1827. list.concat(setoppostfix(taicpu.op_ref_regset(A_STM,ref,R_INTREGISTER,R_SUBWHOLE,saveregs),PF_FD));
  1828. { make r7 point to the saved r7 (regardless of whether this
  1829. frame uses the framepointer, for backtrace purposes) }
  1830. if r7offset<>0 then
  1831. list.concat(taicpu.op_reg_reg_const(A_ADD,NR_FRAME_POINTER_REG,NR_R13,r7offset))
  1832. else
  1833. list.concat(taicpu.op_reg_reg(A_MOV,NR_R7,NR_R13));
  1834. { now save the rest (if any) }
  1835. saveregs:=regs-saveregs;
  1836. if saveregs<>[] then
  1837. begin
  1838. for r:=RS_R8 to RS_R11 do
  1839. if r in saveregs then
  1840. inc(registerarea,4);
  1841. list.concat(setoppostfix(taicpu.op_ref_regset(A_STM,ref,R_INTREGISTER,R_SUBWHOLE,saveregs),PF_FD));
  1842. end;
  1843. end;
  1844. end;
  1845. stackmisalignment:=registerarea mod current_settings.alignment.localalignmax;
  1846. if (LocalSize<>0) or
  1847. ((stackmisalignment<>0) and
  1848. ((pi_do_call in current_procinfo.flags) or
  1849. (po_assembler in current_procinfo.procdef.procoptions))) then
  1850. begin
  1851. localsize:=align(localsize+stackmisalignment,current_settings.alignment.localalignmax)-stackmisalignment;
  1852. if stack_parameters and (pi_estimatestacksize in current_procinfo.flags) then
  1853. begin
  1854. if localsize>tcpuprocinfo(current_procinfo).stackframesize then
  1855. internalerror(2014030901)
  1856. else
  1857. localsize:=tcpuprocinfo(current_procinfo).stackframesize-registerarea;
  1858. end;
  1859. if is_shifter_const(localsize,shift) then
  1860. begin
  1861. a_reg_dealloc(list,NR_R12);
  1862. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,LocalSize));
  1863. end
  1864. else if split_into_shifter_const(localsize, imm1, imm2) then
  1865. begin
  1866. a_reg_dealloc(list,NR_R12);
  1867. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,imm1));
  1868. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,imm2));
  1869. end
  1870. else
  1871. begin
  1872. if current_procinfo.framepointer=NR_STACK_POINTER_REG then
  1873. a_reg_alloc(list,NR_R12);
  1874. a_load_const_reg(list,OS_ADDR,LocalSize,NR_R12);
  1875. list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R12));
  1876. a_reg_dealloc(list,NR_R12);
  1877. end;
  1878. end;
  1879. if (mmregs<>[]) or
  1880. (firstfloatreg<>RS_NO) then
  1881. begin
  1882. reference_reset(ref,4,[]);
  1883. if (tg.direction*tcpuprocinfo(current_procinfo).floatregstart>=1023) or
  1884. (FPUARM_HAS_VFP_DOUBLE in fpu_capabilities[current_settings.fputype]) then
  1885. begin
  1886. if not is_shifter_const(tcpuprocinfo(current_procinfo).floatregstart,shift) then
  1887. begin
  1888. a_reg_alloc(list,NR_R12);
  1889. a_load_const_reg(list,OS_ADDR,-tcpuprocinfo(current_procinfo).floatregstart,NR_R12);
  1890. list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_R12,current_procinfo.framepointer,NR_R12));
  1891. a_reg_dealloc(list,NR_R12);
  1892. end
  1893. else
  1894. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_R12,current_procinfo.framepointer,-tcpuprocinfo(current_procinfo).floatregstart));
  1895. ref.base:=NR_R12;
  1896. end
  1897. else
  1898. begin
  1899. ref.base:=current_procinfo.framepointer;
  1900. ref.offset:=tcpuprocinfo(current_procinfo).floatregstart;
  1901. end;
  1902. case current_settings.fputype of
  1903. fpu_fpa,
  1904. fpu_fpa10,
  1905. fpu_fpa11:
  1906. begin
  1907. list.concat(taicpu.op_reg_const_ref(A_SFM,newreg(R_FPUREGISTER,firstfloatreg,R_SUBWHOLE),
  1908. lastfloatreg-firstfloatreg+1,ref));
  1909. end;
  1910. else if FPUARM_HAS_VFP_DOUBLE in fpu_capabilities[current_settings.fputype] then
  1911. begin
  1912. ref.index:=ref.base;
  1913. ref.base:=NR_NO;
  1914. { FSTMX is deprecated on ARMv6 and later }
  1915. {if (current_settings.cputype<cpu_armv6) then
  1916. postfix:=PF_IAX
  1917. else
  1918. postfix:=PF_IAD;}
  1919. if mmregs<>[] then
  1920. list.concat(taicpu.op_ref_regset(A_VSTM,ref,R_MMREGISTER,R_SUBFD,mmregs));
  1921. end
  1922. else
  1923. internalerror(2019050923);
  1924. end;
  1925. end;
  1926. end;
  1927. end;
  1928. procedure tbasecgarm.g_proc_exit(list : TAsmList;parasize : longint;nostackframe:boolean);
  1929. var
  1930. ref : treference;
  1931. LocalSize : longint;
  1932. firstfloatreg,lastfloatreg,
  1933. r,
  1934. shift : byte;
  1935. mmregs,
  1936. saveregs,
  1937. regs : tcpuregisterset;
  1938. registerarea,
  1939. stackmisalignment: pint;
  1940. paddingreg: TSuperRegister;
  1941. imm1, imm2: DWord;
  1942. begin
  1943. if not(nostackframe) then
  1944. begin
  1945. registerarea:=0;
  1946. firstfloatreg:=RS_NO;
  1947. lastfloatreg:=RS_NO;
  1948. mmregs:=[];
  1949. saveregs:=[];
  1950. case current_settings.fputype of
  1951. fpu_none,
  1952. fpu_soft,
  1953. fpu_libgcc:
  1954. ;
  1955. fpu_fpa,
  1956. fpu_fpa10,
  1957. fpu_fpa11:
  1958. begin
  1959. { restore floating point registers? }
  1960. regs:=rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall);
  1961. for r:=RS_F0 to RS_F7 do
  1962. if r in regs then
  1963. begin
  1964. if firstfloatreg=RS_NO then
  1965. firstfloatreg:=r;
  1966. lastfloatreg:=r;
  1967. { floating point register space is already included in
  1968. localsize below by calc_stackframe_size
  1969. inc(registerarea,12);
  1970. }
  1971. end;
  1972. end;
  1973. else if FPUARM_HAS_VFP_DOUBLE in fpu_capabilities[current_settings.fputype] then
  1974. begin
  1975. { restore vfp registers? }
  1976. { the *[0..31] is a hack to prevent that the compiler tries to save odd single-type registers,
  1977. they have numbers>$1f which is not really correct as they should simply have the same numbers
  1978. as the even ones by with a different subtype as it is done on x86 with al/ah }
  1979. mmregs:=(rg[R_MMREGISTER].used_in_proc-paramanager.get_volatile_registers_mm(pocall_stdcall))*[0..31];
  1980. end
  1981. else
  1982. internalerror(2019050926);
  1983. end;
  1984. if (firstfloatreg<>RS_NO) or
  1985. (mmregs<>[]) then
  1986. begin
  1987. reference_reset(ref,4,[]);
  1988. if (tg.direction*tcpuprocinfo(current_procinfo).floatregstart>=1023) or
  1989. (FPUARM_HAS_VFP_DOUBLE in fpu_capabilities[current_settings.fputype]) then
  1990. begin
  1991. if not is_shifter_const(tcpuprocinfo(current_procinfo).floatregstart,shift) then
  1992. begin
  1993. a_reg_alloc(list,NR_R12);
  1994. a_load_const_reg(list,OS_ADDR,-tcpuprocinfo(current_procinfo).floatregstart,NR_R12);
  1995. list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_R12,current_procinfo.framepointer,NR_R12));
  1996. a_reg_dealloc(list,NR_R12);
  1997. end
  1998. else
  1999. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_R12,current_procinfo.framepointer,-tcpuprocinfo(current_procinfo).floatregstart));
  2000. ref.base:=NR_R12;
  2001. end
  2002. else
  2003. begin
  2004. ref.base:=current_procinfo.framepointer;
  2005. ref.offset:=tcpuprocinfo(current_procinfo).floatregstart;
  2006. end;
  2007. case current_settings.fputype of
  2008. fpu_fpa,
  2009. fpu_fpa10,
  2010. fpu_fpa11:
  2011. begin
  2012. list.concat(taicpu.op_reg_const_ref(A_LFM,newreg(R_FPUREGISTER,firstfloatreg,R_SUBWHOLE),
  2013. lastfloatreg-firstfloatreg+1,ref));
  2014. end;
  2015. else if FPUARM_HAS_VFP_DOUBLE in fpu_capabilities[current_settings.fputype] then
  2016. begin
  2017. ref.index:=ref.base;
  2018. ref.base:=NR_NO;
  2019. { FLDMX is deprecated on ARMv6 and later }
  2020. {if (current_settings.cputype<cpu_armv6) then
  2021. mmpostfix:=PF_IAX
  2022. else
  2023. mmpostfix:=PF_IAD;}
  2024. if mmregs<>[] then
  2025. list.concat(taicpu.op_ref_regset(A_VLDM,ref,R_MMREGISTER,R_SUBFD,mmregs));
  2026. end
  2027. else
  2028. internalerror(2019050921);
  2029. end;
  2030. end;
  2031. regs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  2032. if (pi_do_call in current_procinfo.flags) or
  2033. (regs<>[]) or
  2034. ((target_info.system in systems_darwin) and
  2035. (current_procinfo.framepointer<>NR_STACK_POINTER_REG)) then
  2036. begin
  2037. exclude(regs,RS_R14);
  2038. include(regs,RS_R15);
  2039. if (target_info.system in systems_darwin) then
  2040. include(regs,RS_FRAME_POINTER_REG);
  2041. end;
  2042. if not(target_info.system in systems_darwin) then
  2043. begin
  2044. { restore saved stack pointer to SP (R13) and saved lr to PC (R15).
  2045. The saved PC came after that but is discarded, since we restore
  2046. the stack pointer }
  2047. if (current_procinfo.framepointer<>NR_STACK_POINTER_REG) then
  2048. regs:=regs+[RS_FRAME_POINTER_REG,RS_R13,RS_R15];
  2049. end
  2050. else
  2051. begin
  2052. { restore R8-R11 already if necessary (they've been stored
  2053. before the others) }
  2054. saveregs:=regs*[RS_R8,RS_R10,RS_R11];
  2055. if saveregs<>[] then
  2056. begin
  2057. reference_reset(ref,4,[]);
  2058. ref.index:=NR_STACK_POINTER_REG;
  2059. ref.addressmode:=AM_PREINDEXED;
  2060. for r:=RS_R8 to RS_R11 do
  2061. if r in saveregs then
  2062. inc(registerarea,4);
  2063. regs:=regs-saveregs;
  2064. end;
  2065. end;
  2066. for r:=RS_R0 to RS_R15 do
  2067. if r in regs then
  2068. inc(registerarea,4);
  2069. { reapply the stack padding reg, in case there was one, see the complimentary
  2070. comment in g_proc_entry() (KB) }
  2071. paddingreg:=tcpuprocinfo(current_procinfo).stackpaddingreg;
  2072. if paddingreg < RS_R4 then
  2073. if paddingreg in regs then
  2074. internalerror(201306190)
  2075. else
  2076. begin
  2077. regs:=regs+[paddingreg];
  2078. inc(registerarea,4);
  2079. end;
  2080. stackmisalignment:=registerarea mod current_settings.alignment.localalignmax;
  2081. if (current_procinfo.framepointer=NR_STACK_POINTER_REG) or
  2082. (target_info.system in systems_darwin) then
  2083. begin
  2084. LocalSize:=current_procinfo.calc_stackframe_size;
  2085. if (LocalSize<>0) or
  2086. ((stackmisalignment<>0) and
  2087. ((pi_do_call in current_procinfo.flags) or
  2088. (po_assembler in current_procinfo.procdef.procoptions))) then
  2089. begin
  2090. if pi_estimatestacksize in current_procinfo.flags then
  2091. LocalSize:=tcpuprocinfo(current_procinfo).stackframesize-registerarea
  2092. else
  2093. localsize:=align(localsize+stackmisalignment,current_settings.alignment.localalignmax)-stackmisalignment;
  2094. if is_shifter_const(LocalSize,shift) then
  2095. list.concat(taicpu.op_reg_reg_const(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,LocalSize))
  2096. else if split_into_shifter_const(localsize, imm1, imm2) then
  2097. begin
  2098. list.concat(taicpu.op_reg_reg_const(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,imm1));
  2099. list.concat(taicpu.op_reg_reg_const(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,imm2));
  2100. end
  2101. else
  2102. begin
  2103. a_reg_alloc(list,NR_R12);
  2104. a_load_const_reg(list,OS_ADDR,LocalSize,NR_R12);
  2105. list.concat(taicpu.op_reg_reg_reg(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R12));
  2106. a_reg_dealloc(list,NR_R12);
  2107. end;
  2108. end;
  2109. if (target_info.system in systems_darwin) and
  2110. (saveregs<>[]) then
  2111. list.concat(setoppostfix(taicpu.op_ref_regset(A_LDM,ref,R_INTREGISTER,R_SUBWHOLE,saveregs),PF_FD));
  2112. if regs=[] then
  2113. begin
  2114. if not(CPUARM_HAS_BX in cpu_capabilities[current_settings.cputype]) then
  2115. list.concat(taicpu.op_reg_reg(A_MOV,NR_PC,NR_R14))
  2116. else
  2117. list.concat(taicpu.op_reg(A_BX,NR_R14))
  2118. end
  2119. else
  2120. begin
  2121. reference_reset(ref,4,[]);
  2122. ref.index:=NR_STACK_POINTER_REG;
  2123. ref.addressmode:=AM_PREINDEXED;
  2124. list.concat(setoppostfix(taicpu.op_ref_regset(A_LDM,ref,R_INTREGISTER,R_SUBWHOLE,regs),PF_FD));
  2125. end;
  2126. end
  2127. else
  2128. begin
  2129. { restore int registers and return }
  2130. reference_reset(ref,4,[]);
  2131. ref.index:=NR_FRAME_POINTER_REG;
  2132. list.concat(setoppostfix(taicpu.op_ref_regset(A_LDM,ref,R_INTREGISTER,R_SUBWHOLE,regs),PF_EA));
  2133. end;
  2134. end
  2135. else if not(CPUARM_HAS_BX in cpu_capabilities[current_settings.cputype]) then
  2136. list.concat(taicpu.op_reg_reg(A_MOV,NR_PC,NR_R14))
  2137. else
  2138. list.concat(taicpu.op_reg(A_BX,NR_R14))
  2139. end;
  2140. procedure tbasecgarm.g_maybe_got_init(list : TAsmList);
  2141. var
  2142. ref : treference;
  2143. l : TAsmLabel;
  2144. regs : tcpuregisterset;
  2145. r: byte;
  2146. begin
  2147. if (cs_create_pic in current_settings.moduleswitches) and
  2148. (pi_needs_got in current_procinfo.flags) and
  2149. (tf_pic_uses_got in target_info.flags) then
  2150. begin
  2151. { Procedure parametrs are not initialized at this stage.
  2152. Before GOT initialization code, allocate registers used for procedure parameters
  2153. to prevent usage of these registers for temp operations in later stages of code
  2154. generation. }
  2155. regs:=rg[R_INTREGISTER].used_in_proc;
  2156. for r:=RS_R0 to RS_R3 do
  2157. if r in regs then
  2158. a_reg_alloc(list, newreg(R_INTREGISTER,r,R_SUBWHOLE));
  2159. { Allocate scratch register R12 and use it for GOT calculations directly.
  2160. Otherwise the init code can be distorted in later stages of code generation. }
  2161. a_reg_alloc(list,NR_R12);
  2162. reference_reset(ref,4,[]);
  2163. current_asmdata.getglobaldatalabel(l);
  2164. cg.a_label(current_procinfo.aktlocaldata,l);
  2165. ref.symbol:=l;
  2166. ref.base:=NR_PC;
  2167. ref.symboldata:=current_procinfo.aktlocaldata.last;
  2168. list.concat(Taicpu.op_reg_ref(A_LDR,NR_R12,ref));
  2169. current_asmdata.getaddrlabel(l);
  2170. current_procinfo.aktlocaldata.concat(tai_const.Create_rel_sym_offset(aitconst_32bit,l,current_asmdata.RefAsmSymbol('_GLOBAL_OFFSET_TABLE_',AT_DATA),-8));
  2171. cg.a_label(list,l);
  2172. list.concat(Taicpu.op_reg_reg_reg(A_ADD,NR_R12,NR_PC,NR_R12));
  2173. list.concat(Taicpu.op_reg_reg(A_MOV,current_procinfo.got,NR_R12));
  2174. { Deallocate registers }
  2175. a_reg_dealloc(list,NR_R12);
  2176. for r:=RS_R3 downto RS_R0 do
  2177. if r in regs then
  2178. a_reg_dealloc(list, newreg(R_INTREGISTER,r,R_SUBWHOLE));
  2179. end;
  2180. end;
  2181. procedure tbasecgarm.a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);
  2182. var
  2183. b : byte;
  2184. tmpref : treference;
  2185. instr : taicpu;
  2186. begin
  2187. if ref.addressmode<>AM_OFFSET then
  2188. internalerror(200309071);
  2189. tmpref:=ref;
  2190. { Be sure to have a base register }
  2191. if (tmpref.base=NR_NO) then
  2192. begin
  2193. if tmpref.shiftmode<>SM_None then
  2194. internalerror(2014020702);
  2195. if tmpref.signindex<0 then
  2196. internalerror(200312023);
  2197. tmpref.base:=tmpref.index;
  2198. tmpref.index:=NR_NO;
  2199. end;
  2200. if assigned(tmpref.symbol) or
  2201. not((is_shifter_const(tmpref.offset,b)) or
  2202. (is_shifter_const(-tmpref.offset,b))
  2203. ) then
  2204. fixref(list,tmpref);
  2205. { expect a base here if there is an index }
  2206. if (tmpref.base=NR_NO) and (tmpref.index<>NR_NO) then
  2207. internalerror(200312022);
  2208. if tmpref.index<>NR_NO then
  2209. begin
  2210. if tmpref.shiftmode<>SM_None then
  2211. internalerror(200312021);
  2212. if tmpref.signindex<0 then
  2213. a_op_reg_reg_reg(list,OP_SUB,OS_ADDR,tmpref.base,tmpref.index,r)
  2214. else
  2215. a_op_reg_reg_reg(list,OP_ADD,OS_ADDR,tmpref.base,tmpref.index,r);
  2216. if tmpref.offset<>0 then
  2217. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,tmpref.offset,r,r);
  2218. end
  2219. else
  2220. begin
  2221. if tmpref.base=NR_NO then
  2222. a_load_const_reg(list,OS_ADDR,tmpref.offset,r)
  2223. else
  2224. if tmpref.offset<>0 then
  2225. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,tmpref.offset,tmpref.base,r)
  2226. else
  2227. begin
  2228. instr:=taicpu.op_reg_reg(A_MOV,r,tmpref.base);
  2229. list.concat(instr);
  2230. add_move_instruction(instr);
  2231. end;
  2232. end;
  2233. end;
  2234. procedure tbasecgarm.fixref(list : TAsmList;var ref : treference);
  2235. var
  2236. tmpreg, tmpreg2 : tregister;
  2237. tmpref : treference;
  2238. l, piclabel : tasmlabel;
  2239. indirection_done : boolean;
  2240. begin
  2241. { absolute symbols can't be handled directly, we've to store the symbol reference
  2242. in the text segment and access it pc relative
  2243. For now, we assume that references where base or index equals to PC are already
  2244. relative, all other references are assumed to be absolute and thus they need
  2245. to be handled extra.
  2246. A proper solution would be to change refoptions to a set and store the information
  2247. if the symbol is absolute or relative there.
  2248. }
  2249. { create consts entry }
  2250. reference_reset(tmpref,4,[]);
  2251. current_asmdata.getjumplabel(l);
  2252. cg.a_label(current_procinfo.aktlocaldata,l);
  2253. tmpref.symboldata:=current_procinfo.aktlocaldata.last;
  2254. piclabel:=nil;
  2255. tmpreg:=NR_NO;
  2256. indirection_done:=false;
  2257. if assigned(ref.symbol) then
  2258. begin
  2259. if (target_info.system=system_arm_darwin) and
  2260. (ref.symbol.bind in [AB_EXTERNAL,AB_WEAK_EXTERNAL,AB_PRIVATE_EXTERN,AB_COMMON]) then
  2261. begin
  2262. tmpreg:=g_indirect_sym_load(list,ref.symbol.name,asmsym2indsymflags(ref.symbol));
  2263. if ref.offset<>0 then
  2264. a_op_const_reg(list,OP_ADD,OS_ADDR,ref.offset,tmpreg);
  2265. indirection_done:=true;
  2266. end
  2267. else if ref.refaddr=addr_gottpoff then
  2268. current_procinfo.aktlocaldata.concat(tai_const.Create_rel_sym_offset(aitconst_gottpoff,ref.symbol,ref.relsymbol,ref.offset))
  2269. else if (cs_create_pic in current_settings.moduleswitches) then
  2270. if (tf_pic_uses_got in target_info.flags) then
  2271. current_procinfo.aktlocaldata.concat(tai_const.Create_type_sym(aitconst_got,ref.symbol))
  2272. else
  2273. begin
  2274. { ideally, we would want to generate
  2275. ldr r1, LPICConstPool
  2276. LPICLocal:
  2277. ldr/str r2,[pc,r1]
  2278. ...
  2279. LPICConstPool:
  2280. .long _globsym-(LPICLocal+8)
  2281. However, we cannot be sure that the ldr/str will follow
  2282. right after the call to fixref, so we have to load the
  2283. complete address already in a register.
  2284. }
  2285. current_asmdata.getaddrlabel(piclabel);
  2286. current_procinfo.aktlocaldata.concat(tai_const.Create_rel_sym_offset(aitconst_ptr,piclabel,ref.symbol,ref.offset-8));
  2287. end
  2288. else
  2289. current_procinfo.aktlocaldata.concat(tai_const.create_sym_offset(ref.symbol,ref.offset))
  2290. end
  2291. else
  2292. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(ref.offset));
  2293. { load consts entry }
  2294. if not indirection_done then
  2295. begin
  2296. tmpreg:=getintregister(list,OS_INT);
  2297. tmpref.symbol:=l;
  2298. tmpref.base:=NR_PC;
  2299. list.concat(taicpu.op_reg_ref(A_LDR,tmpreg,tmpref));
  2300. if (cs_create_pic in current_settings.moduleswitches) and
  2301. (tf_pic_uses_got in target_info.flags) and
  2302. assigned(ref.symbol) then
  2303. begin
  2304. {$ifdef EXTDEBUG}
  2305. if not (pi_needs_got in current_procinfo.flags) then
  2306. Comment(V_warning,'pi_needs_got not included');
  2307. {$endif EXTDEBUG}
  2308. Include(current_procinfo.flags,pi_needs_got);
  2309. reference_reset(tmpref,4,[]);
  2310. tmpref.base:=current_procinfo.got;
  2311. tmpref.index:=tmpreg;
  2312. list.concat(taicpu.op_reg_ref(A_LDR,tmpreg,tmpref));
  2313. if ref.offset<>0 then
  2314. a_op_const_reg(list,OP_ADD,OS_ADDR,ref.offset,tmpreg);
  2315. end;
  2316. end;
  2317. if assigned(piclabel) then
  2318. begin
  2319. cg.a_label(list,piclabel);
  2320. tmpreg2:=getaddressregister(list);
  2321. a_op_reg_reg_reg(list,OP_ADD,OS_ADDR,tmpreg,NR_PC,tmpreg2);
  2322. tmpreg:=tmpreg2
  2323. end;
  2324. { This routine can be called with PC as base/index in case the offset
  2325. was too large to encode in a load/store. In that case, the entire
  2326. absolute expression has been re-encoded in a new constpool entry, and
  2327. we have to remove the use of PC from the original reference (the code
  2328. above made everything relative to the value loaded from the new
  2329. constpool entry) }
  2330. if is_pc(ref.base) then
  2331. ref.base:=NR_NO;
  2332. if is_pc(ref.index) then
  2333. ref.index:=NR_NO;
  2334. if (ref.base<>NR_NO) then
  2335. begin
  2336. if ref.index<>NR_NO then
  2337. begin
  2338. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,tmpreg));
  2339. ref.base:=tmpreg;
  2340. end
  2341. else
  2342. if ref.base<>NR_PC then
  2343. begin
  2344. ref.index:=tmpreg;
  2345. ref.shiftimm:=0;
  2346. ref.signindex:=1;
  2347. ref.shiftmode:=SM_None;
  2348. end
  2349. else
  2350. ref.base:=tmpreg;
  2351. end
  2352. else
  2353. ref.base:=tmpreg;
  2354. ref.offset:=0;
  2355. ref.symbol:=nil;
  2356. end;
  2357. procedure tbasecgarm.g_concatcopy_move(list : TAsmList;const source,dest : treference;len : tcgint);
  2358. var
  2359. paraloc1,paraloc2,paraloc3 : TCGPara;
  2360. pd : tprocdef;
  2361. begin
  2362. pd:=search_system_proc('MOVE');
  2363. paraloc1.init;
  2364. paraloc2.init;
  2365. paraloc3.init;
  2366. paramanager.getintparaloc(list,pd,1,paraloc1);
  2367. paramanager.getintparaloc(list,pd,2,paraloc2);
  2368. paramanager.getintparaloc(list,pd,3,paraloc3);
  2369. a_load_const_cgpara(list,OS_SINT,len,paraloc3);
  2370. a_loadaddr_ref_cgpara(list,dest,paraloc2);
  2371. a_loadaddr_ref_cgpara(list,source,paraloc1);
  2372. paramanager.freecgpara(list,paraloc3);
  2373. paramanager.freecgpara(list,paraloc2);
  2374. paramanager.freecgpara(list,paraloc1);
  2375. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  2376. alloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  2377. a_call_name(list,'FPC_MOVE',false);
  2378. dealloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  2379. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  2380. paraloc3.done;
  2381. paraloc2.done;
  2382. paraloc1.done;
  2383. end;
  2384. procedure tbasecgarm.g_concatcopy_internal(list : TAsmList;const source,dest : treference;len : tcgint;aligned : boolean);
  2385. const
  2386. maxtmpreg_arm = 10; {roozbeh: can be reduced to 8 or lower if might conflick with reserved ones,also +2 is used becouse of regs required for referencing}
  2387. maxtmpreg_thumb = 5;
  2388. var
  2389. srcref,dstref,usedtmpref,usedtmpref2:treference;
  2390. srcreg,destreg,countreg,r,tmpreg:tregister;
  2391. helpsize:aint;
  2392. copysize:byte;
  2393. cgsize:Tcgsize;
  2394. tmpregisters:array[1..maxtmpreg_arm] of tregister;
  2395. maxtmpreg,
  2396. tmpregi,tmpregi2:byte;
  2397. { will never be called with count<=4 }
  2398. procedure genloop(count : aword;size : byte);
  2399. const
  2400. size2opsize : array[1..4] of tcgsize = (OS_8,OS_16,OS_NO,OS_32);
  2401. var
  2402. l : tasmlabel;
  2403. begin
  2404. current_asmdata.getjumplabel(l);
  2405. if count<size then size:=1;
  2406. a_load_const_reg(list,OS_INT,count div size,countreg);
  2407. cg.a_label(list,l);
  2408. srcref.addressmode:=AM_POSTINDEXED;
  2409. dstref.addressmode:=AM_POSTINDEXED;
  2410. srcref.offset:=size;
  2411. dstref.offset:=size;
  2412. r:=getintregister(list,size2opsize[size]);
  2413. a_load_ref_reg(list,size2opsize[size],size2opsize[size],srcref,r);
  2414. a_reg_alloc(list,NR_DEFAULTFLAGS);
  2415. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_SUB,countreg,countreg,1),PF_S));
  2416. a_load_reg_ref(list,size2opsize[size],size2opsize[size],r,dstref);
  2417. a_jmp_flags(list,F_NE,l);
  2418. a_reg_dealloc(list,NR_DEFAULTFLAGS);
  2419. srcref.offset:=1;
  2420. dstref.offset:=1;
  2421. case count mod size of
  2422. 1:
  2423. begin
  2424. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2425. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2426. end;
  2427. 2:
  2428. if aligned then
  2429. begin
  2430. a_load_ref_reg(list,OS_16,OS_16,srcref,r);
  2431. a_load_reg_ref(list,OS_16,OS_16,r,dstref);
  2432. end
  2433. else
  2434. begin
  2435. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2436. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2437. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2438. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2439. end;
  2440. 3:
  2441. if aligned then
  2442. begin
  2443. srcref.offset:=2;
  2444. dstref.offset:=2;
  2445. a_load_ref_reg(list,OS_16,OS_16,srcref,r);
  2446. a_load_reg_ref(list,OS_16,OS_16,r,dstref);
  2447. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2448. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2449. end
  2450. else
  2451. begin
  2452. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2453. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2454. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2455. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2456. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2457. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2458. end;
  2459. end;
  2460. { keep the registers alive }
  2461. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  2462. list.concat(taicpu.op_reg_reg(A_MOV,srcreg,srcreg));
  2463. list.concat(taicpu.op_reg_reg(A_MOV,destreg,destreg));
  2464. end;
  2465. { save estimation, if a creating a separate ref is needed or
  2466. if we can keep the original reference while copying }
  2467. function SimpleRef(const ref : treference) : boolean;
  2468. begin
  2469. result:=((ref.base=NR_PC) and (ref.addressmode=AM_OFFSET) and (ref.refaddr in [addr_full,addr_no])) or
  2470. ((ref.symbol=nil) and
  2471. (ref.addressmode=AM_OFFSET) and
  2472. (((ref.offset>=0) and (ref.offset+len<=31)) or
  2473. (not(GenerateThumbCode) and (ref.offset>=-255) and (ref.offset+len<=255)) or
  2474. { ldrh has a limited offset range }
  2475. (not(GenerateThumbCode) and ((len mod 4) in [0,1]) and (ref.offset>=-4095) and (ref.offset+len<=4095))
  2476. )
  2477. );
  2478. end;
  2479. { will never be called with count<=4 }
  2480. procedure genloop_thumb(count : aword;size : byte);
  2481. procedure refincofs(const ref : treference;const value : longint = 1);
  2482. begin
  2483. a_op_const_reg(list,OP_ADD,OS_ADDR,value,ref.base);
  2484. end;
  2485. const
  2486. size2opsize : array[1..4] of tcgsize = (OS_8,OS_16,OS_NO,OS_32);
  2487. var
  2488. l : tasmlabel;
  2489. begin
  2490. current_asmdata.getjumplabel(l);
  2491. if count<size then size:=1;
  2492. a_load_const_reg(list,OS_INT,count div size,countreg);
  2493. cg.a_label(list,l);
  2494. r:=getintregister(list,size2opsize[size]);
  2495. a_load_ref_reg(list,size2opsize[size],size2opsize[size],srcref,r);
  2496. refincofs(srcref);
  2497. a_load_reg_ref(list,size2opsize[size],size2opsize[size],r,dstref);
  2498. refincofs(dstref);
  2499. a_reg_alloc(list,NR_DEFAULTFLAGS);
  2500. list.concat(taicpu.op_reg_reg_const(A_SUB,countreg,countreg,1));
  2501. a_jmp_flags(list,F_NE,l);
  2502. a_reg_dealloc(list,NR_DEFAULTFLAGS);
  2503. case count mod size of
  2504. 1:
  2505. begin
  2506. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2507. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2508. end;
  2509. 2:
  2510. if aligned then
  2511. begin
  2512. a_load_ref_reg(list,OS_16,OS_16,srcref,r);
  2513. a_load_reg_ref(list,OS_16,OS_16,r,dstref);
  2514. end
  2515. else
  2516. begin
  2517. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2518. refincofs(srcref);
  2519. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2520. refincofs(dstref);
  2521. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2522. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2523. end;
  2524. 3:
  2525. if aligned then
  2526. begin
  2527. a_load_ref_reg(list,OS_16,OS_16,srcref,r);
  2528. refincofs(srcref,2);
  2529. a_load_reg_ref(list,OS_16,OS_16,r,dstref);
  2530. refincofs(dstref,2);
  2531. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2532. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2533. end
  2534. else
  2535. begin
  2536. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2537. refincofs(srcref);
  2538. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2539. refincofs(dstref);
  2540. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2541. refincofs(srcref);
  2542. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2543. refincofs(dstref);
  2544. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2545. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2546. end;
  2547. end;
  2548. { keep the registers alive }
  2549. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  2550. list.concat(taicpu.op_reg_reg(A_MOV,srcreg,srcreg));
  2551. list.concat(taicpu.op_reg_reg(A_MOV,destreg,destreg));
  2552. end;
  2553. begin
  2554. if len=0 then
  2555. exit;
  2556. if GenerateThumbCode then
  2557. maxtmpreg:=maxtmpreg_thumb
  2558. else
  2559. maxtmpreg:=maxtmpreg_arm;
  2560. helpsize:=12+maxtmpreg*4;//52 with maxtmpreg=10
  2561. dstref:=dest;
  2562. srcref:=source;
  2563. if cs_opt_size in current_settings.optimizerswitches then
  2564. helpsize:=8;
  2565. if aligned and (len=4) then
  2566. begin
  2567. tmpreg:=getintregister(list,OS_32);
  2568. a_load_ref_reg(list,OS_32,OS_32,source,tmpreg);
  2569. a_load_reg_ref(list,OS_32,OS_32,tmpreg,dest);
  2570. end
  2571. else if aligned and (len=2) then
  2572. begin
  2573. tmpreg:=getintregister(list,OS_16);
  2574. a_load_ref_reg(list,OS_16,OS_16,source,tmpreg);
  2575. a_load_reg_ref(list,OS_16,OS_16,tmpreg,dest);
  2576. end
  2577. else if (len<=helpsize) and aligned then
  2578. begin
  2579. tmpregi:=0;
  2580. { loading address in a separate register needed? }
  2581. if SimpleRef(source) then
  2582. begin
  2583. { ... then we don't need a loadaddr }
  2584. srcref:=source;
  2585. end
  2586. else
  2587. begin
  2588. srcreg:=getintregister(list,OS_ADDR);
  2589. a_loadaddr_ref_reg(list,source,srcreg);
  2590. reference_reset_base(srcref,srcreg,0,source.temppos,source.alignment,source.volatility);
  2591. end;
  2592. while (len div 4 <> 0) and (tmpregi<maxtmpreg) do
  2593. begin
  2594. inc(tmpregi);
  2595. tmpregisters[tmpregi]:=getintregister(list,OS_32);
  2596. a_load_ref_reg(list,OS_32,OS_32,srcref,tmpregisters[tmpregi]);
  2597. inc(srcref.offset,4);
  2598. dec(len,4);
  2599. end;
  2600. { loading address in a separate register needed? }
  2601. if SimpleRef(dest) then
  2602. dstref:=dest
  2603. else
  2604. begin
  2605. destreg:=getintregister(list,OS_ADDR);
  2606. a_loadaddr_ref_reg(list,dest,destreg);
  2607. reference_reset_base(dstref,destreg,0,dest.temppos,dest.alignment,dest.volatility);
  2608. end;
  2609. tmpregi2:=1;
  2610. while (tmpregi2<=tmpregi) do
  2611. begin
  2612. a_load_reg_ref(list,OS_32,OS_32,tmpregisters[tmpregi2],dstref);
  2613. inc(dstref.offset,4);
  2614. inc(tmpregi2);
  2615. end;
  2616. copysize:=4;
  2617. cgsize:=OS_32;
  2618. while len<>0 do
  2619. begin
  2620. if len<2 then
  2621. begin
  2622. copysize:=1;
  2623. cgsize:=OS_8;
  2624. end
  2625. else if len<4 then
  2626. begin
  2627. copysize:=2;
  2628. cgsize:=OS_16;
  2629. end;
  2630. dec(len,copysize);
  2631. r:=getintregister(list,cgsize);
  2632. a_load_ref_reg(list,cgsize,cgsize,srcref,r);
  2633. a_load_reg_ref(list,cgsize,cgsize,r,dstref);
  2634. inc(srcref.offset,copysize);
  2635. inc(dstref.offset,copysize);
  2636. end;{end of while}
  2637. end
  2638. else
  2639. begin
  2640. cgsize:=OS_32;
  2641. if (len<=4) then{len<=4 and not aligned}
  2642. begin
  2643. r:=getintregister(list,cgsize);
  2644. usedtmpref:=a_internal_load_ref_reg(list,OS_8,OS_8,srcref,r);
  2645. if Len=1 then
  2646. a_load_reg_ref(list,OS_8,OS_8,r,dstref)
  2647. else
  2648. begin
  2649. tmpreg:=getintregister(list,cgsize);
  2650. usedtmpref2:=a_internal_load_reg_ref(list,OS_8,OS_8,r,dstref);
  2651. inc(usedtmpref.offset,1);
  2652. a_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  2653. inc(usedtmpref2.offset,1);
  2654. a_load_reg_ref(list,OS_8,OS_8,tmpreg,usedtmpref2);
  2655. if len>2 then
  2656. begin
  2657. inc(usedtmpref.offset,1);
  2658. a_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  2659. inc(usedtmpref2.offset,1);
  2660. a_load_reg_ref(list,OS_8,OS_8,tmpreg,usedtmpref2);
  2661. if len>3 then
  2662. begin
  2663. inc(usedtmpref.offset,1);
  2664. a_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  2665. inc(usedtmpref2.offset,1);
  2666. a_load_reg_ref(list,OS_8,OS_8,tmpreg,usedtmpref2);
  2667. end;
  2668. end;
  2669. end;
  2670. end{end of if len<=4}
  2671. else
  2672. begin{unaligned & 4<len<helpsize **or** aligned/unaligned & len>helpsize}
  2673. destreg:=getintregister(list,OS_ADDR);
  2674. a_loadaddr_ref_reg(list,dest,destreg);
  2675. reference_reset_base(dstref,destreg,0,dest.temppos,dest.alignment,dest.volatility);
  2676. srcreg:=getintregister(list,OS_ADDR);
  2677. a_loadaddr_ref_reg(list,source,srcreg);
  2678. reference_reset_base(srcref,srcreg,0,dest.temppos,source.alignment,source.volatility);
  2679. countreg:=getintregister(list,OS_32);
  2680. // if cs_opt_size in current_settings.optimizerswitches then
  2681. { roozbeh : it seems loading 1 byte is faster becouse of caching/fetching(?) }
  2682. {if aligned then
  2683. genloop(len,4)
  2684. else}
  2685. if GenerateThumbCode then
  2686. genloop_thumb(len,1)
  2687. else
  2688. genloop(len,1);
  2689. end;
  2690. end;
  2691. end;
  2692. procedure tbasecgarm.g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : tcgint);
  2693. begin
  2694. g_concatcopy_internal(list,source,dest,len,false);
  2695. end;
  2696. procedure tbasecgarm.g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);
  2697. begin
  2698. if (source.alignment in [1,3]) or
  2699. (dest.alignment in [1,3]) then
  2700. g_concatcopy_internal(list,source,dest,len,false)
  2701. else
  2702. g_concatcopy_internal(list,source,dest,len,true);
  2703. end;
  2704. procedure tbasecgarm.g_overflowCheck(list : TAsmList;const l : tlocation;def : tdef);
  2705. var
  2706. ovloc : tlocation;
  2707. begin
  2708. ovloc.loc:=LOC_VOID;
  2709. g_overflowCheck_loc(list,l,def,ovloc);
  2710. end;
  2711. procedure tbasecgarm.g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);
  2712. var
  2713. hl : tasmlabel;
  2714. ai:TAiCpu;
  2715. hflags : tresflags;
  2716. begin
  2717. if not(cs_check_overflow in current_settings.localswitches) then
  2718. exit;
  2719. current_asmdata.getjumplabel(hl);
  2720. case ovloc.loc of
  2721. LOC_VOID:
  2722. begin
  2723. ai:=taicpu.op_sym(A_B,hl);
  2724. ai.is_jmp:=true;
  2725. if not((def.typ=pointerdef) or
  2726. ((def.typ=orddef) and
  2727. (torddef(def).ordtype in [u64bit,u16bit,u32bit,u8bit,uchar,
  2728. pasbool1,pasbool8,pasbool16,pasbool32,pasbool64]))) then
  2729. ai.SetCondition(C_VC)
  2730. else
  2731. if TAiCpu(List.Last).opcode in [A_RSB,A_RSC,A_SBC,A_SUB] then
  2732. ai.SetCondition(C_CS)
  2733. else
  2734. ai.SetCondition(C_CC);
  2735. list.concat(ai);
  2736. end;
  2737. LOC_FLAGS:
  2738. begin
  2739. hflags:=ovloc.resflags;
  2740. inverse_flags(hflags);
  2741. cg.a_jmp_flags(list,hflags,hl);
  2742. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  2743. end;
  2744. else
  2745. internalerror(200409281);
  2746. end;
  2747. a_call_name(list,'FPC_OVERFLOW',false);
  2748. a_label(list,hl);
  2749. end;
  2750. procedure tbasecgarm.g_save_registers(list : TAsmList);
  2751. begin
  2752. { this work is done in g_proc_entry }
  2753. end;
  2754. procedure tbasecgarm.g_restore_registers(list : TAsmList);
  2755. begin
  2756. { this work is done in g_proc_exit }
  2757. end;
  2758. procedure tbasecgarm.a_jmp_cond(list : TAsmList;cond : TOpCmp;l: tasmlabel);
  2759. var
  2760. ai : taicpu;
  2761. hlabel : TAsmLabel;
  2762. begin
  2763. if GenerateThumbCode then
  2764. begin
  2765. { the optimizer has to fix this if jump range is sufficient short }
  2766. current_asmdata.getjumplabel(hlabel);
  2767. ai:=Taicpu.Op_sym(A_B,hlabel);
  2768. ai.SetCondition(inverse_cond(OpCmp2AsmCond[cond]));
  2769. ai.is_jmp:=true;
  2770. list.concat(ai);
  2771. a_jmp_always(list,l);
  2772. a_label(list,hlabel);
  2773. end
  2774. else
  2775. begin
  2776. ai:=Taicpu.Op_sym(A_B,l);
  2777. ai.SetCondition(OpCmp2AsmCond[cond]);
  2778. ai.is_jmp:=true;
  2779. list.concat(ai);
  2780. end;
  2781. end;
  2782. function get_scalar_mm_op(fromsize,tosize : tcgsize) : tasmop;
  2783. const
  2784. convertop : array[OS_F32..OS_F128,OS_F32..OS_F128] of tasmop = (
  2785. (A_VMOV,A_VCVT,A_NONE,A_NONE,A_NONE),
  2786. (A_VCVT,A_VMOV,A_NONE,A_NONE,A_NONE),
  2787. (A_NONE,A_NONE,A_NONE,A_NONE,A_NONE),
  2788. (A_NONE,A_NONE,A_NONE,A_NONE,A_NONE),
  2789. (A_NONE,A_NONE,A_NONE,A_NONE,A_NONE));
  2790. begin
  2791. result:=convertop[fromsize,tosize];
  2792. if result=A_NONE then
  2793. internalerror(200312205);
  2794. end;
  2795. function get_scalar_mm_prefix(fromsize,tosize : tcgsize) : TOpPostfix;
  2796. const
  2797. convertop : array[OS_F32..OS_F128,OS_F32..OS_F128] of TOpPostfix = (
  2798. (PF_F32, PF_F32F64,PF_None,PF_None,PF_None),
  2799. (PF_F64F32,PF_F64, PF_None,PF_None,PF_None),
  2800. (PF_None, PF_None, PF_None,PF_None,PF_None),
  2801. (PF_None, PF_None, PF_None,PF_None,PF_None),
  2802. (PF_None, PF_None, PF_None,PF_None,PF_None));
  2803. begin
  2804. result:=convertop[fromsize,tosize];
  2805. end;
  2806. procedure tbasecgarm.a_loadmm_reg_reg(list: tasmlist; fromsize,tosize: tcgsize; reg1,reg2: tregister; shuffle: pmmshuffle);
  2807. var
  2808. instr: taicpu;
  2809. begin
  2810. if (shuffle=nil) or shufflescalar(shuffle) then
  2811. instr:=setoppostfix(taicpu.op_reg_reg(get_scalar_mm_op(tosize,fromsize),reg2,reg1),get_scalar_mm_prefix(tosize,fromsize))
  2812. else
  2813. internalerror(2009112407);
  2814. list.concat(instr);
  2815. case instr.opcode of
  2816. A_VMOV:
  2817. add_move_instruction(instr);
  2818. else
  2819. ;
  2820. end;
  2821. maybe_check_for_fpu_exception(list);
  2822. end;
  2823. procedure tbasecgarm.a_loadmm_ref_reg(list: tasmlist; fromsize,tosize: tcgsize; const ref: treference; reg: tregister; shuffle: pmmshuffle);
  2824. var
  2825. intreg,
  2826. tmpmmreg : tregister;
  2827. reg64 : tregister64;
  2828. begin
  2829. if assigned(shuffle) and
  2830. not(shufflescalar(shuffle)) then
  2831. internalerror(2009112413);
  2832. case fromsize of
  2833. OS_32,OS_S32:
  2834. begin
  2835. fromsize:=OS_F32;
  2836. { since we are loading an integer, no conversion may be required }
  2837. if (fromsize<>tosize) then
  2838. internalerror(2009112801);
  2839. end;
  2840. OS_64,OS_S64:
  2841. begin
  2842. fromsize:=OS_F64;
  2843. { since we are loading an integer, no conversion may be required }
  2844. if (fromsize<>tosize) then
  2845. internalerror(2009112901);
  2846. end;
  2847. OS_F32,OS_F64:
  2848. ;
  2849. else
  2850. internalerror(2019050920);
  2851. end;
  2852. if (fromsize<>tosize) then
  2853. tmpmmreg:=getmmregister(list,fromsize)
  2854. else
  2855. tmpmmreg:=reg;
  2856. if (ref.alignment in [1,2]) then
  2857. begin
  2858. case fromsize of
  2859. OS_F32:
  2860. begin
  2861. intreg:=getintregister(list,OS_32);
  2862. a_load_ref_reg(list,OS_32,OS_32,ref,intreg);
  2863. a_loadmm_intreg_reg(list,OS_32,OS_F32,intreg,tmpmmreg,mms_movescalar);
  2864. end;
  2865. OS_F64:
  2866. begin
  2867. reg64.reglo:=getintregister(list,OS_32);
  2868. reg64.reghi:=getintregister(list,OS_32);
  2869. cg64.a_load64_ref_reg(list,ref,reg64);
  2870. cg64.a_loadmm_intreg64_reg(list,OS_F64,reg64,tmpmmreg);
  2871. end;
  2872. else
  2873. internalerror(2009112412);
  2874. end;
  2875. end
  2876. else
  2877. begin
  2878. handle_load_store(list,A_VLDR,PF_None,tmpmmreg,ref);
  2879. end;
  2880. if (tmpmmreg<>reg) then
  2881. a_loadmm_reg_reg(list,fromsize,tosize,tmpmmreg,reg,shuffle);
  2882. maybe_check_for_fpu_exception(list);
  2883. end;
  2884. procedure tbasecgarm.a_loadmm_reg_ref(list: tasmlist; fromsize,tosize: tcgsize; reg: tregister; const ref: treference; shuffle: pmmshuffle);
  2885. var
  2886. intreg,
  2887. tmpmmreg : tregister;
  2888. reg64 : tregister64;
  2889. begin
  2890. if assigned(shuffle) and
  2891. not(shufflescalar(shuffle)) then
  2892. internalerror(2009112416);
  2893. case tosize of
  2894. OS_32,OS_S32:
  2895. begin
  2896. tosize:=OS_F32;
  2897. { since we are loading an integer, no conversion may be required }
  2898. if (fromsize<>tosize) then
  2899. internalerror(2009112801);
  2900. end;
  2901. OS_64,OS_S64:
  2902. begin
  2903. tosize:=OS_F64;
  2904. { since we are loading an integer, no conversion may be required }
  2905. if (fromsize<>tosize) then
  2906. internalerror(2009112901);
  2907. end;
  2908. OS_F32,OS_F64:
  2909. ;
  2910. else
  2911. internalerror(2019050919);
  2912. end;
  2913. if (fromsize<>tosize) then
  2914. begin
  2915. tmpmmreg:=getmmregister(list,tosize);
  2916. a_loadmm_reg_reg(list,fromsize,tosize,reg,tmpmmreg,shuffle);
  2917. end
  2918. else
  2919. tmpmmreg:=reg;
  2920. if (ref.alignment in [1,2]) then
  2921. begin
  2922. case tosize of
  2923. OS_F32:
  2924. begin
  2925. intreg:=getintregister(list,OS_32);
  2926. a_loadmm_reg_intreg(list,OS_F32,OS_32,tmpmmreg,intreg,shuffle);
  2927. a_load_reg_ref(list,OS_32,OS_32,intreg,ref);
  2928. end;
  2929. OS_F64:
  2930. begin
  2931. reg64.reglo:=getintregister(list,OS_32);
  2932. reg64.reghi:=getintregister(list,OS_32);
  2933. cg64.a_loadmm_reg_intreg64(list,OS_F64,tmpmmreg,reg64);
  2934. cg64.a_load64_reg_ref(list,reg64,ref);
  2935. end;
  2936. else
  2937. internalerror(2009112417);
  2938. end;
  2939. end
  2940. else
  2941. begin
  2942. handle_load_store(list,A_VSTR,PF_None,tmpmmreg,ref);
  2943. end;
  2944. maybe_check_for_fpu_exception(list);
  2945. end;
  2946. procedure tbasecgarm.a_loadmm_intreg_reg(list: TAsmList; fromsize, tosize : tcgsize; intreg, mmreg: tregister; shuffle: pmmshuffle);
  2947. begin
  2948. { this code can only be used to transfer raw data, not to perform
  2949. conversions }
  2950. if (tosize<>OS_F32) then
  2951. internalerror(2009112419);
  2952. if not(fromsize in [OS_32,OS_S32]) then
  2953. internalerror(2009112420);
  2954. if assigned(shuffle) and
  2955. not shufflescalar(shuffle) then
  2956. internalerror(2009112516);
  2957. list.concat(taicpu.op_reg_reg(A_VMOV,mmreg,intreg));
  2958. maybe_check_for_fpu_exception(list);
  2959. end;
  2960. procedure tbasecgarm.a_loadmm_reg_intreg(list: TAsmList; fromsize, tosize : tcgsize; mmreg, intreg: tregister;shuffle : pmmshuffle);
  2961. begin
  2962. { this code can only be used to transfer raw data, not to perform
  2963. conversions }
  2964. if (fromsize<>OS_F32) then
  2965. internalerror(2009112430);
  2966. if not(tosize in [OS_32,OS_S32]) then
  2967. internalerror(2009112420);
  2968. if assigned(shuffle) and
  2969. not shufflescalar(shuffle) then
  2970. internalerror(2009112514);
  2971. list.concat(taicpu.op_reg_reg(A_VMOV,intreg,mmreg));
  2972. maybe_check_for_fpu_exception(list);
  2973. end;
  2974. procedure tbasecgarm.a_opmm_reg_reg(list: tasmlist; op: topcg; size: tcgsize; src, dst: tregister; shuffle: pmmshuffle);
  2975. var
  2976. tmpreg: tregister;
  2977. begin
  2978. { the vfp doesn't support xor nor any other logical operation, but
  2979. this routine is used to initialise global mm regvars. We can
  2980. easily initialise an mm reg with 0 though. }
  2981. case op of
  2982. OP_XOR:
  2983. begin
  2984. if (FPUARM_HAS_NEON in fpu_capabilities[current_settings.fputype]) and (size in [OS_F64]) then
  2985. begin
  2986. if (reg_cgsize(src)<>size) or
  2987. assigned(shuffle) then
  2988. internalerror(2019081301);
  2989. list.concat(taicpu.op_reg_reg_reg(A_VEOR,dst,dst,src));
  2990. end
  2991. else
  2992. begin
  2993. if (src<>dst) or
  2994. (reg_cgsize(src)<>size) or
  2995. assigned(shuffle) then
  2996. internalerror(2009112907);
  2997. tmpreg:=getintregister(list,OS_32);
  2998. a_load_const_reg(list,OS_32,0,tmpreg);
  2999. case size of
  3000. OS_F32:
  3001. list.concat(taicpu.op_reg_reg(A_VMOV,dst,tmpreg));
  3002. OS_F64:
  3003. list.concat(taicpu.op_reg_reg_reg(A_VMOV,dst,tmpreg,tmpreg));
  3004. else
  3005. internalerror(2009112908);
  3006. end;
  3007. end;
  3008. end
  3009. else
  3010. internalerror(2009112906);
  3011. end;
  3012. end;
  3013. procedure tbasecgarm.maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  3014. const
  3015. overflowops = [OP_MUL,OP_SHL,OP_ADD,OP_SUB,OP_NEG];
  3016. begin
  3017. if (op in overflowops) and
  3018. (size in [OS_8,OS_S8,OS_16,OS_S16]) then
  3019. a_load_reg_reg(list,OS_32,size,dst,dst);
  3020. end;
  3021. procedure tbasecgarm.safe_mla(list : TAsmList; op1,op2,op3,op4 : TRegister);
  3022. procedure checkreg(var reg : TRegister);
  3023. var
  3024. tmpreg : TRegister;
  3025. begin
  3026. if ((GenerateThumbCode or GenerateThumb2Code) and (getsupreg(reg)=RS_R13)) or
  3027. (getsupreg(reg)=RS_R15) then
  3028. begin
  3029. tmpreg:=getintregister(list,OS_INT);
  3030. a_load_reg_reg(list,OS_INT,OS_INT,reg,tmpreg);
  3031. reg:=tmpreg;
  3032. end;
  3033. end;
  3034. begin
  3035. checkreg(op1);
  3036. checkreg(op2);
  3037. checkreg(op3);
  3038. checkreg(op4);
  3039. list.concat(taicpu.op_reg_reg_reg_reg(A_MLA,op1,op2,op3,op4));
  3040. end;
  3041. procedure tbasecgarm.g_maybe_tls_init(list : TAsmList);
  3042. begin
  3043. list.concat(tai_regalloc.alloc(NR_R0,nil));
  3044. a_call_name(list,'fpc_read_tp',false);
  3045. a_load_reg_reg(list,OS_ADDR,OS_ADDR,NR_R0,current_procinfo.tlsoffset);
  3046. list.concat(tai_regalloc.dealloc(NR_R0,nil));
  3047. end;
  3048. procedure tcg64farm.a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);
  3049. begin
  3050. case op of
  3051. OP_NEG:
  3052. begin
  3053. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3054. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_RSB,regdst.reglo,regsrc.reglo,0),PF_S));
  3055. list.concat(taicpu.op_reg_reg_const(A_RSC,regdst.reghi,regsrc.reghi,0));
  3056. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  3057. end;
  3058. OP_NOT:
  3059. begin
  3060. cg.a_op_reg_reg(list,OP_NOT,OS_INT,regsrc.reglo,regdst.reglo);
  3061. cg.a_op_reg_reg(list,OP_NOT,OS_INT,regsrc.reghi,regdst.reghi);
  3062. end;
  3063. else
  3064. a_op64_reg_reg_reg(list,op,size,regsrc,regdst,regdst);
  3065. end;
  3066. end;
  3067. procedure tcg64farm.a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);
  3068. begin
  3069. a_op64_const_reg_reg(list,op,size,value,reg,reg);
  3070. end;
  3071. procedure tcg64farm.a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);
  3072. var
  3073. ovloc : tlocation;
  3074. begin
  3075. a_op64_const_reg_reg_checkoverflow(list,op,size,value,regsrc,regdst,false,ovloc);
  3076. end;
  3077. procedure tcg64farm.a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);
  3078. var
  3079. ovloc : tlocation;
  3080. begin
  3081. a_op64_reg_reg_reg_checkoverflow(list,op,size,regsrc1,regsrc2,regdst,false,ovloc);
  3082. end;
  3083. procedure tcg64farm.a_loadmm_intreg64_reg(list: TAsmList; mmsize: tcgsize; intreg: tregister64; mmreg: tregister);
  3084. begin
  3085. { this code can only be used to transfer raw data, not to perform
  3086. conversions }
  3087. if (mmsize<>OS_F64) then
  3088. internalerror(2009112405);
  3089. list.concat(taicpu.op_reg_reg_reg(A_VMOV,mmreg,intreg.reglo,intreg.reghi));
  3090. cg.maybe_check_for_fpu_exception(list);
  3091. end;
  3092. procedure tcg64farm.a_loadmm_reg_intreg64(list: TAsmList; mmsize: tcgsize; mmreg: tregister; intreg: tregister64);
  3093. begin
  3094. { this code can only be used to transfer raw data, not to perform
  3095. conversions }
  3096. if (mmsize<>OS_F64) then
  3097. internalerror(2009112406);
  3098. list.concat(taicpu.op_reg_reg_reg(A_VMOV,intreg.reglo,intreg.reghi,mmreg));
  3099. cg.maybe_check_for_fpu_exception(list);
  3100. end;
  3101. procedure tcg64farm.a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  3102. var
  3103. tmpreg : tregister;
  3104. b : byte;
  3105. begin
  3106. ovloc.loc:=LOC_VOID;
  3107. case op of
  3108. OP_NEG,
  3109. OP_NOT :
  3110. internalerror(2012022501);
  3111. else
  3112. ;
  3113. end;
  3114. if (setflags or tbasecgarm(cg).cgsetflags) and (op in [OP_ADD,OP_SUB]) then
  3115. begin
  3116. case op of
  3117. OP_ADD:
  3118. begin
  3119. if is_shifter_const(lo(value),b) then
  3120. begin
  3121. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3122. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_ADD,regdst.reglo,regsrc.reglo,lo(value)),PF_S))
  3123. end
  3124. else
  3125. begin
  3126. tmpreg:=cg.getintregister(list,OS_32);
  3127. cg.a_load_const_reg(list,OS_32,lo(value),tmpreg);
  3128. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3129. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_ADD,regdst.reglo,regsrc.reglo,tmpreg),PF_S));
  3130. end;
  3131. if is_shifter_const(hi(value),b) then
  3132. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_ADC,regdst.reghi,regsrc.reghi,hi(value)),PF_S))
  3133. else
  3134. begin
  3135. tmpreg:=cg.getintregister(list,OS_32);
  3136. cg.a_load_const_reg(list,OS_32,hi(value),tmpreg);
  3137. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_ADC,regdst.reghi,regsrc.reghi,tmpreg),PF_S));
  3138. end;
  3139. end;
  3140. OP_SUB:
  3141. begin
  3142. if is_shifter_const(lo(value),b) then
  3143. begin
  3144. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3145. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_SUB,regdst.reglo,regsrc.reglo,lo(value)),PF_S))
  3146. end
  3147. else
  3148. begin
  3149. tmpreg:=cg.getintregister(list,OS_32);
  3150. cg.a_load_const_reg(list,OS_32,lo(value),tmpreg);
  3151. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3152. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SUB,regdst.reglo,regsrc.reglo,tmpreg),PF_S));
  3153. end;
  3154. if is_shifter_const(hi(value),b) then
  3155. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_SBC,regdst.reghi,regsrc.reghi,aint(hi(value))),PF_S))
  3156. else
  3157. begin
  3158. tmpreg:=cg.getintregister(list,OS_32);
  3159. cg.a_load_const_reg(list,OS_32,hi(value),tmpreg);
  3160. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SBC,regdst.reghi,regsrc.reghi,tmpreg),PF_S));
  3161. end;
  3162. end;
  3163. else
  3164. internalerror(200502131);
  3165. end;
  3166. if size=OS_64 then
  3167. begin
  3168. { the arm has an weired opinion how flags for SUB/ADD are handled }
  3169. ovloc.loc:=LOC_FLAGS;
  3170. case op of
  3171. OP_ADD:
  3172. ovloc.resflags:=F_CS;
  3173. OP_SUB:
  3174. ovloc.resflags:=F_CC;
  3175. else
  3176. internalerror(2019050918);
  3177. end;
  3178. end;
  3179. end
  3180. else
  3181. begin
  3182. case op of
  3183. OP_AND,OP_OR,OP_XOR:
  3184. begin
  3185. cg.a_op_const_reg_reg(list,op,OS_32,aint(lo(value)),regsrc.reglo,regdst.reglo);
  3186. cg.a_op_const_reg_reg(list,op,OS_32,aint(hi(value)),regsrc.reghi,regdst.reghi);
  3187. end;
  3188. OP_ADD:
  3189. begin
  3190. if is_shifter_const(aint(lo(value)),b) then
  3191. begin
  3192. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3193. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_ADD,regdst.reglo,regsrc.reglo,aint(lo(value))),PF_S))
  3194. end
  3195. else
  3196. begin
  3197. tmpreg:=cg.getintregister(list,OS_32);
  3198. cg.a_load_const_reg(list,OS_32,aint(lo(value)),tmpreg);
  3199. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3200. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_ADD,regdst.reglo,regsrc.reglo,tmpreg),PF_S));
  3201. end;
  3202. if is_shifter_const(aint(hi(value)),b) then
  3203. list.concat(taicpu.op_reg_reg_const(A_ADC,regdst.reghi,regsrc.reghi,aint(hi(value))))
  3204. else
  3205. begin
  3206. tmpreg:=cg.getintregister(list,OS_32);
  3207. cg.a_load_const_reg(list,OS_32,aint(hi(value)),tmpreg);
  3208. list.concat(taicpu.op_reg_reg_reg(A_ADC,regdst.reghi,regsrc.reghi,tmpreg));
  3209. end;
  3210. end;
  3211. OP_SUB:
  3212. begin
  3213. if is_shifter_const(aint(lo(value)),b) then
  3214. begin
  3215. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3216. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_SUB,regdst.reglo,regsrc.reglo,aint(lo(value))),PF_S))
  3217. end
  3218. else
  3219. begin
  3220. tmpreg:=cg.getintregister(list,OS_32);
  3221. cg.a_load_const_reg(list,OS_32,aint(lo(value)),tmpreg);
  3222. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3223. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SUB,regdst.reglo,regsrc.reglo,tmpreg),PF_S));
  3224. end;
  3225. if is_shifter_const(aint(hi(value)),b) then
  3226. list.concat(taicpu.op_reg_reg_const(A_SBC,regdst.reghi,regsrc.reghi,aint(hi(value))))
  3227. else
  3228. begin
  3229. tmpreg:=cg.getintregister(list,OS_32);
  3230. cg.a_load_const_reg(list,OS_32,hi(value),tmpreg);
  3231. list.concat(taicpu.op_reg_reg_reg(A_SBC,regdst.reghi,regsrc.reghi,tmpreg));
  3232. end;
  3233. end;
  3234. else
  3235. internalerror(2003083101);
  3236. end;
  3237. end;
  3238. end;
  3239. procedure tcg64farm.a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  3240. begin
  3241. ovloc.loc:=LOC_VOID;
  3242. case op of
  3243. OP_NEG,
  3244. OP_NOT :
  3245. internalerror(2012022502);
  3246. else
  3247. ;
  3248. end;
  3249. if (setflags or tbasecgarm(cg).cgsetflags) and (op in [OP_ADD,OP_SUB]) then
  3250. begin
  3251. case op of
  3252. OP_ADD:
  3253. begin
  3254. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3255. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_ADD,regdst.reglo,regsrc1.reglo,regsrc2.reglo),PF_S));
  3256. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_ADC,regdst.reghi,regsrc1.reghi,regsrc2.reghi),PF_S));
  3257. end;
  3258. OP_SUB:
  3259. begin
  3260. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3261. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SUB,regdst.reglo,regsrc2.reglo,regsrc1.reglo),PF_S));
  3262. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SBC,regdst.reghi,regsrc2.reghi,regsrc1.reghi),PF_S));
  3263. end;
  3264. else
  3265. internalerror(2003083101);
  3266. end;
  3267. if size=OS_64 then
  3268. begin
  3269. { the arm has an weired opinion how flags for SUB/ADD are handled }
  3270. ovloc.loc:=LOC_FLAGS;
  3271. case op of
  3272. OP_ADD:
  3273. ovloc.resflags:=F_CS;
  3274. OP_SUB:
  3275. ovloc.resflags:=F_CC;
  3276. else
  3277. internalerror(2019050917);
  3278. end;
  3279. end;
  3280. end
  3281. else
  3282. begin
  3283. case op of
  3284. OP_AND,OP_OR,OP_XOR:
  3285. begin
  3286. cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reglo,regsrc2.reglo,regdst.reglo);
  3287. cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reghi,regsrc2.reghi,regdst.reghi);
  3288. end;
  3289. OP_ADD:
  3290. begin
  3291. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3292. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_ADD,regdst.reglo,regsrc1.reglo,regsrc2.reglo),PF_S));
  3293. list.concat(taicpu.op_reg_reg_reg(A_ADC,regdst.reghi,regsrc1.reghi,regsrc2.reghi));
  3294. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  3295. end;
  3296. OP_SUB:
  3297. begin
  3298. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  3299. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SUB,regdst.reglo,regsrc2.reglo,regsrc1.reglo),PF_S));
  3300. list.concat(taicpu.op_reg_reg_reg(A_SBC,regdst.reghi,regsrc2.reghi,regsrc1.reghi));
  3301. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  3302. end;
  3303. else
  3304. internalerror(2003083101);
  3305. end;
  3306. end;
  3307. end;
  3308. procedure tthumbcgarm.init_register_allocators;
  3309. begin
  3310. inherited init_register_allocators;
  3311. if assigned(current_procinfo) and (current_procinfo.framepointer=NR_R7) then
  3312. rg[R_INTREGISTER]:=trgintcputhumb.create(R_INTREGISTER,R_SUBWHOLE,
  3313. [RS_R0,RS_R1,RS_R2,RS_R3,RS_R4,RS_R5,RS_R6],first_int_imreg,[])
  3314. else
  3315. rg[R_INTREGISTER]:=trgintcputhumb.create(R_INTREGISTER,R_SUBWHOLE,
  3316. [RS_R0,RS_R1,RS_R2,RS_R3,RS_R4,RS_R5,RS_R6,RS_R7],first_int_imreg,[]);
  3317. end;
  3318. procedure tthumbcgarm.done_register_allocators;
  3319. begin
  3320. rg[R_INTREGISTER].free;
  3321. rg[R_FPUREGISTER].free;
  3322. rg[R_MMREGISTER].free;
  3323. inherited done_register_allocators;
  3324. end;
  3325. procedure tthumbcgarm.g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);
  3326. var
  3327. ref : treference;
  3328. r : byte;
  3329. regs : tcpuregisterset;
  3330. stackmisalignment : pint;
  3331. registerarea: DWord;
  3332. stack_parameters: Boolean;
  3333. begin
  3334. stack_parameters:=current_procinfo.procdef.stack_tainting_parameter(calleeside);
  3335. LocalSize:=align(LocalSize,4);
  3336. { call instruction does not put anything on the stack }
  3337. stackmisalignment:=0;
  3338. if not(nostackframe) then
  3339. begin
  3340. a_reg_alloc(list,NR_STACK_POINTER_REG);
  3341. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  3342. a_reg_alloc(list,NR_FRAME_POINTER_REG);
  3343. { save int registers }
  3344. reference_reset(ref,4,[]);
  3345. ref.index:=NR_STACK_POINTER_REG;
  3346. ref.addressmode:=AM_PREINDEXED;
  3347. regs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  3348. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  3349. begin
  3350. //!!!! a_reg_alloc(list,NR_R12);
  3351. //!!!! list.concat(taicpu.op_reg_reg(A_MOV,NR_R12,NR_STACK_POINTER_REG));
  3352. end;
  3353. { the (old) ARM APCS requires saving both the stack pointer (to
  3354. crawl the stack) and the PC (to identify the function this
  3355. stack frame belongs to) -> also save R12 (= copy of R13 on entry)
  3356. and R15 -- still needs updating for EABI and Darwin, they don't
  3357. need that }
  3358. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  3359. regs:=regs+[RS_R7,RS_R14]
  3360. else
  3361. // if (regs<>[]) or (pi_do_call in current_procinfo.flags) then
  3362. include(regs,RS_R14);
  3363. { safely estimate stack size }
  3364. if localsize+current_settings.alignment.localalignmax+4>508 then
  3365. begin
  3366. include(rg[R_INTREGISTER].used_in_proc,RS_R4);
  3367. include(regs,RS_R4);
  3368. end;
  3369. registerarea:=0;
  3370. if regs<>[] then
  3371. begin
  3372. for r:=RS_R0 to RS_R15 do
  3373. if r in regs then
  3374. inc(registerarea,4);
  3375. list.concat(taicpu.op_regset(A_PUSH,R_INTREGISTER,R_SUBWHOLE,regs));
  3376. end;
  3377. stackmisalignment:=registerarea mod current_settings.alignment.localalignmax;
  3378. if stack_parameters or (LocalSize<>0) or
  3379. ((stackmisalignment<>0) and
  3380. ((pi_do_call in current_procinfo.flags) or
  3381. (po_assembler in current_procinfo.procdef.procoptions))) then
  3382. begin
  3383. { do we access stack parameters?
  3384. if yes, the previously estimated stacksize must be used }
  3385. if stack_parameters then
  3386. begin
  3387. if localsize>tcpuprocinfo(current_procinfo).stackframesize then
  3388. begin
  3389. writeln(localsize);
  3390. writeln(tcpuprocinfo(current_procinfo).stackframesize);
  3391. internalerror(2013040601);
  3392. end
  3393. else
  3394. localsize:=tcpuprocinfo(current_procinfo).stackframesize-registerarea;
  3395. end
  3396. else
  3397. localsize:=align(localsize+stackmisalignment,current_settings.alignment.localalignmax)-stackmisalignment;
  3398. if localsize<508 then
  3399. begin
  3400. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,LocalSize));
  3401. end
  3402. else if localsize<=1016 then
  3403. begin
  3404. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,508));
  3405. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,LocalSize-508));
  3406. end
  3407. else
  3408. begin
  3409. a_load_const_reg(list,OS_ADDR,-localsize,NR_R4);
  3410. list.concat(taicpu.op_reg_reg_reg(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R4));
  3411. include(regs,RS_R4);
  3412. //!!!! if current_procinfo.framepointer=NR_STACK_POINTER_REG then
  3413. //!!!! a_reg_alloc(list,NR_R12);
  3414. //!!!! a_load_const_reg(list,OS_ADDR,LocalSize,NR_R12);
  3415. //!!!! list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R12));
  3416. //!!!! a_reg_dealloc(list,NR_R12);
  3417. end;
  3418. end;
  3419. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  3420. begin
  3421. list.concat(taicpu.op_reg_reg_const(A_ADD,current_procinfo.framepointer,NR_STACK_POINTER_REG,0));
  3422. end;
  3423. end;
  3424. end;
  3425. procedure tthumbcgarm.g_proc_exit(list: TAsmList; parasize: longint; nostackframe: boolean);
  3426. var
  3427. LocalSize : longint;
  3428. r: byte;
  3429. regs : tcpuregisterset;
  3430. registerarea : DWord;
  3431. stackmisalignment: pint;
  3432. stack_parameters : Boolean;
  3433. begin
  3434. if not(nostackframe) then
  3435. begin
  3436. stack_parameters:=current_procinfo.procdef.stack_tainting_parameter(calleeside);
  3437. regs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  3438. include(regs,RS_R15);
  3439. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  3440. include(regs,getsupreg(current_procinfo.framepointer));
  3441. registerarea:=0;
  3442. for r:=RS_R0 to RS_R15 do
  3443. if r in regs then
  3444. inc(registerarea,4);
  3445. stackmisalignment:=registerarea mod current_settings.alignment.localalignmax;
  3446. LocalSize:=current_procinfo.calc_stackframe_size;
  3447. if stack_parameters then
  3448. localsize:=tcpuprocinfo(current_procinfo).stackframesize-registerarea
  3449. else
  3450. localsize:=align(localsize+stackmisalignment,current_settings.alignment.localalignmax)-stackmisalignment;
  3451. if (current_procinfo.framepointer=NR_STACK_POINTER_REG) or
  3452. (target_info.system in systems_darwin) then
  3453. begin
  3454. if (LocalSize<>0) or
  3455. ((stackmisalignment<>0) and
  3456. ((pi_do_call in current_procinfo.flags) or
  3457. (po_assembler in current_procinfo.procdef.procoptions))) then
  3458. begin
  3459. if LocalSize=0 then
  3460. else if LocalSize<=508 then
  3461. list.concat(taicpu.op_reg_reg_const(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,LocalSize))
  3462. else if LocalSize<=1016 then
  3463. begin
  3464. list.concat(taicpu.op_reg_reg_const(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,508));
  3465. list.concat(taicpu.op_reg_reg_const(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,localsize-508));
  3466. end
  3467. else
  3468. begin
  3469. a_reg_alloc(list,NR_R3);
  3470. a_load_const_reg(list,OS_ADDR,LocalSize,NR_R3);
  3471. list.concat(taicpu.op_reg_reg_reg(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R3));
  3472. a_reg_dealloc(list,NR_R3);
  3473. end;
  3474. end;
  3475. if regs=[] then
  3476. begin
  3477. if not(CPUARM_HAS_BX in cpu_capabilities[current_settings.cputype]) then
  3478. list.concat(taicpu.op_reg_reg(A_MOV,NR_PC,NR_R14))
  3479. else
  3480. list.concat(taicpu.op_reg(A_BX,NR_R14))
  3481. end
  3482. else
  3483. list.concat(taicpu.op_regset(A_POP,R_INTREGISTER,R_SUBWHOLE,regs));
  3484. end;
  3485. end
  3486. else if not(CPUARM_HAS_BX in cpu_capabilities[current_settings.cputype]) then
  3487. list.concat(taicpu.op_reg_reg(A_MOV,NR_PC,NR_R14))
  3488. else
  3489. list.concat(taicpu.op_reg(A_BX,NR_R14))
  3490. end;
  3491. procedure tthumbcgarm.a_load_ref_reg(list : TAsmList; fromsize, tosize : tcgsize;const Ref : treference;reg : tregister);
  3492. var
  3493. oppostfix:toppostfix;
  3494. usedtmpref: treference;
  3495. tmpreg,tmpreg2 : tregister;
  3496. dir : integer;
  3497. begin
  3498. if (TCGSize2Size[FromSize] >= TCGSize2Size[ToSize]) then
  3499. FromSize := ToSize;
  3500. case FromSize of
  3501. { signed integer registers }
  3502. OS_8:
  3503. oppostfix:=PF_B;
  3504. OS_S8:
  3505. oppostfix:=PF_SB;
  3506. OS_16:
  3507. oppostfix:=PF_H;
  3508. OS_S16:
  3509. oppostfix:=PF_SH;
  3510. OS_32,
  3511. OS_S32:
  3512. oppostfix:=PF_None;
  3513. else
  3514. InternalError(200308298);
  3515. end;
  3516. if (ref.alignment in [1,2]) and (ref.alignment<tcgsize2size[fromsize]) then
  3517. begin
  3518. if target_info.endian=endian_big then
  3519. dir:=-1
  3520. else
  3521. dir:=1;
  3522. case FromSize of
  3523. OS_16,OS_S16:
  3524. begin
  3525. { only complicated references need an extra loadaddr }
  3526. if assigned(ref.symbol) or
  3527. (ref.index<>NR_NO) or
  3528. (ref.offset<-124) or
  3529. (ref.offset>124) or
  3530. { sometimes the compiler reused registers }
  3531. (reg=ref.index) or
  3532. (reg=ref.base) then
  3533. begin
  3534. tmpreg2:=getintregister(list,OS_INT);
  3535. a_loadaddr_ref_reg(list,ref,tmpreg2);
  3536. reference_reset_base(usedtmpref,tmpreg2,0,ref.temppos,ref.alignment,ref.volatility);
  3537. end
  3538. else
  3539. usedtmpref:=ref;
  3540. if target_info.endian=endian_big then
  3541. inc(usedtmpref.offset,1);
  3542. tmpreg:=getintregister(list,OS_INT);
  3543. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,reg);
  3544. inc(usedtmpref.offset,dir);
  3545. if FromSize=OS_16 then
  3546. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg)
  3547. else
  3548. a_internal_load_ref_reg(list,OS_S8,OS_S8,usedtmpref,tmpreg);
  3549. list.concat(taicpu.op_reg_const(A_LSL,tmpreg,8));
  3550. list.concat(taicpu.op_reg_reg(A_ORR,reg,tmpreg));
  3551. end;
  3552. OS_32,OS_S32:
  3553. begin
  3554. tmpreg:=getintregister(list,OS_INT);
  3555. { only complicated references need an extra loadaddr }
  3556. if assigned(ref.symbol) or
  3557. (ref.index<>NR_NO) or
  3558. (ref.offset<-124) or
  3559. (ref.offset>124) or
  3560. { sometimes the compiler reused registers }
  3561. (reg=ref.index) or
  3562. (reg=ref.base) then
  3563. begin
  3564. tmpreg2:=getintregister(list,OS_INT);
  3565. a_loadaddr_ref_reg(list,ref,tmpreg2);
  3566. reference_reset_base(usedtmpref,tmpreg2,0,ref.temppos,ref.alignment,ref.volatility);
  3567. end
  3568. else
  3569. usedtmpref:=ref;
  3570. if ref.alignment=2 then
  3571. begin
  3572. if target_info.endian=endian_big then
  3573. inc(usedtmpref.offset,2);
  3574. a_internal_load_ref_reg(list,OS_16,OS_16,usedtmpref,reg);
  3575. inc(usedtmpref.offset,dir*2);
  3576. a_internal_load_ref_reg(list,OS_16,OS_16,usedtmpref,tmpreg);
  3577. list.concat(taicpu.op_reg_const(A_LSL,tmpreg,16));
  3578. list.concat(taicpu.op_reg_reg(A_ORR,reg,tmpreg));
  3579. end
  3580. else
  3581. begin
  3582. if target_info.endian=endian_big then
  3583. inc(usedtmpref.offset,3);
  3584. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,reg);
  3585. inc(usedtmpref.offset,dir);
  3586. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  3587. list.concat(taicpu.op_reg_const(A_LSL,tmpreg,8));
  3588. list.concat(taicpu.op_reg_reg(A_ORR,reg,tmpreg));
  3589. inc(usedtmpref.offset,dir);
  3590. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  3591. list.concat(taicpu.op_reg_const(A_LSL,tmpreg,16));
  3592. list.concat(taicpu.op_reg_reg(A_ORR,reg,tmpreg));
  3593. inc(usedtmpref.offset,dir);
  3594. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  3595. list.concat(taicpu.op_reg_const(A_LSL,tmpreg,24));
  3596. list.concat(taicpu.op_reg_reg(A_ORR,reg,tmpreg));
  3597. end;
  3598. end
  3599. else
  3600. handle_load_store(list,A_LDR,oppostfix,reg,ref);
  3601. end;
  3602. end
  3603. else
  3604. handle_load_store(list,A_LDR,oppostfix,reg,ref);
  3605. if (fromsize=OS_S8) and (tosize = OS_16) then
  3606. a_load_reg_reg(list,OS_16,OS_32,reg,reg);
  3607. end;
  3608. procedure tthumbcgarm.a_load_const_reg(list : TAsmList; size: tcgsize; a : tcgint;reg : tregister);
  3609. var
  3610. l : tasmlabel;
  3611. hr : treference;
  3612. begin
  3613. if not(size in [OS_8,OS_S8,OS_16,OS_S16,OS_32,OS_S32]) then
  3614. internalerror(2002090902);
  3615. if is_thumb_imm(a) then
  3616. list.concat(taicpu.op_reg_const(A_MOV,reg,a))
  3617. else
  3618. begin
  3619. reference_reset(hr,4,[]);
  3620. current_asmdata.getjumplabel(l);
  3621. cg.a_label(current_procinfo.aktlocaldata,l);
  3622. hr.symboldata:=current_procinfo.aktlocaldata.last;
  3623. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(longint(a)));
  3624. hr.symbol:=l;
  3625. hr.base:=NR_PC;
  3626. list.concat(taicpu.op_reg_ref(A_LDR,reg,hr));
  3627. end;
  3628. end;
  3629. procedure tthumbcgarm.g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: tcgint);
  3630. var
  3631. hsym : tsym;
  3632. href,
  3633. tmpref : treference;
  3634. paraloc : Pcgparalocation;
  3635. l : TAsmLabel;
  3636. begin
  3637. { calculate the parameter info for the procdef }
  3638. procdef.init_paraloc_info(callerside);
  3639. hsym:=tsym(procdef.parast.Find('self'));
  3640. if not(assigned(hsym) and
  3641. (hsym.typ=paravarsym)) then
  3642. internalerror(200305251);
  3643. paraloc:=tparavarsym(hsym).paraloc[callerside].location;
  3644. while paraloc<>nil do
  3645. with paraloc^ do
  3646. begin
  3647. case loc of
  3648. LOC_REGISTER:
  3649. begin
  3650. if is_thumb_imm(ioffset) then
  3651. a_op_const_reg(list,OP_SUB,size,ioffset,register)
  3652. else
  3653. begin
  3654. list.concat(taicpu.op_regset(A_PUSH,R_INTREGISTER,R_SUBWHOLE,[RS_R4]));
  3655. reference_reset(tmpref,4,[]);
  3656. current_asmdata.getjumplabel(l);
  3657. current_procinfo.aktlocaldata.Concat(tai_align.Create(4));
  3658. cg.a_label(current_procinfo.aktlocaldata,l);
  3659. tmpref.symboldata:=current_procinfo.aktlocaldata.last;
  3660. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(ioffset));
  3661. tmpref.symbol:=l;
  3662. tmpref.base:=NR_PC;
  3663. list.concat(taicpu.op_reg_ref(A_LDR,NR_R4,tmpref));
  3664. a_op_reg_reg(list,OP_SUB,size,NR_R4,register);
  3665. list.concat(taicpu.op_regset(A_POP,R_INTREGISTER,R_SUBWHOLE,[RS_R4]));
  3666. end;
  3667. end;
  3668. LOC_REFERENCE:
  3669. begin
  3670. { offset in the wrapper needs to be adjusted for the stored
  3671. return address }
  3672. reference_reset_base(href,reference.index,reference.offset+sizeof(aint),ctempposinvalid,sizeof(pint),[]);
  3673. if is_thumb_imm(ioffset) then
  3674. a_op_const_ref(list,OP_SUB,size,ioffset,href)
  3675. else
  3676. begin
  3677. list.concat(taicpu.op_regset(A_PUSH,R_INTREGISTER,R_SUBWHOLE,[RS_R4]));
  3678. reference_reset(tmpref,4,[]);
  3679. current_asmdata.getjumplabel(l);
  3680. current_procinfo.aktlocaldata.Concat(tai_align.Create(4));
  3681. cg.a_label(current_procinfo.aktlocaldata,l);
  3682. tmpref.symboldata:=current_procinfo.aktlocaldata.last;
  3683. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(ioffset));
  3684. tmpref.symbol:=l;
  3685. tmpref.base:=NR_PC;
  3686. list.concat(taicpu.op_reg_ref(A_LDR,NR_R4,tmpref));
  3687. a_op_reg_ref(list,OP_SUB,size,NR_R4,href);
  3688. list.concat(taicpu.op_regset(A_POP,R_INTREGISTER,R_SUBWHOLE,[RS_R4]));
  3689. end;
  3690. end
  3691. else
  3692. internalerror(200309189);
  3693. end;
  3694. paraloc:=next;
  3695. end;
  3696. end;
  3697. function tthumbcgarm.handle_load_store(list: TAsmList; op: tasmop; oppostfix: toppostfix; reg: tregister; ref: treference): treference;
  3698. var
  3699. href : treference;
  3700. tmpreg : TRegister;
  3701. begin
  3702. href:=ref;
  3703. if { LDR/STR limitations }
  3704. (
  3705. (((op=A_LDR) and (oppostfix=PF_None)) or
  3706. ((op=A_STR) and (oppostfix=PF_None))) and
  3707. (ref.base<>NR_STACK_POINTER_REG) and
  3708. (abs(ref.offset)>124)
  3709. ) or
  3710. { LDRB/STRB limitations }
  3711. (
  3712. (((op=A_LDR) and (oppostfix=PF_B)) or
  3713. ((op=A_LDRB) and (oppostfix=PF_None)) or
  3714. ((op=A_STR) and (oppostfix=PF_B)) or
  3715. ((op=A_STRB) and (oppostfix=PF_None))) and
  3716. ((ref.base=NR_STACK_POINTER_REG) or
  3717. (ref.index=NR_STACK_POINTER_REG) or
  3718. (abs(ref.offset)>31)
  3719. )
  3720. ) or
  3721. { LDRH/STRH limitations }
  3722. (
  3723. (((op=A_LDR) and (oppostfix=PF_H)) or
  3724. ((op=A_LDRH) and (oppostfix=PF_None)) or
  3725. ((op=A_STR) and (oppostfix=PF_H)) or
  3726. ((op=A_STRH) and (oppostfix=PF_None))) and
  3727. ((ref.base=NR_STACK_POINTER_REG) or
  3728. (ref.index=NR_STACK_POINTER_REG) or
  3729. (abs(ref.offset)>62) or
  3730. ((abs(ref.offset) mod 2)<>0)
  3731. )
  3732. ) then
  3733. begin
  3734. tmpreg:=getintregister(list,OS_ADDR);
  3735. a_loadaddr_ref_reg(list,ref,tmpreg);
  3736. reference_reset_base(href,tmpreg,0,ref.temppos,ref.alignment,ref.volatility);
  3737. end
  3738. else if (op=A_LDR) and
  3739. (oppostfix in [PF_None]) and
  3740. (ref.base=NR_STACK_POINTER_REG) and
  3741. (abs(ref.offset)>1020) then
  3742. begin
  3743. tmpreg:=getintregister(list,OS_ADDR);
  3744. a_loadaddr_ref_reg(list,ref,tmpreg);
  3745. reference_reset_base(href,tmpreg,0,ref.temppos,ref.alignment,ref.volatility);
  3746. end
  3747. else if (op=A_LDR) and
  3748. ((oppostfix in [PF_SH,PF_SB]) or
  3749. (abs(ref.offset)>124)) then
  3750. begin
  3751. tmpreg:=getintregister(list,OS_ADDR);
  3752. a_loadaddr_ref_reg(list,ref,tmpreg);
  3753. reference_reset_base(href,tmpreg,0,ref.temppos,ref.alignment,ref.volatility);
  3754. end;
  3755. Result:=inherited handle_load_store(list, op, oppostfix, reg, href);
  3756. end;
  3757. procedure tthumbcgarm.a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; src, dst: TRegister);
  3758. var
  3759. tmpreg : tregister;
  3760. begin
  3761. case op of
  3762. OP_NEG:
  3763. list.concat(taicpu.op_reg_reg(A_NEG,dst,src));
  3764. OP_NOT:
  3765. list.concat(taicpu.op_reg_reg(A_MVN,dst,src));
  3766. OP_DIV,OP_IDIV:
  3767. internalerror(200308284);
  3768. OP_ROL:
  3769. begin
  3770. if not(size in [OS_32,OS_S32]) then
  3771. internalerror(2008072801);
  3772. { simulate ROL by ror'ing 32-value }
  3773. tmpreg:=getintregister(list,OS_32);
  3774. a_load_const_reg(list,OS_32,32,tmpreg);
  3775. list.concat(taicpu.op_reg_reg(A_SUB,tmpreg,src));
  3776. list.concat(taicpu.op_reg_reg(A_ROR,dst,src));
  3777. end;
  3778. else
  3779. begin
  3780. a_reg_alloc(list,NR_DEFAULTFLAGS);
  3781. list.concat(setoppostfix(
  3782. taicpu.op_reg_reg(op_reg_opcg2asmop[op],dst,src),op_reg_postfix[op]));
  3783. end;
  3784. end;
  3785. maybeadjustresult(list,op,size,dst);
  3786. end;
  3787. procedure tthumbcgarm.a_op_const_reg(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; dst: tregister);
  3788. var
  3789. tmpreg : tregister;
  3790. {$ifdef DUMMY}
  3791. l1 : longint;
  3792. {$endif DUMMY}
  3793. begin
  3794. //!!! ovloc.loc:=LOC_VOID;
  3795. if {$ifopt R+}(a<>-2147483648) and{$endif} {!!!!!! not setflags and } is_thumb_imm(-a) then
  3796. case op of
  3797. OP_ADD:
  3798. begin
  3799. op:=OP_SUB;
  3800. a:=aint(dword(-a));
  3801. end;
  3802. OP_SUB:
  3803. begin
  3804. op:=OP_ADD;
  3805. a:=aint(dword(-a));
  3806. end
  3807. else
  3808. ;
  3809. end;
  3810. if is_thumb_imm(a) and (op in [OP_ADD,OP_SUB]) then
  3811. begin
  3812. // if cgsetflags or setflags then
  3813. a_reg_alloc(list,NR_DEFAULTFLAGS);
  3814. list.concat(setoppostfix(
  3815. taicpu.op_reg_const(op_reg_opcg2asmop[op],dst,a),op_reg_postfix[op]));
  3816. if (cgsetflags {!!! or setflags }) and (size in [OS_8,OS_16,OS_32]) then
  3817. begin
  3818. //!!! ovloc.loc:=LOC_FLAGS;
  3819. case op of
  3820. OP_ADD:
  3821. //!!! ovloc.resflags:=F_CS;
  3822. ;
  3823. OP_SUB:
  3824. //!!! ovloc.resflags:=F_CC;
  3825. ;
  3826. else
  3827. ;
  3828. end;
  3829. end;
  3830. end
  3831. else
  3832. begin
  3833. { there could be added some more sophisticated optimizations }
  3834. if (op in [OP_MUL,OP_IMUL,OP_DIV,OP_IDIV]) and (a=1) then
  3835. a_load_reg_reg(list,size,size,dst,dst)
  3836. else if (op in [OP_MUL,OP_IMUL]) and (a=0) then
  3837. a_load_const_reg(list,size,0,dst)
  3838. else if (op in [OP_IMUL,OP_IDIV]) and (a=-1) then
  3839. a_op_reg_reg(list,OP_NEG,size,dst,dst)
  3840. { we do this here instead in the peephole optimizer because
  3841. it saves us a register }
  3842. {$ifdef DUMMY}
  3843. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a,l1) and not(cgsetflags or setflags) then
  3844. a_op_const_reg_reg(list,OP_SHL,size,l1,dst,dst)
  3845. { for example : b=a*5 -> b=a*4+a with add instruction and shl }
  3846. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a-1,l1) and not(cgsetflags or setflags) then
  3847. begin
  3848. if l1>32 then{roozbeh does this ever happen?}
  3849. internalerror(200308296);
  3850. shifterop_reset(so);
  3851. so.shiftmode:=SM_LSL;
  3852. so.shiftimm:=l1;
  3853. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ADD,dst,dst,dst,so));
  3854. end
  3855. { for example : b=a*7 -> b=a*8-a with rsb instruction and shl }
  3856. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a+1,l1) and not(cgsetflags or setflags) then
  3857. begin
  3858. if l1>32 then{does this ever happen?}
  3859. internalerror(201205181);
  3860. shifterop_reset(so);
  3861. so.shiftmode:=SM_LSL;
  3862. so.shiftimm:=l1;
  3863. list.concat(taicpu.op_reg_reg_reg_shifterop(A_RSB,dst,dst,dst,so));
  3864. end
  3865. else if (op in [OP_MUL,OP_IMUL]) and not(cgsetflags or setflags) and try_optimized_mul32_const_reg_reg(list,a,dst,dst) then
  3866. begin
  3867. { nothing to do on success }
  3868. end
  3869. {$endif DUMMY}
  3870. { x := y and 0; just clears a register, this sometimes gets generated on 64bit ops.
  3871. Just using mov x, #0 might allow some easier optimizations down the line. }
  3872. else if (op = OP_AND) and (dword(a)=0) then
  3873. list.concat(taicpu.op_reg_const(A_MOV,dst,0))
  3874. { x := y AND $FFFFFFFF just copies the register, so use mov for better optimizations }
  3875. else if (op = OP_AND) and (not(dword(a))=0) then
  3876. // do nothing
  3877. { BIC clears the specified bits, while AND keeps them, using BIC allows to use a
  3878. broader range of shifterconstants.}
  3879. {$ifdef DUMMY}
  3880. else if (op = OP_AND) and is_shifter_const(not(dword(a)),shift) then
  3881. list.concat(taicpu.op_reg_reg_const(A_BIC,dst,dst,not(dword(a))))
  3882. else if (op = OP_AND) and split_into_shifter_const(not(dword(a)), imm1, imm2) then
  3883. begin
  3884. list.concat(taicpu.op_reg_reg_const(A_BIC,dst,dst,imm1));
  3885. list.concat(taicpu.op_reg_reg_const(A_BIC,dst,dst,imm2));
  3886. end
  3887. else if (op in [OP_ADD, OP_SUB, OP_OR]) and
  3888. not(cgsetflags or setflags) and
  3889. split_into_shifter_const(a, imm1, imm2) then
  3890. begin
  3891. list.concat(taicpu.op_reg_reg_const(op_reg_reg_opcg2asmop[op],dst,dst,imm1));
  3892. list.concat(taicpu.op_reg_reg_const(op_reg_reg_opcg2asmop[op],dst,dst,imm2));
  3893. end
  3894. {$endif DUMMY}
  3895. else if (op in [OP_SHL, OP_SHR, OP_SAR]) then
  3896. begin
  3897. list.concat(taicpu.op_reg_reg_const(op_reg_opcg2asmop[op],dst,dst,a));
  3898. end
  3899. else
  3900. begin
  3901. tmpreg:=getintregister(list,size);
  3902. a_load_const_reg(list,size,a,tmpreg);
  3903. a_op_reg_reg(list,op,size,tmpreg,dst);
  3904. end;
  3905. end;
  3906. maybeadjustresult(list,op,size,dst);
  3907. end;
  3908. procedure tthumbcgarm.a_op_const_reg_reg(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister);
  3909. begin
  3910. if (op=OP_ADD) and (src=NR_R13) and (dst<>NR_R13) and ((a mod 4)=0) and (a>0) and (a<=1020) then
  3911. list.concat(taicpu.op_reg_reg_const(A_ADD,dst,src,a))
  3912. else
  3913. inherited a_op_const_reg_reg(list,op,size,a,src,dst);
  3914. end;
  3915. procedure tthumbcgarm.g_flags2reg(list: TAsmList; size: TCgSize; const f: TResFlags; reg: TRegister);
  3916. var
  3917. l1,l2 : tasmlabel;
  3918. ai : taicpu;
  3919. begin
  3920. current_asmdata.getjumplabel(l1);
  3921. current_asmdata.getjumplabel(l2);
  3922. ai:=setcondition(taicpu.op_sym(A_B,l1),flags_to_cond(f));
  3923. ai.is_jmp:=true;
  3924. list.concat(ai);
  3925. list.concat(taicpu.op_reg_const(A_MOV,reg,0));
  3926. list.concat(taicpu.op_sym(A_B,l2));
  3927. cg.a_label(list,l1);
  3928. list.concat(taicpu.op_reg_const(A_MOV,reg,1));
  3929. a_reg_dealloc(list,NR_DEFAULTFLAGS);
  3930. cg.a_label(list,l2);
  3931. end;
  3932. procedure tthumb2cgarm.init_register_allocators;
  3933. begin
  3934. inherited init_register_allocators;
  3935. { currently, we save R14 always, so we can use it }
  3936. if (target_info.system<>system_arm_darwin) then
  3937. rg[R_INTREGISTER]:=trgintcputhumb2.create(R_INTREGISTER,R_SUBWHOLE,
  3938. [RS_R0,RS_R1,RS_R2,RS_R3,RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,
  3939. RS_R9,RS_R10,RS_R12,RS_R14],first_int_imreg,[])
  3940. else
  3941. { r9 is not available on Darwin according to the llvm code generator }
  3942. rg[R_INTREGISTER]:=trgintcputhumb2.create(R_INTREGISTER,R_SUBWHOLE,
  3943. [RS_R0,RS_R1,RS_R2,RS_R3,RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,
  3944. RS_R10,RS_R12,RS_R14],first_int_imreg,[]);
  3945. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBNONE,
  3946. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7],first_fpu_imreg,[]);
  3947. if FPUARM_HAS_32REGS in fpu_capabilities[current_settings.fputype] then
  3948. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBFD,
  3949. [RS_D0,RS_D1,RS_D2,RS_D3,RS_D4,RS_D5,RS_D6,RS_D7,
  3950. RS_D16,RS_D17,RS_D18,RS_D19,RS_D20,RS_D21,RS_D22,RS_D23,RS_D24,RS_D25,RS_D26,RS_D27,RS_D28,RS_D29,RS_D30,RS_D31,
  3951. RS_D8,RS_D9,RS_D10,RS_D11,RS_D12,RS_D13,RS_D14,RS_D15
  3952. ],first_mm_imreg,[])
  3953. else if FPUARM_HAS_VFP_EXTENSION in fpu_capabilities[current_settings.fputype] then
  3954. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBFD,
  3955. [RS_D0,RS_D1,RS_D2,RS_D3,RS_D4,RS_D5,RS_D6,RS_D7,
  3956. RS_D8,RS_D9,RS_D10,RS_D11,RS_D12,RS_D13,RS_D14,RS_D15
  3957. ],first_mm_imreg,[])
  3958. else
  3959. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBNONE,
  3960. [RS_S0,RS_S1,RS_R2,RS_R3,RS_R4,RS_S31],first_mm_imreg,[]);
  3961. end;
  3962. procedure tthumb2cgarm.done_register_allocators;
  3963. begin
  3964. rg[R_INTREGISTER].free;
  3965. rg[R_FPUREGISTER].free;
  3966. rg[R_MMREGISTER].free;
  3967. inherited done_register_allocators;
  3968. end;
  3969. procedure tthumb2cgarm.a_call_reg(list : TAsmList;reg: tregister);
  3970. begin
  3971. list.concat(taicpu.op_reg(A_BLX, reg));
  3972. {
  3973. the compiler does not properly set this flag anymore in pass 1, and
  3974. for now we only need it after pass 2 (I hope) (JM)
  3975. if not(pi_do_call in current_procinfo.flags) then
  3976. internalerror(2003060703);
  3977. }
  3978. include(current_procinfo.flags,pi_do_call);
  3979. end;
  3980. procedure tthumb2cgarm.a_load_const_reg(list : TAsmList; size: tcgsize; a : tcgint;reg : tregister);
  3981. var
  3982. l : tasmlabel;
  3983. hr : treference;
  3984. begin
  3985. if not(size in [OS_8,OS_S8,OS_16,OS_S16,OS_32,OS_S32]) then
  3986. internalerror(2002090902);
  3987. if is_thumb32_imm(a) then
  3988. list.concat(taicpu.op_reg_const(A_MOV,reg,a))
  3989. else if is_thumb32_imm(not(a)) then
  3990. list.concat(taicpu.op_reg_const(A_MVN,reg,not(a)))
  3991. else if (a and $FFFF)=a then
  3992. list.concat(taicpu.op_reg_const(A_MOVW,reg,a))
  3993. else
  3994. begin
  3995. reference_reset(hr,4,[]);
  3996. current_asmdata.getjumplabel(l);
  3997. cg.a_label(current_procinfo.aktlocaldata,l);
  3998. hr.symboldata:=current_procinfo.aktlocaldata.last;
  3999. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(longint(a)));
  4000. hr.symbol:=l;
  4001. hr.base:=NR_PC;
  4002. list.concat(taicpu.op_reg_ref(A_LDR,reg,hr));
  4003. end;
  4004. end;
  4005. procedure tthumb2cgarm.a_load_ref_reg(list : TAsmList; fromsize, tosize : tcgsize;const Ref : treference;reg : tregister);
  4006. var
  4007. oppostfix:toppostfix;
  4008. usedtmpref: treference;
  4009. tmpreg,tmpreg2 : tregister;
  4010. so : tshifterop;
  4011. dir : integer;
  4012. begin
  4013. if (TCGSize2Size[FromSize] >= TCGSize2Size[ToSize]) then
  4014. FromSize := ToSize;
  4015. case FromSize of
  4016. { signed integer registers }
  4017. OS_8:
  4018. oppostfix:=PF_B;
  4019. OS_S8:
  4020. oppostfix:=PF_SB;
  4021. OS_16:
  4022. oppostfix:=PF_H;
  4023. OS_S16:
  4024. oppostfix:=PF_SH;
  4025. OS_32,
  4026. OS_S32:
  4027. oppostfix:=PF_None;
  4028. else
  4029. InternalError(200308299);
  4030. end;
  4031. if (ref.alignment in [1,2]) and (ref.alignment<tcgsize2size[fromsize]) then
  4032. begin
  4033. if target_info.endian=endian_big then
  4034. dir:=-1
  4035. else
  4036. dir:=1;
  4037. case FromSize of
  4038. OS_16,OS_S16:
  4039. begin
  4040. { only complicated references need an extra loadaddr }
  4041. if assigned(ref.symbol) or
  4042. (ref.index<>NR_NO) or
  4043. (ref.offset<-255) or
  4044. (ref.offset>4094) or
  4045. { sometimes the compiler reused registers }
  4046. (reg=ref.index) or
  4047. (reg=ref.base) then
  4048. begin
  4049. tmpreg2:=getintregister(list,OS_INT);
  4050. a_loadaddr_ref_reg(list,ref,tmpreg2);
  4051. reference_reset_base(usedtmpref,tmpreg2,0,ref.temppos,ref.alignment,ref.volatility);
  4052. end
  4053. else
  4054. usedtmpref:=ref;
  4055. if target_info.endian=endian_big then
  4056. inc(usedtmpref.offset,1);
  4057. shifterop_reset(so);so.shiftmode:=SM_LSL;so.shiftimm:=8;
  4058. tmpreg:=getintregister(list,OS_INT);
  4059. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,reg);
  4060. inc(usedtmpref.offset,dir);
  4061. if FromSize=OS_16 then
  4062. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg)
  4063. else
  4064. a_internal_load_ref_reg(list,OS_S8,OS_S8,usedtmpref,tmpreg);
  4065. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,reg,tmpreg,so));
  4066. end;
  4067. OS_32,OS_S32:
  4068. begin
  4069. tmpreg:=getintregister(list,OS_INT);
  4070. { only complicated references need an extra loadaddr }
  4071. if assigned(ref.symbol) or
  4072. (ref.index<>NR_NO) or
  4073. (ref.offset<-255) or
  4074. (ref.offset>4092) or
  4075. { sometimes the compiler reused registers }
  4076. (reg=ref.index) or
  4077. (reg=ref.base) then
  4078. begin
  4079. tmpreg2:=getintregister(list,OS_INT);
  4080. a_loadaddr_ref_reg(list,ref,tmpreg2);
  4081. reference_reset_base(usedtmpref,tmpreg2,0,ref.temppos,ref.alignment,ref.volatility);
  4082. end
  4083. else
  4084. usedtmpref:=ref;
  4085. shifterop_reset(so);so.shiftmode:=SM_LSL;
  4086. if ref.alignment=2 then
  4087. begin
  4088. if target_info.endian=endian_big then
  4089. inc(usedtmpref.offset,2);
  4090. a_internal_load_ref_reg(list,OS_16,OS_16,usedtmpref,reg);
  4091. inc(usedtmpref.offset,dir*2);
  4092. a_internal_load_ref_reg(list,OS_16,OS_16,usedtmpref,tmpreg);
  4093. so.shiftimm:=16;
  4094. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,reg,tmpreg,so));
  4095. end
  4096. else
  4097. begin
  4098. if target_info.endian=endian_big then
  4099. inc(usedtmpref.offset,3);
  4100. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,reg);
  4101. inc(usedtmpref.offset,dir);
  4102. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  4103. so.shiftimm:=8;
  4104. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,reg,tmpreg,so));
  4105. inc(usedtmpref.offset,dir);
  4106. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  4107. so.shiftimm:=16;
  4108. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,reg,tmpreg,so));
  4109. inc(usedtmpref.offset,dir);
  4110. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  4111. so.shiftimm:=24;
  4112. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,reg,tmpreg,so));
  4113. end;
  4114. end
  4115. else
  4116. handle_load_store(list,A_LDR,oppostfix,reg,ref);
  4117. end;
  4118. end
  4119. else
  4120. handle_load_store(list,A_LDR,oppostfix,reg,ref);
  4121. if (fromsize=OS_S8) and (tosize = OS_16) then
  4122. a_load_reg_reg(list,OS_16,OS_32,reg,reg);
  4123. end;
  4124. procedure tthumb2cgarm.a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; src, dst: TRegister);
  4125. begin
  4126. if op = OP_NOT then
  4127. begin
  4128. list.concat(taicpu.op_reg_reg(A_MVN,dst,src));
  4129. case size of
  4130. OS_8: list.concat(taicpu.op_reg_reg(A_UXTB,dst,dst));
  4131. OS_S8: list.concat(taicpu.op_reg_reg(A_SXTB,dst,dst));
  4132. OS_16: list.concat(taicpu.op_reg_reg(A_UXTH,dst,dst));
  4133. OS_S16: list.concat(taicpu.op_reg_reg(A_SXTH,dst,dst));
  4134. OS_32,
  4135. OS_S32:
  4136. ;
  4137. else
  4138. internalerror(2019050916);
  4139. end;
  4140. end
  4141. else
  4142. inherited a_op_reg_reg(list, op, size, src, dst);
  4143. end;
  4144. procedure tthumb2cgarm.a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);
  4145. var
  4146. shift, width : byte;
  4147. tmpreg : tregister;
  4148. so : tshifterop;
  4149. l1 : longint;
  4150. begin
  4151. ovloc.loc:=LOC_VOID;
  4152. if (a<>-2147483648) and is_shifter_const(-a,shift) then
  4153. case op of
  4154. OP_ADD:
  4155. begin
  4156. op:=OP_SUB;
  4157. a:=aint(dword(-a));
  4158. end;
  4159. OP_SUB:
  4160. begin
  4161. op:=OP_ADD;
  4162. a:=aint(dword(-a));
  4163. end
  4164. else
  4165. ;
  4166. end;
  4167. if is_shifter_const(a,shift) and not(op in [OP_IMUL,OP_MUL]) then
  4168. case op of
  4169. OP_NEG,OP_NOT,
  4170. OP_DIV,OP_IDIV:
  4171. internalerror(200308285);
  4172. OP_SHL:
  4173. begin
  4174. if a>32 then
  4175. internalerror(2014020703);
  4176. if a<>0 then
  4177. begin
  4178. shifterop_reset(so);
  4179. so.shiftmode:=SM_LSL;
  4180. so.shiftimm:=a;
  4181. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,so));
  4182. end
  4183. else
  4184. list.concat(taicpu.op_reg_reg(A_MOV,dst,src));
  4185. end;
  4186. OP_ROL:
  4187. begin
  4188. if a>32 then
  4189. internalerror(2014020704);
  4190. if a<>0 then
  4191. begin
  4192. shifterop_reset(so);
  4193. so.shiftmode:=SM_ROR;
  4194. so.shiftimm:=32-a;
  4195. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,so));
  4196. end
  4197. else
  4198. list.concat(taicpu.op_reg_reg(A_MOV,dst,src));
  4199. end;
  4200. OP_ROR:
  4201. begin
  4202. if a>32 then
  4203. internalerror(2014020705);
  4204. if a<>0 then
  4205. begin
  4206. shifterop_reset(so);
  4207. so.shiftmode:=SM_ROR;
  4208. so.shiftimm:=a;
  4209. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,so));
  4210. end
  4211. else
  4212. list.concat(taicpu.op_reg_reg(A_MOV,dst,src));
  4213. end;
  4214. OP_SHR:
  4215. begin
  4216. if a>32 then
  4217. internalerror(200308292);
  4218. shifterop_reset(so);
  4219. if a<>0 then
  4220. begin
  4221. so.shiftmode:=SM_LSR;
  4222. so.shiftimm:=a;
  4223. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,so));
  4224. end
  4225. else
  4226. list.concat(taicpu.op_reg_reg(A_MOV,dst,src));
  4227. end;
  4228. OP_SAR:
  4229. begin
  4230. if a>32 then
  4231. internalerror(200308295);
  4232. if a<>0 then
  4233. begin
  4234. shifterop_reset(so);
  4235. so.shiftmode:=SM_ASR;
  4236. so.shiftimm:=a;
  4237. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,so));
  4238. end
  4239. else
  4240. list.concat(taicpu.op_reg_reg(A_MOV,dst,src));
  4241. end;
  4242. else
  4243. if (op in [OP_SUB, OP_ADD]) and
  4244. ((a < 0) or
  4245. (a > 4095)) then
  4246. begin
  4247. tmpreg:=getintregister(list,size);
  4248. a_load_const_reg(list, size, a, tmpreg);
  4249. if cgsetflags or setflags then
  4250. a_reg_alloc(list,NR_DEFAULTFLAGS);
  4251. list.concat(setoppostfix(
  4252. taicpu.op_reg_reg_reg(op_reg_reg_opcg2asmop[op],dst,src,tmpreg),toppostfix(ord(cgsetflags or setflags)*ord(PF_S))));
  4253. end
  4254. else
  4255. begin
  4256. if cgsetflags or setflags then
  4257. a_reg_alloc(list,NR_DEFAULTFLAGS);
  4258. list.concat(setoppostfix(
  4259. taicpu.op_reg_reg_const(op_reg_reg_opcg2asmop[op],dst,src,a),toppostfix(ord(cgsetflags or setflags)*ord(PF_S))));
  4260. end;
  4261. if (cgsetflags or setflags) and (size in [OS_8,OS_16,OS_32]) then
  4262. begin
  4263. ovloc.loc:=LOC_FLAGS;
  4264. case op of
  4265. OP_ADD:
  4266. ovloc.resflags:=F_CS;
  4267. OP_SUB:
  4268. ovloc.resflags:=F_CC;
  4269. else
  4270. ;
  4271. end;
  4272. end;
  4273. end
  4274. else
  4275. begin
  4276. { there could be added some more sophisticated optimizations }
  4277. if (op in [OP_MUL,OP_IMUL]) and (a=1) then
  4278. a_load_reg_reg(list,size,size,src,dst)
  4279. else if (op in [OP_MUL,OP_IMUL]) and (a=0) then
  4280. a_load_const_reg(list,size,0,dst)
  4281. else if (op in [OP_IMUL]) and (a=-1) then
  4282. a_op_reg_reg(list,OP_NEG,size,src,dst)
  4283. { we do this here instead in the peephole optimizer because
  4284. it saves us a register }
  4285. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a,l1) and not(cgsetflags or setflags) then
  4286. a_op_const_reg_reg(list,OP_SHL,size,l1,src,dst)
  4287. { for example : b=a*5 -> b=a*4+a with add instruction and shl }
  4288. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a-1,l1) and not(cgsetflags or setflags) then
  4289. begin
  4290. if l1>32 then{roozbeh does this ever happen?}
  4291. internalerror(200308296);
  4292. shifterop_reset(so);
  4293. so.shiftmode:=SM_LSL;
  4294. so.shiftimm:=l1;
  4295. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ADD,dst,src,src,so));
  4296. end
  4297. { for example : b=a*7 -> b=a*8-a with rsb instruction and shl }
  4298. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a+1,l1) and not(cgsetflags or setflags) then
  4299. begin
  4300. if l1>32 then{does this ever happen?}
  4301. internalerror(201205181);
  4302. shifterop_reset(so);
  4303. so.shiftmode:=SM_LSL;
  4304. so.shiftimm:=l1;
  4305. list.concat(taicpu.op_reg_reg_reg_shifterop(A_RSB,dst,src,src,so));
  4306. end
  4307. else if (op in [OP_MUL,OP_IMUL]) and not(cgsetflags or setflags) and try_optimized_mul32_const_reg_reg(list,a,src,dst) then
  4308. begin
  4309. { nothing to do on success }
  4310. end
  4311. { x := y and 0; just clears a register, this sometimes gets generated on 64bit ops.
  4312. Just using mov x, #0 might allow some easier optimizations down the line. }
  4313. else if (op = OP_AND) and (dword(a)=0) then
  4314. list.concat(taicpu.op_reg_const(A_MOV,dst,0))
  4315. { x := y AND $FFFFFFFF just copies the register, so use mov for better optimizations }
  4316. else if (op = OP_AND) and (not(dword(a))=0) then
  4317. list.concat(taicpu.op_reg_reg(A_MOV,dst,src))
  4318. { BIC clears the specified bits, while AND keeps them, using BIC allows to use a
  4319. broader range of shifterconstants.}
  4320. {else if (op = OP_AND) and is_shifter_const(not(dword(a)),shift) then
  4321. list.concat(taicpu.op_reg_reg_const(A_BIC,dst,src,not(dword(a))))}
  4322. else if (op = OP_AND) and is_thumb32_imm(a) then
  4323. list.concat(taicpu.op_reg_reg_const(A_AND,dst,src,dword(a)))
  4324. else if (op = OP_AND) and (a = $FFFF) then
  4325. list.concat(taicpu.op_reg_reg(A_UXTH,dst,src))
  4326. else if (op = OP_AND) and is_thumb32_imm(not(dword(a))) then
  4327. list.concat(taicpu.op_reg_reg_const(A_BIC,dst,src,not(dword(a))))
  4328. else if (op = OP_AND) and is_continuous_mask(aword(not(a)), shift, width) then
  4329. begin
  4330. a_load_reg_reg(list,size,size,src,dst);
  4331. list.concat(taicpu.op_reg_const_const(A_BFC,dst,shift,width))
  4332. end
  4333. else
  4334. begin
  4335. tmpreg:=getintregister(list,size);
  4336. a_load_const_reg(list,size,a,tmpreg);
  4337. a_op_reg_reg_reg_checkoverflow(list,op,size,tmpreg,src,dst,setflags,ovloc);
  4338. end;
  4339. end;
  4340. maybeadjustresult(list,op,size,dst);
  4341. end;
  4342. const
  4343. op_reg_reg_opcg2asmopThumb2: array[TOpCG] of tasmop =
  4344. (A_NONE,A_MOV,A_ADD,A_AND,A_UDIV,A_SDIV,A_MUL,A_MUL,A_NONE,A_MVN,A_ORR,
  4345. A_ASR,A_LSL,A_LSR,A_SUB,A_EOR,A_NONE,A_ROR);
  4346. procedure tthumb2cgarm.a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);
  4347. var
  4348. so : tshifterop;
  4349. tmpreg,overflowreg : tregister;
  4350. asmop : tasmop;
  4351. begin
  4352. ovloc.loc:=LOC_VOID;
  4353. case op of
  4354. OP_NEG,OP_NOT:
  4355. internalerror(200308286);
  4356. OP_ROL:
  4357. begin
  4358. if not(size in [OS_32,OS_S32]) then
  4359. internalerror(2008072801);
  4360. { simulate ROL by ror'ing 32-value }
  4361. tmpreg:=getintregister(list,OS_32);
  4362. list.concat(taicpu.op_reg_const(A_MOV,tmpreg,32));
  4363. list.concat(taicpu.op_reg_reg_reg(A_SUB,src1,tmpreg,src1));
  4364. list.concat(taicpu.op_reg_reg_reg(A_ROR, dst, src2, src1));
  4365. end;
  4366. OP_ROR:
  4367. begin
  4368. if not(size in [OS_32,OS_S32]) then
  4369. internalerror(2008072802);
  4370. list.concat(taicpu.op_reg_reg_reg(A_ROR, dst, src2, src1));
  4371. end;
  4372. OP_IMUL,
  4373. OP_MUL:
  4374. begin
  4375. if cgsetflags or setflags then
  4376. begin
  4377. overflowreg:=getintregister(list,size);
  4378. if op=OP_IMUL then
  4379. asmop:=A_SMULL
  4380. else
  4381. asmop:=A_UMULL;
  4382. { the arm doesn't allow that rd and rm are the same }
  4383. if dst=src2 then
  4384. begin
  4385. if dst<>src1 then
  4386. list.concat(taicpu.op_reg_reg_reg_reg(asmop,dst,overflowreg,src1,src2))
  4387. else
  4388. begin
  4389. tmpreg:=getintregister(list,size);
  4390. a_load_reg_reg(list,size,size,src2,dst);
  4391. list.concat(taicpu.op_reg_reg_reg_reg(asmop,dst,overflowreg,tmpreg,src1));
  4392. end;
  4393. end
  4394. else
  4395. list.concat(taicpu.op_reg_reg_reg_reg(asmop,dst,overflowreg,src2,src1));
  4396. a_reg_alloc(list,NR_DEFAULTFLAGS);
  4397. if op=OP_IMUL then
  4398. begin
  4399. shifterop_reset(so);
  4400. so.shiftmode:=SM_ASR;
  4401. so.shiftimm:=31;
  4402. list.concat(taicpu.op_reg_reg_shifterop(A_CMP,overflowreg,dst,so));
  4403. end
  4404. else
  4405. list.concat(taicpu.op_reg_const(A_CMP,overflowreg,0));
  4406. ovloc.loc:=LOC_FLAGS;
  4407. ovloc.resflags:=F_NE;
  4408. end
  4409. else
  4410. begin
  4411. { the arm doesn't allow that rd and rm are the same }
  4412. if dst=src2 then
  4413. begin
  4414. if dst<>src1 then
  4415. list.concat(taicpu.op_reg_reg_reg(A_MUL,dst,src1,src2))
  4416. else
  4417. begin
  4418. tmpreg:=getintregister(list,size);
  4419. a_load_reg_reg(list,size,size,src2,dst);
  4420. list.concat(taicpu.op_reg_reg_reg(A_MUL,dst,tmpreg,src1));
  4421. end;
  4422. end
  4423. else
  4424. list.concat(taicpu.op_reg_reg_reg(A_MUL,dst,src2,src1));
  4425. end;
  4426. end;
  4427. else
  4428. begin
  4429. if cgsetflags or setflags then
  4430. a_reg_alloc(list,NR_DEFAULTFLAGS);
  4431. {$ifdef dummy}
  4432. { R13 is not allowed for certain instruction operands }
  4433. if op_reg_reg_opcg2asmopThumb2[op] in [A_ADD,A_SUB,A_AND,A_BIC,A_EOR] then
  4434. begin
  4435. if getsupreg(dst)=RS_R13 then
  4436. begin
  4437. tmpreg:=getintregister(list,OS_INT);
  4438. a_load_reg_reg(list,OS_INT,OS_INT,dst,tmpreg);
  4439. dst:=tmpreg;
  4440. end;
  4441. if getsupreg(src1)=RS_R13 then
  4442. begin
  4443. tmpreg:=getintregister(list,OS_INT);
  4444. a_load_reg_reg(list,OS_INT,OS_INT,src1,tmpreg);
  4445. src1:=tmpreg;
  4446. end;
  4447. end;
  4448. {$endif}
  4449. list.concat(setoppostfix(
  4450. taicpu.op_reg_reg_reg(op_reg_reg_opcg2asmopThumb2[op],dst,src2,src1),toppostfix(ord(cgsetflags or setflags)*ord(PF_S))));
  4451. end;
  4452. end;
  4453. maybeadjustresult(list,op,size,dst);
  4454. end;
  4455. procedure tthumb2cgarm.g_flags2reg(list: TAsmList; size: TCgSize; const f: TResFlags; reg: TRegister);
  4456. begin
  4457. list.concat(taicpu.op_cond(A_ITE, flags_to_cond(f)));
  4458. list.concat(setcondition(taicpu.op_reg_const(A_MOV,reg,1),flags_to_cond(f)));
  4459. list.concat(setcondition(taicpu.op_reg_const(A_MOV,reg,0),inverse_cond(flags_to_cond(f))));
  4460. end;
  4461. procedure tthumb2cgarm.g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);
  4462. var
  4463. ref : treference;
  4464. shift : byte;
  4465. firstfloatreg,lastfloatreg,
  4466. r : byte;
  4467. regs : tcpuregisterset;
  4468. stackmisalignment: pint;
  4469. begin
  4470. LocalSize:=align(LocalSize,4);
  4471. { call instruction does not put anything on the stack }
  4472. stackmisalignment:=0;
  4473. if not(nostackframe) then
  4474. begin
  4475. firstfloatreg:=RS_NO;
  4476. lastfloatreg:=RS_NO;
  4477. { save floating point registers? }
  4478. for r:=RS_F0 to RS_F7 do
  4479. if r in rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall) then
  4480. begin
  4481. if firstfloatreg=RS_NO then
  4482. firstfloatreg:=r;
  4483. lastfloatreg:=r;
  4484. inc(stackmisalignment,12);
  4485. end;
  4486. a_reg_alloc(list,NR_STACK_POINTER_REG);
  4487. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  4488. begin
  4489. a_reg_alloc(list,NR_FRAME_POINTER_REG);
  4490. a_reg_alloc(list,NR_R12);
  4491. list.concat(taicpu.op_reg_reg(A_MOV,NR_R12,NR_STACK_POINTER_REG));
  4492. end;
  4493. { save int registers }
  4494. reference_reset(ref,4,[]);
  4495. ref.index:=NR_STACK_POINTER_REG;
  4496. ref.addressmode:=AM_PREINDEXED;
  4497. regs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  4498. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  4499. regs:=regs+[RS_FRAME_POINTER_REG,RS_R14]
  4500. else if (regs<>[]) or (pi_do_call in current_procinfo.flags) then
  4501. include(regs,RS_R14);
  4502. if regs<>[] then
  4503. begin
  4504. for r:=RS_R0 to RS_R15 do
  4505. if (r in regs) then
  4506. inc(stackmisalignment,4);
  4507. list.concat(setoppostfix(taicpu.op_ref_regset(A_STM,ref,R_INTREGISTER,R_SUBWHOLE,regs),PF_FD));
  4508. end;
  4509. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  4510. begin
  4511. { the framepointer now points to the saved R15, so the saved
  4512. framepointer is at R11-12 (for get_caller_frame) }
  4513. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_FRAME_POINTER_REG,NR_R12,4));
  4514. a_reg_dealloc(list,NR_R12);
  4515. end;
  4516. stackmisalignment:=stackmisalignment mod current_settings.alignment.localalignmax;
  4517. if (LocalSize<>0) or
  4518. ((stackmisalignment<>0) and
  4519. ((pi_do_call in current_procinfo.flags) or
  4520. (po_assembler in current_procinfo.procdef.procoptions))) then
  4521. begin
  4522. localsize:=align(localsize+stackmisalignment,current_settings.alignment.localalignmax)-stackmisalignment;
  4523. if not(is_shifter_const(localsize,shift)) then
  4524. begin
  4525. if current_procinfo.framepointer=NR_STACK_POINTER_REG then
  4526. a_reg_alloc(list,NR_R12);
  4527. a_load_const_reg(list,OS_ADDR,LocalSize,NR_R12);
  4528. list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R12));
  4529. a_reg_dealloc(list,NR_R12);
  4530. end
  4531. else
  4532. begin
  4533. a_reg_dealloc(list,NR_R12);
  4534. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,LocalSize));
  4535. end;
  4536. end;
  4537. if firstfloatreg<>RS_NO then
  4538. begin
  4539. reference_reset(ref,4,[]);
  4540. if tg.direction*tcpuprocinfo(current_procinfo).floatregstart>=1023 then
  4541. begin
  4542. a_load_const_reg(list,OS_ADDR,-tcpuprocinfo(current_procinfo).floatregstart,NR_R12);
  4543. list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_R12,current_procinfo.framepointer,NR_R12));
  4544. ref.base:=NR_R12;
  4545. end
  4546. else
  4547. begin
  4548. ref.base:=current_procinfo.framepointer;
  4549. ref.offset:=tcpuprocinfo(current_procinfo).floatregstart;
  4550. end;
  4551. list.concat(taicpu.op_reg_const_ref(A_SFM,newreg(R_FPUREGISTER,firstfloatreg,R_SUBWHOLE),
  4552. lastfloatreg-firstfloatreg+1,ref));
  4553. end;
  4554. end;
  4555. end;
  4556. procedure tthumb2cgarm.g_proc_exit(list : TAsmList;parasize : longint;nostackframe:boolean);
  4557. var
  4558. ref : treference;
  4559. firstfloatreg,lastfloatreg,
  4560. r : byte;
  4561. shift : byte;
  4562. regs : tcpuregisterset;
  4563. LocalSize : longint;
  4564. stackmisalignment: pint;
  4565. begin
  4566. if not(nostackframe) then
  4567. begin
  4568. stackmisalignment:=0;
  4569. { restore floating point register }
  4570. firstfloatreg:=RS_NO;
  4571. lastfloatreg:=RS_NO;
  4572. { save floating point registers? }
  4573. for r:=RS_F0 to RS_F7 do
  4574. if r in rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall) then
  4575. begin
  4576. if firstfloatreg=RS_NO then
  4577. firstfloatreg:=r;
  4578. lastfloatreg:=r;
  4579. { floating point register space is already included in
  4580. localsize below by calc_stackframe_size
  4581. inc(stackmisalignment,12);
  4582. }
  4583. end;
  4584. if firstfloatreg<>RS_NO then
  4585. begin
  4586. reference_reset(ref,4,[]);
  4587. if tg.direction*tcpuprocinfo(current_procinfo).floatregstart>=1023 then
  4588. begin
  4589. a_load_const_reg(list,OS_ADDR,-tcpuprocinfo(current_procinfo).floatregstart,NR_R12);
  4590. list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_R12,current_procinfo.framepointer,NR_R12));
  4591. ref.base:=NR_R12;
  4592. end
  4593. else
  4594. begin
  4595. ref.base:=current_procinfo.framepointer;
  4596. ref.offset:=tcpuprocinfo(current_procinfo).floatregstart;
  4597. end;
  4598. list.concat(taicpu.op_reg_const_ref(A_LFM,newreg(R_FPUREGISTER,firstfloatreg,R_SUBWHOLE),
  4599. lastfloatreg-firstfloatreg+1,ref));
  4600. end;
  4601. regs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  4602. if (pi_do_call in current_procinfo.flags) or (regs<>[]) then
  4603. begin
  4604. exclude(regs,RS_R14);
  4605. include(regs,RS_R15);
  4606. end;
  4607. if (current_procinfo.framepointer<>NR_STACK_POINTER_REG) then
  4608. regs:=regs+[RS_FRAME_POINTER_REG,RS_R15];
  4609. for r:=RS_R0 to RS_R15 do
  4610. if (r in regs) then
  4611. inc(stackmisalignment,4);
  4612. stackmisalignment:=stackmisalignment mod current_settings.alignment.localalignmax;
  4613. LocalSize:=current_procinfo.calc_stackframe_size;
  4614. if (LocalSize<>0) or
  4615. ((stackmisalignment<>0) and
  4616. ((pi_do_call in current_procinfo.flags) or
  4617. (po_assembler in current_procinfo.procdef.procoptions))) then
  4618. begin
  4619. localsize:=align(localsize+stackmisalignment,current_settings.alignment.localalignmax)-stackmisalignment;
  4620. if not(is_shifter_const(LocalSize,shift)) then
  4621. begin
  4622. a_reg_alloc(list,NR_R12);
  4623. a_load_const_reg(list,OS_ADDR,LocalSize,NR_R12);
  4624. list.concat(taicpu.op_reg_reg(A_ADD,NR_STACK_POINTER_REG,NR_R12));
  4625. a_reg_dealloc(list,NR_R12);
  4626. end
  4627. else
  4628. begin
  4629. a_reg_dealloc(list,NR_R12);
  4630. list.concat(taicpu.op_reg_const(A_ADD,NR_STACK_POINTER_REG,LocalSize));
  4631. end;
  4632. end;
  4633. if regs=[] then
  4634. list.concat(taicpu.op_reg(A_BX,NR_R14))
  4635. else
  4636. begin
  4637. reference_reset(ref,4,[]);
  4638. ref.index:=NR_STACK_POINTER_REG;
  4639. ref.addressmode:=AM_PREINDEXED;
  4640. list.concat(setoppostfix(taicpu.op_ref_regset(A_LDM,ref,R_INTREGISTER,R_SUBWHOLE,regs),PF_FD));
  4641. end;
  4642. end
  4643. else
  4644. list.concat(taicpu.op_reg(A_BX,NR_R14));
  4645. end;
  4646. function tthumb2cgarm.handle_load_store(list:TAsmList;op: tasmop;oppostfix : toppostfix;reg:tregister;ref: treference):treference;
  4647. var
  4648. tmpreg : tregister;
  4649. tmpref : treference;
  4650. l : tasmlabel;
  4651. begin
  4652. tmpreg:=NR_NO;
  4653. { Be sure to have a base register }
  4654. if (ref.base=NR_NO) then
  4655. begin
  4656. if ref.shiftmode<>SM_None then
  4657. internalerror(2014020706);
  4658. ref.base:=ref.index;
  4659. ref.index:=NR_NO;
  4660. end;
  4661. { absolute symbols can't be handled directly, we've to store the symbol reference
  4662. in the text segment and access it pc relative
  4663. For now, we assume that references where base or index equals to PC are already
  4664. relative, all other references are assumed to be absolute and thus they need
  4665. to be handled extra.
  4666. A proper solution would be to change refoptions to a set and store the information
  4667. if the symbol is absolute or relative there.
  4668. }
  4669. if (assigned(ref.symbol) and
  4670. not(is_pc(ref.base)) and
  4671. not(is_pc(ref.index))
  4672. ) or
  4673. { [#xxx] isn't a valid address operand }
  4674. ((ref.base=NR_NO) and (ref.index=NR_NO)) or
  4675. //(ref.offset<-4095) or
  4676. (ref.offset<-255) or
  4677. (ref.offset>4095) or
  4678. ((oppostfix in [PF_SB,PF_H,PF_SH]) and
  4679. ((ref.offset<-255) or
  4680. (ref.offset>255)
  4681. )
  4682. ) or
  4683. (((op in [A_LDF,A_STF,A_FLDS,A_FLDD,A_FSTS,A_FSTD]) or (op=A_VSTR) or (op=A_VLDR)) and
  4684. ((ref.offset<-1020) or
  4685. (ref.offset>1020) or
  4686. ((abs(ref.offset) mod 4)<>0) or
  4687. { the usual pc relative symbol handling assumes possible offsets of +/- 4095 }
  4688. assigned(ref.symbol)
  4689. )
  4690. ) then
  4691. begin
  4692. reference_reset(tmpref,4,[]);
  4693. { load symbol }
  4694. tmpreg:=getintregister(list,OS_INT);
  4695. if assigned(ref.symbol) then
  4696. begin
  4697. current_asmdata.getjumplabel(l);
  4698. cg.a_label(current_procinfo.aktlocaldata,l);
  4699. tmpref.symboldata:=current_procinfo.aktlocaldata.last;
  4700. if ref.refaddr=addr_gottpoff then
  4701. current_procinfo.aktlocaldata.concat(tai_const.Create_rel_sym_offset(aitconst_gottpoff,ref.symbol,ref.relsymbol,ref.offset))
  4702. else
  4703. current_procinfo.aktlocaldata.concat(tai_const.create_sym_offset(ref.symbol,ref.offset));
  4704. { load consts entry }
  4705. tmpref.symbol:=l;
  4706. tmpref.base:=NR_R15;
  4707. list.concat(taicpu.op_reg_ref(A_LDR,tmpreg,tmpref));
  4708. { in case of LDF/STF, we got rid of the NR_R15 }
  4709. if is_pc(ref.base) then
  4710. ref.base:=NR_NO;
  4711. if is_pc(ref.index) then
  4712. ref.index:=NR_NO;
  4713. end
  4714. else
  4715. a_load_const_reg(list,OS_ADDR,ref.offset,tmpreg);
  4716. if (ref.base<>NR_NO) then
  4717. begin
  4718. if ref.index<>NR_NO then
  4719. begin
  4720. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,tmpreg));
  4721. ref.base:=tmpreg;
  4722. end
  4723. else
  4724. begin
  4725. ref.index:=tmpreg;
  4726. ref.shiftimm:=0;
  4727. ref.signindex:=1;
  4728. ref.shiftmode:=SM_None;
  4729. end;
  4730. end
  4731. else
  4732. ref.base:=tmpreg;
  4733. ref.offset:=0;
  4734. ref.symbol:=nil;
  4735. end;
  4736. if (ref.base<>NR_NO) and (ref.index<>NR_NO) and (ref.offset<>0) then
  4737. begin
  4738. if tmpreg<>NR_NO then
  4739. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,ref.offset,tmpreg,tmpreg)
  4740. else
  4741. begin
  4742. tmpreg:=getintregister(list,OS_ADDR);
  4743. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,ref.offset,ref.base,tmpreg);
  4744. ref.base:=tmpreg;
  4745. end;
  4746. ref.offset:=0;
  4747. end;
  4748. { Hack? Thumb2 doesn't allow PC indexed addressing modes(although it does in the specification) }
  4749. if (ref.base=NR_R15) and (ref.index<>NR_NO) and (ref.shiftmode <> sm_none) then
  4750. begin
  4751. tmpreg:=getintregister(list,OS_ADDR);
  4752. list.concat(taicpu.op_reg_reg(A_MOV, tmpreg, NR_R15));
  4753. ref.base := tmpreg;
  4754. end;
  4755. { floating point operations have only limited references
  4756. we expect here, that a base is already set }
  4757. if ((op in [A_LDF,A_STF,A_FLDS,A_FLDD,A_FSTS,A_FSTD]) or (op=A_VSTR) or (op=A_VLDR)) and (ref.index<>NR_NO) then
  4758. begin
  4759. if ref.shiftmode<>SM_none then
  4760. internalerror(200309121);
  4761. if tmpreg<>NR_NO then
  4762. begin
  4763. if ref.base=tmpreg then
  4764. begin
  4765. if ref.signindex<0 then
  4766. list.concat(taicpu.op_reg_reg_reg(A_SUB,tmpreg,tmpreg,ref.index))
  4767. else
  4768. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,tmpreg,ref.index));
  4769. ref.index:=NR_NO;
  4770. end
  4771. else
  4772. begin
  4773. if ref.index<>tmpreg then
  4774. internalerror(200403161);
  4775. if ref.signindex<0 then
  4776. list.concat(taicpu.op_reg_reg_reg(A_SUB,tmpreg,ref.base,tmpreg))
  4777. else
  4778. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,tmpreg));
  4779. ref.base:=tmpreg;
  4780. ref.index:=NR_NO;
  4781. end;
  4782. end
  4783. else
  4784. begin
  4785. tmpreg:=getintregister(list,OS_ADDR);
  4786. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,ref.index));
  4787. ref.base:=tmpreg;
  4788. ref.index:=NR_NO;
  4789. end;
  4790. end;
  4791. list.concat(setoppostfix(taicpu.op_reg_ref(op,reg,ref),oppostfix));
  4792. Result := ref;
  4793. end;
  4794. procedure tthumb2cgarm.a_loadmm_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister; shuffle: pmmshuffle);
  4795. var
  4796. instr: taicpu;
  4797. begin
  4798. if (fromsize=OS_F32) and
  4799. (tosize=OS_F32) then
  4800. begin
  4801. instr:=setoppostfix(taicpu.op_reg_reg(A_VMOV,reg2,reg1), PF_F32);
  4802. list.Concat(instr);
  4803. add_move_instruction(instr);
  4804. maybe_check_for_fpu_exception(list);
  4805. end
  4806. else if (fromsize=OS_F64) and
  4807. (tosize=OS_F64) then
  4808. begin
  4809. //list.Concat(setoppostfix(taicpu.op_reg_reg(A_VMOV,tregister(longint(reg2)+1),tregister(longint(reg1)+1)), PF_F32));
  4810. //list.Concat(setoppostfix(taicpu.op_reg_reg(A_VMOV,reg2,reg1), PF_F32));
  4811. end
  4812. else if (fromsize=OS_F32) and
  4813. (tosize=OS_F64) then
  4814. //list.Concat(setoppostfix(taicpu.op_reg_reg(A_VCVT,reg2,reg1), PF_F32))
  4815. begin
  4816. //list.concat(nil);
  4817. end;
  4818. end;
  4819. procedure tthumb2cgarm.a_loadmm_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister; shuffle: pmmshuffle);
  4820. begin
  4821. handle_load_store(list,A_VLDR,PF_None,reg,ref);
  4822. end;
  4823. procedure tthumb2cgarm.a_loadmm_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference; shuffle: pmmshuffle);
  4824. begin
  4825. handle_load_store(list,A_VSTR,PF_None,reg,ref);
  4826. maybe_check_for_fpu_exception(list);
  4827. end;
  4828. procedure tthumb2cgarm.a_loadmm_intreg_reg(list: TAsmList; fromsize, tosize: tcgsize; intreg, mmreg: tregister; shuffle: pmmshuffle);
  4829. begin
  4830. if //(shuffle=nil) and
  4831. (tosize=OS_F32) then
  4832. list.Concat(taicpu.op_reg_reg(A_VMOV,mmreg,intreg))
  4833. else
  4834. internalerror(2012100813);
  4835. end;
  4836. procedure tthumb2cgarm.a_loadmm_reg_intreg(list: TAsmList; fromsize, tosize: tcgsize; mmreg, intreg: tregister; shuffle: pmmshuffle);
  4837. begin
  4838. if //(shuffle=nil) and
  4839. (fromsize=OS_F32) then
  4840. begin
  4841. list.Concat(taicpu.op_reg_reg(A_VMOV,intreg,mmreg));
  4842. maybe_check_for_fpu_exception(list);
  4843. end
  4844. else
  4845. internalerror(2012100814);
  4846. end;
  4847. procedure tthumb2cg64farm.a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);
  4848. var tmpreg: tregister;
  4849. begin
  4850. case op of
  4851. OP_NEG:
  4852. begin
  4853. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  4854. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_RSB,regdst.reglo,regsrc.reglo,0),PF_S));
  4855. tmpreg:=cg.getintregister(list,OS_32);
  4856. list.concat(taicpu.op_reg_const(A_MOV,tmpreg,0));
  4857. list.concat(taicpu.op_reg_reg_reg(A_SBC,regdst.reghi,tmpreg,regsrc.reghi));
  4858. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  4859. end;
  4860. else
  4861. inherited a_op64_reg_reg(list, op, size, regsrc, regdst);
  4862. end;
  4863. end;
  4864. procedure tthumbcg64farm.a_op64_reg_reg(list: TAsmList; op: TOpCG; size: tcgsize; regsrc, regdst: tregister64);
  4865. begin
  4866. case op of
  4867. OP_NEG:
  4868. begin
  4869. list.concat(taicpu.op_reg_const(A_MOV,regdst.reglo,0));
  4870. list.concat(taicpu.op_reg_const(A_MOV,regdst.reghi,0));
  4871. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  4872. list.concat(taicpu.op_reg_reg(A_SUB,regdst.reglo,regsrc.reglo));
  4873. list.concat(taicpu.op_reg_reg(A_SBC,regdst.reghi,regsrc.reghi));
  4874. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  4875. end;
  4876. OP_NOT:
  4877. begin
  4878. cg.a_op_reg_reg(list,OP_NOT,OS_INT,regsrc.reglo,regdst.reglo);
  4879. cg.a_op_reg_reg(list,OP_NOT,OS_INT,regsrc.reghi,regdst.reghi);
  4880. end;
  4881. OP_AND,OP_OR,OP_XOR:
  4882. begin
  4883. cg.a_op_reg_reg(list,op,OS_32,regsrc.reglo,regdst.reglo);
  4884. cg.a_op_reg_reg(list,op,OS_32,regsrc.reghi,regdst.reghi);
  4885. end;
  4886. OP_ADD:
  4887. begin
  4888. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  4889. list.concat(taicpu.op_reg_reg(A_ADD,regdst.reglo,regsrc.reglo));
  4890. list.concat(taicpu.op_reg_reg(A_ADC,regdst.reghi,regsrc.reghi));
  4891. end;
  4892. OP_SUB:
  4893. begin
  4894. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  4895. list.concat(taicpu.op_reg_reg(A_SUB,regdst.reglo,regsrc.reglo));
  4896. list.concat(taicpu.op_reg_reg(A_SBC,regdst.reghi,regsrc.reghi));
  4897. end;
  4898. else
  4899. internalerror(2003083101);
  4900. end;
  4901. end;
  4902. procedure tthumbcg64farm.a_op64_const_reg(list: TAsmList; op: TOpCG; size: tcgsize; value: int64; reg: tregister64);
  4903. var
  4904. tmpreg : tregister;
  4905. begin
  4906. case op of
  4907. OP_AND,OP_OR,OP_XOR:
  4908. begin
  4909. cg.a_op_const_reg(list,op,OS_32,aint(lo(value)),reg.reglo);
  4910. cg.a_op_const_reg(list,op,OS_32,aint(hi(value)),reg.reghi);
  4911. end;
  4912. OP_ADD:
  4913. begin
  4914. if (aint(lo(value))>=0) and (aint(lo(value))<=255) then
  4915. begin
  4916. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  4917. list.concat(taicpu.op_reg_const(A_ADD,reg.reglo,aint(lo(value))));
  4918. end
  4919. else
  4920. begin
  4921. tmpreg:=cg.getintregister(list,OS_32);
  4922. cg.a_load_const_reg(list,OS_32,aint(lo(value)),tmpreg);
  4923. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  4924. list.concat(taicpu.op_reg_reg(A_ADD,reg.reglo,tmpreg));
  4925. end;
  4926. tmpreg:=cg.getintregister(list,OS_32);
  4927. cg.a_load_const_reg(list,OS_32,aint(hi(value)),tmpreg);
  4928. list.concat(taicpu.op_reg_reg(A_ADC,reg.reghi,tmpreg));
  4929. end;
  4930. OP_SUB:
  4931. begin
  4932. if (aint(lo(value))>=0) and (aint(lo(value))<=255) then
  4933. begin
  4934. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  4935. list.concat(taicpu.op_reg_const(A_SUB,reg.reglo,aint(lo(value))))
  4936. end
  4937. else
  4938. begin
  4939. tmpreg:=cg.getintregister(list,OS_32);
  4940. cg.a_load_const_reg(list,OS_32,aint(lo(value)),tmpreg);
  4941. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  4942. list.concat(taicpu.op_reg_reg(A_SUB,reg.reglo,tmpreg));
  4943. end;
  4944. tmpreg:=cg.getintregister(list,OS_32);
  4945. cg.a_load_const_reg(list,OS_32,hi(value),tmpreg);
  4946. list.concat(taicpu.op_reg_reg(A_SBC,reg.reghi,tmpreg));
  4947. end;
  4948. else
  4949. internalerror(2003083101);
  4950. end;
  4951. end;
  4952. procedure create_codegen;
  4953. begin
  4954. if GenerateThumb2Code then
  4955. begin
  4956. cg:=tthumb2cgarm.create;
  4957. cg64:=tthumb2cg64farm.create;
  4958. casmoptimizer:=TCpuThumb2AsmOptimizer;
  4959. end
  4960. else if GenerateThumbCode then
  4961. begin
  4962. cg:=tthumbcgarm.create;
  4963. cg64:=tthumbcg64farm.create;
  4964. // casmoptimizer:=TCpuThumbAsmOptimizer;
  4965. end
  4966. else
  4967. begin
  4968. cg:=tarmcgarm.create;
  4969. cg64:=tarmcg64farm.create;
  4970. casmoptimizer:=TCpuAsmOptimizer;
  4971. end;
  4972. end;
  4973. end.