cpubase.pas 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784
  1. {
  2. $Id$
  3. Copyright (c) 1998-2002 by Florian Klaempfl
  4. Contains the base types for the m68k
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. { This Unit contains the base types for the m68k
  19. }
  20. unit cpubase;
  21. {$i fpcdefs.inc}
  22. interface
  23. uses
  24. strings,cutils,cclasses,aasmbase,cpuinfo,cginfo;
  25. {*****************************************************************************
  26. Assembler Opcodes
  27. *****************************************************************************}
  28. type
  29. { warning: CPU32 opcodes are not fully compatible with the MC68020. }
  30. { 68000 only opcodes }
  31. tasmop = (a_abcd,
  32. a_add,a_adda,a_addi,a_addq,a_addx,a_and,a_andi,
  33. a_asl,a_asr,a_bcc,a_bcs,a_beq,a_bge,a_bgt,a_bhi,
  34. a_ble,a_bls,a_blt,a_bmi,a_bne,a_bpl,a_bvc,a_bvs,
  35. a_bchg,a_bclr,a_bra,a_bset,a_bsr,a_btst,a_chk,
  36. a_clr,a_cmp,a_cmpa,a_cmpi,a_cmpm,a_dbcc,a_dbcs,a_dbeq,a_dbge,
  37. a_dbgt,a_dbhi,a_dble,a_dbls,a_dblt,a_dbmi,a_dbne,a_dbra,
  38. a_dbpl,a_dbt,a_dbvc,a_dbvs,a_dbf,a_divs,a_divu,
  39. a_eor,a_eori,a_exg,a_illegal,a_ext,a_jmp,a_jsr,
  40. a_lea,a_link,a_lsl,a_lsr,a_move,a_movea,a_movei,a_moveq,
  41. a_movem,a_movep,a_muls,a_mulu,a_nbcd,a_neg,a_negx,
  42. a_nop,a_not,a_or,a_ori,a_pea,a_rol,a_ror,a_roxl,
  43. a_roxr,a_rtr,a_rts,a_sbcd,a_scc,a_scs,a_seq,a_sge,
  44. a_sgt,a_shi,a_sle,a_sls,a_slt,a_smi,a_sne,
  45. a_spl,a_st,a_svc,a_svs,a_sf,a_sub,a_suba,a_subi,a_subq,
  46. a_subx,a_swap,a_tas,a_trap,a_trapv,a_tst,a_unlk,
  47. a_rte,a_reset,a_stop,
  48. { mc68010 instructions }
  49. a_bkpt,a_movec,a_moves,a_rtd,
  50. { mc68020 instructions }
  51. a_bfchg,a_bfclr,a_bfexts,a_bfextu,a_bfffo,
  52. a_bfins,a_bfset,a_bftst,a_callm,a_cas,a_cas2,
  53. a_chk2,a_cmp2,a_divsl,a_divul,a_extb,a_pack,a_rtm,
  54. a_trapcc,a_tracs,a_trapeq,a_trapf,a_trapge,a_trapgt,
  55. a_traphi,a_traple,a_trapls,a_traplt,a_trapmi,a_trapne,
  56. a_trappl,a_trapt,a_trapvc,a_trapvs,a_unpk,
  57. { fpu processor instructions - directly supported only. }
  58. { ieee aware and misc. condition codes not supported }
  59. a_fabs,a_fadd,
  60. a_fbeq,a_fbne,a_fbngt,a_fbgt,a_fbge,a_fbnge,
  61. a_fblt,a_fbnlt,a_fble,a_fbgl,a_fbngl,a_fbgle,a_fbngle,
  62. a_fdbeq,a_fdbne,a_fdbgt,a_fdbngt,a_fdbge,a_fdbnge,
  63. a_fdblt,a_fdbnlt,a_fdble,a_fdbgl,a_fdbngl,a_fdbgle,a_fdbngle,
  64. a_fseq,a_fsne,a_fsgt,a_fsngt,a_fsge,a_fsnge,
  65. a_fslt,a_fsnlt,a_fsle,a_fsgl,a_fsngl,a_fsgle,a_fsngle,
  66. a_fcmp,a_fdiv,a_fmove,a_fmovem,
  67. a_fmul,a_fneg,a_fnop,a_fsqrt,a_fsub,a_fsgldiv,
  68. a_fsflmul,a_ftst,
  69. a_ftrapeq,a_ftrapne,a_ftrapgt,a_ftrapngt,a_ftrapge,a_ftrapnge,
  70. a_ftraplt,a_ftrapnlt,a_ftraple,a_ftrapgl,a_ftrapngl,a_ftrapgle,a_ftrapngle,
  71. { protected instructions }
  72. a_cprestore,a_cpsave,
  73. { fpu unit protected instructions }
  74. { and 68030/68851 common mmu instructions }
  75. { (this may include 68040 mmu instructions) }
  76. a_frestore,a_fsave,a_pflush,a_pflusha,a_pload,a_pmove,a_ptest,
  77. { useful for assembly language output }
  78. a_label,a_none,a_dbxx,a_sxx,a_bxx,a_fbxx);
  79. {# This should define the array of instructions as string }
  80. op2strtable=array[tasmop] of string[11];
  81. Const
  82. {# First value of opcode enumeration }
  83. firstop = low(tasmop);
  84. {# Last value of opcode enumeration }
  85. lastop = high(tasmop);
  86. {*****************************************************************************
  87. Registers
  88. *****************************************************************************}
  89. {$packenum 1}
  90. type
  91. Toldregister = (
  92. R_NO,R_D0,R_D1,R_D2,R_D3,R_D4,R_D5,R_D6,R_D7,
  93. R_A0,R_A1,R_A2,R_A3,R_A4,R_A5,R_A6,R_SP,
  94. { PUSH/PULL- quick and dirty hack }
  95. R_SPPUSH,R_SPPULL,
  96. { misc. }
  97. R_CCR,R_FP0,R_FP1,R_FP2,R_FP3,R_FP4,R_FP5,R_FP6,
  98. R_FP7,R_FPCR,R_SR,R_SSP,R_DFC,R_SFC,R_VBR,R_FPSR,
  99. R_INTREGISTER,R_FLOATREGISTER);
  100. Tnewregister=word;
  101. Tregister=record
  102. enum:Toldregister;
  103. number:word;
  104. end;
  105. Tsuperregister=byte;
  106. Tsubregister=byte;
  107. {# Set type definition for registers }
  108. tregisterset = set of Toldregister;
  109. Tsupregset = set of Tsuperregister;
  110. {$packenum normal}
  111. { A type to store register locations for 64 Bit values. }
  112. tregister64 = packed record
  113. reglo,reghi : tregister;
  114. end;
  115. { alias for compact code }
  116. treg64 = tregister64;
  117. {New register coding:}
  118. {Special registers:}
  119. const
  120. NR_NO = $0000; {Invalid register}
  121. {Normal registers:}
  122. {General purpose registers:}
  123. NR_D0 = $0100; NR_D1 = $0200; NR_D2 = $0300;
  124. NR_D3 = $0400; NR_D4 = $0500; NR_D5 = $0600;
  125. NR_D6 = $0700; NR_D7 = $0800; NR_A0 = $0900;
  126. NR_A1 = $0A00; NR_A2 = $0B00; NR_A3 = $0C00;
  127. NR_A4 = $0D00; NR_A5 = $0E00; NR_A6 = $0F00;
  128. NR_A7 = $1000;
  129. {Super registers.}
  130. RS_D0 = $01; RS_D1 = $02; RS_D2 = $03;
  131. RS_D3 = $04; RS_D4 = $05; RS_D5 = $06;
  132. RS_D6 = $07; RS_D7 = $08; RS_A0 = $09;
  133. RS_A1 = $0A; RS_A2 = $0B; RS_A3 = $0C;
  134. RS_A4 = $0D; RS_A5 = $0E; RS_A6 = $0F;
  135. RS_A7 = $10;
  136. {Sub register numbers:}
  137. R_SUBL = $00; {8 bits}
  138. R_SUBW = $01; {16 bits}
  139. R_SUBD = $02; {32 bits}
  140. {The subregister that specifies the entire register.}
  141. R_SUBWHOLE = R_SUBD; {i386}
  142. {R_SUBWHOLE = R_SUBQ;} {Hammer}
  143. {Number of first and last superregister.}
  144. first_supreg = $01;
  145. last_supreg = $10;
  146. {# First register in the tregister enumeration }
  147. firstreg = low(Toldregister);
  148. {# Last register in the tregister enumeration }
  149. lastreg = R_FPSR;
  150. type
  151. {# Type definition for the array of string of register nnames }
  152. reg2strtable = array[firstreg..lastreg] of string[7];
  153. regname2regnumrec = record
  154. name:string[6];
  155. number:Tnewregister;
  156. end;
  157. const
  158. std_reg2str : reg2strtable =
  159. ('', 'd0','d1','d2','d3','d4','d5','d6','d7',
  160. 'a0','a1','a2','a3','a4','a5','a6','sp',
  161. '-(sp)','(sp)+',
  162. 'ccr','fp0','fp1','fp2','fp3','fp4','fp5',
  163. 'fp6','fp7','fpcr','sr','ssp','dfc',
  164. 'sfc','vbr','fpsr');
  165. {*****************************************************************************
  166. Conditions
  167. *****************************************************************************}
  168. {*****************************************************************************
  169. Conditions
  170. *****************************************************************************}
  171. type
  172. TAsmCond=(C_None,
  173. C_CC,C_LS,C_CS,C_LT,C_EQ,C_MI,C_F,C_NE,
  174. C_GE,C_PL,C_GT,C_T,C_HI,C_VC,C_LE,C_VS
  175. );
  176. const
  177. cond2str:array[TAsmCond] of string[3]=('',
  178. 'cc','ls','cs','lt','eq','mi','f','ne',
  179. 'ge','pl','gt','t','hi','vc','le','vs'
  180. );
  181. {*****************************************************************************
  182. Flags
  183. *****************************************************************************}
  184. type
  185. TResFlags = (
  186. F_E,F_NE,
  187. F_G,F_L,F_GE,F_LE,F_C,F_NC,F_A,F_AE,F_B,F_BE);
  188. {*****************************************************************************
  189. Reference
  190. *****************************************************************************}
  191. type
  192. trefoptions=(ref_none,ref_parafixup,ref_localfixup,ref_selffixup);
  193. { direction of address register : }
  194. { (An) (An)+ -(An) }
  195. tdirection = (dir_none,dir_inc,dir_dec);
  196. { reference record }
  197. preference = ^treference;
  198. treference = packed record
  199. base,
  200. index : tregister;
  201. scalefactor : byte;
  202. offset : longint;
  203. symbol : tasmsymbol;
  204. offsetfixup : longint;
  205. options : trefoptions;
  206. { indexed increment and decrement mode }
  207. { (An)+ and -(An) }
  208. direction : tdirection;
  209. end;
  210. { reference record }
  211. pparareference = ^tparareference;
  212. tparareference = packed record
  213. index : tregister;
  214. offset : longint;
  215. end;
  216. {*****************************************************************************
  217. Operands
  218. *****************************************************************************}
  219. { Types of operand }
  220. toptype=(top_none,top_reg,top_ref,top_const,top_symbol,top_reglist);
  221. tregisterlist = set of Toldregister;
  222. toper=record
  223. ot : longint;
  224. case typ : toptype of
  225. top_none : ();
  226. top_reg : (reg:tregister);
  227. top_ref : (ref:preference);
  228. top_const : (val:aword);
  229. top_symbol : (sym:tasmsymbol;symofs:longint);
  230. { used for pushing/popping multiple registers }
  231. top_reglist : (registerlist:Tsupregset);
  232. end;
  233. {*****************************************************************************
  234. Generic Location
  235. *****************************************************************************}
  236. type
  237. TLoc=(
  238. LOC_INVALID, { added for tracking problems}
  239. LOC_CONSTANT, { constant value }
  240. LOC_JUMP, { boolean results only, jump to false or true label }
  241. LOC_FLAGS, { boolean results only, flags are set }
  242. LOC_CREFERENCE, { in memory constant value reference (cannot change) }
  243. LOC_REFERENCE, { in memory value }
  244. LOC_REGISTER, { in a processor register }
  245. LOC_CREGISTER, { Constant register which shouldn't be modified }
  246. LOC_FPUREGISTER, { FPU stack }
  247. LOC_CFPUREGISTER, { if it is a FPU register variable on the fpu stack }
  248. { The m68k doesn't know multi media registers but this is for easier porting
  249. because several generic parts of the compiler use it. }
  250. LOC_MMREGISTER,
  251. { The m68k doesn't know multi media registers but this is for easier porting
  252. because several generic parts of the compiler use it. }
  253. LOC_CMMREGISTER
  254. );
  255. { tparamlocation describes where a parameter for a procedure is stored.
  256. References are given from the caller's point of view. The usual
  257. TLocation isn't used, because contains a lot of unnessary fields.
  258. }
  259. tparalocation = packed record
  260. size : TCGSize;
  261. loc : TLoc;
  262. sp_fixup : longint;
  263. case TLoc of
  264. LOC_REFERENCE : (reference : tparareference);
  265. { segment in reference at the same place as in loc_register }
  266. LOC_REGISTER,LOC_CREGISTER : (
  267. case longint of
  268. 1 : (register,registerhigh : tregister);
  269. { overlay a registerlow }
  270. 2 : (registerlow : tregister);
  271. { overlay a 64 Bit register type }
  272. 3 : (reg64 : tregister64);
  273. 4 : (register64 : tregister64);
  274. );
  275. end;
  276. tlocation = packed record
  277. loc : TLoc;
  278. size : TCGSize;
  279. case TLoc of
  280. LOC_FLAGS : (resflags : tresflags);
  281. LOC_CONSTANT : (
  282. case longint of
  283. 1 : (value : AWord);
  284. { can't do this, this layout depends on the host cpu. Use }
  285. { lo(valueqword)/hi(valueqword) instead (JM) }
  286. { 2 : (valuelow, valuehigh:AWord); }
  287. { overlay a complete 64 Bit value }
  288. 3 : (valueqword : qword);
  289. );
  290. LOC_CREFERENCE,
  291. LOC_REFERENCE : (reference : treference);
  292. { segment in reference at the same place as in loc_register }
  293. LOC_REGISTER,LOC_CREGISTER : (
  294. case longint of
  295. 1 : (register,registerhigh,segment : tregister);
  296. { overlay a registerlow }
  297. 2 : (registerlow : tregister);
  298. { overlay a 64 Bit register type }
  299. 3 : (reg64 : tregister64);
  300. 4 : (register64 : tregister64);
  301. );
  302. end;
  303. {*****************************************************************************
  304. Operand Sizes
  305. *****************************************************************************}
  306. { S_NO = No Size of operand }
  307. { S_B = 8-bit size operand }
  308. { S_W = 16-bit size operand }
  309. { S_L = 32-bit size operand }
  310. { Floating point types }
  311. { S_FS = single type (32 bit) }
  312. { S_FD = double/64bit integer }
  313. { S_FX = Extended type }
  314. topsize = (S_NO,S_B,S_W,S_L,S_FS,S_FD,S_FX,S_IQ);
  315. {*****************************************************************************
  316. Constants
  317. *****************************************************************************}
  318. const
  319. {# maximum number of operands in assembler instruction }
  320. max_operands = 4;
  321. lvaluelocations = [LOC_REFERENCE,LOC_CFPUREGISTER,LOC_CREGISTER];
  322. {# Constant defining possibly all registers which might require saving }
  323. ALL_REGISTERS = [R_D1..R_FPCR];
  324. ALL_INTREGISTERS = [1..255];
  325. general_registers = [R_D0..R_D7];
  326. general_superregisters = [RS_D0..RS_D7];
  327. {# low and high of the available maximum width integer general purpose }
  328. { registers }
  329. LoGPReg = R_D0;
  330. HiGPReg = R_D7;
  331. {# low and high of every possible width general purpose register (same as }
  332. { above on most architctures apart from the 80x86) }
  333. LoReg = LoGPReg;
  334. HiReg = HiGPReg;
  335. { Table of registers which can be allocated by the code generator
  336. internally, when generating the code.
  337. legend:
  338. xxxregs = set of all possibly used registers of that type in the code
  339. generator
  340. usableregsxxx = set of all 32bit components of registers that can be
  341. possible allocated to a regvar or using getregisterxxx (this
  342. excludes registers which can be only used for parameter
  343. passing on ABI's that define this)
  344. c_countusableregsxxx = amount of registers in the usableregsxxx set }
  345. maxintregs = 8;
  346. intregs = [R_D0..R_D7];
  347. usableregsint = [RS_D2..RS_D7];
  348. c_countusableregsint = 6;
  349. maxfpuregs = 8;
  350. fpuregs = [R_FP0..R_FP7];
  351. usableregsfpu = [R_FP2..R_FP7];
  352. c_countusableregsfpu = 6;
  353. mmregs = [];
  354. usableregsmm = [];
  355. c_countusableregsmm = 0;
  356. maxaddrregs = 8;
  357. addrregs = [R_A0..R_SP];
  358. usableregsaddr = [RS_A2..RS_A4];
  359. c_countusableregsaddr = 3;
  360. { The first register in the usableregsint array }
  361. firstsaveintreg = RS_D2;
  362. { The last register in the usableregsint array }
  363. lastsaveintreg = RS_D7;
  364. { The first register in the usableregsfpu array }
  365. firstsavefpureg = R_FP2;
  366. { The last register in the usableregsfpu array }
  367. lastsavefpureg = R_FP7;
  368. { these constants are m68k specific }
  369. { The first register in the usableregsaddr array }
  370. firstsaveaddrreg = RS_A2;
  371. { The last register in the usableregsaddr array }
  372. lastsaveaddrreg = RS_A4;
  373. firstsavemmreg = R_NO;
  374. lastsavemmreg = R_NO;
  375. {
  376. Defines the maxinum number of integer registers which can be used as variable registers
  377. }
  378. maxvarregs = 6;
  379. { Array of integer registers which can be used as variable registers }
  380. varregs : Array [1..maxvarregs] of Toldregister =
  381. (R_D2,R_D3,R_D4,R_D5,R_D6,R_D7);
  382. {
  383. Defines the maxinum number of float registers which can be used as variable registers
  384. }
  385. maxfpuvarregs = 6;
  386. { Array of float registers which can be used as variable registers }
  387. fpuvarregs : Array [1..maxfpuvarregs] of Toldregister =
  388. (R_FP2,R_FP3,R_FP4,R_FP5,R_FP6,R_FP7);
  389. {
  390. Defines the number of integer registers which are used in the ABI to pass parameters
  391. (might be empty on systems which use the stack to pass parameters)
  392. }
  393. max_param_regs_int = 0;
  394. {param_regs_int: Array[1..max_param_regs_int] of tregister =
  395. (R_3,R_4,R_5,R_6,R_7,R_8,R_9,R_10);}
  396. {
  397. Defines the number of float registers which are used in the ABI to pass parameters
  398. (might be empty on systems which use the stack to pass parameters)
  399. }
  400. max_param_regs_fpu = 0;
  401. {param_regs_fpu: Array[1..max_param_regs_fpu] of tregister =
  402. (R_F1,R_F2,R_F3,R_F4,R_F5,R_F6,R_F7,R_F8,R_F9,R_F10,R_F11,R_F12,R_F13);}
  403. {
  404. Defines the number of mmx registers which are used in the ABI to pass parameters
  405. (might be empty on systems which use the stack to pass parameters)
  406. }
  407. max_param_regs_mm = 0;
  408. {param_regs_mm: Array[1..max_param_regs_mm] of tregister =
  409. (R_M1,R_M2,R_M3,R_M4,R_M5,R_M6,R_M7,R_M8,R_M9,R_M10,R_M11,R_M12,R_M13);}
  410. {# Registers which are defined as scratch integer and no need to save across
  411. routine calls or in assembler blocks.
  412. }
  413. max_scratch_regs = 4;
  414. scratch_regs: Array[1..max_scratch_regs] of Tsuperregister = (RS_D0,RS_D1,RS_A0,RS_A1);
  415. {*****************************************************************************
  416. Default generic sizes
  417. *****************************************************************************}
  418. {# Defines the default address size for a processor, }
  419. OS_ADDR = OS_32;
  420. {# the natural int size for a processor, }
  421. OS_INT = OS_32;
  422. {# the maximum float size for a processor, }
  423. OS_FLOAT = OS_F64;
  424. {# the size of a vector register for a processor }
  425. OS_VECTOR = OS_M128;
  426. {*****************************************************************************
  427. GDB Information
  428. *****************************************************************************}
  429. {# Register indexes for stabs information, when some
  430. parameters or variables are stored in registers.
  431. Taken from m68kelf.h (DBX_REGISTER_NUMBER)
  432. from GCC 3.x source code.
  433. This is not compatible with the m68k-sun
  434. implementation.
  435. }
  436. stab_regindex : array[firstreg..lastreg] of shortint =
  437. (-1, { R_NO }
  438. 0,1,2,3,4,5,6,7, { R_D0..R_D7 }
  439. 8,9,10,11,12,13,14,15, { R_A0..R_A7 }
  440. -1,-1,-1, { R_SPPUSH, R_SPPULL, R_CCR }
  441. 18,19,20,21,22,23,24,25, { R_FP0..R_FP7 }
  442. -1,-1,-1,-1,-1,-1,-1);
  443. {*****************************************************************************
  444. Generic Register names
  445. *****************************************************************************}
  446. {# Stack pointer register }
  447. stack_pointer_reg = R_SP;
  448. NR_STACK_POINTER_REG = NR_A7;
  449. RS_STACK_POINTER_REG = RS_A7;
  450. {# Frame pointer register }
  451. frame_pointer_reg = R_A6;
  452. NR_FRAME_POINTER_REG = NR_A6;
  453. RS_FRAME_POINTER_REG = RS_A6;
  454. {# Self pointer register : contains the instance address of an
  455. object or class. }
  456. self_pointer_reg = R_A5;
  457. NR_SELF_POINTER_REG = NR_A5;
  458. RS_SELF_POINTER_REG = RS_A5;
  459. {# Register for addressing absolute data in a position independant way,
  460. such as in PIC code. The exact meaning is ABI specific. For
  461. further information look at GCC source : PIC_OFFSET_TABLE_REGNUM
  462. }
  463. pic_offset_reg = R_A5;
  464. {# Results are returned in this register (32-bit values) }
  465. accumulator = R_D0;
  466. NR_ACCUMULATOR = NR_D0;
  467. RS_ACCUMULATOR = RS_D0;
  468. {the return_result_reg, is used inside the called function to store its return
  469. value when that is a scalar value otherwise a pointer to the address of the
  470. result is placed inside it}
  471. return_result_reg = accumulator;
  472. NR_RETURN_RESULT_REG = NR_ACCUMULATOR;
  473. RS_RETURN_RESULT_REG = RS_ACCUMULATOR;
  474. {the function_result_reg contains the function result after a call to a scalar
  475. function othewise it contains a pointer to the returned result}
  476. function_result_reg = accumulator;
  477. {# Hi-Results are returned in this register (64-bit value high register) }
  478. accumulatorhigh = R_D1;
  479. NR_ACCUMULATORHIGH = NR_D1;
  480. RS_ACCUMULATORHIGH = RS_D1;
  481. {# Floating point results will be placed into this register }
  482. FPU_RESULT_REG = R_FP0;
  483. mmresultreg = R_NO;
  484. {*****************************************************************************
  485. GCC /ABI linking information
  486. *****************************************************************************}
  487. {# Registers which must be saved when calling a routine declared as
  488. cppdecl, cdecl, stdcall, safecall, palmossyscall. The registers
  489. saved should be the ones as defined in the target ABI and / or GCC.
  490. This value can be deduced from CALLED_USED_REGISTERS array in the
  491. GCC source.
  492. }
  493. std_saved_registers = [RS_D2..RS_D7,RS_A2..RS_A5];
  494. {# Required parameter alignment when calling a routine declared as
  495. stdcall and cdecl. The alignment value should be the one defined
  496. by GCC or the target ABI.
  497. The value of this constant is equal to the constant
  498. PARM_BOUNDARY / BITS_PER_UNIT in the GCC source.
  499. }
  500. std_param_align = 4; { for 32-bit version only }
  501. {*****************************************************************************
  502. CPU Dependent Constants
  503. *****************************************************************************}
  504. {*****************************************************************************
  505. Helpers
  506. *****************************************************************************}
  507. function is_calljmp(o:tasmop):boolean;
  508. procedure inverse_flags(var r : TResFlags);
  509. function flags_to_cond(const f: TResFlags) : TAsmCond;
  510. procedure convert_register_to_enum(var r:Tregister);
  511. function cgsize2subreg(s:Tcgsize):Tsubregister;
  512. function supreg_name(r:Tsuperregister):string;
  513. implementation
  514. uses
  515. verbose;
  516. {*****************************************************************************
  517. Helpers
  518. *****************************************************************************}
  519. function is_calljmp(o:tasmop):boolean;
  520. begin
  521. is_calljmp := false;
  522. if o in [A_BXX,A_FBXX,A_DBXX,A_BCC..A_BVS,A_DBCC..A_DBVS,A_FBEQ..A_FSNGLE,
  523. A_JSR,A_BSR,A_JMP] then
  524. is_calljmp := true;
  525. end;
  526. procedure inverse_flags(var r: TResFlags);
  527. const flagsinvers : array[F_E..F_BE] of tresflags =
  528. (F_NE,F_E,
  529. F_LE,F_GE,
  530. F_L,F_G,
  531. F_NC,F_C,
  532. F_BE,F_B,
  533. F_AE,F_A);
  534. begin
  535. r:=flagsinvers[r];
  536. end;
  537. function flags_to_cond(const f: TResFlags) : TAsmCond;
  538. const flags2cond: array[tresflags] of tasmcond = (
  539. C_EQ,{F_E equal}
  540. C_NE,{F_NE not equal}
  541. C_GT,{F_G gt signed}
  542. C_LT,{F_L lt signed}
  543. C_GE,{F_GE ge signed}
  544. C_LE,{F_LE le signed}
  545. C_CS,{F_C carry set}
  546. C_CC,{F_NC carry clear}
  547. C_HI,{F_A gt unsigned}
  548. C_CC,{F_AE ge unsigned}
  549. C_CS,{F_B lt unsigned}
  550. C_LS);{F_BE le unsigned}
  551. begin
  552. flags_to_cond := flags2cond[f];
  553. end;
  554. procedure convert_register_to_enum(var r:Tregister);
  555. begin
  556. if r.enum = R_INTREGISTER then
  557. case r.number of
  558. NR_NO: r.enum:= R_NO;
  559. NR_D0: r.enum:= R_D0;
  560. NR_D1: r.enum:= R_D1;
  561. NR_D2: r.enum:= R_D2;
  562. NR_D3: r.enum:= R_D3;
  563. NR_D4: r.enum:= R_D4;
  564. NR_D5: r.enum:= R_D5;
  565. NR_D6: r.enum:= R_D6;
  566. NR_D7: r.enum:= R_D7;
  567. NR_A0: r.enum:= R_A0;
  568. NR_A1: r.enum:= R_A1;
  569. NR_A2: r.enum:= R_A2;
  570. NR_A3: r.enum:= R_A3;
  571. NR_A4: r.enum:= R_A4;
  572. NR_A5: r.enum:= R_A5;
  573. NR_A6: r.enum:= R_A6;
  574. NR_A7: r.enum:= R_SP;
  575. else
  576. internalerror(200301082);
  577. end;
  578. end;
  579. function cgsize2subreg(s:Tcgsize):Tsubregister;
  580. begin
  581. case s of
  582. OS_8,OS_S8:
  583. cgsize2subreg:=R_SUBL;
  584. OS_16,OS_S16:
  585. cgsize2subreg:=R_SUBW;
  586. OS_32,OS_S32:
  587. cgsize2subreg:=R_SUBD;
  588. else
  589. internalerror(200301231);
  590. end;
  591. end;
  592. function supreg_name(r:Tsuperregister):string;
  593. var s:string[4];
  594. const supreg_names:array[0..last_supreg] of string[4]=
  595. ('INV',
  596. 'd0','d1','d2','d3','d4','d5','d6','d7',
  597. 'a0','a1','a2','a3','a4','a5','a6','sp');
  598. begin
  599. if r in [0..last_supreg] then
  600. supreg_name:=supreg_names[r]
  601. else
  602. begin
  603. str(r,s);
  604. supreg_name:='reg'+s;
  605. end;
  606. end;
  607. end.
  608. {
  609. $Log$
  610. Revision 1.18 2003-02-19 22:00:16 daniel
  611. * Code generator converted to new register notation
  612. - Horribily outdated todo.txt removed
  613. Revision 1.17 2003/02/02 19:25:54 carl
  614. * Several bugfixes for m68k target (register alloc., opcode emission)
  615. + VIS target
  616. + Generic add more complete (still not verified)
  617. Revision 1.16 2003/01/09 15:49:56 daniel
  618. * Added register conversion
  619. Revision 1.15 2003/01/08 18:43:57 daniel
  620. * Tregister changed into a record
  621. Revision 1.14 2002/11/30 23:33:03 carl
  622. * merges from Pierre's fixes in m68k fixes branch
  623. Revision 1.13 2002/11/17 18:26:16 mazen
  624. * fixed a compilation bug accmulator-->accumulator, in definition of return_result_reg
  625. Revision 1.12 2002/11/17 17:49:09 mazen
  626. + return_result_reg and function_result_reg are now used, in all plateforms, to pass functions result between called function and its caller. See the explanation of each one
  627. Revision 1.11 2002/10/14 16:32:36 carl
  628. + flag_2_cond implemented
  629. Revision 1.10 2002/08/18 09:02:12 florian
  630. * fixed compilation problems
  631. Revision 1.9 2002/08/15 08:13:54 carl
  632. - a_load_sym_ofs_reg removed
  633. * loadvmt now calls loadaddr_ref_reg instead
  634. Revision 1.8 2002/08/14 18:41:47 jonas
  635. - remove valuelow/valuehigh fields from tlocation, because they depend
  636. on the endianess of the host operating system -> difficult to get
  637. right. Use lo/hi(location.valueqword) instead (remember to use
  638. valueqword and not value!!)
  639. Revision 1.7 2002/08/13 21:40:58 florian
  640. * more fixes for ppc calling conventions
  641. Revision 1.6 2002/08/13 18:58:54 carl
  642. + m68k problems with cvs fixed?()!
  643. Revision 1.4 2002/08/12 15:08:44 carl
  644. + stab register indexes for powerpc (moved from gdb to cpubase)
  645. + tprocessor enumeration moved to cpuinfo
  646. + linker in target_info is now a class
  647. * many many updates for m68k (will soon start to compile)
  648. - removed some ifdef or correct them for correct cpu
  649. Revision 1.3 2002/07/29 17:51:32 carl
  650. + restart m68k support
  651. }