cgobj.pas 140 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432
  1. {
  2. Copyright (c) 1998-2005 by Florian Klaempfl
  3. Member of the Free Pascal development team
  4. This unit implements the basic code generator object
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. {# @abstract(Abstract code generator unit)
  19. Abstreact code generator unit. This contains the base class
  20. to implement for all new supported processors.
  21. WARNING: None of the routines implemented in these modules,
  22. or their descendants, should use the temp. allocator, as
  23. these routines may be called inside genentrycode, and the
  24. stack frame is already setup!
  25. }
  26. unit cgobj;
  27. {$i fpcdefs.inc}
  28. interface
  29. uses
  30. globtype,constexp,
  31. cpubase,cgbase,cgutils,parabase,
  32. aasmbase,aasmtai,aasmdata,aasmcpu,
  33. symconst,symtype,symdef,rgobj
  34. ;
  35. type
  36. talignment = (AM_NATURAL,AM_NONE,AM_2BYTE,AM_4BYTE,AM_8BYTE);
  37. {# @abstract(Abstract code generator)
  38. This class implements an abstract instruction generator. Some of
  39. the methods of this class are generic, while others must
  40. be overridden for all new processors which will be supported
  41. by Free Pascal. For 32-bit processors, the base class
  42. should be @link(tcg64f32) and not @var(tcg).
  43. }
  44. { tcg }
  45. tcg = class
  46. { how many times is this current code executed }
  47. executionweight : longint;
  48. alignment : talignment;
  49. rg : array[tregistertype] of trgobj;
  50. {$if defined(cpu8bitalu) or defined(cpu16bitalu)}
  51. has_next_reg: bitpacked array[TSuperRegister] of boolean;
  52. {$endif cpu8bitalu or cpu16bitalu}
  53. {$ifdef flowgraph}
  54. aktflownode:word;
  55. {$endif}
  56. {************************************************}
  57. { basic routines }
  58. constructor create;
  59. {# Initialize the register allocators needed for the codegenerator.}
  60. procedure init_register_allocators;virtual;
  61. {# Clean up the register allocators needed for the codegenerator.}
  62. procedure done_register_allocators;virtual;
  63. {# Set whether live_start or live_end should be updated when allocating registers, needed when e.g. generating initcode after the rest of the code. }
  64. procedure set_regalloc_live_range_direction(dir: TRADirection);
  65. {$ifdef flowgraph}
  66. procedure init_flowgraph;
  67. procedure done_flowgraph;
  68. {$endif}
  69. {# Gets a register suitable to do integer operations on.}
  70. function getintregister(list:TAsmList;size:Tcgsize):Tregister;virtual;
  71. {# Gets a register suitable to do integer operations on.}
  72. function getaddressregister(list:TAsmList):Tregister;virtual;
  73. function getfpuregister(list:TAsmList;size:Tcgsize):Tregister;virtual;
  74. function getmmregister(list:TAsmList;size:Tcgsize):Tregister;virtual;
  75. function getflagregister(list:TAsmList;size:Tcgsize):Tregister;virtual;
  76. function gettempregister(list:TAsmList):Tregister;virtual;
  77. {Does the generic cg need SIMD registers, like getmmxregister? Or should
  78. the cpu specific child cg object have such a method?}
  79. {$if defined(cpu8bitalu) or defined(cpu16bitalu)}
  80. {# returns the next virtual register }
  81. function GetNextReg(const r: TRegister): TRegister;virtual;
  82. {$endif cpu8bitalu or cpu16bitalu}
  83. {$ifdef cpu8bitalu}
  84. {# returns the register with the offset of ofs of a continuous set of register starting with r }
  85. function GetOffsetReg(const r : TRegister;ofs : shortint) : TRegister;virtual;abstract;
  86. {# returns the register with the offset of ofs of a continuous set of register starting with r and being continued with rhi }
  87. function GetOffsetReg64(const r,rhi: TRegister;ofs : shortint): TRegister;virtual;abstract;
  88. {$endif cpu8bitalu}
  89. procedure add_reg_instruction(instr:Tai;r:tregister);virtual;
  90. procedure add_move_instruction(instr:Taicpu);virtual;
  91. function uses_registers(rt:Tregistertype):boolean;virtual;
  92. {# Get a specific register.}
  93. procedure getcpuregister(list:TAsmList;r:Tregister);virtual;
  94. procedure ungetcpuregister(list:TAsmList;r:Tregister);virtual;
  95. {# Get multiple registers specified.}
  96. procedure alloccpuregisters(list:TAsmList;rt:Tregistertype;const r:Tcpuregisterset);virtual;
  97. {# Free multiple registers specified.}
  98. procedure dealloccpuregisters(list:TAsmList;rt:Tregistertype;const r:Tcpuregisterset);virtual;
  99. procedure allocallcpuregisters(list:TAsmList);virtual;
  100. procedure deallocallcpuregisters(list:TAsmList);virtual;
  101. procedure do_register_allocation(list:TAsmList;headertai:tai);virtual;
  102. procedure translate_register(var reg : tregister);
  103. function makeregsize(list:TAsmList;reg:Tregister;size:Tcgsize):Tregister; virtual;
  104. {# Emit a label to the instruction stream. }
  105. procedure a_label(list : TAsmList;l : tasmlabel);virtual;
  106. {# Allocates register r by inserting a pai_realloc record }
  107. procedure a_reg_alloc(list : TAsmList;r : tregister);
  108. {# Deallocates register r by inserting a pa_regdealloc record}
  109. procedure a_reg_dealloc(list : TAsmList;r : tregister);
  110. { Synchronize register, make sure it is still valid }
  111. procedure a_reg_sync(list : TAsmList;r : tregister);
  112. {# Pass a parameter, which is located in a register, to a routine.
  113. This routine should push/send the parameter to the routine, as
  114. required by the specific processor ABI and routine modifiers.
  115. It must generate register allocation information for the cgpara in
  116. case it consists of cpuregisters.
  117. @param(size size of the operand in the register)
  118. @param(r register source of the operand)
  119. @param(cgpara where the parameter will be stored)
  120. }
  121. procedure a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : TCGPara);virtual;
  122. {# Pass a parameter, which is a constant, to a routine.
  123. A generic version is provided. This routine should
  124. be overridden for optimization purposes if the cpu
  125. permits directly sending this type of parameter.
  126. It must generate register allocation information for the cgpara in
  127. case it consists of cpuregisters.
  128. @param(size size of the operand in constant)
  129. @param(a value of constant to send)
  130. @param(cgpara where the parameter will be stored)
  131. }
  132. procedure a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : TCGPara);virtual;
  133. {# Pass the value of a parameter, which is located in memory, to a routine.
  134. A generic version is provided. This routine should
  135. be overridden for optimization purposes if the cpu
  136. permits directly sending this type of parameter.
  137. It must generate register allocation information for the cgpara in
  138. case it consists of cpuregisters.
  139. @param(size size of the operand in constant)
  140. @param(r Memory reference of value to send)
  141. @param(cgpara where the parameter will be stored)
  142. }
  143. procedure a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : TCGPara);virtual;
  144. protected
  145. procedure a_load_ref_cgparalocref(list: TAsmList; sourcesize: tcgsize; sizeleft: tcgint; const ref, paralocref: treference; const cgpara: tcgpara; const location: PCGParaLocation); virtual;
  146. public
  147. {# Pass the value of a parameter, which can be located either in a register or memory location,
  148. to a routine.
  149. A generic version is provided.
  150. @param(l location of the operand to send)
  151. @param(nr parameter number (starting from one) of routine (from left to right))
  152. @param(cgpara where the parameter will be stored)
  153. }
  154. procedure a_load_loc_cgpara(list : TAsmList;const l : tlocation;const cgpara : TCGPara);
  155. {# Pass the address of a reference to a routine. This routine
  156. will calculate the address of the reference, and pass this
  157. calculated address as a parameter.
  158. It must generate register allocation information for the cgpara in
  159. case it consists of cpuregisters.
  160. A generic version is provided. This routine should
  161. be overridden for optimization purposes if the cpu
  162. permits directly sending this type of parameter.
  163. @param(r reference to get address from)
  164. @param(nr parameter number (starting from one) of routine (from left to right))
  165. }
  166. procedure a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : TCGPara);virtual;
  167. {# Load a cgparaloc into a memory reference.
  168. It must generate register allocation information for the cgpara in
  169. case it consists of cpuregisters.
  170. @param(paraloc the source parameter sublocation)
  171. @param(ref the destination reference)
  172. @param(sizeleft indicates the total number of bytes left in all of
  173. the remaining sublocations of this parameter (the current
  174. sublocation and all of the sublocations coming after it).
  175. In case this location is also a reference, it is assumed
  176. to be the final part sublocation of the parameter and that it
  177. contains all of the "sizeleft" bytes).)
  178. @param(align the alignment of the paraloc in case it's a reference)
  179. }
  180. procedure a_load_cgparaloc_ref(list : TAsmList;const paraloc : TCGParaLocation;const ref : treference;sizeleft : tcgint;align : longint);
  181. {# Load a cgparaloc into any kind of register (int, fp, mm).
  182. @param(regsize the size of the destination register)
  183. @param(paraloc the source parameter sublocation)
  184. @param(reg the destination register)
  185. @param(align the alignment of the paraloc in case it's a reference)
  186. }
  187. procedure a_load_cgparaloc_anyreg(list : TAsmList;regsize : tcgsize;const paraloc : TCGParaLocation;reg : tregister;align : longint);
  188. { Remarks:
  189. * If a method specifies a size you have only to take care
  190. of that number of bits, i.e. load_const_reg with OP_8 must
  191. only load the lower 8 bit of the specified register
  192. the rest of the register can be undefined
  193. if necessary the compiler will call a method
  194. to zero or sign extend the register
  195. * The a_load_XX_XX with OP_64 needn't to be
  196. implemented for 32 bit
  197. processors, the code generator takes care of that
  198. * the addr size is for work with the natural pointer
  199. size
  200. * the procedures without fpu/mm are only for integer usage
  201. * normally the first location is the source and the
  202. second the destination
  203. }
  204. {# Emits instruction to call the method specified by symbol name.
  205. This routine must be overridden for each new target cpu.
  206. }
  207. procedure a_call_name(list : TAsmList;const s : string; weak: boolean);virtual; abstract;
  208. procedure a_call_reg(list : TAsmList;reg : tregister);virtual; abstract;
  209. { same as a_call_name, might be overridden on certain architectures to emit
  210. static calls without usage of a got trampoline }
  211. procedure a_call_name_static(list : TAsmList;const s : string);virtual;
  212. { move instructions }
  213. procedure a_load_const_reg(list : TAsmList;size : tcgsize;a : tcgint;register : tregister);virtual; abstract;
  214. procedure a_load_const_ref(list : TAsmList;size : tcgsize;a : tcgint;const ref : treference);virtual;
  215. procedure a_load_const_loc(list : TAsmList;a : tcgint;const loc : tlocation);
  216. procedure a_load_reg_ref(list : TAsmList;fromsize,tosize : tcgsize;register : tregister;const ref : treference);virtual; abstract;
  217. procedure a_load_reg_ref_unaligned(list : TAsmList;fromsize,tosize : tcgsize;register : tregister;const ref : treference);virtual;
  218. procedure a_load_reg_reg(list : TAsmList;fromsize,tosize : tcgsize;reg1,reg2 : tregister);virtual; abstract;
  219. procedure a_load_reg_loc(list : TAsmList;fromsize : tcgsize;reg : tregister;const loc: tlocation);
  220. procedure a_load_ref_reg(list : TAsmList;fromsize,tosize : tcgsize;const ref : treference;register : tregister);virtual; abstract;
  221. procedure a_load_ref_reg_unaligned(list : TAsmList;fromsize,tosize : tcgsize;const ref : treference;register : tregister);virtual;
  222. procedure a_load_ref_ref(list : TAsmList;fromsize,tosize : tcgsize;const sref : treference;const dref : treference);virtual;
  223. procedure a_load_loc_reg(list : TAsmList;tosize: tcgsize; const loc: tlocation; reg : tregister);
  224. procedure a_load_loc_ref(list : TAsmList;tosize: tcgsize; const loc: tlocation; const ref : treference);
  225. procedure a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);virtual; abstract;
  226. { bit scan instructions }
  227. procedure a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; srcsize, dstsize: tcgsize; src, dst: TRegister); virtual;
  228. { Multiplication with doubling result size.
  229. dstlo or dsthi may be NR_NO, in which case corresponding half of result is discarded. }
  230. procedure a_mul_reg_reg_pair(list: TAsmList; size: tcgsize; src1,src2,dstlo,dsthi: TRegister);virtual;
  231. { fpu move instructions }
  232. procedure a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize:tcgsize; reg1, reg2: tregister); virtual; abstract;
  233. procedure a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister); virtual; abstract;
  234. procedure a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference); virtual; abstract;
  235. procedure a_loadfpu_ref_ref(list: TAsmList; fromsize, tosize: tcgsize; const ref1,ref2: treference);
  236. procedure a_loadfpu_loc_reg(list: TAsmList; tosize: tcgsize; const loc: tlocation; const reg: tregister);
  237. procedure a_loadfpu_reg_loc(list: TAsmList; fromsize: tcgsize; const reg: tregister; const loc: tlocation);
  238. procedure a_loadfpu_reg_cgpara(list : TAsmList;size : tcgsize;const r : tregister;const cgpara : TCGPara);virtual;
  239. procedure a_loadfpu_ref_cgpara(list : TAsmList;size : tcgsize;const ref : treference;const cgpara : TCGPara);virtual;
  240. procedure a_loadfpu_intreg_reg(list: TAsmList; fromsize, tosize : tcgsize; intreg, fpureg: tregister); virtual;
  241. { vector register move instructions }
  242. procedure a_loadmm_reg_reg(list: TAsmList; fromsize, tosize : tcgsize;reg1, reg2: tregister;shuffle : pmmshuffle); virtual;
  243. procedure a_loadmm_ref_reg(list: TAsmList; fromsize, tosize : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle); virtual;
  244. procedure a_loadmm_reg_ref(list: TAsmList; fromsize, tosize : tcgsize;reg: tregister; const ref: treference;shuffle : pmmshuffle); virtual;
  245. procedure a_loadmm_loc_reg(list: TAsmList; size: tcgsize; const loc: tlocation; const reg: tregister;shuffle : pmmshuffle);
  246. procedure a_loadmm_reg_loc(list: TAsmList; size: tcgsize; const reg: tregister; const loc: tlocation;shuffle : pmmshuffle);
  247. procedure a_loadmm_reg_cgpara(list: TAsmList; size: tcgsize; reg: tregister;const cgpara : TCGPara;shuffle : pmmshuffle); virtual;
  248. procedure a_loadmm_ref_cgpara(list: TAsmList; size: tcgsize; const ref: treference;const cgpara : TCGPara;shuffle : pmmshuffle); virtual;
  249. procedure a_loadmm_loc_cgpara(list: TAsmList; const loc: tlocation; const cgpara : TCGPara;shuffle : pmmshuffle); virtual;
  250. procedure a_opmm_reg_reg(list: TAsmList; Op: TOpCG; size : tcgsize;src,dst: tregister;shuffle : pmmshuffle); virtual;
  251. procedure a_opmm_ref_reg(list: TAsmList; Op: TOpCG; size : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle); virtual;
  252. procedure a_opmm_loc_reg(list: TAsmList; Op: TOpCG; size : tcgsize;const loc: tlocation; reg: tregister;shuffle : pmmshuffle); virtual;
  253. procedure a_opmm_reg_ref(list: TAsmList; Op: TOpCG; size : tcgsize;reg: tregister;const ref: treference; shuffle : pmmshuffle); virtual;
  254. procedure a_opmm_loc_reg_reg(list: TAsmList;Op : TOpCG;size : tcgsize;const loc : tlocation;src,dst : tregister;shuffle : pmmshuffle); virtual;
  255. procedure a_opmm_reg_reg_reg(list: TAsmList; Op: TOpCG; size : tcgsize;src1,src2,dst: tregister;shuffle : pmmshuffle); virtual;
  256. procedure a_opmm_ref_reg_reg(list: TAsmList; Op: TOpCG; size : tcgsize;const ref: treference; src,dst: tregister;shuffle : pmmshuffle); virtual;
  257. procedure a_loadmm_intreg_reg(list: TAsmList; fromsize, tosize : tcgsize; intreg, mmreg: tregister; shuffle: pmmshuffle); virtual;
  258. procedure a_loadmm_reg_intreg(list: TAsmList; fromsize, tosize : tcgsize; mmreg, intreg: tregister; shuffle : pmmshuffle); virtual;
  259. { basic arithmetic operations }
  260. procedure a_op_const_reg(list : TAsmList; Op: TOpCG; size: TCGSize; a: tcgint; reg: TRegister); virtual; abstract;
  261. procedure a_op_const_ref(list : TAsmList; Op: TOpCG; size: TCGSize; a: tcgint; const ref: TReference); virtual;
  262. procedure a_op_const_loc(list : TAsmList; Op: TOpCG; a: tcgint; const loc: tlocation);
  263. procedure a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; reg1, reg2: TRegister); virtual; abstract;
  264. procedure a_op_reg_ref(list : TAsmList; Op: TOpCG; size: TCGSize; reg: TRegister; const ref: TReference); virtual;
  265. procedure a_op_ref_reg(list : TAsmList; Op: TOpCG; size: TCGSize; const ref: TReference; reg: TRegister); virtual;
  266. procedure a_op_reg_loc(list : TAsmList; Op: TOpCG; reg: tregister; const loc: tlocation);
  267. procedure a_op_loc_reg(list : TAsmList; Op: TOpCG; size: TCGSize; const loc: tlocation; reg: tregister);
  268. procedure a_op_ref_loc(list : TAsmList; Op: TOpCG; const ref: TReference; const loc: tlocation);
  269. { trinary operations for processors that support them, 'emulated' }
  270. { on others. None with "ref" arguments since I don't think there }
  271. { are any processors that support it (JM) }
  272. procedure a_op_const_reg_reg(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister); virtual;
  273. procedure a_op_reg_reg_reg(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister); virtual;
  274. procedure a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister;setflags : boolean;var ovloc : tlocation); virtual;
  275. procedure a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation); virtual;
  276. { unary operations (not, neg) }
  277. procedure a_op_reg(list : TAsmList; Op: TOpCG; size: TCGSize; reg: TRegister); virtual;
  278. procedure a_op_ref(list : TAsmList; Op: TOpCG; size: TCGSize; const ref: TReference); virtual;
  279. procedure a_op_loc(list : TAsmList; Op: TOpCG; const loc: tlocation);
  280. { comparison operations }
  281. procedure a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;reg : tregister;
  282. l : tasmlabel); virtual;
  283. procedure a_cmp_const_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;const ref : treference;
  284. l : tasmlabel); virtual;
  285. procedure a_cmp_const_loc_label(list: TAsmList; size: tcgsize;cmp_op: topcmp; a: tcgint; const loc: tlocation;
  286. l : tasmlabel);
  287. procedure a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel); virtual; abstract;
  288. procedure a_cmp_ref_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp; const ref: treference; reg : tregister; l : tasmlabel); virtual;
  289. procedure a_cmp_reg_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg : tregister; const ref: treference; l : tasmlabel); virtual;
  290. procedure a_cmp_loc_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp; const loc: tlocation; reg : tregister; l : tasmlabel);
  291. procedure a_cmp_reg_loc_label(list : TAsmList;size : tcgsize;cmp_op : topcmp; reg: tregister; const loc: tlocation; l : tasmlabel);
  292. procedure a_cmp_ref_loc_label(list: TAsmList; size: tcgsize;cmp_op: topcmp; const ref: treference; const loc: tlocation;
  293. l : tasmlabel);
  294. procedure a_jmp_name(list : TAsmList;const s : string); virtual; abstract;
  295. procedure a_jmp_always(list : TAsmList;l: tasmlabel); virtual; abstract;
  296. {$ifdef cpuflags}
  297. procedure a_jmp_flags(list : TAsmList;const f : TResFlags;l: tasmlabel); virtual; abstract;
  298. {# Depending on the value to check in the flags, either sets the register reg to one (if the flag is set)
  299. or zero (if the flag is cleared). The size parameter indicates the destination size register.
  300. }
  301. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: tresflags; reg: TRegister); virtual; abstract;
  302. procedure g_flags2ref(list: TAsmList; size: TCgSize; const f: tresflags; const ref:TReference); virtual;
  303. {$endif cpuflags}
  304. {
  305. This routine tries to optimize the op_const_reg/ref opcode, and should be
  306. called at the start of a_op_const_reg/ref. It returns the actual opcode
  307. to emit, and the constant value to emit. This function can opcode OP_NONE to
  308. remove the opcode and OP_MOVE to replace it with a simple load
  309. @param(size Size of the operand in constant)
  310. @param(op The opcode to emit, returns the opcode which must be emitted)
  311. @param(a The constant which should be emitted, returns the constant which must
  312. be emitted)
  313. }
  314. procedure optimize_op_const(size: TCGSize; var op: topcg; var a : tcgint);virtual;
  315. {# This should emit the opcode to copy len bytes from the source
  316. to destination.
  317. It must be overridden for each new target processor.
  318. @param(source Source reference of copy)
  319. @param(dest Destination reference of copy)
  320. }
  321. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);virtual; abstract;
  322. {# This should emit the opcode to copy len bytes from the an unaligned source
  323. to destination.
  324. It must be overridden for each new target processor.
  325. @param(source Source reference of copy)
  326. @param(dest Destination reference of copy)
  327. }
  328. procedure g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : tcgint);virtual;
  329. {# Generates overflow checking code for a node }
  330. procedure g_overflowcheck(list: TAsmList; const Loc:tlocation; def:tdef); virtual;abstract;
  331. procedure g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);virtual;
  332. {# Emits instructions when compilation is done in profile
  333. mode (this is set as a command line option). The default
  334. behavior does nothing, should be overridden as required.
  335. }
  336. procedure g_profilecode(list : TAsmList);virtual;
  337. {# Emits instruction for allocating @var(size) bytes at the stackpointer
  338. @param(size Number of bytes to allocate)
  339. }
  340. procedure g_stackpointer_alloc(list : TAsmList;size : longint);virtual;
  341. {# Emits instruction for allocating the locals in entry
  342. code of a routine. This is one of the first
  343. routine called in @var(genentrycode).
  344. @param(localsize Number of bytes to allocate as locals)
  345. }
  346. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);virtual; abstract;
  347. {# Emits instructions for returning from a subroutine.
  348. Should also restore the framepointer and stack.
  349. @param(parasize Number of bytes of parameters to deallocate from stack)
  350. }
  351. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);virtual;abstract;
  352. {# This routine is called when generating the code for the entry point
  353. of a routine. It should save all registers which are not used in this
  354. routine, and which should be declared as saved in the std_saved_registers
  355. set.
  356. This routine is mainly used when linking to code which is generated
  357. by ABI-compliant compilers (like GCC), to make sure that the reserved
  358. registers of that ABI are not clobbered.
  359. @param(usedinproc Registers which are used in the code of this routine)
  360. }
  361. procedure g_save_registers(list:TAsmList);virtual;
  362. {# This routine is called when generating the code for the exit point
  363. of a routine. It should restore all registers which were previously
  364. saved in @var(g_save_standard_registers).
  365. @param(usedinproc Registers which are used in the code of this routine)
  366. }
  367. procedure g_restore_registers(list:TAsmList);virtual;
  368. procedure g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: tcgint);virtual;
  369. { initialize the pic/got register }
  370. procedure g_maybe_got_init(list: TAsmList); virtual;
  371. { allocallcpuregisters, a_call_name, deallocallcpuregisters sequence }
  372. procedure g_call(list: TAsmList; const s: string);
  373. { Generate code to exit an unwind-protected region. The default implementation
  374. produces a simple jump to destination label. }
  375. procedure g_local_unwind(list: TAsmList; l: TAsmLabel);virtual;
  376. { Generate code for integer division by constant,
  377. generic version is suitable for 3-address CPUs }
  378. procedure g_div_const_reg_reg(list:tasmlist; size: TCgSize; a: tcgint; src,dst: tregister); virtual;
  379. { some CPUs do not support hardware fpu exceptions, this procedure is called after instructions which
  380. might set FPU exception related flags, so it has to check these flags if needed and throw an exeception }
  381. procedure g_check_for_fpu_exception(list : TAsmList; force,clear : boolean); virtual;
  382. procedure maybe_check_for_fpu_exception(list: TAsmList);
  383. { some CPUs do not support hardware fpu exceptions, this procedure is called after instructions which
  384. might set FPU exception related flags, so it has to check these flags if needed and throw an exeception }
  385. procedure g_check_for_fpu_exception(list: TAsmList); virtual;
  386. protected
  387. function g_indirect_sym_load(list:TAsmList;const symname: string; const flags: tindsymflags): tregister;virtual;
  388. end;
  389. {$ifdef cpu64bitalu}
  390. { This class implements an abstract code generator class
  391. for 128 Bit operations, it applies currently only to 64 Bit CPUs and supports only simple operations
  392. }
  393. tcg128 = class
  394. procedure a_load128_reg_reg(list : TAsmList;regsrc,regdst : tregister128);virtual;
  395. procedure a_load128_reg_ref(list : TAsmList;reg : tregister128;const ref : treference);virtual;
  396. procedure a_load128_ref_reg(list : TAsmList;const ref : treference;reg : tregister128);virtual;
  397. procedure a_load128_loc_ref(list : TAsmList;const l : tlocation;const ref : treference);virtual;
  398. procedure a_load128_reg_loc(list : TAsmList;reg : tregister128;const l : tlocation);virtual;
  399. procedure a_load128_const_reg(list : TAsmList;valuelo,valuehi : int64;reg : tregister128);virtual;
  400. procedure a_load128_loc_cgpara(list : TAsmList;const l : tlocation;const paraloc : TCGPara);virtual;
  401. procedure a_load128_ref_cgpara(list: TAsmList; const r: treference;const paraloc: tcgpara);
  402. procedure a_load128_reg_cgpara(list: TAsmList; reg: tregister128;const paraloc: tcgpara);
  403. end;
  404. { Creates a tregister128 record from 2 64 Bit registers. }
  405. function joinreg128(reglo,reghi : tregister) : tregister128;
  406. {$else cpu64bitalu}
  407. {# @abstract(Abstract code generator for 64 Bit operations)
  408. This class implements an abstract code generator class
  409. for 64 Bit operations.
  410. }
  411. tcg64 = class
  412. procedure a_load64_const_ref(list : TAsmList;value : int64;const ref : treference);virtual;abstract;
  413. procedure a_load64_reg_ref(list : TAsmList;reg : tregister64;const ref : treference);virtual;abstract;
  414. procedure a_load64_ref_reg(list : TAsmList;const ref : treference;reg : tregister64);virtual;abstract;
  415. procedure a_load64_reg_reg(list : TAsmList;regsrc,regdst : tregister64);virtual;abstract;
  416. procedure a_load64_const_reg(list : TAsmList;value : int64;reg : tregister64);virtual;abstract;
  417. procedure a_load64_loc_reg(list : TAsmList;const l : tlocation;reg : tregister64);virtual;abstract;
  418. procedure a_load64_loc_ref(list : TAsmList;const l : tlocation;const ref : treference);virtual;abstract;
  419. procedure a_load64_const_loc(list : TAsmList;value : int64;const l : tlocation);virtual;abstract;
  420. procedure a_load64_reg_loc(list : TAsmList;reg : tregister64;const l : tlocation);virtual;abstract;
  421. procedure a_load64_subsetref_reg(list : TAsmList; const sref: tsubsetreference; destreg: tregister64);virtual;abstract;
  422. procedure a_load64_reg_subsetref(list : TAsmList; fromreg: tregister64; const sref: tsubsetreference);virtual;abstract;
  423. procedure a_load64_const_subsetref(list: TAsmlist; a: int64; const sref: tsubsetreference);virtual;abstract;
  424. procedure a_load64_ref_subsetref(list : TAsmList; const fromref: treference; const sref: tsubsetreference);virtual;abstract;
  425. procedure a_load64_subsetref_subsetref(list: TAsmlist; const fromsref, tosref: tsubsetreference); virtual;abstract;
  426. procedure a_load64_subsetref_ref(list : TAsmList; const sref: tsubsetreference; const destref: treference); virtual;abstract;
  427. procedure a_load64_loc_subsetref(list : TAsmList; const l: tlocation; const sref : tsubsetreference);
  428. procedure a_load64_subsetref_loc(list: TAsmlist; const sref: tsubsetreference; const l: tlocation);
  429. procedure a_load64high_reg_ref(list : TAsmList;reg : tregister;const ref : treference);virtual;abstract;
  430. procedure a_load64low_reg_ref(list : TAsmList;reg : tregister;const ref : treference);virtual;abstract;
  431. procedure a_load64high_ref_reg(list : TAsmList;const ref : treference;reg : tregister);virtual;abstract;
  432. procedure a_load64low_ref_reg(list : TAsmList;const ref : treference;reg : tregister);virtual;abstract;
  433. procedure a_load64high_loc_reg(list : TAsmList;const l : tlocation;reg : tregister);virtual;abstract;
  434. procedure a_load64low_loc_reg(list : TAsmList;const l : tlocation;reg : tregister);virtual;abstract;
  435. procedure a_op64_ref_reg(list : TAsmList;op:TOpCG;size : tcgsize;const ref : treference;reg : tregister64);virtual;abstract;
  436. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);virtual;abstract;
  437. procedure a_op64_reg_ref(list : TAsmList;op:TOpCG;size : tcgsize;regsrc : tregister64;const ref : treference);virtual;abstract;
  438. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;regdst : tregister64);virtual;abstract;
  439. procedure a_op64_const_ref(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;const ref : treference);virtual;abstract;
  440. procedure a_op64_const_loc(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;const l: tlocation);virtual;abstract;
  441. procedure a_op64_reg_loc(list : TAsmList;op:TOpCG;size : tcgsize;reg : tregister64;const l : tlocation);virtual;abstract;
  442. procedure a_op64_loc_reg(list : TAsmList;op:TOpCG;size : tcgsize;const l : tlocation;reg64 : tregister64);virtual;abstract;
  443. procedure a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);virtual;
  444. procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);virtual;
  445. procedure a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);virtual;
  446. procedure a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);virtual;
  447. procedure a_op64_reg(list : TAsmList;op:TOpCG;size : tcgsize;regdst : tregister64);virtual;
  448. procedure a_op64_ref(list : TAsmList;op:TOpCG;size : tcgsize;const ref : treference);virtual;
  449. procedure a_op64_loc(list : TAsmList;op:TOpCG;size : tcgsize;const l : tlocation);virtual;
  450. procedure a_op64_const_subsetref(list : TAsmList; Op : TOpCG; size : TCGSize; a : int64; const sref: tsubsetreference);
  451. procedure a_op64_reg_subsetref(list : TAsmList; Op : TOpCG; size : TCGSize; reg: tregister64; const sref: tsubsetreference);
  452. procedure a_op64_ref_subsetref(list : TAsmList; Op : TOpCG; size : TCGSize; const ref: treference; const sref: tsubsetreference);
  453. procedure a_op64_subsetref_subsetref(list : TAsmList; Op : TOpCG; size : TCGSize; const ssref,dsref: tsubsetreference);
  454. procedure a_load64_reg_cgpara(list : TAsmList;reg64 : tregister64;const loc : TCGPara);virtual;abstract;
  455. procedure a_load64_const_cgpara(list : TAsmList;value : int64;const loc : TCGPara);virtual;abstract;
  456. procedure a_load64_ref_cgpara(list : TAsmList;const r : treference;const loc : TCGPara);virtual;abstract;
  457. procedure a_load64_loc_cgpara(list : TAsmList;const l : tlocation;const loc : TCGPara);virtual;abstract;
  458. procedure a_loadmm_intreg64_reg(list: TAsmList; mmsize: tcgsize; intreg: tregister64; mmreg: tregister); virtual;abstract;
  459. procedure a_loadmm_reg_intreg64(list: TAsmList; mmsize: tcgsize; mmreg: tregister; intreg: tregister64); virtual;abstract;
  460. {
  461. This routine tries to optimize the const_reg opcode, and should be
  462. called at the start of a_op64_const_reg. It returns the actual opcode
  463. to emit, and the constant value to emit. If this routine returns
  464. TRUE, @var(no) instruction should be emitted (.eg : imul reg by 1 )
  465. @param(op The opcode to emit, returns the opcode which must be emitted)
  466. @param(a The constant which should be emitted, returns the constant which must
  467. be emitted)
  468. @param(reg The register to emit the opcode with, returns the register with
  469. which the opcode will be emitted)
  470. }
  471. function optimize64_op_const_reg(list: TAsmList; var op: topcg; var a : int64; var reg: tregister64): boolean;virtual;abstract;
  472. { override to catch 64bit rangechecks }
  473. procedure g_rangecheck64(list: TAsmList; const l:tlocation; fromdef,todef: tdef);virtual;abstract;
  474. end;
  475. { Creates a tregister64 record from 2 32 Bit registers. }
  476. function joinreg64(reglo,reghi : tregister) : tregister64;
  477. {$endif cpu64bitalu}
  478. var
  479. { Main code generator class }
  480. cg : tcg;
  481. {$ifdef cpu64bitalu}
  482. { Code generator class for all operations working with 128-Bit operands }
  483. cg128 : tcg128;
  484. {$else cpu64bitalu}
  485. { Code generator class for all operations working with 64-Bit operands }
  486. cg64 : tcg64;
  487. {$endif cpu64bitalu}
  488. function asmsym2indsymflags(sym: TAsmSymbol): tindsymflags;
  489. procedure destroy_codegen;
  490. implementation
  491. uses
  492. globals,systems,fmodule,
  493. verbose,paramgr,symsym,symtable,
  494. tgobj,cutils,procinfo,
  495. cpuinfo;
  496. {*****************************************************************************
  497. basic functionallity
  498. ******************************************************************************}
  499. constructor tcg.create;
  500. begin
  501. end;
  502. {*****************************************************************************
  503. register allocation
  504. ******************************************************************************}
  505. procedure tcg.init_register_allocators;
  506. begin
  507. {$if defined(cpu8bitalu) or defined(cpu16bitalu)}
  508. fillchar(has_next_reg,sizeof(has_next_reg),0);
  509. {$endif cpu8bitalu or cpu16bitalu}
  510. fillchar(rg,sizeof(rg),0);
  511. add_reg_instruction_hook:=@add_reg_instruction;
  512. executionweight:=100;
  513. end;
  514. procedure tcg.done_register_allocators;
  515. begin
  516. { Safety }
  517. fillchar(rg,sizeof(rg),0);
  518. add_reg_instruction_hook:=nil;
  519. {$if defined(cpu8bitalu) or defined(cpu16bitalu)}
  520. fillchar(has_next_reg,sizeof(has_next_reg),0);
  521. {$endif cpu8bitalu or cpu16bitalu}
  522. end;
  523. {$ifdef flowgraph}
  524. procedure Tcg.init_flowgraph;
  525. begin
  526. aktflownode:=0;
  527. end;
  528. procedure Tcg.done_flowgraph;
  529. begin
  530. end;
  531. {$endif}
  532. function tcg.getintregister(list:TAsmList;size:Tcgsize):Tregister;
  533. {$ifdef cpu8bitalu}
  534. var
  535. tmp1,tmp2,tmp3 : TRegister;
  536. {$endif cpu8bitalu}
  537. begin
  538. if not assigned(rg[R_INTREGISTER]) then
  539. internalerror(200312122);
  540. {$if defined(cpu8bitalu)}
  541. case size of
  542. OS_8,OS_S8:
  543. Result:=rg[R_INTREGISTER].getregister(list,cgsize2subreg(R_INTREGISTER,size));
  544. OS_16,OS_S16:
  545. begin
  546. Result:=getintregister(list, OS_8);
  547. has_next_reg[getsupreg(Result)]:=true;
  548. { ensure that the high register can be retrieved by
  549. GetNextReg
  550. }
  551. if getintregister(list, OS_8)<>GetNextReg(Result) then
  552. internalerror(2011021331);
  553. end;
  554. OS_32,OS_S32:
  555. begin
  556. Result:=getintregister(list, OS_8);
  557. has_next_reg[getsupreg(Result)]:=true;
  558. tmp1:=getintregister(list, OS_8);
  559. has_next_reg[getsupreg(tmp1)]:=true;
  560. { ensure that the high register can be retrieved by
  561. GetNextReg
  562. }
  563. if tmp1<>GetNextReg(Result) then
  564. internalerror(2011021332);
  565. tmp2:=getintregister(list, OS_8);
  566. has_next_reg[getsupreg(tmp2)]:=true;
  567. { ensure that the upper register can be retrieved by
  568. GetNextReg
  569. }
  570. if tmp2<>GetNextReg(tmp1) then
  571. internalerror(2011021333);
  572. tmp3:=getintregister(list, OS_8);
  573. { ensure that the upper register can be retrieved by
  574. GetNextReg
  575. }
  576. if tmp3<>GetNextReg(tmp2) then
  577. internalerror(2011021334);
  578. end;
  579. else
  580. internalerror(2011021330);
  581. end;
  582. {$elseif defined(cpu16bitalu)}
  583. case size of
  584. OS_8, OS_S8,
  585. OS_16, OS_S16:
  586. Result:=rg[R_INTREGISTER].getregister(list,cgsize2subreg(R_INTREGISTER,size));
  587. OS_32, OS_S32:
  588. begin
  589. Result:=getintregister(list, OS_16);
  590. has_next_reg[getsupreg(Result)]:=true;
  591. { ensure that the high register can be retrieved by
  592. GetNextReg
  593. }
  594. if getintregister(list, OS_16)<>GetNextReg(Result) then
  595. internalerror(2013030202);
  596. end;
  597. else
  598. internalerror(2013030201);
  599. end;
  600. {$elseif defined(cpu32bitalu) or defined(cpu64bitalu)}
  601. result:=rg[R_INTREGISTER].getregister(list,cgsize2subreg(R_INTREGISTER,size));
  602. {$endif}
  603. end;
  604. function tcg.getfpuregister(list:TAsmList;size:Tcgsize):Tregister;
  605. begin
  606. if not assigned(rg[R_FPUREGISTER]) then
  607. internalerror(200312123);
  608. result:=rg[R_FPUREGISTER].getregister(list,cgsize2subreg(R_FPUREGISTER,size));
  609. end;
  610. function tcg.getmmregister(list:TAsmList;size:Tcgsize):Tregister;
  611. begin
  612. if not assigned(rg[R_MMREGISTER]) then
  613. internalerror(2003121214);
  614. result:=rg[R_MMREGISTER].getregister(list,cgsize2subreg(R_MMREGISTER,size));
  615. end;
  616. function tcg.getaddressregister(list:TAsmList):Tregister;
  617. begin
  618. if assigned(rg[R_ADDRESSREGISTER]) then
  619. result:=rg[R_ADDRESSREGISTER].getregister(list,R_SUBWHOLE)
  620. else
  621. begin
  622. if not assigned(rg[R_INTREGISTER]) then
  623. internalerror(200312121);
  624. result:=rg[R_INTREGISTER].getregister(list,R_SUBWHOLE);
  625. end;
  626. end;
  627. function tcg.gettempregister(list: TAsmList): Tregister;
  628. begin
  629. result:=rg[R_TEMPREGISTER].getregister(list,R_SUBWHOLE);
  630. end;
  631. {$if defined(cpu8bitalu) or defined(cpu16bitalu)}
  632. function tcg.GetNextReg(const r: TRegister): TRegister;
  633. begin
  634. {$ifndef AVR}
  635. { the AVR code generator depends on the fact that it can do GetNextReg also on physical registers }
  636. if getsupreg(r)<first_int_imreg then
  637. internalerror(2013051401);
  638. if not has_next_reg[getsupreg(r)] then
  639. internalerror(2017091103);
  640. {$else AVR}
  641. if (getsupreg(r)>=first_int_imreg) and not(has_next_reg[getsupreg(r)]) then
  642. internalerror(2017091103);
  643. {$endif AVR}
  644. if getregtype(r)<>R_INTREGISTER then
  645. internalerror(2017091101);
  646. if getsubreg(r)<>R_SUBWHOLE then
  647. internalerror(2017091102);
  648. result:=TRegister(longint(r)+1);
  649. end;
  650. {$endif cpu8bitalu or cpu16bitalu}
  651. function Tcg.makeregsize(list:TAsmList;reg:Tregister;size:Tcgsize):Tregister;
  652. var
  653. subreg:Tsubregister;
  654. begin
  655. subreg:=cgsize2subreg(getregtype(reg),size);
  656. result:=reg;
  657. setsubreg(result,subreg);
  658. { notify RA }
  659. if result<>reg then
  660. list.concat(tai_regalloc.resize(result));
  661. end;
  662. procedure tcg.getcpuregister(list:TAsmList;r:Tregister);
  663. begin
  664. if not assigned(rg[getregtype(r)]) then
  665. internalerror(200312125);
  666. rg[getregtype(r)].getcpuregister(list,r);
  667. end;
  668. procedure tcg.ungetcpuregister(list:TAsmList;r:Tregister);
  669. begin
  670. if not assigned(rg[getregtype(r)]) then
  671. internalerror(200312126);
  672. rg[getregtype(r)].ungetcpuregister(list,r);
  673. end;
  674. procedure tcg.alloccpuregisters(list:TAsmList;rt:Tregistertype;const r:Tcpuregisterset);
  675. begin
  676. if assigned(rg[rt]) then
  677. rg[rt].alloccpuregisters(list,r)
  678. else
  679. internalerror(200310092);
  680. end;
  681. procedure tcg.allocallcpuregisters(list:TAsmList);
  682. begin
  683. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  684. if uses_registers(R_ADDRESSREGISTER) then
  685. alloccpuregisters(list,R_ADDRESSREGISTER,paramanager.get_volatile_registers_address(pocall_default));
  686. {$if not(defined(i386)) and not(defined(i8086)) and not(defined(avr))}
  687. if uses_registers(R_FPUREGISTER) then
  688. alloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  689. {$ifdef cpumm}
  690. if uses_registers(R_MMREGISTER) then
  691. alloccpuregisters(list,R_MMREGISTER,paramanager.get_volatile_registers_mm(pocall_default));
  692. {$endif cpumm}
  693. {$endif not(defined(i386)) and not(defined(i8086)) and not(defined(avr))}
  694. end;
  695. procedure tcg.dealloccpuregisters(list:TAsmList;rt:Tregistertype;const r:Tcpuregisterset);
  696. begin
  697. if assigned(rg[rt]) then
  698. rg[rt].dealloccpuregisters(list,r)
  699. else
  700. internalerror(200310093);
  701. end;
  702. procedure tcg.deallocallcpuregisters(list:TAsmList);
  703. begin
  704. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  705. if uses_registers(R_ADDRESSREGISTER) then
  706. dealloccpuregisters(list,R_ADDRESSREGISTER,paramanager.get_volatile_registers_address(pocall_default));
  707. {$if not(defined(i386)) and not(defined(i8086)) and not(defined(avr))}
  708. if uses_registers(R_FPUREGISTER) then
  709. dealloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  710. {$ifdef cpumm}
  711. if uses_registers(R_MMREGISTER) then
  712. dealloccpuregisters(list,R_MMREGISTER,paramanager.get_volatile_registers_mm(pocall_default));
  713. {$endif cpumm}
  714. {$endif not(defined(i386)) and not(defined(i8086)) and not(defined(avr))}
  715. end;
  716. function tcg.uses_registers(rt:Tregistertype):boolean;
  717. begin
  718. if assigned(rg[rt]) then
  719. result:=rg[rt].uses_registers
  720. else
  721. result:=false;
  722. end;
  723. procedure tcg.add_reg_instruction(instr:Tai;r:tregister);
  724. var
  725. rt : tregistertype;
  726. begin
  727. rt:=getregtype(r);
  728. { Only add it when a register allocator is configured.
  729. No IE can be generated, because the VMT is written
  730. without a valid rg[] }
  731. if assigned(rg[rt]) then
  732. rg[rt].add_reg_instruction(instr,r,executionweight);
  733. end;
  734. procedure tcg.add_move_instruction(instr:Taicpu);
  735. var
  736. rt : tregistertype;
  737. begin
  738. rt:=getregtype(instr.oper[O_MOV_SOURCE]^.reg);
  739. if assigned(rg[rt]) then
  740. rg[rt].add_move_instruction(instr)
  741. else
  742. internalerror(200310095);
  743. end;
  744. procedure tcg.set_regalloc_live_range_direction(dir: TRADirection);
  745. var
  746. rt : tregistertype;
  747. begin
  748. for rt:=low(rg) to high(rg) do
  749. begin
  750. if assigned(rg[rt]) then
  751. rg[rt].live_range_direction:=dir;
  752. end;
  753. end;
  754. procedure tcg.do_register_allocation(list:TAsmList;headertai:tai);
  755. var
  756. rt : tregistertype;
  757. begin
  758. for rt:=R_FPUREGISTER to R_SPECIALREGISTER do
  759. begin
  760. if assigned(rg[rt]) then
  761. rg[rt].do_register_allocation(list,headertai);
  762. end;
  763. { running the other register allocator passes could require addition int/addr. registers
  764. when spilling so run int/addr register allocation at the end }
  765. if assigned(rg[R_INTREGISTER]) then
  766. rg[R_INTREGISTER].do_register_allocation(list,headertai);
  767. if assigned(rg[R_ADDRESSREGISTER]) then
  768. rg[R_ADDRESSREGISTER].do_register_allocation(list,headertai);
  769. end;
  770. procedure tcg.translate_register(var reg : tregister);
  771. var
  772. rt: tregistertype;
  773. begin
  774. { Getting here without assigned rg is possible for an "assembler nostackframe"
  775. function returning x87 float, compiler tries to translate NR_ST which is used for
  776. result. }
  777. rt:=getregtype(reg);
  778. if assigned(rg[rt]) then
  779. rg[rt].translate_register(reg);
  780. end;
  781. procedure tcg.a_reg_alloc(list : TAsmList;r : tregister);
  782. begin
  783. list.concat(tai_regalloc.alloc(r,nil));
  784. end;
  785. procedure tcg.a_reg_dealloc(list : TAsmList;r : tregister);
  786. begin
  787. if (r<>NR_NO) then
  788. list.concat(tai_regalloc.dealloc(r,nil));
  789. end;
  790. procedure tcg.a_reg_sync(list : TAsmList;r : tregister);
  791. var
  792. instr : tai;
  793. begin
  794. instr:=tai_regalloc.sync(r);
  795. list.concat(instr);
  796. add_reg_instruction(instr,r);
  797. end;
  798. procedure tcg.a_label(list : TAsmList;l : tasmlabel);
  799. begin
  800. list.concat(tai_label.create(l));
  801. end;
  802. {*****************************************************************************
  803. for better code generation these methods should be overridden
  804. ******************************************************************************}
  805. procedure tcg.a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : TCGPara);
  806. var
  807. ref : treference;
  808. tmpreg : tregister;
  809. begin
  810. if assigned(cgpara.location^.next) then
  811. begin
  812. tg.gethltemp(list,cgpara.def,cgpara.def.size,tt_persistent,ref);
  813. a_load_reg_ref(list,size,size,r,ref);
  814. a_load_ref_cgpara(list,size,ref,cgpara);
  815. tg.ungettemp(list,ref);
  816. exit;
  817. end;
  818. paramanager.alloccgpara(list,cgpara);
  819. if cgpara.location^.shiftval<0 then
  820. begin
  821. tmpreg:=getintregister(list,cgpara.location^.size);
  822. a_op_const_reg_reg(list,OP_SHL,cgpara.location^.size,-cgpara.location^.shiftval,r,tmpreg);
  823. r:=tmpreg;
  824. end;
  825. case cgpara.location^.loc of
  826. LOC_REGISTER,LOC_CREGISTER:
  827. a_load_reg_reg(list,size,cgpara.location^.size,r,cgpara.location^.register);
  828. LOC_REFERENCE,LOC_CREFERENCE:
  829. begin
  830. reference_reset_base(ref,cgpara.location^.reference.index,cgpara.location^.reference.offset,ctempposinvalid,cgpara.alignment,[]);
  831. a_load_reg_ref(list,size,cgpara.location^.size,r,ref);
  832. end;
  833. LOC_MMREGISTER,LOC_CMMREGISTER:
  834. a_loadmm_intreg_reg(list,size,cgpara.location^.size,r,cgpara.location^.register,mms_movescalar);
  835. LOC_FPUREGISTER,LOC_CFPUREGISTER:
  836. begin
  837. tg.GetTemp(list,TCGSize2Size[size],TCGSize2Size[size],tt_normal,ref);
  838. a_load_reg_ref(list,size,size,r,ref);
  839. a_loadfpu_ref_cgpara(list,cgpara.location^.size,ref,cgpara);
  840. tg.Ungettemp(list,ref);
  841. end
  842. else
  843. internalerror(2002071004);
  844. end;
  845. end;
  846. procedure tcg.a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : TCGPara);
  847. var
  848. ref : treference;
  849. begin
  850. cgpara.check_simple_location;
  851. paramanager.alloccgpara(list,cgpara);
  852. if cgpara.location^.shiftval<0 then
  853. a:=a shl -cgpara.location^.shiftval;
  854. case cgpara.location^.loc of
  855. LOC_REGISTER,LOC_CREGISTER:
  856. a_load_const_reg(list,cgpara.location^.size,a,cgpara.location^.register);
  857. LOC_REFERENCE,LOC_CREFERENCE:
  858. begin
  859. reference_reset_base(ref,cgpara.location^.reference.index,cgpara.location^.reference.offset,ctempposinvalid,cgpara.alignment,[]);
  860. a_load_const_ref(list,cgpara.location^.size,a,ref);
  861. end
  862. else
  863. internalerror(2010053109);
  864. end;
  865. end;
  866. procedure tcg.a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : TCGPara);
  867. var
  868. tmpref, ref: treference;
  869. tmpreg: tregister;
  870. location: pcgparalocation;
  871. orgsizeleft,
  872. sizeleft: tcgint;
  873. reghasvalue: boolean;
  874. begin
  875. location:=cgpara.location;
  876. tmpref:=r;
  877. sizeleft:=cgpara.intsize;
  878. while assigned(location) do
  879. begin
  880. paramanager.allocparaloc(list,location);
  881. case location^.loc of
  882. LOC_REGISTER,LOC_CREGISTER:
  883. begin
  884. { Parameter locations are often allocated in multiples of
  885. entire registers. If a parameter only occupies a part of
  886. such a register (e.g. a 16 bit int on a 32 bit
  887. architecture), the size of this parameter can only be
  888. determined by looking at the "size" parameter of this
  889. method -> if the size parameter is <= sizeof(aint), then
  890. we check that there is only one parameter location and
  891. then use this "size" to load the value into the parameter
  892. location }
  893. if (size<>OS_NO) and
  894. (tcgsize2size[size]<=sizeof(aint)) then
  895. begin
  896. cgpara.check_simple_location;
  897. a_load_ref_reg(list,size,location^.size,tmpref,location^.register);
  898. if location^.shiftval<0 then
  899. a_op_const_reg(list,OP_SHL,location^.size,-location^.shiftval,location^.register);
  900. end
  901. { there's a lot more data left, and the current paraloc's
  902. register is entirely filled with part of that data }
  903. else if (sizeleft>sizeof(aint)) then
  904. begin
  905. a_load_ref_reg(list,location^.size,location^.size,tmpref,location^.register);
  906. end
  907. { we're at the end of the data, and it can be loaded into
  908. the current location's register with a single regular
  909. load }
  910. else if sizeleft in [1,2,4,8] then
  911. begin
  912. a_load_ref_reg(list,int_cgsize(sizeleft),location^.size,tmpref,location^.register);
  913. if location^.shiftval<0 then
  914. a_op_const_reg(list,OP_SHL,location^.size,-location^.shiftval,location^.register);
  915. end
  916. { we're at the end of the data, and we need multiple loads
  917. to get it in the register because it's an irregular size }
  918. else
  919. begin
  920. { should be the last part }
  921. if assigned(location^.next) then
  922. internalerror(2010052907);
  923. { load the value piecewise to get it into the register }
  924. orgsizeleft:=sizeleft;
  925. reghasvalue:=false;
  926. {$ifdef cpu64bitalu}
  927. if sizeleft>=4 then
  928. begin
  929. a_load_ref_reg(list,OS_32,location^.size,tmpref,location^.register);
  930. dec(sizeleft,4);
  931. if target_info.endian=endian_big then
  932. a_op_const_reg(list,OP_SHL,location^.size,sizeleft*8,location^.register);
  933. inc(tmpref.offset,4);
  934. reghasvalue:=true;
  935. end;
  936. {$endif cpu64bitalu}
  937. if sizeleft>=2 then
  938. begin
  939. tmpreg:=getintregister(list,location^.size);
  940. a_load_ref_reg(list,OS_16,location^.size,tmpref,tmpreg);
  941. dec(sizeleft,2);
  942. if reghasvalue then
  943. begin
  944. if target_info.endian=endian_big then
  945. a_op_const_reg(list,OP_SHL,location^.size,sizeleft*8,tmpreg)
  946. else
  947. a_op_const_reg(list,OP_SHL,location^.size,(orgsizeleft-(sizeleft+2))*8,tmpreg);
  948. a_op_reg_reg(list,OP_OR,location^.size,tmpreg,location^.register);
  949. end
  950. else
  951. begin
  952. if target_info.endian=endian_big then
  953. a_op_const_reg_reg(list,OP_SHL,location^.size,sizeleft*8,tmpreg,location^.register)
  954. else
  955. a_load_reg_reg(list,location^.size,location^.size,tmpreg,location^.register);
  956. end;
  957. inc(tmpref.offset,2);
  958. reghasvalue:=true;
  959. end;
  960. if sizeleft=1 then
  961. begin
  962. tmpreg:=getintregister(list,location^.size);
  963. a_load_ref_reg(list,OS_8,location^.size,tmpref,tmpreg);
  964. dec(sizeleft,1);
  965. if reghasvalue then
  966. begin
  967. if target_info.endian=endian_little then
  968. a_op_const_reg(list,OP_SHL,location^.size,(orgsizeleft-(sizeleft+1))*8,tmpreg);
  969. a_op_reg_reg(list,OP_OR,location^.size,tmpreg,location^.register)
  970. end
  971. else
  972. a_load_reg_reg(list,location^.size,location^.size,tmpreg,location^.register);
  973. inc(tmpref.offset);
  974. end;
  975. if location^.shiftval<0 then
  976. a_op_const_reg(list,OP_SHL,location^.size,-location^.shiftval,location^.register);
  977. { the loop will already adjust the offset and sizeleft }
  978. dec(tmpref.offset,orgsizeleft);
  979. sizeleft:=orgsizeleft;
  980. end;
  981. end;
  982. LOC_REFERENCE,LOC_CREFERENCE:
  983. begin
  984. reference_reset_base(ref,location^.reference.index,location^.reference.offset,ctempposinvalid,newalignment(cgpara.alignment,cgpara.intsize-sizeleft),[]);
  985. a_load_ref_cgparalocref(list,size,sizeleft,tmpref,ref,cgpara,location);
  986. end;
  987. LOC_MMREGISTER,LOC_CMMREGISTER:
  988. begin
  989. case location^.size of
  990. OS_F32,
  991. OS_F64,
  992. OS_F128:
  993. a_loadmm_ref_reg(list,location^.size,location^.size,tmpref,location^.register,mms_movescalar);
  994. OS_M8..OS_M512:
  995. a_loadmm_ref_reg(list,location^.size,location^.size,tmpref,location^.register,nil);
  996. else
  997. internalerror(2010053101);
  998. end;
  999. end;
  1000. LOC_FPUREGISTER,LOC_CFPUREGISTER:
  1001. begin
  1002. a_loadfpu_ref_reg(list,location^.size,location^.size,tmpref,location^.register);
  1003. end
  1004. else
  1005. internalerror(2010053111);
  1006. end;
  1007. inc(tmpref.offset,tcgsize2size[location^.size]);
  1008. dec(sizeleft,tcgsize2size[location^.size]);
  1009. location:=location^.next;
  1010. end;
  1011. end;
  1012. procedure tcg.a_load_ref_cgparalocref(list: TAsmList; sourcesize: tcgsize; sizeleft: tcgint; const ref, paralocref: treference; const cgpara: tcgpara; const location: PCGParaLocation);
  1013. begin
  1014. if assigned(location^.next) then
  1015. internalerror(2010052906);
  1016. if (sourcesize<>OS_NO) and
  1017. (tcgsize2size[sourcesize]<=sizeof(aint)) then
  1018. a_load_ref_ref(list,sourcesize,location^.size,ref,paralocref)
  1019. else
  1020. { use concatcopy, because the parameter can be larger than }
  1021. { what the OS_* constants can handle }
  1022. g_concatcopy(list,ref,paralocref,sizeleft);
  1023. end;
  1024. procedure tcg.a_load_loc_cgpara(list : TAsmList;const l:tlocation;const cgpara : TCGPara);
  1025. begin
  1026. case l.loc of
  1027. LOC_REGISTER,
  1028. LOC_CREGISTER :
  1029. a_load_reg_cgpara(list,l.size,l.register,cgpara);
  1030. LOC_CONSTANT :
  1031. a_load_const_cgpara(list,l.size,l.value,cgpara);
  1032. LOC_CREFERENCE,
  1033. LOC_REFERENCE :
  1034. a_load_ref_cgpara(list,l.size,l.reference,cgpara);
  1035. else
  1036. internalerror(2002032211);
  1037. end;
  1038. end;
  1039. procedure tcg.a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : TCGPara);
  1040. var
  1041. hr : tregister;
  1042. begin
  1043. cgpara.check_simple_location;
  1044. if cgpara.location^.loc in [LOC_CREGISTER,LOC_REGISTER] then
  1045. begin
  1046. paramanager.allocparaloc(list,cgpara.location);
  1047. a_loadaddr_ref_reg(list,r,cgpara.location^.register)
  1048. end
  1049. else
  1050. begin
  1051. hr:=getaddressregister(list);
  1052. a_loadaddr_ref_reg(list,r,hr);
  1053. a_load_reg_cgpara(list,OS_ADDR,hr,cgpara);
  1054. end;
  1055. end;
  1056. procedure tcg.a_load_cgparaloc_ref(list : TAsmList;const paraloc : TCGParaLocation;const ref : treference;sizeleft : tcgint;align : longint);
  1057. var
  1058. href : treference;
  1059. hreg : tregister;
  1060. cgsize: tcgsize;
  1061. begin
  1062. case paraloc.loc of
  1063. LOC_REGISTER :
  1064. begin
  1065. hreg:=paraloc.register;
  1066. cgsize:=paraloc.size;
  1067. if paraloc.shiftval>0 then
  1068. a_op_const_reg_reg(list,OP_SHL,OS_INT,paraloc.shiftval,paraloc.register,paraloc.register)
  1069. { in case the original size was 3 or 5/6/7 bytes, the value was
  1070. shifted to the top of the to 4 resp. 8 byte register on the
  1071. caller side and needs to be stored with those bytes at the
  1072. start of the reference -> don't shift right }
  1073. else if (paraloc.shiftval<0) and
  1074. ((-paraloc.shiftval) in [8,16,32]) then
  1075. begin
  1076. a_op_const_reg_reg(list,OP_SHR,OS_INT,-paraloc.shiftval,paraloc.register,paraloc.register);
  1077. { convert to a register of 1/2/4 bytes in size, since the
  1078. original register had to be made larger to be able to hold
  1079. the shifted value }
  1080. cgsize:=int_cgsize(tcgsize2size[OS_INT]-(-paraloc.shiftval div 8));
  1081. if cgsize=OS_NO then
  1082. cgsize:=OS_INT;
  1083. hreg:=getintregister(list,cgsize);
  1084. a_load_reg_reg(list,OS_INT,cgsize,paraloc.register,hreg);
  1085. end;
  1086. { use the exact size to avoid overwriting of adjacent data }
  1087. if tcgsize2size[cgsize]<=sizeleft then
  1088. a_load_reg_ref(list,paraloc.size,cgsize,hreg,ref)
  1089. else
  1090. case sizeleft of
  1091. 1,2,4,8:
  1092. a_load_reg_ref(list,paraloc.size,int_cgsize(sizeleft),hreg,ref);
  1093. 3:
  1094. begin
  1095. if target_info.endian=endian_big then
  1096. begin
  1097. href:=ref;
  1098. inc(href.offset,2);
  1099. a_load_reg_ref(list,paraloc.size,OS_8,hreg,href);
  1100. a_op_const_reg_reg(list,OP_SHR,OS_INT,8,hreg,hreg);
  1101. a_load_reg_ref(list,paraloc.size,OS_16,hreg,ref);
  1102. end
  1103. else
  1104. begin
  1105. a_load_reg_ref(list,paraloc.size,OS_16,hreg,ref);
  1106. href:=ref;
  1107. inc(href.offset,2);
  1108. a_op_const_reg_reg(list,OP_SHR,cgsize,16,hreg,hreg);
  1109. a_load_reg_ref(list,paraloc.size,OS_8,hreg,href);
  1110. end
  1111. end;
  1112. 5:
  1113. begin
  1114. if target_info.endian=endian_big then
  1115. begin
  1116. href:=ref;
  1117. inc(href.offset,4);
  1118. a_load_reg_ref(list,paraloc.size,OS_8,hreg,href);
  1119. a_op_const_reg_reg(list,OP_SHR,OS_INT,8,hreg,hreg);
  1120. a_load_reg_ref(list,paraloc.size,OS_32,hreg,ref);
  1121. end
  1122. else
  1123. begin
  1124. a_load_reg_ref(list,paraloc.size,OS_32,hreg,ref);
  1125. href:=ref;
  1126. inc(href.offset,4);
  1127. a_op_const_reg_reg(list,OP_SHR,cgsize,32,hreg,hreg);
  1128. a_load_reg_ref(list,paraloc.size,OS_8,hreg,href);
  1129. end
  1130. end;
  1131. 6:
  1132. begin
  1133. if target_info.endian=endian_big then
  1134. begin
  1135. href:=ref;
  1136. inc(href.offset,4);
  1137. a_load_reg_ref(list,paraloc.size,OS_16,hreg,href);
  1138. a_op_const_reg_reg(list,OP_SHR,OS_INT,16,hreg,hreg);
  1139. a_load_reg_ref(list,paraloc.size,OS_32,hreg,ref);
  1140. end
  1141. else
  1142. begin
  1143. a_load_reg_ref(list,paraloc.size,OS_32,hreg,ref);
  1144. href:=ref;
  1145. inc(href.offset,4);
  1146. a_op_const_reg_reg(list,OP_SHR,cgsize,32,hreg,hreg);
  1147. a_load_reg_ref(list,paraloc.size,OS_16,hreg,href);
  1148. end
  1149. end;
  1150. 7:
  1151. begin
  1152. if target_info.endian=endian_big then
  1153. begin
  1154. href:=ref;
  1155. inc(href.offset,6);
  1156. a_load_reg_ref(list,paraloc.size,OS_8,hreg,href);
  1157. a_op_const_reg_reg(list,OP_SHR,OS_INT,8,hreg,hreg);
  1158. href:=ref;
  1159. inc(href.offset,4);
  1160. a_load_reg_ref(list,paraloc.size,OS_16,hreg,href);
  1161. a_op_const_reg_reg(list,OP_SHR,OS_INT,16,hreg,hreg);
  1162. a_load_reg_ref(list,paraloc.size,OS_32,hreg,ref);
  1163. end
  1164. else
  1165. begin
  1166. a_load_reg_ref(list,paraloc.size,OS_32,hreg,ref);
  1167. href:=ref;
  1168. inc(href.offset,4);
  1169. a_op_const_reg_reg(list,OP_SHR,cgsize,32,hreg,hreg);
  1170. a_load_reg_ref(list,paraloc.size,OS_16,hreg,href);
  1171. inc(href.offset,2);
  1172. a_op_const_reg_reg(list,OP_SHR,cgsize,16,hreg,hreg);
  1173. a_load_reg_ref(list,paraloc.size,OS_8,hreg,href);
  1174. end
  1175. end;
  1176. else
  1177. { other sizes not allowed }
  1178. Internalerror(2017080901);
  1179. end;
  1180. end;
  1181. LOC_MMREGISTER :
  1182. begin
  1183. case paraloc.size of
  1184. OS_F32,
  1185. OS_F64,
  1186. OS_F128:
  1187. a_loadmm_reg_ref(list,paraloc.size,paraloc.size,paraloc.register,ref,mms_movescalar);
  1188. OS_M8..OS_M512:
  1189. a_loadmm_reg_ref(list,paraloc.size,paraloc.size,paraloc.register,ref,nil);
  1190. else
  1191. internalerror(2010053102);
  1192. end;
  1193. end;
  1194. LOC_FPUREGISTER :
  1195. a_loadfpu_reg_ref(list,paraloc.size,paraloc.size,paraloc.register,ref);
  1196. LOC_REFERENCE :
  1197. begin
  1198. reference_reset_base(href,paraloc.reference.index,paraloc.reference.offset,ctempposinvalid,align,[]);
  1199. { use concatcopy, because it can also be a float which fails when
  1200. load_ref_ref is used. Don't copy data when the references are equal }
  1201. if not((href.base=ref.base) and (href.offset=ref.offset)) then
  1202. g_concatcopy(list,href,ref,sizeleft);
  1203. end;
  1204. else
  1205. internalerror(2002081302);
  1206. end;
  1207. end;
  1208. procedure tcg.a_load_cgparaloc_anyreg(list: TAsmList;regsize: tcgsize;const paraloc: TCGParaLocation;reg: tregister;align: longint);
  1209. var
  1210. href : treference;
  1211. begin
  1212. case paraloc.loc of
  1213. LOC_REGISTER :
  1214. begin
  1215. if paraloc.shiftval<0 then
  1216. a_op_const_reg_reg(list,OP_SHR,OS_INT,-paraloc.shiftval,paraloc.register,paraloc.register);
  1217. case getregtype(reg) of
  1218. R_ADDRESSREGISTER,
  1219. R_INTREGISTER:
  1220. a_load_reg_reg(list,paraloc.size,regsize,paraloc.register,reg);
  1221. R_MMREGISTER:
  1222. a_loadmm_intreg_reg(list,paraloc.size,regsize,paraloc.register,reg,mms_movescalar);
  1223. R_FPUREGISTER:
  1224. a_loadfpu_intreg_reg(list,paraloc.size,regsize,paraloc.register,reg);
  1225. else
  1226. internalerror(2009112422);
  1227. end;
  1228. end;
  1229. LOC_MMREGISTER :
  1230. begin
  1231. case getregtype(reg) of
  1232. R_ADDRESSREGISTER,
  1233. R_INTREGISTER:
  1234. a_loadmm_reg_intreg(list,paraloc.size,regsize,paraloc.register,reg,mms_movescalar);
  1235. R_MMREGISTER:
  1236. begin
  1237. case paraloc.size of
  1238. OS_F32,
  1239. OS_F64,
  1240. OS_F128:
  1241. a_loadmm_reg_reg(list,paraloc.size,regsize,paraloc.register,reg,mms_movescalar);
  1242. OS_M8..OS_M512:
  1243. a_loadmm_reg_reg(list,paraloc.size,paraloc.size,paraloc.register,reg,nil);
  1244. else
  1245. internalerror(2010053102);
  1246. end;
  1247. end;
  1248. else
  1249. internalerror(2010053104);
  1250. end;
  1251. end;
  1252. LOC_FPUREGISTER :
  1253. begin
  1254. case getregtype(reg) of
  1255. R_FPUREGISTER:
  1256. a_loadfpu_reg_reg(list,paraloc.size,regsize,paraloc.register,reg)
  1257. else
  1258. internalerror(2015031401);
  1259. end;
  1260. end;
  1261. LOC_REFERENCE :
  1262. begin
  1263. reference_reset_base(href,paraloc.reference.index,paraloc.reference.offset,ctempposinvalid,align,[]);
  1264. case getregtype(reg) of
  1265. R_ADDRESSREGISTER,
  1266. R_INTREGISTER :
  1267. a_load_ref_reg(list,paraloc.size,regsize,href,reg);
  1268. R_FPUREGISTER :
  1269. a_loadfpu_ref_reg(list,paraloc.size,regsize,href,reg);
  1270. R_MMREGISTER :
  1271. { not paraloc.size, because it may be OS_64 instead of
  1272. OS_F64 in case the parameter is passed using integer
  1273. conventions (e.g., on ARM) }
  1274. a_loadmm_ref_reg(list,regsize,regsize,href,reg,mms_movescalar);
  1275. else
  1276. internalerror(2004101012);
  1277. end;
  1278. end;
  1279. else
  1280. internalerror(2002081302);
  1281. end;
  1282. end;
  1283. {****************************************************************************
  1284. some generic implementations
  1285. ****************************************************************************}
  1286. { memory/register loading }
  1287. procedure tcg.a_load_reg_ref_unaligned(list : TAsmList;fromsize,tosize : tcgsize;register : tregister;const ref : treference);
  1288. var
  1289. tmpref : treference;
  1290. tmpreg : tregister;
  1291. i : longint;
  1292. begin
  1293. if ref.alignment<tcgsize2size[fromsize] then
  1294. begin
  1295. tmpref:=ref;
  1296. { we take care of the alignment now }
  1297. tmpref.alignment:=0;
  1298. case FromSize of
  1299. OS_16,OS_S16:
  1300. begin
  1301. tmpreg:=getintregister(list,OS_16);
  1302. a_load_reg_reg(list,fromsize,OS_16,register,tmpreg);
  1303. if target_info.endian=endian_big then
  1304. inc(tmpref.offset);
  1305. tmpreg:=makeregsize(list,tmpreg,OS_8);
  1306. a_load_reg_ref(list,OS_8,OS_8,tmpreg,tmpref);
  1307. tmpreg:=makeregsize(list,tmpreg,OS_16);
  1308. a_op_const_reg(list,OP_SHR,OS_16,8,tmpreg);
  1309. if target_info.endian=endian_big then
  1310. dec(tmpref.offset)
  1311. else
  1312. inc(tmpref.offset);
  1313. tmpreg:=makeregsize(list,tmpreg,OS_8);
  1314. a_load_reg_ref(list,OS_8,OS_8,tmpreg,tmpref);
  1315. end;
  1316. OS_32,OS_S32:
  1317. begin
  1318. { could add an optimised case for ref.alignment=2 }
  1319. tmpreg:=getintregister(list,OS_32);
  1320. a_load_reg_reg(list,fromsize,OS_32,register,tmpreg);
  1321. if target_info.endian=endian_big then
  1322. inc(tmpref.offset,3);
  1323. tmpreg:=makeregsize(list,tmpreg,OS_8);
  1324. a_load_reg_ref(list,OS_8,OS_8,tmpreg,tmpref);
  1325. tmpreg:=makeregsize(list,tmpreg,OS_32);
  1326. for i:=1 to 3 do
  1327. begin
  1328. a_op_const_reg(list,OP_SHR,OS_32,8,tmpreg);
  1329. if target_info.endian=endian_big then
  1330. dec(tmpref.offset)
  1331. else
  1332. inc(tmpref.offset);
  1333. tmpreg:=makeregsize(list,tmpreg,OS_8);
  1334. a_load_reg_ref(list,OS_8,OS_8,tmpreg,tmpref);
  1335. tmpreg:=makeregsize(list,tmpreg,OS_32);
  1336. end;
  1337. end
  1338. else
  1339. a_load_reg_ref(list,fromsize,tosize,register,tmpref);
  1340. end;
  1341. end
  1342. else
  1343. a_load_reg_ref(list,fromsize,tosize,register,ref);
  1344. end;
  1345. procedure tcg.a_load_ref_reg_unaligned(list : TAsmList;fromsize,tosize : tcgsize;const ref : treference;register : tregister);
  1346. var
  1347. tmpref : treference;
  1348. tmpreg,
  1349. tmpreg2 : tregister;
  1350. i : longint;
  1351. hisize : tcgsize;
  1352. begin
  1353. if ref.alignment in [1,2] then
  1354. begin
  1355. tmpref:=ref;
  1356. { we take care of the alignment now }
  1357. tmpref.alignment:=0;
  1358. case FromSize of
  1359. OS_16,OS_S16:
  1360. if ref.alignment=2 then
  1361. a_load_ref_reg(list,fromsize,tosize,tmpref,register)
  1362. else
  1363. begin
  1364. if FromSize=OS_16 then
  1365. hisize:=OS_8
  1366. else
  1367. hisize:=OS_S8;
  1368. { first load in tmpreg, because the target register }
  1369. { may be used in ref as well }
  1370. if target_info.endian=endian_little then
  1371. inc(tmpref.offset);
  1372. tmpreg:=getintregister(list,OS_8);
  1373. a_load_ref_reg(list,hisize,hisize,tmpref,tmpreg);
  1374. tmpreg:=makeregsize(list,tmpreg,FromSize);
  1375. a_op_const_reg(list,OP_SHL,FromSize,8,tmpreg);
  1376. if target_info.endian=endian_little then
  1377. dec(tmpref.offset)
  1378. else
  1379. inc(tmpref.offset);
  1380. tmpreg2:=makeregsize(list,register,OS_16);
  1381. a_load_ref_reg(list,OS_8,OS_16,tmpref,tmpreg2);
  1382. a_op_reg_reg(list,OP_OR,OS_16,tmpreg,tmpreg2);
  1383. a_load_reg_reg(list,fromsize,tosize,tmpreg2,register);
  1384. end;
  1385. OS_32,OS_S32:
  1386. if ref.alignment=2 then
  1387. begin
  1388. if target_info.endian=endian_little then
  1389. inc(tmpref.offset,2);
  1390. tmpreg:=getintregister(list,OS_32);
  1391. a_load_ref_reg(list,OS_16,OS_32,tmpref,tmpreg);
  1392. a_op_const_reg(list,OP_SHL,OS_32,16,tmpreg);
  1393. if target_info.endian=endian_little then
  1394. dec(tmpref.offset,2)
  1395. else
  1396. inc(tmpref.offset,2);
  1397. tmpreg2:=makeregsize(list,register,OS_32);
  1398. a_load_ref_reg(list,OS_16,OS_32,tmpref,tmpreg2);
  1399. a_op_reg_reg(list,OP_OR,OS_32,tmpreg,tmpreg2);
  1400. a_load_reg_reg(list,fromsize,tosize,tmpreg2,register);
  1401. end
  1402. else
  1403. begin
  1404. if target_info.endian=endian_little then
  1405. inc(tmpref.offset,3);
  1406. tmpreg:=getintregister(list,OS_32);
  1407. a_load_ref_reg(list,OS_8,OS_32,tmpref,tmpreg);
  1408. tmpreg2:=getintregister(list,OS_32);
  1409. for i:=1 to 3 do
  1410. begin
  1411. a_op_const_reg(list,OP_SHL,OS_32,8,tmpreg);
  1412. if target_info.endian=endian_little then
  1413. dec(tmpref.offset)
  1414. else
  1415. inc(tmpref.offset);
  1416. a_load_ref_reg(list,OS_8,OS_32,tmpref,tmpreg2);
  1417. a_op_reg_reg(list,OP_OR,OS_32,tmpreg2,tmpreg);
  1418. end;
  1419. a_load_reg_reg(list,fromsize,tosize,tmpreg,register);
  1420. end
  1421. else
  1422. a_load_ref_reg(list,fromsize,tosize,tmpref,register);
  1423. end;
  1424. end
  1425. else
  1426. a_load_ref_reg(list,fromsize,tosize,ref,register);
  1427. end;
  1428. procedure tcg.a_load_ref_ref(list : TAsmList;fromsize,tosize : tcgsize;const sref : treference;const dref : treference);
  1429. var
  1430. tmpreg: tregister;
  1431. begin
  1432. { verify if we have the same reference }
  1433. if references_equal(sref,dref) then
  1434. exit;
  1435. tmpreg:=getintregister(list,tosize);
  1436. a_load_ref_reg(list,fromsize,tosize,sref,tmpreg);
  1437. a_load_reg_ref(list,tosize,tosize,tmpreg,dref);
  1438. end;
  1439. procedure tcg.a_load_const_ref(list : TAsmList;size : tcgsize;a : tcgint;const ref : treference);
  1440. var
  1441. tmpreg: tregister;
  1442. begin
  1443. tmpreg:=getintregister(list,size);
  1444. a_load_const_reg(list,size,a,tmpreg);
  1445. a_load_reg_ref(list,size,size,tmpreg,ref);
  1446. end;
  1447. procedure tcg.a_load_const_loc(list : TAsmList;a : tcgint;const loc: tlocation);
  1448. begin
  1449. case loc.loc of
  1450. LOC_REFERENCE,LOC_CREFERENCE:
  1451. a_load_const_ref(list,loc.size,a,loc.reference);
  1452. LOC_REGISTER,LOC_CREGISTER:
  1453. a_load_const_reg(list,loc.size,a,loc.register);
  1454. else
  1455. internalerror(200203272);
  1456. end;
  1457. end;
  1458. procedure tcg.a_load_reg_loc(list : TAsmList;fromsize : tcgsize;reg : tregister;const loc: tlocation);
  1459. begin
  1460. case loc.loc of
  1461. LOC_REFERENCE,LOC_CREFERENCE:
  1462. a_load_reg_ref(list,fromsize,loc.size,reg,loc.reference);
  1463. LOC_REGISTER,LOC_CREGISTER:
  1464. a_load_reg_reg(list,fromsize,loc.size,reg,loc.register);
  1465. LOC_MMREGISTER,LOC_CMMREGISTER:
  1466. a_loadmm_intreg_reg(list,fromsize,loc.size,reg,loc.register,mms_movescalar);
  1467. else
  1468. internalerror(200203271);
  1469. end;
  1470. end;
  1471. procedure tcg.a_load_loc_reg(list : TAsmList; tosize: tcgsize; const loc: tlocation; reg : tregister);
  1472. begin
  1473. case loc.loc of
  1474. LOC_REFERENCE,LOC_CREFERENCE:
  1475. a_load_ref_reg(list,loc.size,tosize,loc.reference,reg);
  1476. LOC_REGISTER,LOC_CREGISTER:
  1477. a_load_reg_reg(list,loc.size,tosize,loc.register,reg);
  1478. LOC_CONSTANT:
  1479. a_load_const_reg(list,tosize,loc.value,reg);
  1480. LOC_MMREGISTER,LOC_CMMREGISTER:
  1481. a_loadmm_reg_intreg(list,loc.size,tosize,loc.register,reg,mms_movescalar);
  1482. else
  1483. internalerror(200109092);
  1484. end;
  1485. end;
  1486. procedure tcg.a_load_loc_ref(list : TAsmList;tosize: tcgsize; const loc: tlocation; const ref : treference);
  1487. begin
  1488. case loc.loc of
  1489. LOC_REFERENCE,LOC_CREFERENCE:
  1490. a_load_ref_ref(list,loc.size,tosize,loc.reference,ref);
  1491. LOC_REGISTER,LOC_CREGISTER:
  1492. a_load_reg_ref(list,loc.size,tosize,loc.register,ref);
  1493. LOC_CONSTANT:
  1494. a_load_const_ref(list,tosize,loc.value,ref);
  1495. else
  1496. internalerror(200109302);
  1497. end;
  1498. end;
  1499. procedure tcg.optimize_op_const(size: TCGSize; var op: topcg; var a : tcgint);
  1500. var
  1501. powerval : longint;
  1502. signext_a, zeroext_a: tcgint;
  1503. begin
  1504. case size of
  1505. OS_64,OS_S64:
  1506. begin
  1507. signext_a:=int64(a);
  1508. zeroext_a:=int64(a);
  1509. end;
  1510. OS_32,OS_S32:
  1511. begin
  1512. signext_a:=longint(a);
  1513. zeroext_a:=dword(a);
  1514. end;
  1515. OS_16,OS_S16:
  1516. begin
  1517. signext_a:=smallint(a);
  1518. zeroext_a:=word(a);
  1519. end;
  1520. OS_8,OS_S8:
  1521. begin
  1522. signext_a:=shortint(a);
  1523. zeroext_a:=byte(a);
  1524. end
  1525. else
  1526. begin
  1527. { Should we internalerror() here instead? }
  1528. signext_a:=a;
  1529. zeroext_a:=a;
  1530. end;
  1531. end;
  1532. case op of
  1533. OP_OR :
  1534. begin
  1535. { or with zero returns same result }
  1536. if a = 0 then
  1537. op:=OP_NONE
  1538. else
  1539. { or with max returns max }
  1540. if signext_a = -1 then
  1541. op:=OP_MOVE;
  1542. end;
  1543. OP_AND :
  1544. begin
  1545. { and with max returns same result }
  1546. if (signext_a = -1) then
  1547. op:=OP_NONE
  1548. else
  1549. { and with 0 returns 0 }
  1550. if a=0 then
  1551. op:=OP_MOVE;
  1552. end;
  1553. OP_XOR :
  1554. begin
  1555. { xor with zero returns same result }
  1556. if a = 0 then
  1557. op:=OP_NONE;
  1558. end;
  1559. OP_DIV :
  1560. begin
  1561. { division by 1 returns result }
  1562. if a = 1 then
  1563. op:=OP_NONE
  1564. else if ispowerof2(int64(zeroext_a), powerval) and not(cs_check_overflow in current_settings.localswitches) then
  1565. begin
  1566. a := powerval;
  1567. op:= OP_SHR;
  1568. end;
  1569. end;
  1570. OP_IDIV:
  1571. begin
  1572. if a = 1 then
  1573. op:=OP_NONE;
  1574. end;
  1575. OP_MUL,OP_IMUL:
  1576. begin
  1577. if a = 1 then
  1578. op:=OP_NONE
  1579. else
  1580. if a=0 then
  1581. op:=OP_MOVE
  1582. else if ispowerof2(int64(zeroext_a), powerval) and not(cs_check_overflow in current_settings.localswitches) then
  1583. begin
  1584. a := powerval;
  1585. op:= OP_SHL;
  1586. end;
  1587. end;
  1588. OP_ADD,OP_SUB:
  1589. begin
  1590. if a = 0 then
  1591. op:=OP_NONE;
  1592. end;
  1593. OP_SAR,OP_SHL,OP_SHR:
  1594. begin
  1595. if a = 0 then
  1596. op:=OP_NONE;
  1597. end;
  1598. OP_ROL,OP_ROR:
  1599. begin
  1600. case size of
  1601. OS_64,OS_S64:
  1602. a:=a and 63;
  1603. OS_32,OS_S32:
  1604. a:=a and 31;
  1605. OS_16,OS_S16:
  1606. a:=a and 15;
  1607. OS_8,OS_S8:
  1608. a:=a and 7;
  1609. end;
  1610. if a = 0 then
  1611. op:=OP_NONE;
  1612. end;
  1613. end;
  1614. end;
  1615. procedure tcg.a_loadfpu_loc_reg(list: TAsmList; tosize: tcgsize; const loc: tlocation; const reg: tregister);
  1616. begin
  1617. case loc.loc of
  1618. LOC_REFERENCE, LOC_CREFERENCE:
  1619. a_loadfpu_ref_reg(list,loc.size,tosize,loc.reference,reg);
  1620. LOC_FPUREGISTER, LOC_CFPUREGISTER:
  1621. a_loadfpu_reg_reg(list,loc.size,tosize,loc.register,reg);
  1622. else
  1623. internalerror(200203301);
  1624. end;
  1625. end;
  1626. procedure tcg.a_loadfpu_reg_loc(list: TAsmList; fromsize: tcgsize; const reg: tregister; const loc: tlocation);
  1627. begin
  1628. case loc.loc of
  1629. LOC_REFERENCE, LOC_CREFERENCE:
  1630. a_loadfpu_reg_ref(list,fromsize,loc.size,reg,loc.reference);
  1631. LOC_FPUREGISTER, LOC_CFPUREGISTER:
  1632. a_loadfpu_reg_reg(list,fromsize,loc.size,reg,loc.register);
  1633. else
  1634. internalerror(48991);
  1635. end;
  1636. end;
  1637. procedure tcg.a_loadfpu_ref_ref(list: TAsmList; fromsize, tosize: tcgsize; const ref1,ref2: treference);
  1638. var
  1639. reg: tregister;
  1640. regsize: tcgsize;
  1641. begin
  1642. if (fromsize>=tosize) then
  1643. regsize:=fromsize
  1644. else
  1645. regsize:=tosize;
  1646. reg:=getfpuregister(list,regsize);
  1647. a_loadfpu_ref_reg(list,fromsize,regsize,ref1,reg);
  1648. a_loadfpu_reg_ref(list,regsize,tosize,reg,ref2);
  1649. end;
  1650. procedure tcg.a_loadfpu_reg_cgpara(list : TAsmList;size : tcgsize;const r : tregister;const cgpara : TCGPara);
  1651. var
  1652. ref : treference;
  1653. begin
  1654. paramanager.alloccgpara(list,cgpara);
  1655. case cgpara.location^.loc of
  1656. LOC_FPUREGISTER,LOC_CFPUREGISTER:
  1657. begin
  1658. cgpara.check_simple_location;
  1659. a_loadfpu_reg_reg(list,size,size,r,cgpara.location^.register);
  1660. end;
  1661. LOC_REFERENCE,LOC_CREFERENCE:
  1662. begin
  1663. cgpara.check_simple_location;
  1664. reference_reset_base(ref,cgpara.location^.reference.index,cgpara.location^.reference.offset,ctempposinvalid,cgpara.alignment,[]);
  1665. a_loadfpu_reg_ref(list,size,size,r,ref);
  1666. end;
  1667. LOC_REGISTER,LOC_CREGISTER:
  1668. begin
  1669. { paramfpu_ref does the check_simpe_location check here if necessary }
  1670. tg.GetTemp(list,TCGSize2Size[size],TCGSize2Size[size],tt_normal,ref);
  1671. a_loadfpu_reg_ref(list,size,size,r,ref);
  1672. a_loadfpu_ref_cgpara(list,size,ref,cgpara);
  1673. tg.Ungettemp(list,ref);
  1674. end;
  1675. else
  1676. internalerror(2010053112);
  1677. end;
  1678. end;
  1679. procedure tcg.a_loadfpu_ref_cgpara(list : TAsmList;size : tcgsize;const ref : treference;const cgpara : TCGPara);
  1680. var
  1681. srcref,
  1682. href : treference;
  1683. hsize: tcgsize;
  1684. paraloc: PCGParaLocation;
  1685. sizeleft: tcgint;
  1686. begin
  1687. sizeleft:=cgpara.intsize;
  1688. paraloc:=cgpara.location;
  1689. paramanager.alloccgpara(list,cgpara);
  1690. srcref:=ref;
  1691. repeat
  1692. case paraloc^.loc of
  1693. LOC_FPUREGISTER,LOC_CFPUREGISTER:
  1694. begin
  1695. { force fpu size }
  1696. hsize:=int_float_cgsize(tcgsize2size[paraloc^.size]);
  1697. a_loadfpu_ref_reg(list,hsize,hsize,srcref,paraloc^.register);
  1698. end;
  1699. LOC_REFERENCE,LOC_CREFERENCE:
  1700. begin
  1701. if assigned(paraloc^.next) then
  1702. internalerror(2020050101);
  1703. reference_reset_base(href,paraloc^.reference.index,paraloc^.reference.offset,ctempposinvalid,newalignment(cgpara.alignment,cgpara.intsize-sizeleft),[]);
  1704. { concatcopy should choose the best way to copy the data }
  1705. g_concatcopy(list,srcref,href,sizeleft);
  1706. end;
  1707. LOC_REGISTER,LOC_CREGISTER:
  1708. begin
  1709. { force integer size }
  1710. hsize:=int_cgsize(tcgsize2size[paraloc^.size]);
  1711. {$ifndef cpu64bitalu}
  1712. if (hsize in [OS_S64,OS_64]) then
  1713. begin
  1714. { if this is not a simple location, we'll have to add support to cg64 to load parts of a cgpara }
  1715. cgpara.check_simple_location;
  1716. cg64.a_load64_ref_cgpara(list,srcref,cgpara)
  1717. end
  1718. else
  1719. {$endif not cpu64bitalu}
  1720. begin
  1721. a_load_ref_reg(list,hsize,hsize,srcref,paraloc^.register)
  1722. end;
  1723. end
  1724. else
  1725. internalerror(200402201);
  1726. end;
  1727. inc(srcref.offset,tcgsize2size[paraloc^.size]);
  1728. dec(sizeleft,tcgsize2size[paraloc^.size]);
  1729. paraloc:=paraloc^.next;
  1730. until not assigned(paraloc);
  1731. end;
  1732. procedure tcg.a_loadfpu_intreg_reg(list : TAsmList; fromsize,tosize : tcgsize; intreg,fpureg : tregister);
  1733. var
  1734. tmpref: treference;
  1735. begin
  1736. if not(tcgsize2size[fromsize] in [4,8]) or
  1737. not(tcgsize2size[tosize] in [4,8]) or
  1738. (tcgsize2size[fromsize]<>tcgsize2size[tosize]) then
  1739. internalerror(2017070902);
  1740. tg.gettemp(list,tcgsize2size[fromsize],tcgsize2size[fromsize],tt_normal,tmpref);
  1741. a_load_reg_ref(list,fromsize,fromsize,intreg,tmpref);
  1742. a_loadfpu_ref_reg(list,tosize,tosize,tmpref,fpureg);
  1743. tg.ungettemp(list,tmpref);
  1744. end;
  1745. procedure tcg.a_op_const_ref(list : TAsmList; Op: TOpCG; size: TCGSize; a: tcgint; const ref: TReference);
  1746. var
  1747. tmpreg : tregister;
  1748. tmpref : treference;
  1749. begin
  1750. if assigned(ref.symbol)
  1751. { for avrtiny, the code generator generates a ref which is Z relative and while using it,
  1752. Z is changed, so the following code breaks }
  1753. {$ifdef avr}
  1754. and not((CPUAVR_16_REGS in cpu_capabilities[current_settings.cputype]) or (tcgsize2size[size]=1))
  1755. {$endif avr} then
  1756. begin
  1757. tmpreg:=getaddressregister(list);
  1758. a_loadaddr_ref_reg(list,ref,tmpreg);
  1759. reference_reset_base(tmpref,tmpreg,0,ref.temppos,ref.alignment,[]);
  1760. end
  1761. else
  1762. tmpref:=ref;
  1763. tmpreg:=getintregister(list,size);
  1764. a_load_ref_reg(list,size,size,tmpref,tmpreg);
  1765. a_op_const_reg(list,op,size,a,tmpreg);
  1766. a_load_reg_ref(list,size,size,tmpreg,tmpref);
  1767. end;
  1768. procedure tcg.a_op_const_loc(list : TAsmList; Op: TOpCG; a: tcgint; const loc: tlocation);
  1769. begin
  1770. case loc.loc of
  1771. LOC_REGISTER, LOC_CREGISTER:
  1772. a_op_const_reg(list,op,loc.size,a,loc.register);
  1773. LOC_REFERENCE, LOC_CREFERENCE:
  1774. a_op_const_ref(list,op,loc.size,a,loc.reference);
  1775. else
  1776. internalerror(200109061);
  1777. end;
  1778. end;
  1779. procedure tcg.a_op_reg_ref(list : TAsmList; Op: TOpCG; size: TCGSize;reg: TRegister; const ref: TReference);
  1780. var
  1781. tmpreg : tregister;
  1782. tmpref : treference;
  1783. begin
  1784. if assigned(ref.symbol)
  1785. { for avrtiny, the code generator generates a ref which is Z relative and while using it,
  1786. Z is changed, so the following code breaks }
  1787. {$ifdef avr}
  1788. and not((CPUAVR_16_REGS in cpu_capabilities[current_settings.cputype]) or (tcgsize2size[size]=1))
  1789. {$endif avr} then
  1790. begin
  1791. tmpreg:=getaddressregister(list);
  1792. a_loadaddr_ref_reg(list,ref,tmpreg);
  1793. reference_reset_base(tmpref,tmpreg,0,ref.temppos,ref.alignment,[]);
  1794. end
  1795. else
  1796. tmpref:=ref;
  1797. if op in [OP_NEG,OP_NOT] then
  1798. begin
  1799. tmpreg:=getintregister(list,size);
  1800. a_op_reg_reg(list,op,size,reg,tmpreg);
  1801. a_load_reg_ref(list,size,size,tmpreg,tmpref);
  1802. end
  1803. else
  1804. begin
  1805. tmpreg:=getintregister(list,size);
  1806. a_load_ref_reg(list,size,size,tmpref,tmpreg);
  1807. a_op_reg_reg(list,op,size,reg,tmpreg);
  1808. a_load_reg_ref(list,size,size,tmpreg,tmpref);
  1809. end;
  1810. end;
  1811. procedure tcg.a_op_ref_reg(list : TAsmList; Op: TOpCG; size: TCGSize; const ref: TReference; reg: TRegister);
  1812. var
  1813. tmpreg: tregister;
  1814. begin
  1815. case op of
  1816. OP_NOT,OP_NEG:
  1817. { handle it as "load ref,reg; op reg" }
  1818. begin
  1819. a_load_ref_reg(list,size,size,ref,reg);
  1820. a_op_reg_reg(list,op,size,reg,reg);
  1821. end;
  1822. else
  1823. begin
  1824. tmpreg:=getintregister(list,size);
  1825. a_load_ref_reg(list,size,size,ref,tmpreg);
  1826. a_op_reg_reg(list,op,size,tmpreg,reg);
  1827. end;
  1828. end;
  1829. end;
  1830. procedure tcg.a_op_reg_loc(list : TAsmList; Op: TOpCG; reg: tregister; const loc: tlocation);
  1831. begin
  1832. case loc.loc of
  1833. LOC_REGISTER, LOC_CREGISTER:
  1834. a_op_reg_reg(list,op,loc.size,reg,loc.register);
  1835. LOC_REFERENCE, LOC_CREFERENCE:
  1836. a_op_reg_ref(list,op,loc.size,reg,loc.reference);
  1837. else
  1838. internalerror(200109061);
  1839. end;
  1840. end;
  1841. procedure tcg.a_op_loc_reg(list : TAsmList; Op : TOpCG; size: TCGSize; const loc : tlocation; reg : tregister);
  1842. begin
  1843. case loc.loc of
  1844. LOC_REGISTER, LOC_CREGISTER:
  1845. a_op_reg_reg(list,op,size,loc.register,reg);
  1846. LOC_REFERENCE, LOC_CREFERENCE:
  1847. a_op_ref_reg(list,op,size,loc.reference,reg);
  1848. LOC_CONSTANT:
  1849. a_op_const_reg(list,op,size,loc.value,reg);
  1850. else
  1851. internalerror(2018031101);
  1852. end;
  1853. end;
  1854. procedure tcg.a_op_ref_loc(list : TAsmList; Op: TOpCG; const ref: TReference; const loc: tlocation);
  1855. var
  1856. tmpreg: tregister;
  1857. begin
  1858. case loc.loc of
  1859. LOC_REGISTER,LOC_CREGISTER:
  1860. a_op_ref_reg(list,op,loc.size,ref,loc.register);
  1861. LOC_REFERENCE,LOC_CREFERENCE:
  1862. begin
  1863. tmpreg:=getintregister(list,loc.size);
  1864. a_load_ref_reg(list,loc.size,loc.size,ref,tmpreg);
  1865. a_op_reg_ref(list,op,loc.size,tmpreg,loc.reference);
  1866. end;
  1867. else
  1868. internalerror(200109061);
  1869. end;
  1870. end;
  1871. procedure Tcg.a_op_const_reg_reg(list:TAsmList;op:Topcg;size:Tcgsize;
  1872. a:tcgint;src,dst:Tregister);
  1873. begin
  1874. optimize_op_const(size, op, a);
  1875. case op of
  1876. OP_NONE:
  1877. begin
  1878. if src <> dst then
  1879. a_load_reg_reg(list, size, size, src, dst);
  1880. exit;
  1881. end;
  1882. OP_MOVE:
  1883. begin
  1884. a_load_const_reg(list, size, a, dst);
  1885. exit;
  1886. end;
  1887. {$ifdef cpu8bitalu}
  1888. OP_SHL:
  1889. begin
  1890. if a=8 then
  1891. case size of
  1892. OS_S16,OS_16:
  1893. begin
  1894. a_load_reg_reg(list,OS_8,OS_8,src,GetNextReg(dst));
  1895. a_load_const_reg(list,OS_8,0,dst);
  1896. exit;
  1897. end;
  1898. end;
  1899. end;
  1900. OP_SHR:
  1901. begin
  1902. if a=8 then
  1903. case size of
  1904. OS_S16,OS_16:
  1905. begin
  1906. a_load_reg_reg(list,OS_8,OS_8,GetNextReg(src),dst);
  1907. a_load_const_reg(list,OS_8,0,GetNextReg(dst));
  1908. exit;
  1909. end;
  1910. end;
  1911. end;
  1912. {$endif cpu8bitalu}
  1913. {$ifdef cpu16bitalu}
  1914. OP_SHL:
  1915. begin
  1916. if a=16 then
  1917. case size of
  1918. OS_S32,OS_32:
  1919. begin
  1920. a_load_reg_reg(list,OS_16,OS_16,src,GetNextReg(dst));
  1921. a_load_const_reg(list,OS_16,0,dst);
  1922. exit;
  1923. end;
  1924. end;
  1925. end;
  1926. OP_SHR:
  1927. begin
  1928. if a=16 then
  1929. case size of
  1930. OS_S32,OS_32:
  1931. begin
  1932. a_load_reg_reg(list,OS_16,OS_16,GetNextReg(src),dst);
  1933. a_load_const_reg(list,OS_16,0,GetNextReg(dst));
  1934. exit;
  1935. end;
  1936. end;
  1937. end;
  1938. {$endif cpu16bitalu}
  1939. end;
  1940. a_load_reg_reg(list,size,size,src,dst);
  1941. a_op_const_reg(list,op,size,a,dst);
  1942. end;
  1943. procedure tcg.a_op_reg_reg_reg(list: TAsmList; op: TOpCg;
  1944. size: tcgsize; src1, src2, dst: tregister);
  1945. var
  1946. tmpreg: tregister;
  1947. begin
  1948. if (dst<>src1) then
  1949. begin
  1950. a_load_reg_reg(list,size,size,src2,dst);
  1951. a_op_reg_reg(list,op,size,src1,dst);
  1952. end
  1953. else
  1954. begin
  1955. { can we do a direct operation on the target register ? }
  1956. if op in [OP_ADD,OP_MUL,OP_AND,OP_MOVE,OP_XOR,OP_IMUL,OP_OR] then
  1957. a_op_reg_reg(list,op,size,src2,dst)
  1958. else
  1959. begin
  1960. tmpreg:=getintregister(list,size);
  1961. a_load_reg_reg(list,size,size,src2,tmpreg);
  1962. a_op_reg_reg(list,op,size,src1,tmpreg);
  1963. a_load_reg_reg(list,size,size,tmpreg,dst);
  1964. end;
  1965. end;
  1966. end;
  1967. procedure tcg.a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);
  1968. begin
  1969. a_op_const_reg_reg(list,op,size,a,src,dst);
  1970. ovloc.loc:=LOC_VOID;
  1971. end;
  1972. procedure tcg.a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);
  1973. begin
  1974. a_op_reg_reg_reg(list,op,size,src1,src2,dst);
  1975. ovloc.loc:=LOC_VOID;
  1976. end;
  1977. procedure tcg.a_op_reg(list: TAsmList; Op: TOpCG; size: TCGSize; reg: TRegister);
  1978. begin
  1979. if not (Op in [OP_NOT,OP_NEG]) then
  1980. internalerror(2020050701);
  1981. a_op_reg_reg(list,op,size,reg,reg);
  1982. end;
  1983. procedure tcg.a_op_ref(list: TAsmList; Op: TOpCG; size: TCGSize; const ref: TReference);
  1984. var
  1985. tmpreg: TRegister;
  1986. tmpref: treference;
  1987. begin
  1988. if not (Op in [OP_NOT,OP_NEG]) then
  1989. internalerror(2020050701);
  1990. if assigned(ref.symbol) then
  1991. begin
  1992. tmpreg:=getaddressregister(list);
  1993. a_loadaddr_ref_reg(list,ref,tmpreg);
  1994. reference_reset_base(tmpref,tmpreg,0,ref.temppos,ref.alignment,[]);
  1995. end
  1996. else
  1997. tmpref:=ref;
  1998. tmpreg:=getintregister(list,size);
  1999. a_load_ref_reg(list,size,size,tmpref,tmpreg);
  2000. a_op_reg_reg(list,op,size,tmpreg,tmpreg);
  2001. a_load_reg_ref(list,size,size,tmpreg,tmpref);
  2002. end;
  2003. procedure tcg.a_op_loc(list: TAsmList; Op: TOpCG; const loc: tlocation);
  2004. begin
  2005. case loc.loc of
  2006. LOC_REGISTER, LOC_CREGISTER:
  2007. a_op_reg(list,op,loc.size,loc.register);
  2008. LOC_REFERENCE, LOC_CREFERENCE:
  2009. a_op_ref(list,op,loc.size,loc.reference);
  2010. else
  2011. internalerror(2020050702);
  2012. end;
  2013. end;
  2014. procedure tcg.a_cmp_const_reg_label(list: TAsmList; size: tcgsize;
  2015. cmp_op: topcmp; a: tcgint; reg: tregister; l: tasmlabel);
  2016. var
  2017. tmpreg: tregister;
  2018. begin
  2019. tmpreg:=getintregister(list,size);
  2020. a_load_const_reg(list,size,a,tmpreg);
  2021. a_cmp_reg_reg_label(list,size,cmp_op,tmpreg,reg,l);
  2022. end;
  2023. procedure tcg.a_cmp_const_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;const ref : treference;
  2024. l : tasmlabel);
  2025. var
  2026. tmpreg: tregister;
  2027. begin
  2028. tmpreg:=getintregister(list,size);
  2029. a_load_ref_reg(list,size,size,ref,tmpreg);
  2030. a_cmp_const_reg_label(list,size,cmp_op,a,tmpreg,l);
  2031. end;
  2032. procedure tcg.a_cmp_const_loc_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : tcgint;const loc : tlocation;
  2033. l : tasmlabel);
  2034. begin
  2035. case loc.loc of
  2036. LOC_REGISTER,LOC_CREGISTER:
  2037. a_cmp_const_reg_label(list,size,cmp_op,a,loc.register,l);
  2038. LOC_REFERENCE,LOC_CREFERENCE:
  2039. a_cmp_const_ref_label(list,size,cmp_op,a,loc.reference,l);
  2040. else
  2041. internalerror(200109061);
  2042. end;
  2043. end;
  2044. procedure tcg.a_cmp_ref_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp; const ref: treference; reg : tregister; l : tasmlabel);
  2045. var
  2046. tmpreg: tregister;
  2047. begin
  2048. tmpreg:=getintregister(list,size);
  2049. a_load_ref_reg(list,size,size,ref,tmpreg);
  2050. a_cmp_reg_reg_label(list,size,cmp_op,tmpreg,reg,l);
  2051. end;
  2052. procedure tcg.a_cmp_reg_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp; reg : tregister; const ref: treference; l : tasmlabel);
  2053. var
  2054. tmpreg: tregister;
  2055. begin
  2056. tmpreg:=getintregister(list,size);
  2057. a_load_ref_reg(list,size,size,ref,tmpreg);
  2058. a_cmp_reg_reg_label(list,size,cmp_op,reg,tmpreg,l);
  2059. end;
  2060. procedure tcg.a_cmp_reg_loc_label(list : TAsmList;size : tcgsize;cmp_op : topcmp; reg: tregister; const loc: tlocation; l : tasmlabel);
  2061. begin
  2062. a_cmp_loc_reg_label(list,size,swap_opcmp(cmp_op),loc,reg,l);
  2063. end;
  2064. procedure tcg.a_cmp_loc_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp; const loc: tlocation; reg : tregister; l : tasmlabel);
  2065. begin
  2066. case loc.loc of
  2067. LOC_REGISTER,
  2068. LOC_CREGISTER:
  2069. a_cmp_reg_reg_label(list,size,cmp_op,loc.register,reg,l);
  2070. LOC_REFERENCE,
  2071. LOC_CREFERENCE :
  2072. a_cmp_ref_reg_label(list,size,cmp_op,loc.reference,reg,l);
  2073. LOC_CONSTANT:
  2074. a_cmp_const_reg_label(list,size,cmp_op,loc.value,reg,l);
  2075. else
  2076. internalerror(200203231);
  2077. end;
  2078. end;
  2079. procedure tcg.a_cmp_ref_loc_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;const ref: treference;const loc : tlocation;
  2080. l : tasmlabel);
  2081. var
  2082. tmpreg: tregister;
  2083. begin
  2084. case loc.loc of
  2085. LOC_REGISTER,LOC_CREGISTER:
  2086. a_cmp_ref_reg_label(list,size,cmp_op,ref,loc.register,l);
  2087. LOC_REFERENCE,LOC_CREFERENCE:
  2088. begin
  2089. tmpreg:=getintregister(list,size);
  2090. a_load_ref_reg(list,size,size,loc.reference,tmpreg);
  2091. a_cmp_ref_reg_label(list,size,cmp_op,ref,tmpreg,l);
  2092. end;
  2093. else
  2094. internalerror(200109061);
  2095. end;
  2096. end;
  2097. procedure tcg.a_loadmm_loc_reg(list: TAsmList; size: tcgsize; const loc: tlocation; const reg: tregister;shuffle : pmmshuffle);
  2098. begin
  2099. case loc.loc of
  2100. LOC_MMREGISTER,LOC_CMMREGISTER:
  2101. a_loadmm_reg_reg(list,loc.size,size,loc.register,reg,shuffle);
  2102. LOC_REFERENCE,LOC_CREFERENCE:
  2103. a_loadmm_ref_reg(list,loc.size,size,loc.reference,reg,shuffle);
  2104. LOC_REGISTER,LOC_CREGISTER:
  2105. a_loadmm_intreg_reg(list,loc.size,size,loc.register,reg,shuffle);
  2106. else
  2107. internalerror(200310121);
  2108. end;
  2109. end;
  2110. procedure tcg.a_loadmm_reg_loc(list: TAsmList; size: tcgsize; const reg: tregister; const loc: tlocation;shuffle : pmmshuffle);
  2111. begin
  2112. case loc.loc of
  2113. LOC_MMREGISTER,LOC_CMMREGISTER:
  2114. a_loadmm_reg_reg(list,size,loc.size,reg,loc.register,shuffle);
  2115. LOC_REFERENCE,LOC_CREFERENCE:
  2116. a_loadmm_reg_ref(list,size,loc.size,reg,loc.reference,shuffle);
  2117. else
  2118. internalerror(200310122);
  2119. end;
  2120. end;
  2121. procedure tcg.a_loadmm_reg_cgpara(list: TAsmList; size: tcgsize; reg: tregister;const cgpara : TCGPara;shuffle : pmmshuffle);
  2122. var
  2123. href : treference;
  2124. {$ifndef cpu64bitalu}
  2125. tmpreg : tregister;
  2126. reg64 : tregister64;
  2127. {$endif not cpu64bitalu}
  2128. begin
  2129. {$ifndef cpu64bitalu}
  2130. if not(cgpara.location^.loc in [LOC_REGISTER,LOC_CREGISTER]) or
  2131. (size<>OS_F64) then
  2132. {$endif not cpu64bitalu}
  2133. cgpara.check_simple_location;
  2134. paramanager.alloccgpara(list,cgpara);
  2135. case cgpara.location^.loc of
  2136. LOC_MMREGISTER,LOC_CMMREGISTER:
  2137. a_loadmm_reg_reg(list,size,cgpara.location^.size,reg,cgpara.location^.register,shuffle);
  2138. LOC_REFERENCE,LOC_CREFERENCE:
  2139. begin
  2140. reference_reset_base(href,cgpara.location^.reference.index,cgpara.location^.reference.offset,ctempposinvalid,cgpara.alignment,[]);
  2141. a_loadmm_reg_ref(list,size,cgpara.location^.size,reg,href,shuffle);
  2142. end;
  2143. LOC_REGISTER,LOC_CREGISTER:
  2144. begin
  2145. if assigned(shuffle) and
  2146. not shufflescalar(shuffle) then
  2147. internalerror(2009112510);
  2148. {$ifndef cpu64bitalu}
  2149. if (size=OS_F64) then
  2150. begin
  2151. if not assigned(cgpara.location^.next) or
  2152. assigned(cgpara.location^.next^.next) then
  2153. internalerror(2009112512);
  2154. case cgpara.location^.next^.loc of
  2155. LOC_REGISTER,LOC_CREGISTER:
  2156. tmpreg:=cgpara.location^.next^.register;
  2157. LOC_REFERENCE,LOC_CREFERENCE:
  2158. tmpreg:=getintregister(list,OS_32);
  2159. else
  2160. internalerror(2009112910);
  2161. end;
  2162. if (target_info.endian=ENDIAN_BIG) then
  2163. begin
  2164. { paraloc^ -> high
  2165. paraloc^.next -> low }
  2166. reg64.reghi:=cgpara.location^.register;
  2167. reg64.reglo:=tmpreg;
  2168. end
  2169. else
  2170. begin
  2171. { paraloc^ -> low
  2172. paraloc^.next -> high }
  2173. reg64.reglo:=cgpara.location^.register;
  2174. reg64.reghi:=tmpreg;
  2175. end;
  2176. cg64.a_loadmm_reg_intreg64(list,size,reg,reg64);
  2177. if (cgpara.location^.next^.loc in [LOC_REFERENCE,LOC_CREFERENCE]) then
  2178. begin
  2179. if not(cgpara.location^.next^.size in [OS_32,OS_S32]) then
  2180. internalerror(2009112911);
  2181. reference_reset_base(href,cgpara.location^.next^.reference.index,cgpara.location^.next^.reference.offset,ctempposinvalid,cgpara.alignment,[]);
  2182. a_load_reg_ref(list,OS_32,cgpara.location^.next^.size,tmpreg,href);
  2183. end;
  2184. end
  2185. else
  2186. {$endif not cpu64bitalu}
  2187. a_loadmm_reg_intreg(list,size,cgpara.location^.size,reg,cgpara.location^.register,mms_movescalar);
  2188. end
  2189. else
  2190. internalerror(200310123);
  2191. end;
  2192. end;
  2193. procedure tcg.a_loadmm_ref_cgpara(list: TAsmList; size: tcgsize;const ref: treference;const cgpara : TCGPara;shuffle : pmmshuffle);
  2194. var
  2195. hr : tregister;
  2196. hs : tmmshuffle;
  2197. begin
  2198. cgpara.check_simple_location;
  2199. hr:=getmmregister(list,cgpara.location^.size);
  2200. a_loadmm_ref_reg(list,size,cgpara.location^.size,ref,hr,shuffle);
  2201. if realshuffle(shuffle) then
  2202. begin
  2203. hs:=shuffle^;
  2204. removeshuffles(hs);
  2205. a_loadmm_reg_cgpara(list,cgpara.location^.size,hr,cgpara,@hs);
  2206. end
  2207. else
  2208. a_loadmm_reg_cgpara(list,cgpara.location^.size,hr,cgpara,shuffle);
  2209. end;
  2210. procedure tcg.a_loadmm_loc_cgpara(list: TAsmList;const loc: tlocation; const cgpara : TCGPara;shuffle : pmmshuffle);
  2211. begin
  2212. case loc.loc of
  2213. LOC_MMREGISTER,LOC_CMMREGISTER:
  2214. a_loadmm_reg_cgpara(list,loc.size,loc.register,cgpara,shuffle);
  2215. LOC_REFERENCE,LOC_CREFERENCE:
  2216. a_loadmm_ref_cgpara(list,loc.size,loc.reference,cgpara,shuffle);
  2217. else
  2218. internalerror(200310123);
  2219. end;
  2220. end;
  2221. procedure tcg.a_opmm_ref_reg(list: TAsmList; Op: TOpCG; size : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle);
  2222. var
  2223. hr : tregister;
  2224. hs : tmmshuffle;
  2225. begin
  2226. hr:=getmmregister(list,size);
  2227. a_loadmm_ref_reg(list,size,size,ref,hr,shuffle);
  2228. if realshuffle(shuffle) then
  2229. begin
  2230. hs:=shuffle^;
  2231. removeshuffles(hs);
  2232. a_opmm_reg_reg(list,op,size,hr,reg,@hs);
  2233. end
  2234. else
  2235. a_opmm_reg_reg(list,op,size,hr,reg,shuffle);
  2236. end;
  2237. procedure tcg.a_opmm_reg_ref(list: TAsmList; Op: TOpCG; size : tcgsize;reg: tregister; const ref: treference; shuffle : pmmshuffle);
  2238. var
  2239. hr : tregister;
  2240. hs : tmmshuffle;
  2241. begin
  2242. hr:=getmmregister(list,size);
  2243. a_loadmm_ref_reg(list,size,size,ref,hr,shuffle);
  2244. if realshuffle(shuffle) then
  2245. begin
  2246. hs:=shuffle^;
  2247. removeshuffles(hs);
  2248. a_opmm_reg_reg(list,op,size,reg,hr,@hs);
  2249. a_loadmm_reg_ref(list,size,size,hr,ref,@hs);
  2250. end
  2251. else
  2252. begin
  2253. a_opmm_reg_reg(list,op,size,reg,hr,shuffle);
  2254. a_loadmm_reg_ref(list,size,size,hr,ref,shuffle);
  2255. end;
  2256. end;
  2257. procedure tcg.a_loadmm_intreg_reg(list: tasmlist; fromsize,tosize: tcgsize; intreg,mmreg: tregister; shuffle: pmmshuffle);
  2258. var
  2259. tmpref: treference;
  2260. begin
  2261. if (tcgsize2size[fromsize]<>4) or
  2262. (tcgsize2size[tosize]<>4) then
  2263. internalerror(2009112503);
  2264. tg.gettemp(list,4,4,tt_normal,tmpref);
  2265. a_load_reg_ref(list,fromsize,fromsize,intreg,tmpref);
  2266. a_loadmm_ref_reg(list,tosize,tosize,tmpref,mmreg,shuffle);
  2267. tg.ungettemp(list,tmpref);
  2268. end;
  2269. procedure tcg.a_loadmm_reg_intreg(list: tasmlist; fromsize,tosize: tcgsize; mmreg,intreg: tregister; shuffle: pmmshuffle);
  2270. var
  2271. tmpref: treference;
  2272. begin
  2273. if (tcgsize2size[fromsize]<>4) or
  2274. (tcgsize2size[tosize]<>4) then
  2275. internalerror(2009112504);
  2276. tg.gettemp(list,8,8,tt_normal,tmpref);
  2277. a_loadmm_reg_ref(list,fromsize,fromsize,mmreg,tmpref,shuffle);
  2278. a_load_ref_reg(list,tosize,tosize,tmpref,intreg);
  2279. tg.ungettemp(list,tmpref);
  2280. end;
  2281. procedure tcg.a_opmm_loc_reg(list: TAsmList; Op: TOpCG; size : tcgsize;const loc: tlocation; reg: tregister;shuffle : pmmshuffle);
  2282. begin
  2283. case loc.loc of
  2284. LOC_CMMREGISTER,LOC_MMREGISTER:
  2285. a_opmm_reg_reg(list,op,size,loc.register,reg,shuffle);
  2286. LOC_CREFERENCE,LOC_REFERENCE:
  2287. a_opmm_ref_reg(list,op,size,loc.reference,reg,shuffle);
  2288. else
  2289. internalerror(200312232);
  2290. end;
  2291. end;
  2292. procedure tcg.a_opmm_loc_reg_reg(list: TAsmList; Op: TOpCG; size : tcgsize;const loc: tlocation; src,dst: tregister;shuffle : pmmshuffle);
  2293. begin
  2294. case loc.loc of
  2295. LOC_CMMREGISTER,LOC_MMREGISTER:
  2296. a_opmm_reg_reg_reg(list,op,size,loc.register,src,dst,shuffle);
  2297. LOC_CREFERENCE,LOC_REFERENCE:
  2298. a_opmm_ref_reg_reg(list,op,size,loc.reference,src,dst,shuffle);
  2299. else
  2300. internalerror(200312232);
  2301. end;
  2302. end;
  2303. procedure tcg.a_opmm_reg_reg_reg(list : TAsmList;Op : TOpCG;size : tcgsize;
  2304. src1,src2,dst : tregister;shuffle : pmmshuffle);
  2305. begin
  2306. internalerror(2013061102);
  2307. end;
  2308. procedure tcg.a_opmm_ref_reg_reg(list : TAsmList;Op : TOpCG;size : tcgsize;
  2309. const ref : treference;src,dst : tregister;shuffle : pmmshuffle);
  2310. begin
  2311. internalerror(2013061101);
  2312. end;
  2313. procedure tcg.g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : tcgint);
  2314. begin
  2315. g_concatcopy(list,source,dest,len);
  2316. end;
  2317. procedure tcg.g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);
  2318. begin
  2319. g_overflowCheck(list,loc,def);
  2320. end;
  2321. {$ifdef cpuflags}
  2322. procedure tcg.g_flags2ref(list: TAsmList; size: TCgSize; const f: tresflags; const ref:TReference);
  2323. var
  2324. tmpreg : tregister;
  2325. begin
  2326. tmpreg:=getintregister(list,size);
  2327. g_flags2reg(list,size,f,tmpreg);
  2328. a_load_reg_ref(list,size,size,tmpreg,ref);
  2329. end;
  2330. {$endif cpuflags}
  2331. procedure tcg.g_check_for_fpu_exception(list: TAsmList);
  2332. begin
  2333. { empty by default }
  2334. end;
  2335. {*****************************************************************************
  2336. Entry/Exit Code Functions
  2337. *****************************************************************************}
  2338. procedure tcg.g_save_registers(list:TAsmList);
  2339. var
  2340. href : treference;
  2341. size : longint;
  2342. r : integer;
  2343. regs_to_save_int,
  2344. regs_to_save_address,
  2345. regs_to_save_mm : tcpuregisterarray;
  2346. begin
  2347. regs_to_save_int:=paramanager.get_saved_registers_int(current_procinfo.procdef.proccalloption);
  2348. regs_to_save_address:=paramanager.get_saved_registers_address(current_procinfo.procdef.proccalloption);
  2349. regs_to_save_mm:=paramanager.get_saved_registers_mm(current_procinfo.procdef.proccalloption);
  2350. { calculate temp. size }
  2351. size:=0;
  2352. for r:=low(regs_to_save_int) to high(regs_to_save_int) do
  2353. if regs_to_save_int[r] in rg[R_INTREGISTER].used_in_proc then
  2354. inc(size,sizeof(aint));
  2355. if uses_registers(R_ADDRESSREGISTER) then
  2356. for r:=low(regs_to_save_int) to high(regs_to_save_int) do
  2357. if regs_to_save_int[r] in rg[R_ADDRESSREGISTER].used_in_proc then
  2358. inc(size,sizeof(aint));
  2359. { mm registers }
  2360. if uses_registers(R_MMREGISTER) then
  2361. begin
  2362. { Make sure we reserve enough space to do the alignment based on the offset
  2363. later on. We can't use the size for this, because the alignment of the start
  2364. of the temp is smaller than needed for an OS_VECTOR }
  2365. inc(size,tcgsize2size[OS_VECTOR]);
  2366. for r:=low(regs_to_save_mm) to high(regs_to_save_mm) do
  2367. if regs_to_save_mm[r] in rg[R_MMREGISTER].used_in_proc then
  2368. inc(size,tcgsize2size[OS_VECTOR]);
  2369. end;
  2370. if size>0 then
  2371. begin
  2372. tg.GetTemp(list,size,sizeof(aint),tt_noreuse,current_procinfo.save_regs_ref);
  2373. include(current_procinfo.flags,pi_has_saved_regs);
  2374. { Copy registers to temp }
  2375. href:=current_procinfo.save_regs_ref;
  2376. for r:=low(regs_to_save_int) to high(regs_to_save_int) do
  2377. begin
  2378. if regs_to_save_int[r] in rg[R_INTREGISTER].used_in_proc then
  2379. begin
  2380. a_load_reg_ref(list,OS_ADDR,OS_ADDR,newreg(R_INTREGISTER,regs_to_save_int[r],R_SUBWHOLE),href);
  2381. inc(href.offset,sizeof(aint));
  2382. end;
  2383. include(rg[R_INTREGISTER].preserved_by_proc,regs_to_save_int[r]);
  2384. end;
  2385. if uses_registers(R_ADDRESSREGISTER) then
  2386. for r:=low(regs_to_save_address) to high(regs_to_save_address) do
  2387. begin
  2388. if regs_to_save_address[r] in rg[R_ADDRESSREGISTER].used_in_proc then
  2389. begin
  2390. a_load_reg_ref(list,OS_ADDR,OS_ADDR,newreg(R_ADDRESSREGISTER,regs_to_save_address[r],R_SUBWHOLE),href);
  2391. inc(href.offset,sizeof(aint));
  2392. end;
  2393. include(rg[R_ADDRESSREGISTER].preserved_by_proc,regs_to_save_address[r]);
  2394. end;
  2395. if uses_registers(R_MMREGISTER) then
  2396. begin
  2397. if (href.offset mod tcgsize2size[OS_VECTOR])<>0 then
  2398. inc(href.offset,tcgsize2size[OS_VECTOR]-(href.offset mod tcgsize2size[OS_VECTOR]));
  2399. for r:=low(regs_to_save_mm) to high(regs_to_save_mm) do
  2400. begin
  2401. { the array has to be declared even if no MM registers are saved
  2402. (such as with SSE on i386), and since 0-element arrays don't
  2403. exist, they contain a single RS_INVALID element in that case
  2404. }
  2405. if regs_to_save_mm[r]<>RS_INVALID then
  2406. begin
  2407. if regs_to_save_mm[r] in rg[R_MMREGISTER].used_in_proc then
  2408. begin
  2409. a_loadmm_reg_ref(list,OS_VECTOR,OS_VECTOR,newreg(R_MMREGISTER,regs_to_save_mm[r],R_SUBMMWHOLE),href,nil);
  2410. inc(href.offset,tcgsize2size[OS_VECTOR]);
  2411. end;
  2412. include(rg[R_MMREGISTER].preserved_by_proc,regs_to_save_mm[r]);
  2413. end;
  2414. end;
  2415. end;
  2416. end;
  2417. end;
  2418. procedure tcg.g_restore_registers(list:TAsmList);
  2419. var
  2420. href : treference;
  2421. r : integer;
  2422. hreg : tregister;
  2423. regs_to_save_int,
  2424. regs_to_save_address,
  2425. regs_to_save_mm : tcpuregisterarray;
  2426. begin
  2427. if not(pi_has_saved_regs in current_procinfo.flags) then
  2428. exit;
  2429. regs_to_save_int:=paramanager.get_saved_registers_int(current_procinfo.procdef.proccalloption);
  2430. regs_to_save_address:=paramanager.get_saved_registers_address(current_procinfo.procdef.proccalloption);
  2431. regs_to_save_mm:=paramanager.get_saved_registers_mm(current_procinfo.procdef.proccalloption);
  2432. { Copy registers from temp }
  2433. href:=current_procinfo.save_regs_ref;
  2434. for r:=low(regs_to_save_int) to high(regs_to_save_int) do
  2435. if regs_to_save_int[r] in rg[R_INTREGISTER].used_in_proc then
  2436. begin
  2437. hreg:=newreg(R_INTREGISTER,regs_to_save_int[r],R_SUBWHOLE);
  2438. { Allocate register so the optimizer does not remove the load }
  2439. a_reg_alloc(list,hreg);
  2440. a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,hreg);
  2441. inc(href.offset,sizeof(aint));
  2442. end;
  2443. if uses_registers(R_ADDRESSREGISTER) then
  2444. for r:=low(regs_to_save_address) to high(regs_to_save_address) do
  2445. if regs_to_save_address[r] in rg[R_ADDRESSREGISTER].used_in_proc then
  2446. begin
  2447. hreg:=newreg(R_ADDRESSREGISTER,regs_to_save_address[r],R_SUBWHOLE);
  2448. { Allocate register so the optimizer does not remove the load }
  2449. a_reg_alloc(list,hreg);
  2450. a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,hreg);
  2451. inc(href.offset,sizeof(aint));
  2452. end;
  2453. if uses_registers(R_MMREGISTER) then
  2454. begin
  2455. if (href.offset mod tcgsize2size[OS_VECTOR])<>0 then
  2456. inc(href.offset,tcgsize2size[OS_VECTOR]-(href.offset mod tcgsize2size[OS_VECTOR]));
  2457. for r:=low(regs_to_save_mm) to high(regs_to_save_mm) do
  2458. begin
  2459. if regs_to_save_mm[r] in rg[R_MMREGISTER].used_in_proc then
  2460. begin
  2461. hreg:=newreg(R_MMREGISTER,regs_to_save_mm[r],R_SUBMMWHOLE);
  2462. { Allocate register so the optimizer does not remove the load }
  2463. a_reg_alloc(list,hreg);
  2464. a_loadmm_ref_reg(list,OS_VECTOR,OS_VECTOR,href,hreg,nil);
  2465. inc(href.offset,tcgsize2size[OS_VECTOR]);
  2466. end;
  2467. end;
  2468. end;
  2469. tg.UnGetTemp(list,current_procinfo.save_regs_ref);
  2470. end;
  2471. procedure tcg.g_profilecode(list : TAsmList);
  2472. begin
  2473. end;
  2474. procedure tcg.g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: tcgint);
  2475. var
  2476. hsym : tsym;
  2477. href : treference;
  2478. paraloc : Pcgparalocation;
  2479. begin
  2480. { calculate the parameter info for the procdef }
  2481. procdef.init_paraloc_info(callerside);
  2482. hsym:=tsym(procdef.parast.Find('self'));
  2483. if not(assigned(hsym) and
  2484. (hsym.typ=paravarsym)) then
  2485. internalerror(200305251);
  2486. paraloc:=tparavarsym(hsym).paraloc[callerside].location;
  2487. while paraloc<>nil do
  2488. with paraloc^ do
  2489. begin
  2490. case loc of
  2491. LOC_REGISTER:
  2492. a_op_const_reg(list,OP_SUB,size,ioffset,register);
  2493. LOC_REFERENCE:
  2494. begin
  2495. { offset in the wrapper needs to be adjusted for the stored
  2496. return address }
  2497. reference_reset_base(href,reference.index,reference.offset+sizeof(pint),ctempposinvalid,sizeof(pint),[]);
  2498. a_op_const_ref(list,OP_SUB,size,ioffset,href);
  2499. end
  2500. else
  2501. internalerror(200309189);
  2502. end;
  2503. paraloc:=next;
  2504. end;
  2505. end;
  2506. procedure tcg.a_call_name_static(list : TAsmList;const s : string);
  2507. begin
  2508. a_call_name(list,s,false);
  2509. end;
  2510. function tcg.g_indirect_sym_load(list:TAsmList;const symname: string; const flags: tindsymflags): tregister;
  2511. var
  2512. l: tasmsymbol;
  2513. ref: treference;
  2514. nlsymname: string;
  2515. symtyp: TAsmsymtype;
  2516. begin
  2517. result := NR_NO;
  2518. case target_info.system of
  2519. system_powerpc_darwin,
  2520. system_i386_darwin,
  2521. system_i386_iphonesim,
  2522. system_powerpc64_darwin,
  2523. system_arm_ios:
  2524. begin
  2525. nlsymname:='L'+symname+'$non_lazy_ptr';
  2526. l:=current_asmdata.getasmsymbol(nlsymname);
  2527. if not(assigned(l)) then
  2528. begin
  2529. if is_data in flags then
  2530. symtyp:=AT_DATA
  2531. else
  2532. symtyp:=AT_FUNCTION;
  2533. new_section(current_asmdata.asmlists[al_picdata],sec_data_nonlazy,'',sizeof(pint));
  2534. l:=current_asmdata.DefineAsmSymbol(nlsymname,AB_LOCAL,AT_DATA,voidpointertype);
  2535. current_asmdata.asmlists[al_picdata].concat(tai_symbol.create(l,0));
  2536. if not(is_weak in flags) then
  2537. current_asmdata.asmlists[al_picdata].concat(tai_directive.Create(asd_indirect_symbol,current_asmdata.RefAsmSymbol(symname,symtyp).Name))
  2538. else
  2539. current_asmdata.asmlists[al_picdata].concat(tai_directive.Create(asd_indirect_symbol,current_asmdata.WeakRefAsmSymbol(symname,symtyp).Name));
  2540. {$ifdef cpu64bitaddr}
  2541. current_asmdata.asmlists[al_picdata].concat(tai_const.create_64bit(0));
  2542. {$else cpu64bitaddr}
  2543. current_asmdata.asmlists[al_picdata].concat(tai_const.create_32bit(0));
  2544. {$endif cpu64bitaddr}
  2545. end;
  2546. result := getaddressregister(list);
  2547. reference_reset_symbol(ref,l,0,sizeof(pint),[]);
  2548. { a_load_ref_reg will turn this into a pic-load if needed }
  2549. a_load_ref_reg(list,OS_ADDR,OS_ADDR,ref,result);
  2550. end;
  2551. end;
  2552. end;
  2553. procedure tcg.g_maybe_got_init(list: TAsmList);
  2554. begin
  2555. end;
  2556. procedure tcg.g_call(list: TAsmList;const s: string);
  2557. begin
  2558. allocallcpuregisters(list);
  2559. a_call_name(list,s,false);
  2560. deallocallcpuregisters(list);
  2561. end;
  2562. procedure tcg.g_local_unwind(list: TAsmList; l: TAsmLabel);
  2563. begin
  2564. a_jmp_always(list,l);
  2565. end;
  2566. procedure tcg.a_loadmm_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister; shuffle: pmmshuffle);
  2567. begin
  2568. internalerror(200807231);
  2569. end;
  2570. procedure tcg.a_loadmm_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister; shuffle: pmmshuffle);
  2571. begin
  2572. internalerror(200807232);
  2573. end;
  2574. procedure tcg.a_loadmm_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference; shuffle: pmmshuffle);
  2575. begin
  2576. internalerror(200807233);
  2577. end;
  2578. procedure tcg.a_opmm_reg_reg(list: TAsmList; Op: TOpCG; size: tcgsize; src, dst: tregister; shuffle: pmmshuffle);
  2579. begin
  2580. internalerror(200807234);
  2581. end;
  2582. function tcg.getflagregister(list: TAsmList; size: Tcgsize): Tregister;
  2583. begin
  2584. Result:=TRegister(0);
  2585. internalerror(200807238);
  2586. end;
  2587. procedure tcg.a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; srcsize, dstsize: tcgsize; src, dst: TRegister);
  2588. begin
  2589. internalerror(2014070601);
  2590. end;
  2591. procedure tcg.g_stackpointer_alloc(list: TAsmList; size: longint);
  2592. begin
  2593. internalerror(2014070602);
  2594. end;
  2595. procedure tcg.a_mul_reg_reg_pair(list: TAsmList; size: TCgSize; src1,src2,dstlo,dsthi: TRegister);
  2596. begin
  2597. internalerror(2014060801);
  2598. end;
  2599. procedure tcg.g_div_const_reg_reg(list:tasmlist; size: TCgSize; a: tcgint; src,dst: tregister);
  2600. var
  2601. divreg: tregister;
  2602. magic: aInt;
  2603. u_magic: aWord;
  2604. u_shift: byte;
  2605. u_add: boolean;
  2606. begin
  2607. divreg:=getintregister(list,OS_INT);
  2608. if (size in [OS_S32,OS_S64]) then
  2609. begin
  2610. calc_divconst_magic_signed(tcgsize2size[size]*8,a,magic,u_shift);
  2611. { load magic value }
  2612. a_load_const_reg(list,OS_INT,magic,divreg);
  2613. { multiply, discarding low bits }
  2614. a_mul_reg_reg_pair(list,size,src,divreg,NR_NO,dst);
  2615. { add/subtract numerator }
  2616. if (a>0) and (magic<0) then
  2617. a_op_reg_reg_reg(list,OP_ADD,OS_INT,src,dst,dst)
  2618. else if (a<0) and (magic>0) then
  2619. a_op_reg_reg_reg(list,OP_SUB,OS_INT,src,dst,dst);
  2620. { shift shift places to the right (arithmetic) }
  2621. a_op_const_reg_reg(list,OP_SAR,OS_INT,u_shift,dst,dst);
  2622. { extract and add sign bit }
  2623. if (a>=0) then
  2624. a_op_const_reg_reg(list,OP_SHR,OS_INT,tcgsize2size[size]*8-1,src,divreg)
  2625. else
  2626. a_op_const_reg_reg(list,OP_SHR,OS_INT,tcgsize2size[size]*8-1,dst,divreg);
  2627. a_op_reg_reg_reg(list,OP_ADD,OS_INT,dst,divreg,dst);
  2628. end
  2629. else if (size in [OS_32,OS_64]) then
  2630. begin
  2631. calc_divconst_magic_unsigned(tcgsize2size[size]*8,a,u_magic,u_add,u_shift);
  2632. { load magic in divreg }
  2633. a_load_const_reg(list,OS_INT,tcgint(u_magic),divreg);
  2634. { multiply, discarding low bits }
  2635. a_mul_reg_reg_pair(list,size,src,divreg,NR_NO,dst);
  2636. if (u_add) then
  2637. begin
  2638. { Calculate "(numerator+result) shr u_shift", avoiding possible overflow }
  2639. a_op_reg_reg_reg(list,OP_SUB,OS_INT,dst,src,divreg);
  2640. { divreg=(numerator-result) }
  2641. a_op_const_reg_reg(list,OP_SHR,OS_INT,1,divreg,divreg);
  2642. { divreg=(numerator-result)/2 }
  2643. a_op_reg_reg_reg(list,OP_ADD,OS_INT,divreg,dst,divreg);
  2644. { divreg=(numerator+result)/2, already shifted by 1, so decrease u_shift. }
  2645. a_op_const_reg_reg(list,OP_SHR,OS_INT,u_shift-1,divreg,dst);
  2646. end
  2647. else
  2648. a_op_const_reg_reg(list,OP_SHR,OS_INT,u_shift,dst,dst);
  2649. end
  2650. else
  2651. InternalError(2014060601);
  2652. end;
  2653. procedure tcg.g_check_for_fpu_exception(list: TAsmList;force,clear : boolean);
  2654. begin
  2655. { empty by default }
  2656. end;
  2657. procedure tcg.maybe_check_for_fpu_exception(list: TAsmList);
  2658. begin
  2659. current_procinfo.FPUExceptionCheckNeeded:=true;
  2660. g_check_for_fpu_exception(list,false,true);
  2661. end;
  2662. {*****************************************************************************
  2663. TCG64
  2664. *****************************************************************************}
  2665. {$ifndef cpu64bitalu}
  2666. function joinreg64(reglo,reghi : tregister) : tregister64;
  2667. begin
  2668. result.reglo:=reglo;
  2669. result.reghi:=reghi;
  2670. end;
  2671. procedure tcg64.a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64; regsrc,regdst : tregister64);
  2672. begin
  2673. a_load64_reg_reg(list,regsrc,regdst);
  2674. a_op64_const_reg(list,op,size,value,regdst);
  2675. end;
  2676. procedure tcg64.a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);
  2677. var
  2678. tmpreg64 : tregister64;
  2679. begin
  2680. { when src1=dst then we need to first create a temp to prevent
  2681. overwriting src1 with src2 }
  2682. if (regsrc1.reghi=regdst.reghi) or
  2683. (regsrc1.reglo=regdst.reghi) or
  2684. (regsrc1.reghi=regdst.reglo) or
  2685. (regsrc1.reglo=regdst.reglo) then
  2686. begin
  2687. tmpreg64.reglo:=cg.getintregister(list,OS_32);
  2688. tmpreg64.reghi:=cg.getintregister(list,OS_32);
  2689. a_load64_reg_reg(list,regsrc2,tmpreg64);
  2690. a_op64_reg_reg(list,op,size,regsrc1,tmpreg64);
  2691. a_load64_reg_reg(list,tmpreg64,regdst);
  2692. end
  2693. else
  2694. begin
  2695. a_load64_reg_reg(list,regsrc2,regdst);
  2696. a_op64_reg_reg(list,op,size,regsrc1,regdst);
  2697. end;
  2698. end;
  2699. procedure tcg64.a_op64_const_subsetref(list : TAsmList; Op : TOpCG; size : TCGSize; a : int64; const sref: tsubsetreference);
  2700. var
  2701. tmpreg64 : tregister64;
  2702. begin
  2703. tmpreg64.reglo:=cg.getintregister(list,OS_32);
  2704. tmpreg64.reghi:=cg.getintregister(list,OS_32);
  2705. a_load64_subsetref_reg(list,sref,tmpreg64);
  2706. a_op64_const_reg(list,op,size,a,tmpreg64);
  2707. a_load64_reg_subsetref(list,tmpreg64,sref);
  2708. end;
  2709. procedure tcg64.a_op64_reg_subsetref(list : TAsmList; Op : TOpCG; size : TCGSize; reg: tregister64; const sref: tsubsetreference);
  2710. var
  2711. tmpreg64 : tregister64;
  2712. begin
  2713. tmpreg64.reglo:=cg.getintregister(list,OS_32);
  2714. tmpreg64.reghi:=cg.getintregister(list,OS_32);
  2715. a_load64_subsetref_reg(list,sref,tmpreg64);
  2716. a_op64_reg_reg(list,op,size,reg,tmpreg64);
  2717. a_load64_reg_subsetref(list,tmpreg64,sref);
  2718. end;
  2719. procedure tcg64.a_op64_ref_subsetref(list : TAsmList; Op : TOpCG; size : TCGSize; const ref: treference; const sref: tsubsetreference);
  2720. var
  2721. tmpreg64 : tregister64;
  2722. begin
  2723. tmpreg64.reglo:=cg.getintregister(list,OS_32);
  2724. tmpreg64.reghi:=cg.getintregister(list,OS_32);
  2725. a_load64_subsetref_reg(list,sref,tmpreg64);
  2726. a_op64_ref_reg(list,op,size,ref,tmpreg64);
  2727. a_load64_reg_subsetref(list,tmpreg64,sref);
  2728. end;
  2729. procedure tcg64.a_op64_subsetref_subsetref(list : TAsmList; Op : TOpCG; size : TCGSize; const ssref,dsref: tsubsetreference);
  2730. var
  2731. tmpreg64 : tregister64;
  2732. begin
  2733. tmpreg64.reglo:=cg.getintregister(list,OS_32);
  2734. tmpreg64.reghi:=cg.getintregister(list,OS_32);
  2735. a_load64_subsetref_reg(list,ssref,tmpreg64);
  2736. a_op64_reg_subsetref(list,op,size,tmpreg64,dsref);
  2737. end;
  2738. procedure tcg64.a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  2739. begin
  2740. a_op64_const_reg_reg(list,op,size,value,regsrc,regdst);
  2741. ovloc.loc:=LOC_VOID;
  2742. end;
  2743. procedure tcg64.a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  2744. begin
  2745. a_op64_reg_reg_reg(list,op,size,regsrc1,regsrc2,regdst);
  2746. ovloc.loc:=LOC_VOID;
  2747. end;
  2748. procedure tcg64.a_op64_reg(list: TAsmList; op: TOpCG; size: tcgsize; regdst: tregister64);
  2749. begin
  2750. if not (op in [OP_NOT,OP_NEG]) then
  2751. internalerror(2020050706);
  2752. a_op64_reg_reg(list,op,size,regdst,regdst);
  2753. end;
  2754. procedure tcg64.a_op64_ref(list: TAsmList; op: TOpCG; size: tcgsize; const ref: treference);
  2755. var
  2756. tempreg: tregister64;
  2757. begin
  2758. if not (op in [OP_NOT,OP_NEG]) then
  2759. internalerror(2020050706);
  2760. tempreg.reghi:=cg.getintregister(list,OS_32);
  2761. tempreg.reglo:=cg.getintregister(list,OS_32);
  2762. a_load64_ref_reg(list,ref,tempreg);
  2763. a_op64_reg_reg(list,op,size,tempreg,tempreg);
  2764. a_load64_reg_ref(list,tempreg,ref);
  2765. end;
  2766. procedure tcg64.a_op64_loc(list: TAsmList; op: TOpCG; size: tcgsize; const l: tlocation);
  2767. begin
  2768. case l.loc of
  2769. LOC_REFERENCE, LOC_CREFERENCE:
  2770. a_op64_ref(list,op,size,l.reference);
  2771. LOC_REGISTER,LOC_CREGISTER:
  2772. a_op64_reg(list,op,size,l.register64);
  2773. else
  2774. internalerror(2020050707);
  2775. end;
  2776. end;
  2777. procedure tcg64.a_load64_loc_subsetref(list : TAsmList;const l: tlocation; const sref : tsubsetreference);
  2778. begin
  2779. case l.loc of
  2780. LOC_REFERENCE, LOC_CREFERENCE:
  2781. a_load64_ref_subsetref(list,l.reference,sref);
  2782. LOC_REGISTER,LOC_CREGISTER:
  2783. a_load64_reg_subsetref(list,l.register64,sref);
  2784. LOC_CONSTANT :
  2785. a_load64_const_subsetref(list,l.value64,sref);
  2786. LOC_SUBSETREF,LOC_CSUBSETREF:
  2787. a_load64_subsetref_subsetref(list,l.sref,sref);
  2788. else
  2789. internalerror(2006082210);
  2790. end;
  2791. end;
  2792. procedure tcg64.a_load64_subsetref_loc(list: TAsmlist; const sref: tsubsetreference; const l: tlocation);
  2793. begin
  2794. case l.loc of
  2795. LOC_REFERENCE, LOC_CREFERENCE:
  2796. a_load64_subsetref_ref(list,sref,l.reference);
  2797. LOC_REGISTER,LOC_CREGISTER:
  2798. a_load64_subsetref_reg(list,sref,l.register64);
  2799. LOC_SUBSETREF,LOC_CSUBSETREF:
  2800. a_load64_subsetref_subsetref(list,sref,l.sref);
  2801. else
  2802. internalerror(2006082211);
  2803. end;
  2804. end;
  2805. {$else cpu64bitalu}
  2806. function joinreg128(reglo, reghi: tregister): tregister128;
  2807. begin
  2808. result.reglo:=reglo;
  2809. result.reghi:=reghi;
  2810. end;
  2811. procedure splitparaloc128(const cgpara:tcgpara;var cgparalo,cgparahi:tcgpara);
  2812. var
  2813. paraloclo,
  2814. paralochi : pcgparalocation;
  2815. begin
  2816. if not(cgpara.size in [OS_128,OS_S128]) then
  2817. internalerror(2012090604);
  2818. if not assigned(cgpara.location) then
  2819. internalerror(2012090605);
  2820. { init lo/hi para }
  2821. cgparahi.reset;
  2822. if cgpara.size=OS_S128 then
  2823. cgparahi.size:=OS_S64
  2824. else
  2825. cgparahi.size:=OS_64;
  2826. cgparahi.intsize:=8;
  2827. cgparahi.alignment:=cgpara.alignment;
  2828. paralochi:=cgparahi.add_location;
  2829. cgparalo.reset;
  2830. cgparalo.size:=OS_64;
  2831. cgparalo.intsize:=8;
  2832. cgparalo.alignment:=cgpara.alignment;
  2833. paraloclo:=cgparalo.add_location;
  2834. { 2 parameter fields? }
  2835. if assigned(cgpara.location^.next) then
  2836. begin
  2837. { Order for multiple locations is always
  2838. paraloc^ -> high
  2839. paraloc^.next -> low }
  2840. if (target_info.endian=ENDIAN_BIG) then
  2841. begin
  2842. { paraloc^ -> high
  2843. paraloc^.next -> low }
  2844. move(cgpara.location^,paralochi^,sizeof(paralochi^));
  2845. move(cgpara.location^.next^,paraloclo^,sizeof(paraloclo^));
  2846. end
  2847. else
  2848. begin
  2849. { paraloc^ -> low
  2850. paraloc^.next -> high }
  2851. move(cgpara.location^,paraloclo^,sizeof(paraloclo^));
  2852. move(cgpara.location^.next^,paralochi^,sizeof(paralochi^));
  2853. end;
  2854. end
  2855. else
  2856. begin
  2857. { single parameter, this can only be in memory }
  2858. if cgpara.location^.loc<>LOC_REFERENCE then
  2859. internalerror(2012090606);
  2860. move(cgpara.location^,paraloclo^,sizeof(paraloclo^));
  2861. move(cgpara.location^,paralochi^,sizeof(paralochi^));
  2862. { for big endian low is at +8, for little endian high }
  2863. if target_info.endian = endian_big then
  2864. begin
  2865. inc(cgparalo.location^.reference.offset,8);
  2866. cgparalo.alignment:=newalignment(cgparalo.alignment,8);
  2867. end
  2868. else
  2869. begin
  2870. inc(cgparahi.location^.reference.offset,8);
  2871. cgparahi.alignment:=newalignment(cgparahi.alignment,8);
  2872. end;
  2873. end;
  2874. { fix size }
  2875. paraloclo^.size:=cgparalo.size;
  2876. paraloclo^.next:=nil;
  2877. paralochi^.size:=cgparahi.size;
  2878. paralochi^.next:=nil;
  2879. end;
  2880. procedure tcg128.a_load128_reg_reg(list: TAsmList; regsrc,
  2881. regdst: tregister128);
  2882. begin
  2883. cg.a_load_reg_reg(list,OS_64,OS_64,regsrc.reglo,regdst.reglo);
  2884. cg.a_load_reg_reg(list,OS_64,OS_64,regsrc.reghi,regdst.reghi);
  2885. end;
  2886. procedure tcg128.a_load128_reg_ref(list: TAsmList; reg: tregister128;
  2887. const ref: treference);
  2888. var
  2889. tmpreg: tregister;
  2890. tmpref: treference;
  2891. begin
  2892. if target_info.endian = endian_big then
  2893. begin
  2894. tmpreg:=reg.reglo;
  2895. reg.reglo:=reg.reghi;
  2896. reg.reghi:=tmpreg;
  2897. end;
  2898. cg.a_load_reg_ref(list,OS_64,OS_64,reg.reglo,ref);
  2899. tmpref := ref;
  2900. inc(tmpref.offset,8);
  2901. cg.a_load_reg_ref(list,OS_64,OS_64,reg.reghi,tmpref);
  2902. end;
  2903. procedure tcg128.a_load128_ref_reg(list: TAsmList; const ref: treference;
  2904. reg: tregister128);
  2905. var
  2906. tmpreg: tregister;
  2907. tmpref: treference;
  2908. begin
  2909. if target_info.endian = endian_big then
  2910. begin
  2911. tmpreg := reg.reglo;
  2912. reg.reglo := reg.reghi;
  2913. reg.reghi := tmpreg;
  2914. end;
  2915. tmpref := ref;
  2916. if (tmpref.base=reg.reglo) then
  2917. begin
  2918. tmpreg:=cg.getaddressregister(list);
  2919. cg.a_load_reg_reg(list,OS_ADDR,OS_ADDR,tmpref.base,tmpreg);
  2920. tmpref.base:=tmpreg;
  2921. end
  2922. else
  2923. { this works only for the i386, thus the i386 needs to override }
  2924. { this method and this method must be replaced by a more generic }
  2925. { implementation FK }
  2926. if (tmpref.index=reg.reglo) then
  2927. begin
  2928. tmpreg:=cg.getaddressregister(list);
  2929. cg.a_load_reg_reg(list,OS_ADDR,OS_ADDR,tmpref.index,tmpreg);
  2930. tmpref.index:=tmpreg;
  2931. end;
  2932. cg.a_load_ref_reg(list,OS_64,OS_64,tmpref,reg.reglo);
  2933. inc(tmpref.offset,8);
  2934. cg.a_load_ref_reg(list,OS_64,OS_64,tmpref,reg.reghi);
  2935. end;
  2936. procedure tcg128.a_load128_loc_ref(list: TAsmList; const l: tlocation;
  2937. const ref: treference);
  2938. begin
  2939. case l.loc of
  2940. LOC_REGISTER,LOC_CREGISTER:
  2941. a_load128_reg_ref(list,l.register128,ref);
  2942. { not yet implemented:
  2943. LOC_CONSTANT :
  2944. a_load128_const_ref(list,l.value128,ref);
  2945. LOC_SUBSETREF, LOC_CSUBSETREF:
  2946. a_load64_subsetref_ref(list,l.sref,ref); }
  2947. else
  2948. internalerror(201209061);
  2949. end;
  2950. end;
  2951. procedure tcg128.a_load128_reg_loc(list: TAsmList; reg: tregister128;
  2952. const l: tlocation);
  2953. begin
  2954. case l.loc of
  2955. LOC_REFERENCE, LOC_CREFERENCE:
  2956. a_load128_reg_ref(list,reg,l.reference);
  2957. LOC_REGISTER,LOC_CREGISTER:
  2958. a_load128_reg_reg(list,reg,l.register128);
  2959. { not yet implemented:
  2960. LOC_SUBSETREF, LOC_CSUBSETREF:
  2961. a_load64_reg_subsetref(list,reg,l.sref);
  2962. LOC_MMREGISTER, LOC_CMMREGISTER:
  2963. a_loadmm_intreg64_reg(list,l.size,reg,l.register); }
  2964. else
  2965. internalerror(201209062);
  2966. end;
  2967. end;
  2968. procedure tcg128.a_load128_const_reg(list: TAsmList; valuelo,
  2969. valuehi: int64; reg: tregister128);
  2970. begin
  2971. cg.a_load_const_reg(list,OS_64,aint(valuelo),reg.reglo);
  2972. cg.a_load_const_reg(list,OS_64,aint(valuehi),reg.reghi);
  2973. end;
  2974. procedure tcg128.a_load128_loc_cgpara(list: TAsmList; const l: tlocation;
  2975. const paraloc: TCGPara);
  2976. begin
  2977. case l.loc of
  2978. LOC_REGISTER,
  2979. LOC_CREGISTER :
  2980. a_load128_reg_cgpara(list,l.register128,paraloc);
  2981. {not yet implemented:
  2982. LOC_CONSTANT :
  2983. a_load128_const_cgpara(list,l.value64,paraloc);
  2984. }
  2985. LOC_CREFERENCE,
  2986. LOC_REFERENCE :
  2987. a_load128_ref_cgpara(list,l.reference,paraloc);
  2988. else
  2989. internalerror(2012090603);
  2990. end;
  2991. end;
  2992. procedure tcg128.a_load128_reg_cgpara(list : TAsmList;reg : tregister128;const paraloc : tcgpara);
  2993. var
  2994. tmplochi,tmploclo: tcgpara;
  2995. begin
  2996. tmploclo.init;
  2997. tmplochi.init;
  2998. splitparaloc128(paraloc,tmploclo,tmplochi);
  2999. cg.a_load_reg_cgpara(list,OS_64,reg.reghi,tmplochi);
  3000. cg.a_load_reg_cgpara(list,OS_64,reg.reglo,tmploclo);
  3001. tmploclo.done;
  3002. tmplochi.done;
  3003. end;
  3004. procedure tcg128.a_load128_ref_cgpara(list : TAsmList;const r : treference;const paraloc : tcgpara);
  3005. var
  3006. tmprefhi,tmpreflo : treference;
  3007. tmploclo,tmplochi : tcgpara;
  3008. begin
  3009. tmploclo.init;
  3010. tmplochi.init;
  3011. splitparaloc128(paraloc,tmploclo,tmplochi);
  3012. tmprefhi:=r;
  3013. tmpreflo:=r;
  3014. if target_info.endian=endian_big then
  3015. inc(tmpreflo.offset,8)
  3016. else
  3017. inc(tmprefhi.offset,8);
  3018. cg.a_load_ref_cgpara(list,OS_64,tmprefhi,tmplochi);
  3019. cg.a_load_ref_cgpara(list,OS_64,tmpreflo,tmploclo);
  3020. tmploclo.done;
  3021. tmplochi.done;
  3022. end;
  3023. {$endif cpu64bitalu}
  3024. function asmsym2indsymflags(sym: TAsmSymbol): tindsymflags;
  3025. begin
  3026. result:=[];
  3027. if sym.typ<>AT_FUNCTION then
  3028. include(result,is_data);
  3029. if sym.bind=AB_WEAK_EXTERNAL then
  3030. include(result,is_weak);
  3031. end;
  3032. procedure destroy_codegen;
  3033. begin
  3034. cg.free;
  3035. cg:=nil;
  3036. {$ifdef cpu64bitalu}
  3037. cg128.free;
  3038. cg128:=nil;
  3039. {$else cpu64bitalu}
  3040. cg64.free;
  3041. cg64:=nil;
  3042. {$endif cpu64bitalu}
  3043. end;
  3044. end.