cgcpu.pas 81 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120
  1. {
  2. Copyright (c) 2003 by Florian Klaempfl
  3. Member of the Free Pascal development team
  4. This unit implements the code generator for the ARM
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. unit cgcpu;
  19. {$i fpcdefs.inc}
  20. interface
  21. uses
  22. globtype,symtype,symdef,
  23. cgbase,cgutils,cgobj,
  24. aasmbase,aasmcpu,aasmtai,aasmdata,
  25. parabase,
  26. cpubase,cpuinfo,node,cg64f32,rgcpu;
  27. type
  28. tcgarm = class(tcg)
  29. { true, if the next arithmetic operation should modify the flags }
  30. cgsetflags : boolean;
  31. procedure init_register_allocators;override;
  32. procedure done_register_allocators;override;
  33. procedure a_param_const(list : TAsmList;size : tcgsize;a : aint;const paraloc : TCGPara);override;
  34. procedure a_param_ref(list : TAsmList;size : tcgsize;const r : treference;const paraloc : TCGPara);override;
  35. procedure a_paramaddr_ref(list : TAsmList;const r : treference;const paraloc : TCGPara);override;
  36. procedure a_call_name(list : TAsmList;const s : string);override;
  37. procedure a_call_reg(list : TAsmList;reg: tregister);override;
  38. procedure a_call_ref(list : TAsmList;ref: treference);override;
  39. procedure a_op_const_reg(list : TAsmList; Op: TOpCG; size: TCGSize; a: aint; reg: TRegister); override;
  40. procedure a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; src, dst: TRegister); override;
  41. procedure a_op_const_reg_reg(list: TAsmList; op: TOpCg;
  42. size: tcgsize; a: aint; src, dst: tregister); override;
  43. procedure a_op_reg_reg_reg(list: TAsmList; op: TOpCg;
  44. size: tcgsize; src1, src2, dst: tregister); override;
  45. procedure a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  46. procedure a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  47. { move instructions }
  48. procedure a_load_const_reg(list : TAsmList; size: tcgsize; a : aint;reg : tregister);override;
  49. procedure a_load_reg_ref(list : TAsmList; fromsize, tosize: tcgsize; reg : tregister;const ref : treference);override;
  50. procedure a_load_ref_reg(list : TAsmList; fromsize, tosize : tcgsize;const Ref : treference;reg : tregister);override;
  51. procedure a_load_reg_reg(list : TAsmList; fromsize, tosize : tcgsize;reg1,reg2 : tregister);override;
  52. function a_internal_load_reg_ref(list : TAsmList; fromsize, tosize: tcgsize; reg : tregister;const ref : treference):treference;
  53. function a_internal_load_ref_reg(list : TAsmList; fromsize, tosize : tcgsize;const Ref : treference;reg : tregister):treference;
  54. { fpu move instructions }
  55. procedure a_loadfpu_reg_reg(list: TAsmList; size: tcgsize; reg1, reg2: tregister); override;
  56. procedure a_loadfpu_ref_reg(list: TAsmList; size: tcgsize; const ref: treference; reg: tregister); override;
  57. procedure a_loadfpu_reg_ref(list: TAsmList; size: tcgsize; reg: tregister; const ref: treference); override;
  58. procedure a_paramfpu_ref(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);override;
  59. { comparison operations }
  60. procedure a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : aint;reg : tregister;
  61. l : tasmlabel);override;
  62. procedure a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel); override;
  63. procedure a_jmp_name(list : TAsmList;const s : string); override;
  64. procedure a_jmp_always(list : TAsmList;l: tasmlabel); override;
  65. procedure a_jmp_flags(list : TAsmList;const f : TResFlags;l: tasmlabel); override;
  66. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: TResFlags; reg: TRegister); override;
  67. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  68. procedure g_proc_exit(list : TAsmList;parasize : longint;nostackframe:boolean); override;
  69. procedure a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);override;
  70. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : aint);override;
  71. procedure g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : aint);override;
  72. procedure g_concatcopy_move(list : TAsmList;const source,dest : treference;len : aint);
  73. procedure g_concatcopy_internal(list : TAsmList;const source,dest : treference;len : aint;aligned : boolean);
  74. procedure g_overflowcheck(list: TAsmList; const l: tlocation; def: tdef); override;
  75. procedure g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);override;
  76. procedure g_save_standard_registers(list : TAsmList);override;
  77. procedure g_restore_standard_registers(list : TAsmList);override;
  78. procedure a_jmp_cond(list : TAsmList;cond : TOpCmp;l: tasmlabel);
  79. procedure fixref(list : TAsmList;var ref : treference);
  80. function handle_load_store(list:TAsmList;op: tasmop;oppostfix : toppostfix;reg:tregister;ref: treference):treference;
  81. procedure g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);override;
  82. end;
  83. tcg64farm = class(tcg64f32)
  84. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  85. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);override;
  86. procedure a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);override;
  87. procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;
  88. procedure a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  89. procedure a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  90. end;
  91. const
  92. OpCmp2AsmCond : Array[topcmp] of TAsmCond = (C_NONE,C_EQ,C_GT,
  93. C_LT,C_GE,C_LE,C_NE,C_LS,C_CC,C_CS,C_HI);
  94. winstackpagesize = 4096;
  95. function get_fpu_postfix(def : tdef) : toppostfix;
  96. implementation
  97. uses
  98. globals,verbose,systems,cutils,
  99. fmodule,
  100. symconst,symsym,
  101. tgobj,
  102. procinfo,cpupi,
  103. paramgr;
  104. function get_fpu_postfix(def : tdef) : toppostfix;
  105. begin
  106. if def.typ=floatdef then
  107. begin
  108. case tfloatdef(def).floattype of
  109. s32real:
  110. result:=PF_S;
  111. s64real:
  112. result:=PF_D;
  113. s80real:
  114. result:=PF_E;
  115. else
  116. internalerror(200401272);
  117. end;
  118. end
  119. else
  120. internalerror(200401271);
  121. end;
  122. procedure tcgarm.init_register_allocators;
  123. begin
  124. inherited init_register_allocators;
  125. { currently, we save R14 always, so we can use it }
  126. rg[R_INTREGISTER]:=trgintcpu.create(R_INTREGISTER,R_SUBWHOLE,
  127. [RS_R0,RS_R1,RS_R2,RS_R3,RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,
  128. RS_R9,RS_R10,RS_R12,RS_R14],first_int_imreg,[]);
  129. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBNONE,
  130. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7],first_fpu_imreg,[]);
  131. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBNONE,
  132. [RS_S0,RS_S1,RS_R2,RS_R3,RS_R4,RS_S31],first_mm_imreg,[]);
  133. end;
  134. procedure tcgarm.done_register_allocators;
  135. begin
  136. rg[R_INTREGISTER].free;
  137. rg[R_FPUREGISTER].free;
  138. rg[R_MMREGISTER].free;
  139. inherited done_register_allocators;
  140. end;
  141. procedure tcgarm.a_param_const(list : TAsmList;size : tcgsize;a : aint;const paraloc : TCGPara);
  142. var
  143. ref: treference;
  144. begin
  145. paraloc.check_simple_location;
  146. case paraloc.location^.loc of
  147. LOC_REGISTER,LOC_CREGISTER:
  148. a_load_const_reg(list,size,a,paraloc.location^.register);
  149. LOC_REFERENCE:
  150. begin
  151. reference_reset(ref);
  152. ref.base:=paraloc.location^.reference.index;
  153. ref.offset:=paraloc.location^.reference.offset;
  154. a_load_const_ref(list,size,a,ref);
  155. end;
  156. else
  157. internalerror(2002081101);
  158. end;
  159. end;
  160. procedure tcgarm.a_param_ref(list : TAsmList;size : tcgsize;const r : treference;const paraloc : TCGPara);
  161. var
  162. tmpref, ref: treference;
  163. location: pcgparalocation;
  164. sizeleft: aint;
  165. begin
  166. location := paraloc.location;
  167. tmpref := r;
  168. sizeleft := paraloc.intsize;
  169. while assigned(location) do
  170. begin
  171. case location^.loc of
  172. LOC_REGISTER,LOC_CREGISTER:
  173. a_load_ref_reg(list,location^.size,location^.size,tmpref,location^.register);
  174. LOC_REFERENCE:
  175. begin
  176. reference_reset_base(ref,location^.reference.index,location^.reference.offset);
  177. { doubles in softemu mode have a strange order of registers and references }
  178. if location^.size=OS_32 then
  179. g_concatcopy(list,tmpref,ref,4)
  180. else
  181. begin
  182. g_concatcopy(list,tmpref,ref,sizeleft);
  183. if assigned(location^.next) then
  184. internalerror(2005010710);
  185. end;
  186. end;
  187. LOC_FPUREGISTER,LOC_CFPUREGISTER:
  188. case location^.size of
  189. OS_F32, OS_F64:
  190. a_loadfpu_ref_reg(list,location^.size,tmpref,location^.register);
  191. else
  192. internalerror(2002072801);
  193. end;
  194. LOC_VOID:
  195. begin
  196. // nothing to do
  197. end;
  198. else
  199. internalerror(2002081103);
  200. end;
  201. inc(tmpref.offset,tcgsize2size[location^.size]);
  202. dec(sizeleft,tcgsize2size[location^.size]);
  203. location := location^.next;
  204. end;
  205. end;
  206. procedure tcgarm.a_paramaddr_ref(list : TAsmList;const r : treference;const paraloc : TCGPara);
  207. var
  208. ref: treference;
  209. tmpreg: tregister;
  210. begin
  211. paraloc.check_simple_location;
  212. case paraloc.location^.loc of
  213. LOC_REGISTER,LOC_CREGISTER:
  214. a_loadaddr_ref_reg(list,r,paraloc.location^.register);
  215. LOC_REFERENCE:
  216. begin
  217. reference_reset(ref);
  218. ref.base := paraloc.location^.reference.index;
  219. ref.offset := paraloc.location^.reference.offset;
  220. tmpreg := getintregister(list,OS_ADDR);
  221. a_loadaddr_ref_reg(list,r,tmpreg);
  222. a_load_reg_ref(list,OS_ADDR,OS_ADDR,tmpreg,ref);
  223. end;
  224. else
  225. internalerror(2002080701);
  226. end;
  227. end;
  228. procedure tcgarm.a_call_name(list : TAsmList;const s : string);
  229. begin
  230. list.concat(taicpu.op_sym(A_BL,current_asmdata.RefAsmSymbol(s)));
  231. {
  232. the compiler does not properly set this flag anymore in pass 1, and
  233. for now we only need it after pass 2 (I hope) (JM)
  234. if not(pi_do_call in current_procinfo.flags) then
  235. internalerror(2003060703);
  236. }
  237. include(current_procinfo.flags,pi_do_call);
  238. end;
  239. procedure tcgarm.a_call_reg(list : TAsmList;reg: tregister);
  240. var
  241. r : tregister;
  242. begin
  243. list.concat(taicpu.op_reg_reg(A_MOV,NR_R14,NR_PC));
  244. list.concat(taicpu.op_reg_reg(A_MOV,NR_PC,reg));
  245. {
  246. the compiler does not properly set this flag anymore in pass 1, and
  247. for now we only need it after pass 2 (I hope) (JM)
  248. if not(pi_do_call in current_procinfo.flags) then
  249. internalerror(2003060703);
  250. }
  251. include(current_procinfo.flags,pi_do_call);
  252. end;
  253. procedure tcgarm.a_call_ref(list : TAsmList;ref: treference);
  254. begin
  255. a_reg_alloc(list,NR_R12);
  256. a_load_ref_reg(list,OS_ADDR,OS_ADDR,ref,NR_R12);
  257. list.concat(taicpu.op_reg_reg(A_MOV,NR_R14,NR_PC));
  258. list.concat(taicpu.op_reg_reg(A_MOV,NR_PC,NR_R12));
  259. a_reg_dealloc(list,NR_R12);
  260. include(current_procinfo.flags,pi_do_call);
  261. end;
  262. procedure tcgarm.a_op_const_reg(list : TAsmList; Op: TOpCG; size: TCGSize; a: aint; reg: TRegister);
  263. begin
  264. a_op_const_reg_reg(list,op,size,a,reg,reg);
  265. end;
  266. procedure tcgarm.a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; src, dst: TRegister);
  267. begin
  268. case op of
  269. OP_NEG:
  270. list.concat(taicpu.op_reg_reg_const(A_RSB,dst,src,0));
  271. OP_NOT:
  272. begin
  273. list.concat(taicpu.op_reg_reg(A_MVN,dst,src));
  274. case size of
  275. OS_8 :
  276. a_op_const_reg_reg(list,OP_AND,OS_INT,$ff,dst,dst);
  277. OS_16 :
  278. a_op_const_reg_reg(list,OP_AND,OS_INT,$ffff,dst,dst);
  279. end;
  280. end
  281. else
  282. a_op_reg_reg_reg(list,op,OS_32,src,dst,dst);
  283. end;
  284. end;
  285. const
  286. op_reg_reg_opcg2asmop: array[TOpCG] of tasmop =
  287. (A_NONE,A_MOV,A_ADD,A_AND,A_NONE,A_NONE,A_MUL,A_MUL,A_NONE,A_NONE,A_ORR,
  288. A_NONE,A_NONE,A_NONE,A_SUB,A_EOR);
  289. procedure tcgarm.a_op_const_reg_reg(list: TAsmList; op: TOpCg;
  290. size: tcgsize; a: aint; src, dst: tregister);
  291. var
  292. ovloc : tlocation;
  293. begin
  294. a_op_const_reg_reg_checkoverflow(list,op,size,a,src,dst,false,ovloc);
  295. end;
  296. procedure tcgarm.a_op_reg_reg_reg(list: TAsmList; op: TOpCg;
  297. size: tcgsize; src1, src2, dst: tregister);
  298. var
  299. ovloc : tlocation;
  300. begin
  301. a_op_reg_reg_reg_checkoverflow(list,op,size,src1,src2,dst,false,ovloc);
  302. end;
  303. procedure tcgarm.a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);
  304. var
  305. shift : byte;
  306. tmpreg : tregister;
  307. so : tshifterop;
  308. l1 : longint;
  309. begin
  310. ovloc.loc:=LOC_VOID;
  311. if is_shifter_const(-a,shift) then
  312. case op of
  313. OP_ADD:
  314. begin
  315. op:=OP_SUB;
  316. a:=dword(-a);
  317. end;
  318. OP_SUB:
  319. begin
  320. op:=OP_ADD;
  321. a:=dword(-a);
  322. end
  323. end;
  324. if is_shifter_const(a,shift) and not(op in [OP_IMUL,OP_MUL]) then
  325. case op of
  326. OP_NEG,OP_NOT,
  327. OP_DIV,OP_IDIV:
  328. internalerror(200308281);
  329. OP_SHL:
  330. begin
  331. if a>32 then
  332. internalerror(200308294);
  333. if a<>0 then
  334. begin
  335. shifterop_reset(so);
  336. so.shiftmode:=SM_LSL;
  337. so.shiftimm:=a;
  338. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,so));
  339. end
  340. else
  341. list.concat(taicpu.op_reg_reg(A_MOV,dst,src));
  342. end;
  343. OP_SHR:
  344. begin
  345. if a>32 then
  346. internalerror(200308292);
  347. shifterop_reset(so);
  348. if a<>0 then
  349. begin
  350. so.shiftmode:=SM_LSR;
  351. so.shiftimm:=a;
  352. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,so));
  353. end
  354. else
  355. list.concat(taicpu.op_reg_reg(A_MOV,dst,src));
  356. end;
  357. OP_SAR:
  358. begin
  359. if a>32 then
  360. internalerror(200308295);
  361. if a<>0 then
  362. begin
  363. shifterop_reset(so);
  364. so.shiftmode:=SM_ASR;
  365. so.shiftimm:=a;
  366. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src,so));
  367. end
  368. else
  369. list.concat(taicpu.op_reg_reg(A_MOV,dst,src));
  370. end;
  371. else
  372. list.concat(setoppostfix(
  373. taicpu.op_reg_reg_const(op_reg_reg_opcg2asmop[op],dst,src,a),toppostfix(ord(cgsetflags or setflags)*ord(PF_S))
  374. ));
  375. if (cgsetflags or setflags) and (size in [OS_8,OS_16,OS_32]) then
  376. begin
  377. ovloc.loc:=LOC_FLAGS;
  378. case op of
  379. OP_ADD:
  380. ovloc.resflags:=F_CS;
  381. OP_SUB:
  382. ovloc.resflags:=F_CC;
  383. end;
  384. end;
  385. end
  386. else
  387. begin
  388. { there could be added some more sophisticated optimizations }
  389. if (op in [OP_MUL,OP_IMUL]) and (a=1) then
  390. a_load_reg_reg(list,size,size,src,dst)
  391. else if (op in [OP_MUL,OP_IMUL]) and (a=0) then
  392. a_load_const_reg(list,size,0,dst)
  393. else if (op in [OP_IMUL]) and (a=-1) then
  394. a_op_reg_reg(list,OP_NEG,size,src,dst)
  395. { we do this here instead in the peephole optimizer because
  396. it saves us a register }
  397. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a,l1) and not(cgsetflags or setflags) then
  398. a_op_const_reg_reg(list,OP_SHL,size,l1,src,dst)
  399. { for example : b=a*5 -> b=a*4+a with add instruction and shl }
  400. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a-1,l1) and not(cgsetflags or setflags) then
  401. begin
  402. if l1>32 then{roozbeh does this ever happen?}
  403. internalerror(200308296);
  404. shifterop_reset(so);
  405. so.shiftmode:=SM_LSL;
  406. so.shiftimm:=l1;
  407. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ADD,dst,src,src,so));
  408. end
  409. else
  410. begin
  411. tmpreg:=getintregister(list,size);
  412. a_load_const_reg(list,size,a,tmpreg);
  413. a_op_reg_reg_reg_checkoverflow(list,op,size,tmpreg,src,dst,setflags,ovloc);
  414. end;
  415. end;
  416. end;
  417. procedure tcgarm.a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);
  418. var
  419. so : tshifterop;
  420. tmpreg,overflowreg : tregister;
  421. asmop : tasmop;
  422. begin
  423. ovloc.loc:=LOC_VOID;
  424. case op of
  425. OP_NEG,OP_NOT,
  426. OP_DIV,OP_IDIV:
  427. internalerror(200308281);
  428. OP_SHL:
  429. begin
  430. shifterop_reset(so);
  431. so.rs:=src1;
  432. so.shiftmode:=SM_LSL;
  433. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src2,so));
  434. end;
  435. OP_SHR:
  436. begin
  437. shifterop_reset(so);
  438. so.rs:=src1;
  439. so.shiftmode:=SM_LSR;
  440. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src2,so));
  441. end;
  442. OP_SAR:
  443. begin
  444. shifterop_reset(so);
  445. so.rs:=src1;
  446. so.shiftmode:=SM_ASR;
  447. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,dst,src2,so));
  448. end;
  449. OP_IMUL,
  450. OP_MUL:
  451. begin
  452. if cgsetflags or setflags then
  453. begin
  454. overflowreg:=getintregister(list,size);
  455. if op=OP_IMUL then
  456. asmop:=A_SMULL
  457. else
  458. asmop:=A_UMULL;
  459. { the arm doesn't allow that rd and rm are the same }
  460. if dst=src2 then
  461. begin
  462. if dst<>src1 then
  463. list.concat(taicpu.op_reg_reg_reg_reg(asmop,dst,overflowreg,src1,src2))
  464. else
  465. begin
  466. tmpreg:=getintregister(list,size);
  467. a_load_reg_reg(list,size,size,src2,dst);
  468. list.concat(taicpu.op_reg_reg_reg_reg(asmop,dst,overflowreg,tmpreg,src1));
  469. end;
  470. end
  471. else
  472. list.concat(taicpu.op_reg_reg_reg_reg(asmop,dst,overflowreg,src2,src1));
  473. if op=OP_IMUL then
  474. begin
  475. shifterop_reset(so);
  476. so.shiftmode:=SM_ASR;
  477. so.shiftimm:=31;
  478. list.concat(taicpu.op_reg_reg_shifterop(A_CMP,overflowreg,dst,so));
  479. end
  480. else
  481. list.concat(taicpu.op_reg_const(A_CMP,overflowreg,0));
  482. ovloc.loc:=LOC_FLAGS;
  483. ovloc.resflags:=F_NE;
  484. end
  485. else
  486. begin
  487. { the arm doesn't allow that rd and rm are the same }
  488. if dst=src2 then
  489. begin
  490. if dst<>src1 then
  491. list.concat(taicpu.op_reg_reg_reg(A_MUL,dst,src1,src2))
  492. else
  493. begin
  494. tmpreg:=getintregister(list,size);
  495. a_load_reg_reg(list,size,size,src2,dst);
  496. list.concat(taicpu.op_reg_reg_reg(A_MUL,dst,tmpreg,src1));
  497. end;
  498. end
  499. else
  500. list.concat(taicpu.op_reg_reg_reg(A_MUL,dst,src2,src1));
  501. end;
  502. end;
  503. else
  504. list.concat(setoppostfix(
  505. taicpu.op_reg_reg_reg(op_reg_reg_opcg2asmop[op],dst,src2,src1),toppostfix(ord(cgsetflags or setflags)*ord(PF_S))
  506. ));
  507. end;
  508. end;
  509. procedure tcgarm.a_load_const_reg(list : TAsmList; size: tcgsize; a : aint;reg : tregister);
  510. var
  511. imm_shift : byte;
  512. l : tasmlabel;
  513. hr : treference;
  514. tmpreg : tregister;
  515. begin
  516. if not(size in [OS_8,OS_S8,OS_16,OS_S16,OS_32,OS_S32]) then
  517. internalerror(2002090902);
  518. if is_shifter_const(a,imm_shift) then
  519. list.concat(taicpu.op_reg_const(A_MOV,reg,a))
  520. else if is_shifter_const(not(a),imm_shift) then
  521. list.concat(taicpu.op_reg_const(A_MVN,reg,not(a)))
  522. { loading of constants with mov and orr }
  523. {else [if (is_shifter_const(a-byte(a),imm_shift)) then
  524. begin
  525. }{ roozbeh:why using tmpreg later causes error in compiling of system.pp,and also those other similars}
  526. {list.concat(taicpu.op_reg_const(A_MOV,reg,a-byte(a)));
  527. list.concat(taicpu.op_reg_reg_const(A_ORR,reg,reg,byte(a)));
  528. end
  529. else if (is_shifter_const(a-word(a),imm_shift)) and (is_shifter_const(word(a),imm_shift)) then
  530. begin
  531. list.concat(taicpu.op_reg_const(A_MOV,reg,a-word(a)));
  532. list.concat(taicpu.op_reg_reg_const(A_ORR,reg,reg,word(a)));
  533. end
  534. else if (is_shifter_const(a-(longint(a) shl 8) shr 8,imm_shift)) and (is_shifter_const((longint(a) shl 8) shr 8,imm_shift)) then
  535. begin
  536. list.concat(taicpu.op_reg_const(A_MOV,reg,a-(longint(a) shl 8)shr 8));
  537. list.concat(taicpu.op_reg_reg_const(A_ORR,reg,reg,(longint(a) shl 8)shr 8));
  538. end}
  539. else
  540. begin
  541. reference_reset(hr);
  542. current_asmdata.getjumplabel(l);
  543. cg.a_label(current_procinfo.aktlocaldata,l);
  544. hr.symboldata:=current_procinfo.aktlocaldata.last;
  545. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(longint(a)));
  546. hr.symbol:=l;
  547. list.concat(taicpu.op_reg_ref(A_LDR,reg,hr));
  548. end;
  549. end;
  550. function tcgarm.handle_load_store(list:TAsmList;op: tasmop;oppostfix : toppostfix;reg:tregister;ref: treference):treference;
  551. var
  552. tmpreg,tmpreg2 : tregister;
  553. tmpref : treference;
  554. l : tasmlabel;
  555. so : tshifterop;
  556. begin
  557. tmpreg:=NR_NO;
  558. { Be sure to have a base register }
  559. if (ref.base=NR_NO) then
  560. begin
  561. if ref.shiftmode<>SM_None then
  562. internalerror(200308294);
  563. ref.base:=ref.index;
  564. ref.index:=NR_NO;
  565. end;
  566. { absolute symbols can't be handled directly, we've to store the symbol reference
  567. in the text segment and access it pc relative
  568. For now, we assume that references where base or index equals to PC are already
  569. relative, all other references are assumed to be absolute and thus they need
  570. to be handled extra.
  571. A proper solution would be to change refoptions to a set and store the information
  572. if the symbol is absolute or relative there.
  573. }
  574. if (assigned(ref.symbol) and
  575. not(is_pc(ref.base)) and
  576. not(is_pc(ref.index))
  577. ) or
  578. { [#xxx] isn't a valid address operand }
  579. ((ref.base=NR_NO) and (ref.index=NR_NO)) or
  580. (ref.offset<-4095) or
  581. (ref.offset>4095) or
  582. ((oppostfix in [PF_SB,PF_H,PF_SH]) and
  583. ((ref.offset<-255) or
  584. (ref.offset>255)
  585. )
  586. ) or
  587. ((op in [A_LDF,A_STF]) and
  588. ((ref.offset<-1020) or
  589. (ref.offset>1020) or
  590. { the usual pc relative symbol handling assumes possible offsets of +/- 4095 }
  591. assigned(ref.symbol)
  592. )
  593. ) then
  594. begin
  595. reference_reset(tmpref);
  596. { load symbol }
  597. tmpreg:=getintregister(list,OS_INT);
  598. if assigned(ref.symbol) then
  599. begin
  600. current_asmdata.getjumplabel(l);
  601. cg.a_label(current_procinfo.aktlocaldata,l);
  602. tmpref.symboldata:=current_procinfo.aktlocaldata.last;
  603. current_procinfo.aktlocaldata.concat(tai_const.create_sym_offset(ref.symbol,ref.offset));
  604. { load consts entry }
  605. tmpref.symbol:=l;
  606. tmpref.base:=NR_R15;
  607. list.concat(taicpu.op_reg_ref(A_LDR,tmpreg,tmpref));
  608. end
  609. else
  610. a_load_const_reg(list,OS_ADDR,ref.offset,tmpreg);
  611. if (ref.base<>NR_NO) then
  612. begin
  613. if ref.index<>NR_NO then
  614. begin
  615. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,tmpreg));
  616. ref.base:=tmpreg;
  617. end
  618. else
  619. begin
  620. ref.index:=tmpreg;
  621. ref.shiftimm:=0;
  622. ref.signindex:=1;
  623. ref.shiftmode:=SM_None;
  624. end;
  625. end
  626. else
  627. ref.base:=tmpreg;
  628. ref.offset:=0;
  629. ref.symbol:=nil;
  630. end;
  631. if (ref.base<>NR_NO) and (ref.index<>NR_NO) and (ref.offset<>0) then
  632. begin
  633. if tmpreg<>NR_NO then
  634. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,ref.offset,tmpreg,tmpreg)
  635. else
  636. begin
  637. tmpreg:=getintregister(list,OS_ADDR);
  638. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,ref.offset,ref.base,tmpreg);
  639. ref.base:=tmpreg;
  640. end;
  641. ref.offset:=0;
  642. end;
  643. { floating point operations have only limited references
  644. we expect here, that a base is already set }
  645. if (op in [A_LDF,A_STF]) and (ref.index<>NR_NO) then
  646. begin
  647. if ref.shiftmode<>SM_none then
  648. internalerror(200309121);
  649. if tmpreg<>NR_NO then
  650. begin
  651. if ref.base=tmpreg then
  652. begin
  653. if ref.signindex<0 then
  654. list.concat(taicpu.op_reg_reg_reg(A_SUB,tmpreg,tmpreg,ref.index))
  655. else
  656. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,tmpreg,ref.index));
  657. ref.index:=NR_NO;
  658. end
  659. else
  660. begin
  661. if ref.index<>tmpreg then
  662. internalerror(200403161);
  663. if ref.signindex<0 then
  664. list.concat(taicpu.op_reg_reg_reg(A_SUB,tmpreg,ref.base,tmpreg))
  665. else
  666. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,tmpreg));
  667. ref.base:=tmpreg;
  668. ref.index:=NR_NO;
  669. end;
  670. end
  671. else
  672. begin
  673. tmpreg:=getintregister(list,OS_ADDR);
  674. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,ref.index));
  675. ref.base:=tmpreg;
  676. ref.index:=NR_NO;
  677. end;
  678. end;
  679. list.concat(setoppostfix(taicpu.op_reg_ref(op,reg,ref),oppostfix));
  680. Result := ref;
  681. end;
  682. procedure tcgarm.a_load_reg_ref(list : TAsmList; fromsize, tosize: tcgsize; reg : tregister;const ref : treference);
  683. var
  684. oppostfix:toppostfix;
  685. usedtmpref,usedtmpref2: treference;
  686. tmpreg,tmpreg2 : tregister;
  687. so : tshifterop;
  688. begin
  689. case ToSize of
  690. { signed integer registers }
  691. OS_8,
  692. OS_S8:
  693. oppostfix:=PF_B;
  694. OS_16,
  695. OS_S16:
  696. oppostfix:=PF_H;
  697. OS_32,
  698. OS_S32:
  699. oppostfix:=PF_None;
  700. else
  701. InternalError(200308295);
  702. end;
  703. if ref.alignment<>0 then
  704. begin
  705. case FromSize of
  706. OS_16,OS_S16:
  707. begin
  708. shifterop_reset(so);so.shiftmode:=SM_LSR;so.shiftimm:=8;
  709. tmpreg:=getintregister(list,OS_INT);
  710. usedtmpref:=a_internal_load_reg_ref(list,OS_8,OS_8,reg,Ref);
  711. inc(usedtmpref.offset);
  712. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,tmpreg,reg,so));
  713. a_internal_load_reg_ref(list,OS_8,OS_8,tmpreg,usedtmpref);
  714. end;
  715. OS_32,OS_S32:
  716. begin
  717. shifterop_reset(so);so.shiftmode:=SM_LSR;so.shiftimm:=8;
  718. tmpreg:=getintregister(list,OS_INT);
  719. usedtmpref:=a_internal_load_reg_ref(list,OS_8,OS_8,reg,Ref);
  720. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,tmpreg,reg,so));
  721. inc(usedtmpref.offset);
  722. a_internal_load_reg_ref(list,OS_8,OS_8,tmpreg,usedtmpref);
  723. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,tmpreg,tmpreg,so));
  724. inc(usedtmpref.offset);
  725. a_internal_load_reg_ref(list,OS_8,OS_8,tmpreg,usedtmpref);
  726. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,tmpreg,tmpreg,so));
  727. inc(usedtmpref.offset);
  728. a_internal_load_reg_ref(list,OS_8,OS_8,tmpreg,usedtmpref);
  729. end
  730. else
  731. handle_load_store(list,A_STR,oppostfix,reg,ref);
  732. end;
  733. end
  734. else
  735. handle_load_store(list,A_STR,oppostfix,reg,ref);
  736. end;
  737. procedure tcgarm.a_load_ref_reg(list : TAsmList; fromsize, tosize : tcgsize;const Ref : treference;reg : tregister);
  738. var
  739. oppostfix:toppostfix;
  740. usedtmpref,usedtmpref2: treference;
  741. tmpreg,tmpreg2,tmpreg3 : tregister;
  742. so : tshifterop;
  743. begin
  744. case FromSize of
  745. { signed integer registers }
  746. OS_8:
  747. oppostfix:=PF_B;
  748. OS_S8:
  749. oppostfix:=PF_SB;
  750. OS_16:
  751. oppostfix:=PF_H;
  752. OS_S16:
  753. oppostfix:=PF_SH;
  754. OS_32,
  755. OS_S32:
  756. oppostfix:=PF_None;
  757. else
  758. InternalError(200308297);
  759. end;
  760. if Ref.alignment<>0 then
  761. begin
  762. case FromSize of
  763. OS_16,OS_S16:
  764. begin
  765. a_loadaddr_ref_reg(list,ref,reg);
  766. reference_reset_base(usedtmpref,reg,0);
  767. shifterop_reset(so);so.shiftmode:=SM_LSL;so.shiftimm:=8;
  768. tmpreg:=getintregister(list,OS_INT);
  769. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  770. inc(usedtmpref.offset);
  771. tmpreg2:=getintregister(list,OS_INT);
  772. if FromSize=OS_16 then
  773. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg2)
  774. else
  775. a_internal_load_ref_reg(list,OS_S8,OS_S8,usedtmpref,tmpreg2);
  776. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,tmpreg,tmpreg2,so));
  777. end;
  778. OS_32,OS_S32:
  779. begin
  780. tmpreg:=getintregister(list,OS_INT);
  781. tmpreg2:=getintregister(list,OS_INT);
  782. tmpreg3:=getintregister(list,OS_INT);
  783. shifterop_reset(so);so.shiftmode:=SM_LSL;so.shiftimm:=8;
  784. a_loadaddr_ref_reg(list,ref,tmpreg3);
  785. reference_reset_base(usedtmpref,tmpreg3,0);
  786. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,reg);
  787. inc(usedtmpref.offset);
  788. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  789. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,tmpreg2,reg,tmpreg,so));
  790. inc(usedtmpref.offset);
  791. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,reg);
  792. so.shiftimm:=16;
  793. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,tmpreg,tmpreg2,reg,so));
  794. inc(usedtmpref.offset);
  795. a_internal_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg2);
  796. so.shiftimm:=24;
  797. list.concat(taicpu.op_reg_reg_reg_shifterop(A_ORR,reg,tmpreg,tmpreg2,so));
  798. end
  799. else
  800. handle_load_store(list,A_LDR,oppostfix,reg,ref);
  801. end;
  802. end
  803. else
  804. handle_load_store(list,A_LDR,oppostfix,reg,ref);
  805. end;
  806. function tcgarm.a_internal_load_reg_ref(list : TAsmList; fromsize, tosize: tcgsize; reg : tregister;const ref : treference):treference;
  807. var
  808. oppostfix:toppostfix;
  809. begin
  810. case ToSize of
  811. { signed integer registers }
  812. OS_8,
  813. OS_S8:
  814. oppostfix:=PF_B;
  815. OS_16,
  816. OS_S16:
  817. oppostfix:=PF_H;
  818. OS_32,
  819. OS_S32:
  820. oppostfix:=PF_None;
  821. else
  822. InternalError(2003082910);
  823. end;
  824. result:=handle_load_store(list,A_STR,oppostfix,reg,ref);
  825. end;
  826. function tcgarm.a_internal_load_ref_reg(list : TAsmList; fromsize, tosize : tcgsize;const Ref : treference;reg : tregister):treference;
  827. var
  828. oppostfix:toppostfix;
  829. begin
  830. case FromSize of
  831. { signed integer registers }
  832. OS_8:
  833. oppostfix:=PF_B;
  834. OS_S8:
  835. oppostfix:=PF_SB;
  836. OS_16:
  837. oppostfix:=PF_H;
  838. OS_S16:
  839. oppostfix:=PF_SH;
  840. OS_32,
  841. OS_S32:
  842. oppostfix:=PF_None;
  843. else
  844. InternalError(200308291);
  845. end;
  846. result:=handle_load_store(list,A_LDR,oppostfix,reg,ref);
  847. end;
  848. procedure tcgarm.a_load_reg_reg(list : TAsmList; fromsize, tosize : tcgsize;reg1,reg2 : tregister);
  849. var
  850. instr: taicpu;
  851. so : tshifterop;
  852. begin
  853. shifterop_reset(so);
  854. if (tcgsize2size[tosize] < tcgsize2size[fromsize]) or
  855. (
  856. (tcgsize2size[tosize] = tcgsize2size[fromsize]) and
  857. (tosize <> fromsize) and
  858. not(fromsize in [OS_32,OS_S32])
  859. ) then
  860. begin
  861. case tosize of
  862. OS_8:
  863. list.concat(taicpu.op_reg_reg_const(A_AND,
  864. reg2,reg1,$ff));
  865. OS_S8:
  866. begin
  867. so.shiftmode:=SM_LSL;
  868. so.shiftimm:=24;
  869. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,reg2,reg1,so));
  870. so.shiftmode:=SM_ASR;
  871. so.shiftimm:=24;
  872. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,reg2,reg2,so));
  873. end;
  874. OS_16:
  875. begin
  876. so.shiftmode:=SM_LSL;
  877. so.shiftimm:=16;
  878. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,reg2,reg1,so));
  879. so.shiftmode:=SM_LSR;
  880. so.shiftimm:=16;
  881. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,reg2,reg2,so));
  882. end;
  883. OS_S16:
  884. begin
  885. so.shiftmode:=SM_LSL;
  886. so.shiftimm:=16;
  887. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,reg2,reg1,so));
  888. so.shiftmode:=SM_ASR;
  889. so.shiftimm:=16;
  890. list.concat(taicpu.op_reg_reg_shifterop(A_MOV,reg2,reg2,so));
  891. end;
  892. OS_32,OS_S32:
  893. begin
  894. instr:=taicpu.op_reg_reg(A_MOV,reg2,reg1);
  895. list.concat(instr);
  896. add_move_instruction(instr);
  897. end;
  898. else internalerror(2002090901);
  899. end;
  900. end
  901. else
  902. begin
  903. if reg1<>reg2 then
  904. begin
  905. { same size, only a register mov required }
  906. instr:=taicpu.op_reg_reg(A_MOV,reg2,reg1);
  907. list.Concat(instr);
  908. { Notify the register allocator that we have written a move instruction so
  909. it can try to eliminate it. }
  910. add_move_instruction(instr);
  911. end;
  912. end;
  913. end;
  914. procedure tcgarm.a_paramfpu_ref(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);
  915. var
  916. href,href2 : treference;
  917. hloc : pcgparalocation;
  918. begin
  919. href:=ref;
  920. hloc:=paraloc.location;
  921. while assigned(hloc) do
  922. begin
  923. case hloc^.loc of
  924. LOC_FPUREGISTER,LOC_CFPUREGISTER:
  925. a_loadfpu_ref_reg(list,size,ref,hloc^.register);
  926. LOC_REGISTER :
  927. case hloc^.size of
  928. OS_F32:
  929. a_load_ref_reg(list,OS_32,OS_32,href,hloc^.register);
  930. OS_64,
  931. OS_F64:
  932. cg64.a_param64_ref(list,href,paraloc);
  933. else
  934. a_load_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  935. end;
  936. LOC_REFERENCE :
  937. begin
  938. reference_reset_base(href2,hloc^.reference.index,hloc^.reference.offset);
  939. { concatcopy should choose the best way to copy the data }
  940. g_concatcopy(list,href,href2,tcgsize2size[size]);
  941. end;
  942. else
  943. internalerror(200408241);
  944. end;
  945. inc(href.offset,tcgsize2size[hloc^.size]);
  946. hloc:=hloc^.next;
  947. end;
  948. end;
  949. procedure tcgarm.a_loadfpu_reg_reg(list: TAsmList; size: tcgsize; reg1, reg2: tregister);
  950. begin
  951. list.concat(setoppostfix(taicpu.op_reg_reg(A_MVF,reg2,reg1),cgsize2fpuoppostfix[size]));
  952. end;
  953. procedure tcgarm.a_loadfpu_ref_reg(list: TAsmList; size: tcgsize; const ref: treference; reg: tregister);
  954. var
  955. oppostfix:toppostfix;
  956. begin
  957. case size of
  958. OS_32,
  959. OS_F32:
  960. oppostfix:=PF_S;
  961. OS_64,
  962. OS_F64:
  963. oppostfix:=PF_D;
  964. OS_F80:
  965. oppostfix:=PF_E;
  966. else
  967. InternalError(200309021);
  968. end;
  969. handle_load_store(list,A_LDF,oppostfix,reg,ref);
  970. end;
  971. procedure tcgarm.a_loadfpu_reg_ref(list: TAsmList; size: tcgsize; reg: tregister; const ref: treference);
  972. var
  973. oppostfix:toppostfix;
  974. begin
  975. case size of
  976. OS_F32:
  977. oppostfix:=PF_S;
  978. OS_F64:
  979. oppostfix:=PF_D;
  980. OS_F80:
  981. oppostfix:=PF_E;
  982. else
  983. InternalError(200309022);
  984. end;
  985. handle_load_store(list,A_STF,oppostfix,reg,ref);
  986. end;
  987. { comparison operations }
  988. procedure tcgarm.a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : aint;reg : tregister;
  989. l : tasmlabel);
  990. var
  991. tmpreg : tregister;
  992. b : byte;
  993. begin
  994. if is_shifter_const(a,b) then
  995. list.concat(taicpu.op_reg_const(A_CMP,reg,a))
  996. { CMN reg,0 and CMN reg,$80000000 are different from CMP reg,$ffffffff
  997. and CMP reg,$7fffffff regarding the flags according to the ARM manual }
  998. else if (a<>$7fffffff) and (a<>-1) and is_shifter_const(-a,b) then
  999. list.concat(taicpu.op_reg_const(A_CMN,reg,-a))
  1000. else
  1001. begin
  1002. tmpreg:=getintregister(list,size);
  1003. a_load_const_reg(list,size,a,tmpreg);
  1004. list.concat(taicpu.op_reg_reg(A_CMP,reg,tmpreg));
  1005. end;
  1006. a_jmp_cond(list,cmp_op,l);
  1007. end;
  1008. procedure tcgarm.a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel);
  1009. begin
  1010. list.concat(taicpu.op_reg_reg(A_CMP,reg2,reg1));
  1011. a_jmp_cond(list,cmp_op,l);
  1012. end;
  1013. procedure tcgarm.a_jmp_name(list : TAsmList;const s : string);
  1014. begin
  1015. list.concat(taicpu.op_sym(A_B,current_asmdata.RefAsmSymbol(s)));
  1016. end;
  1017. procedure tcgarm.a_jmp_always(list : TAsmList;l: tasmlabel);
  1018. begin
  1019. list.concat(taicpu.op_sym(A_B,l));
  1020. end;
  1021. procedure tcgarm.a_jmp_flags(list : TAsmList;const f : TResFlags;l: tasmlabel);
  1022. var
  1023. ai : taicpu;
  1024. begin
  1025. ai:=setcondition(taicpu.op_sym(A_B,l),flags_to_cond(f));
  1026. ai.is_jmp:=true;
  1027. list.concat(ai);
  1028. end;
  1029. procedure tcgarm.g_flags2reg(list: TAsmList; size: TCgSize; const f: TResFlags; reg: TRegister);
  1030. var
  1031. ai : taicpu;
  1032. begin
  1033. list.concat(setcondition(taicpu.op_reg_const(A_MOV,reg,1),flags_to_cond(f)));
  1034. list.concat(setcondition(taicpu.op_reg_const(A_MOV,reg,0),inverse_cond(flags_to_cond(f))));
  1035. end;
  1036. procedure tcgarm.g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);
  1037. var
  1038. ref,href : treference;
  1039. shift : byte;
  1040. firstfloatreg,lastfloatreg,
  1041. r : byte;
  1042. i : aint;
  1043. again : tasmlabel;
  1044. regs : tcpuregisterset;
  1045. begin
  1046. LocalSize:=align(LocalSize,4);
  1047. if not(nostackframe) then
  1048. begin
  1049. firstfloatreg:=RS_NO;
  1050. { save floating point registers? }
  1051. for r:=RS_F0 to RS_F7 do
  1052. if r in rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall) then
  1053. begin
  1054. if firstfloatreg=RS_NO then
  1055. firstfloatreg:=r;
  1056. lastfloatreg:=r;
  1057. end;
  1058. a_reg_alloc(list,NR_STACK_POINTER_REG);
  1059. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  1060. begin
  1061. a_reg_alloc(list,NR_FRAME_POINTER_REG);
  1062. a_reg_alloc(list,NR_R12);
  1063. list.concat(taicpu.op_reg_reg(A_MOV,NR_R12,NR_STACK_POINTER_REG));
  1064. end;
  1065. { save int registers }
  1066. reference_reset(ref);
  1067. ref.index:=NR_STACK_POINTER_REG;
  1068. ref.addressmode:=AM_PREINDEXED;
  1069. regs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  1070. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  1071. regs:=regs+[RS_R11,RS_R12,RS_R14,RS_R15]
  1072. else
  1073. if (regs<>[]) or (pi_do_call in current_procinfo.flags) then
  1074. include(regs,RS_R14);
  1075. if regs<>[] then
  1076. list.concat(setoppostfix(taicpu.op_ref_regset(A_STM,ref,regs),PF_FD));
  1077. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  1078. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_FRAME_POINTER_REG,NR_R12,4));
  1079. { allocate necessary stack size
  1080. not necessary according to Yury Sidorov
  1081. { don't use a_op_const_reg_reg here because we don't allow register allocations
  1082. in the entry/exit code }
  1083. if (target_info.system in [system_arm_wince]) and
  1084. (localsize>=winstackpagesize) then
  1085. begin
  1086. if localsize div winstackpagesize<=5 then
  1087. begin
  1088. if is_shifter_const(localsize,shift) then
  1089. list.concat(Taicpu.op_reg_reg_const(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,localsize))
  1090. else
  1091. begin
  1092. a_load_const_reg(list,OS_ADDR,localsize,NR_R12);
  1093. list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R12));
  1094. end;
  1095. for i:=1 to localsize div winstackpagesize do
  1096. begin
  1097. if localsize-i*winstackpagesize<4096 then
  1098. reference_reset_base(href,NR_STACK_POINTER_REG,-(localsize-i*winstackpagesize))
  1099. else
  1100. begin
  1101. a_load_const_reg(list,OS_ADDR,-(localsize-i*winstackpagesize),NR_R12);
  1102. reference_reset_base(href,NR_STACK_POINTER_REG,0);
  1103. href.index:=NR_R12;
  1104. end;
  1105. { the data stored doesn't matter }
  1106. list.concat(Taicpu.op_reg_ref(A_STR,NR_R0,href));
  1107. end;
  1108. a_reg_dealloc(list,NR_R12);
  1109. reference_reset_base(href,NR_STACK_POINTER_REG,0);
  1110. { the data stored doesn't matter }
  1111. list.concat(Taicpu.op_reg_ref(A_STR,NR_R0,href));
  1112. end
  1113. else
  1114. begin
  1115. current_asmdata.getjumplabel(again);
  1116. list.concat(Taicpu.op_reg_const(A_MOV,NR_R12,localsize div winstackpagesize));
  1117. a_label(list,again);
  1118. { always shifterop }
  1119. list.concat(Taicpu.op_reg_reg_const(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,winstackpagesize));
  1120. reference_reset_base(href,NR_STACK_POINTER_REG,0);
  1121. { the data stored doesn't matter }
  1122. list.concat(Taicpu.op_reg_ref(A_STR,NR_R0,href));
  1123. list.concat(Taicpu.op_reg_reg_const(A_SUB,NR_R12,NR_R12,1));
  1124. a_jmp_cond(list,OC_NE,again);
  1125. if is_shifter_const(localsize mod winstackpagesize,shift) then
  1126. list.concat(Taicpu.op_reg_reg_const(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,localsize mod winstackpagesize))
  1127. else
  1128. begin
  1129. a_load_const_reg(list,OS_ADDR,localsize mod winstackpagesize,NR_R12);
  1130. list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R12));
  1131. end;
  1132. a_reg_dealloc(list,NR_R12);
  1133. reference_reset_base(href,NR_STACK_POINTER_REG,0);
  1134. { the data stored doesn't matter }
  1135. list.concat(Taicpu.op_reg_ref(A_STR,NR_R0,href));
  1136. end
  1137. end
  1138. else
  1139. }
  1140. if LocalSize<>0 then
  1141. if not(is_shifter_const(localsize,shift)) then
  1142. begin
  1143. if current_procinfo.framepointer=NR_STACK_POINTER_REG then
  1144. a_reg_alloc(list,NR_R12);
  1145. a_load_const_reg(list,OS_ADDR,LocalSize,NR_R12);
  1146. list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R12));
  1147. a_reg_dealloc(list,NR_R12);
  1148. end
  1149. else
  1150. begin
  1151. a_reg_dealloc(list,NR_R12);
  1152. list.concat(taicpu.op_reg_reg_const(A_SUB,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,LocalSize));
  1153. end;
  1154. if firstfloatreg<>RS_NO then
  1155. begin
  1156. reference_reset(ref);
  1157. if tarmprocinfo(current_procinfo).floatregstart<=-1023 then
  1158. begin
  1159. a_load_const_reg(list,OS_ADDR,-tarmprocinfo(current_procinfo).floatregstart,NR_R12);
  1160. list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_R12,NR_FRAME_POINTER_REG,NR_R12));
  1161. ref.base:=NR_R12;
  1162. end
  1163. else
  1164. begin
  1165. ref.base:=NR_FRAME_POINTER_REG;
  1166. ref.offset:=tarmprocinfo(current_procinfo).floatregstart;
  1167. end;
  1168. list.concat(taicpu.op_reg_const_ref(A_SFM,newreg(R_FPUREGISTER,firstfloatreg,R_SUBWHOLE),
  1169. lastfloatreg-firstfloatreg+1,ref));
  1170. end;
  1171. end;
  1172. end;
  1173. procedure tcgarm.g_proc_exit(list : TAsmList;parasize : longint;nostackframe:boolean);
  1174. var
  1175. ref : treference;
  1176. firstfloatreg,lastfloatreg,
  1177. r : byte;
  1178. shift : byte;
  1179. regs : tcpuregisterset;
  1180. LocalSize : longint;
  1181. begin
  1182. if not(nostackframe) then
  1183. begin
  1184. { restore floating point register }
  1185. firstfloatreg:=RS_NO;
  1186. { save floating point registers? }
  1187. for r:=RS_F0 to RS_F7 do
  1188. if r in rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall) then
  1189. begin
  1190. if firstfloatreg=RS_NO then
  1191. firstfloatreg:=r;
  1192. lastfloatreg:=r;
  1193. end;
  1194. if firstfloatreg<>RS_NO then
  1195. begin
  1196. reference_reset(ref);
  1197. if tarmprocinfo(current_procinfo).floatregstart<=-1023 then
  1198. begin
  1199. a_load_const_reg(list,OS_ADDR,-tarmprocinfo(current_procinfo).floatregstart,NR_R12);
  1200. list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_R12,NR_FRAME_POINTER_REG,NR_R12));
  1201. ref.base:=NR_R12;
  1202. end
  1203. else
  1204. begin
  1205. ref.base:=NR_FRAME_POINTER_REG;
  1206. ref.offset:=tarmprocinfo(current_procinfo).floatregstart;
  1207. end;
  1208. list.concat(taicpu.op_reg_const_ref(A_LFM,newreg(R_FPUREGISTER,firstfloatreg,R_SUBWHOLE),
  1209. lastfloatreg-firstfloatreg+1,ref));
  1210. end;
  1211. if (current_procinfo.framepointer=NR_STACK_POINTER_REG) then
  1212. begin
  1213. LocalSize:=current_procinfo.calc_stackframe_size;
  1214. if LocalSize<>0 then
  1215. if not(is_shifter_const(LocalSize,shift)) then
  1216. begin
  1217. a_reg_alloc(list,NR_R12);
  1218. a_load_const_reg(list,OS_ADDR,LocalSize,NR_R12);
  1219. list.concat(taicpu.op_reg_reg_reg(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R12));
  1220. a_reg_dealloc(list,NR_R12);
  1221. end
  1222. else
  1223. begin
  1224. list.concat(taicpu.op_reg_reg_const(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,LocalSize));
  1225. end;
  1226. regs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  1227. if (pi_do_call in current_procinfo.flags) or (regs<>[]) then
  1228. begin
  1229. exclude(regs,RS_R14);
  1230. include(regs,RS_R15);
  1231. end;
  1232. if regs=[] then
  1233. list.concat(taicpu.op_reg_reg(A_MOV,NR_R15,NR_R14))
  1234. else
  1235. begin
  1236. reference_reset(ref);
  1237. ref.index:=NR_STACK_POINTER_REG;
  1238. ref.addressmode:=AM_PREINDEXED;
  1239. list.concat(setoppostfix(taicpu.op_ref_regset(A_LDM,ref,regs),PF_FD));
  1240. end;
  1241. end
  1242. else
  1243. begin
  1244. { restore int registers and return }
  1245. reference_reset(ref);
  1246. ref.index:=NR_FRAME_POINTER_REG;
  1247. list.concat(setoppostfix(taicpu.op_ref_regset(A_LDM,ref,rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall)+[RS_R11,RS_R13,RS_R15]),PF_EA));
  1248. end;
  1249. end
  1250. else
  1251. list.concat(taicpu.op_reg_reg(A_MOV,NR_PC,NR_R14));
  1252. end;
  1253. procedure tcgarm.a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);
  1254. var
  1255. b : byte;
  1256. tmpref : treference;
  1257. instr : taicpu;
  1258. begin
  1259. if ref.addressmode<>AM_OFFSET then
  1260. internalerror(200309071);
  1261. tmpref:=ref;
  1262. { Be sure to have a base register }
  1263. if (tmpref.base=NR_NO) then
  1264. begin
  1265. if tmpref.shiftmode<>SM_None then
  1266. internalerror(200308294);
  1267. if tmpref.signindex<0 then
  1268. internalerror(200312023);
  1269. tmpref.base:=tmpref.index;
  1270. tmpref.index:=NR_NO;
  1271. end;
  1272. if assigned(tmpref.symbol) or
  1273. not((is_shifter_const(tmpref.offset,b)) or
  1274. (is_shifter_const(-tmpref.offset,b))
  1275. ) then
  1276. fixref(list,tmpref);
  1277. { expect a base here if there is an index }
  1278. if (tmpref.base=NR_NO) and (tmpref.index<>NR_NO) then
  1279. internalerror(200312022);
  1280. if tmpref.index<>NR_NO then
  1281. begin
  1282. if tmpref.shiftmode<>SM_None then
  1283. internalerror(200312021);
  1284. if tmpref.signindex<0 then
  1285. a_op_reg_reg_reg(list,OP_SUB,OS_ADDR,tmpref.base,tmpref.index,r)
  1286. else
  1287. a_op_reg_reg_reg(list,OP_ADD,OS_ADDR,tmpref.base,tmpref.index,r);
  1288. if tmpref.offset<>0 then
  1289. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,tmpref.offset,r,r);
  1290. end
  1291. else
  1292. begin
  1293. if tmpref.offset<>0 then
  1294. begin
  1295. if tmpref.base<>NR_NO then
  1296. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,tmpref.offset,tmpref.base,r)
  1297. else
  1298. a_load_const_reg(list,OS_ADDR,tmpref.offset,r);
  1299. end
  1300. else
  1301. begin
  1302. instr:=taicpu.op_reg_reg(A_MOV,r,tmpref.base);
  1303. list.concat(instr);
  1304. add_move_instruction(instr);
  1305. end;
  1306. end;
  1307. end;
  1308. procedure tcgarm.fixref(list : TAsmList;var ref : treference);
  1309. var
  1310. tmpreg : tregister;
  1311. tmpref : treference;
  1312. l : tasmlabel;
  1313. begin
  1314. { absolute symbols can't be handled directly, we've to store the symbol reference
  1315. in the text segment and access it pc relative
  1316. For now, we assume that references where base or index equals to PC are already
  1317. relative, all other references are assumed to be absolute and thus they need
  1318. to be handled extra.
  1319. A proper solution would be to change refoptions to a set and store the information
  1320. if the symbol is absolute or relative there.
  1321. }
  1322. { create consts entry }
  1323. reference_reset(tmpref);
  1324. current_asmdata.getjumplabel(l);
  1325. cg.a_label(current_procinfo.aktlocaldata,l);
  1326. tmpref.symboldata:=current_procinfo.aktlocaldata.last;
  1327. if assigned(ref.symbol) then
  1328. current_procinfo.aktlocaldata.concat(tai_const.create_sym_offset(ref.symbol,ref.offset))
  1329. else
  1330. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(ref.offset));
  1331. { load consts entry }
  1332. tmpreg:=getintregister(list,OS_INT);
  1333. tmpref.symbol:=l;
  1334. tmpref.base:=NR_PC;
  1335. list.concat(taicpu.op_reg_ref(A_LDR,tmpreg,tmpref));
  1336. if (ref.base<>NR_NO) then
  1337. begin
  1338. if ref.index<>NR_NO then
  1339. begin
  1340. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,tmpreg));
  1341. ref.base:=tmpreg;
  1342. end
  1343. else
  1344. begin
  1345. ref.index:=tmpreg;
  1346. ref.shiftimm:=0;
  1347. ref.signindex:=1;
  1348. ref.shiftmode:=SM_None;
  1349. end;
  1350. end
  1351. else
  1352. ref.base:=tmpreg;
  1353. ref.offset:=0;
  1354. ref.symbol:=nil;
  1355. end;
  1356. procedure tcgarm.g_concatcopy_move(list : TAsmList;const source,dest : treference;len : aint);
  1357. var
  1358. paraloc1,paraloc2,paraloc3 : TCGPara;
  1359. begin
  1360. paraloc1.init;
  1361. paraloc2.init;
  1362. paraloc3.init;
  1363. paramanager.getintparaloc(pocall_default,1,paraloc1);
  1364. paramanager.getintparaloc(pocall_default,2,paraloc2);
  1365. paramanager.getintparaloc(pocall_default,3,paraloc3);
  1366. paramanager.allocparaloc(list,paraloc3);
  1367. a_param_const(list,OS_INT,len,paraloc3);
  1368. paramanager.allocparaloc(list,paraloc2);
  1369. a_paramaddr_ref(list,dest,paraloc2);
  1370. paramanager.allocparaloc(list,paraloc2);
  1371. a_paramaddr_ref(list,source,paraloc1);
  1372. paramanager.freeparaloc(list,paraloc3);
  1373. paramanager.freeparaloc(list,paraloc2);
  1374. paramanager.freeparaloc(list,paraloc1);
  1375. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1376. alloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  1377. a_call_name(list,'FPC_MOVE');
  1378. dealloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  1379. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1380. paraloc3.done;
  1381. paraloc2.done;
  1382. paraloc1.done;
  1383. end;
  1384. procedure tcgarm.g_concatcopy_internal(list : TAsmList;const source,dest : treference;len : aint;aligned : boolean);
  1385. const
  1386. maxtmpreg=10;{roozbeh: can be reduced to 8 or lower if might conflick with reserved ones,also +2 is used becouse of regs required for referencing}
  1387. var
  1388. srcref,dstref,usedtmpref,usedtmpref2:treference;
  1389. srcreg,destreg,countreg,r,tmpreg,tmpreg2:tregister;
  1390. helpsize:aword;
  1391. copysize:byte;
  1392. cgsize:Tcgsize;
  1393. so:tshifterop;
  1394. tmpregisters:array[1..maxtmpreg]of tregister;
  1395. tmpregi,tmpregi2:byte;
  1396. { will never be called with count<=4 }
  1397. procedure genloop(count : aword;size : byte);
  1398. const
  1399. size2opsize : array[1..4] of tcgsize = (OS_8,OS_16,OS_NO,OS_32);
  1400. var
  1401. l : tasmlabel;
  1402. begin
  1403. current_asmdata.getjumplabel(l);
  1404. if count<size then size:=1;
  1405. a_load_const_reg(list,OS_INT,count div size,countreg);
  1406. cg.a_label(list,l);
  1407. srcref.addressmode:=AM_POSTINDEXED;
  1408. dstref.addressmode:=AM_POSTINDEXED;
  1409. srcref.offset:=size;
  1410. dstref.offset:=size;
  1411. r:=getintregister(list,size2opsize[size]);
  1412. a_load_ref_reg(list,size2opsize[size],size2opsize[size],srcref,r);
  1413. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_SUB,countreg,countreg,1),PF_S));
  1414. a_load_reg_ref(list,size2opsize[size],size2opsize[size],r,dstref);
  1415. list.concat(setcondition(taicpu.op_sym(A_B,l),C_NE));
  1416. srcref.offset:=1;
  1417. dstref.offset:=1;
  1418. case count mod size of
  1419. 1:
  1420. begin
  1421. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  1422. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  1423. end;
  1424. 2:
  1425. if aligned then
  1426. begin
  1427. a_load_ref_reg(list,OS_16,OS_16,srcref,r);
  1428. a_load_reg_ref(list,OS_16,OS_16,r,dstref);
  1429. end
  1430. else
  1431. begin
  1432. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  1433. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  1434. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  1435. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  1436. end;
  1437. 3:
  1438. if aligned then
  1439. begin
  1440. srcref.offset:=2;
  1441. dstref.offset:=2;
  1442. a_load_ref_reg(list,OS_16,OS_16,srcref,r);
  1443. a_load_reg_ref(list,OS_16,OS_16,r,dstref);
  1444. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  1445. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  1446. end
  1447. else
  1448. begin
  1449. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  1450. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  1451. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  1452. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  1453. a_load_ref_reg(list,OS_8,OS_8,srcref,r);
  1454. a_load_reg_ref(list,OS_8,OS_8,r,dstref);
  1455. end;
  1456. end;
  1457. { keep the registers alive }
  1458. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  1459. list.concat(taicpu.op_reg_reg(A_MOV,srcreg,srcreg));
  1460. list.concat(taicpu.op_reg_reg(A_MOV,destreg,destreg));
  1461. end;
  1462. begin
  1463. if len=0 then
  1464. exit;
  1465. helpsize:=12+maxtmpreg*4;//52 with maxtmpreg=10
  1466. dstref:=dest;
  1467. srcref:=source;
  1468. if cs_opt_size in current_settings.optimizerswitches then
  1469. helpsize:=8;
  1470. if (len<=helpsize) and aligned then
  1471. begin
  1472. tmpregi:=0;
  1473. srcreg:=getintregister(list,OS_ADDR);
  1474. { explicit pc relative addressing, could be
  1475. e.g. a floating point constant }
  1476. if source.base=NR_PC then
  1477. begin
  1478. { ... then we don't need a loadaddr }
  1479. srcref:=source;
  1480. end
  1481. else
  1482. begin
  1483. a_loadaddr_ref_reg(list,source,srcreg);
  1484. reference_reset_base(srcref,srcreg,0);
  1485. end;
  1486. while (len div 4 <> 0) and (tmpregi<=maxtmpreg) do
  1487. begin
  1488. inc(tmpregi);
  1489. tmpregisters[tmpregi]:=getintregister(list,OS_32);
  1490. a_load_ref_reg(list,OS_32,OS_32,srcref,tmpregisters[tmpregi]);
  1491. inc(srcref.offset,4);
  1492. dec(len,4);
  1493. end;
  1494. destreg:=getintregister(list,OS_ADDR);
  1495. a_loadaddr_ref_reg(list,dest,destreg);
  1496. reference_reset_base(dstref,destreg,0);
  1497. tmpregi2:=1;
  1498. while (tmpregi2<=tmpregi) do
  1499. begin
  1500. a_load_reg_ref(list,OS_32,OS_32,tmpregisters[tmpregi2],dstref);
  1501. inc(dstref.offset,4);
  1502. inc(tmpregi2);
  1503. end;
  1504. copysize:=4;
  1505. cgsize:=OS_32;
  1506. while len<>0 do
  1507. begin
  1508. if len<2 then
  1509. begin
  1510. copysize:=1;
  1511. cgsize:=OS_8;
  1512. end
  1513. else if len<4 then
  1514. begin
  1515. copysize:=2;
  1516. cgsize:=OS_16;
  1517. end;
  1518. dec(len,copysize);
  1519. r:=getintregister(list,cgsize);
  1520. a_load_ref_reg(list,cgsize,cgsize,srcref,r);
  1521. a_load_reg_ref(list,cgsize,cgsize,r,dstref);
  1522. inc(srcref.offset,copysize);
  1523. inc(dstref.offset,copysize);
  1524. end;{end of while}
  1525. end
  1526. else
  1527. begin
  1528. cgsize:=OS_32;
  1529. if (len<=4) then{len<=4 and not aligned}
  1530. begin
  1531. r:=getintregister(list,cgsize);
  1532. usedtmpref:=a_internal_load_ref_reg(list,OS_8,OS_8,srcref,r);
  1533. if Len=1 then
  1534. a_load_reg_ref(list,OS_8,OS_8,r,dstref)
  1535. else
  1536. begin
  1537. tmpreg:=getintregister(list,cgsize);
  1538. usedtmpref2:=a_internal_load_reg_ref(list,OS_8,OS_8,r,dstref);
  1539. inc(usedtmpref.offset,1);
  1540. a_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  1541. inc(usedtmpref2.offset,1);
  1542. a_load_reg_ref(list,OS_8,OS_8,tmpreg,usedtmpref2);
  1543. if len>2 then
  1544. begin
  1545. inc(usedtmpref.offset,1);
  1546. a_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  1547. inc(usedtmpref2.offset,1);
  1548. a_load_reg_ref(list,OS_8,OS_8,tmpreg,usedtmpref2);
  1549. if len>3 then
  1550. begin
  1551. inc(usedtmpref.offset,1);
  1552. a_load_ref_reg(list,OS_8,OS_8,usedtmpref,tmpreg);
  1553. inc(usedtmpref2.offset,1);
  1554. a_load_reg_ref(list,OS_8,OS_8,tmpreg,usedtmpref2);
  1555. end;
  1556. end;
  1557. end;
  1558. end{end of if len<=4}
  1559. else
  1560. begin{unaligned & 4<len<helpsize **or** aligned/unaligned & len>helpsize}
  1561. destreg:=getintregister(list,OS_ADDR);
  1562. a_loadaddr_ref_reg(list,dest,destreg);
  1563. reference_reset_base(dstref,destreg,0);
  1564. srcreg:=getintregister(list,OS_ADDR);
  1565. a_loadaddr_ref_reg(list,source,srcreg);
  1566. reference_reset_base(srcref,srcreg,0);
  1567. countreg:=getintregister(list,OS_32);
  1568. // if cs_opt_size in current_settings.optimizerswitches then
  1569. { roozbeh : it seems loading 1 byte is faster becouse of caching/fetching(?) }
  1570. {if aligned then
  1571. genloop(len,4)
  1572. else}
  1573. genloop(len,1);
  1574. end;
  1575. end;
  1576. end;
  1577. procedure tcgarm.g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : aint);
  1578. begin
  1579. g_concatcopy_internal(list,source,dest,len,false);
  1580. end;
  1581. procedure tcgarm.g_concatcopy(list : TAsmList;const source,dest : treference;len : aint);
  1582. begin
  1583. if (source.alignment in [1..3]) or
  1584. (dest.alignment in [1..3]) then
  1585. g_concatcopy_internal(list,source,dest,len,false)
  1586. else
  1587. g_concatcopy_internal(list,source,dest,len,true);
  1588. end;
  1589. procedure tcgarm.g_overflowCheck(list : TAsmList;const l : tlocation;def : tdef);
  1590. var
  1591. ovloc : tlocation;
  1592. begin
  1593. ovloc.loc:=LOC_VOID;
  1594. g_overflowCheck_loc(list,l,def,ovloc);
  1595. end;
  1596. procedure tcgarm.g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);
  1597. var
  1598. hl : tasmlabel;
  1599. ai:TAiCpu;
  1600. hflags : tresflags;
  1601. begin
  1602. if not(cs_check_overflow in current_settings.localswitches) then
  1603. exit;
  1604. current_asmdata.getjumplabel(hl);
  1605. case ovloc.loc of
  1606. LOC_VOID:
  1607. begin
  1608. ai:=taicpu.op_sym(A_B,hl);
  1609. ai.is_jmp:=true;
  1610. if not((def.typ=pointerdef) or
  1611. ((def.typ=orddef) and
  1612. (torddef(def).ordtype in [u64bit,u16bit,u32bit,u8bit,uchar,bool8bit,bool16bit,bool32bit]))) then
  1613. ai.SetCondition(C_VC)
  1614. else
  1615. if TAiCpu(List.Last).opcode in [A_RSB,A_RSC,A_SBC,A_SUB] then
  1616. ai.SetCondition(C_CS)
  1617. else
  1618. ai.SetCondition(C_CC);
  1619. list.concat(ai);
  1620. end;
  1621. LOC_FLAGS:
  1622. begin
  1623. hflags:=ovloc.resflags;
  1624. inverse_flags(hflags);
  1625. cg.a_jmp_flags(list,hflags,hl);
  1626. end;
  1627. else
  1628. internalerror(200409281);
  1629. end;
  1630. a_call_name(list,'FPC_OVERFLOW');
  1631. a_label(list,hl);
  1632. end;
  1633. procedure tcgarm.g_save_standard_registers(list : TAsmList);
  1634. begin
  1635. { this work is done in g_proc_entry }
  1636. end;
  1637. procedure tcgarm.g_restore_standard_registers(list : TAsmList);
  1638. begin
  1639. { this work is done in g_proc_exit }
  1640. end;
  1641. procedure tcgarm.a_jmp_cond(list : TAsmList;cond : TOpCmp;l: tasmlabel);
  1642. var
  1643. ai : taicpu;
  1644. begin
  1645. ai:=Taicpu.Op_sym(A_B,l);
  1646. ai.SetCondition(OpCmp2AsmCond[cond]);
  1647. ai.is_jmp:=true;
  1648. list.concat(ai);
  1649. end;
  1650. procedure tcgarm.g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);
  1651. procedure loadvmttor12;
  1652. var
  1653. href : treference;
  1654. begin
  1655. reference_reset_base(href,NR_R0,0);
  1656. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_R12);
  1657. end;
  1658. procedure op_onr12methodaddr;
  1659. var
  1660. href : treference;
  1661. begin
  1662. if (procdef.extnumber=$ffff) then
  1663. Internalerror(200006139);
  1664. { call/jmp vmtoffs(%eax) ; method offs }
  1665. reference_reset_base(href,NR_R12,procdef._class.vmtmethodoffset(procdef.extnumber));
  1666. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_R12);
  1667. list.concat(taicpu.op_reg_reg(A_MOV,NR_PC,NR_R12));
  1668. end;
  1669. var
  1670. lab : tasmsymbol;
  1671. make_global : boolean;
  1672. href : treference;
  1673. begin
  1674. if not(procdef.proctypeoption in [potype_function,potype_procedure]) then
  1675. Internalerror(200006137);
  1676. if not assigned(procdef._class) or
  1677. (procdef.procoptions*[po_classmethod, po_staticmethod,
  1678. po_methodpointer, po_interrupt, po_iocheck]<>[]) then
  1679. Internalerror(200006138);
  1680. if procdef.owner.symtabletype<>ObjectSymtable then
  1681. Internalerror(200109191);
  1682. make_global:=false;
  1683. if (not current_module.is_unit) or
  1684. (cs_create_smart in current_settings.moduleswitches) or
  1685. (procdef.owner.defowner.owner.symtabletype=globalsymtable) then
  1686. make_global:=true;
  1687. if make_global then
  1688. list.concat(Tai_symbol.Createname_global(labelname,AT_FUNCTION,0))
  1689. else
  1690. list.concat(Tai_symbol.Createname(labelname,AT_FUNCTION,0));
  1691. { set param1 interface to self }
  1692. g_adjust_self_value(list,procdef,ioffset);
  1693. { case 4 }
  1694. if po_virtualmethod in procdef.procoptions then
  1695. begin
  1696. loadvmttor12;
  1697. op_onr12methodaddr;
  1698. end
  1699. { case 0 }
  1700. else
  1701. list.concat(taicpu.op_sym(A_B,current_asmdata.RefAsmSymbol(procdef.mangledname)));
  1702. list.concat(Tai_symbol_end.Createname(labelname));
  1703. end;
  1704. procedure tcg64farm.a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);
  1705. var
  1706. tmpreg : tregister;
  1707. begin
  1708. case op of
  1709. OP_NEG:
  1710. begin
  1711. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_RSB,regdst.reglo,regsrc.reglo,0),PF_S));
  1712. list.concat(taicpu.op_reg_reg_const(A_RSC,regdst.reghi,regsrc.reghi,0));
  1713. end;
  1714. OP_NOT:
  1715. begin
  1716. cg.a_op_reg_reg(list,OP_NOT,OS_INT,regsrc.reglo,regdst.reglo);
  1717. cg.a_op_reg_reg(list,OP_NOT,OS_INT,regsrc.reghi,regdst.reghi);
  1718. end;
  1719. else
  1720. a_op64_reg_reg_reg(list,op,size,regsrc,regdst,regdst);
  1721. end;
  1722. end;
  1723. procedure tcg64farm.a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);
  1724. begin
  1725. a_op64_const_reg_reg(list,op,size,value,reg,reg);
  1726. end;
  1727. procedure tcg64farm.a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);
  1728. var
  1729. ovloc : tlocation;
  1730. begin
  1731. a_op64_const_reg_reg_checkoverflow(list,op,size,value,regsrc,regdst,false,ovloc);
  1732. end;
  1733. procedure tcg64farm.a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);
  1734. var
  1735. ovloc : tlocation;
  1736. begin
  1737. a_op64_reg_reg_reg_checkoverflow(list,op,size,regsrc1,regsrc2,regdst,false,ovloc);
  1738. end;
  1739. procedure tcg64farm.a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  1740. var
  1741. tmpreg : tregister;
  1742. b : byte;
  1743. begin
  1744. ovloc.loc:=LOC_VOID;
  1745. case op of
  1746. OP_NEG,
  1747. OP_NOT :
  1748. internalerror(200306017);
  1749. end;
  1750. if (setflags or tcgarm(cg).cgsetflags) and (op in [OP_ADD,OP_SUB]) then
  1751. begin
  1752. case op of
  1753. OP_ADD:
  1754. begin
  1755. if is_shifter_const(lo(value),b) then
  1756. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_ADD,regdst.reglo,regsrc.reglo,lo(value)),PF_S))
  1757. else
  1758. begin
  1759. tmpreg:=cg.getintregister(list,OS_32);
  1760. cg.a_load_const_reg(list,OS_32,lo(value),tmpreg);
  1761. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_ADD,regdst.reglo,regsrc.reglo,tmpreg),PF_S));
  1762. end;
  1763. if is_shifter_const(hi(value),b) then
  1764. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_ADC,regdst.reghi,regsrc.reghi,hi(value)),PF_S))
  1765. else
  1766. begin
  1767. tmpreg:=cg.getintregister(list,OS_32);
  1768. cg.a_load_const_reg(list,OS_32,hi(value),tmpreg);
  1769. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_ADC,regdst.reghi,regsrc.reghi,tmpreg),PF_S));
  1770. end;
  1771. end;
  1772. OP_SUB:
  1773. begin
  1774. if is_shifter_const(lo(value),b) then
  1775. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_SUB,regdst.reglo,regsrc.reglo,lo(value)),PF_S))
  1776. else
  1777. begin
  1778. tmpreg:=cg.getintregister(list,OS_32);
  1779. cg.a_load_const_reg(list,OS_32,lo(value),tmpreg);
  1780. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SUB,regdst.reglo,regsrc.reglo,tmpreg),PF_S));
  1781. end;
  1782. if is_shifter_const(hi(value),b) then
  1783. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_SBC,regdst.reghi,regsrc.reghi,hi(value)),PF_S))
  1784. else
  1785. begin
  1786. tmpreg:=cg.getintregister(list,OS_32);
  1787. cg.a_load_const_reg(list,OS_32,hi(value),tmpreg);
  1788. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SBC,regdst.reghi,regsrc.reghi,tmpreg),PF_S));
  1789. end;
  1790. end;
  1791. else
  1792. internalerror(200502131);
  1793. end;
  1794. if size=OS_64 then
  1795. begin
  1796. { the arm has an weired opinion how flags for SUB/ADD are handled }
  1797. ovloc.loc:=LOC_FLAGS;
  1798. case op of
  1799. OP_ADD:
  1800. ovloc.resflags:=F_CS;
  1801. OP_SUB:
  1802. ovloc.resflags:=F_CC;
  1803. end;
  1804. end;
  1805. end
  1806. else
  1807. begin
  1808. case op of
  1809. OP_AND,OP_OR,OP_XOR:
  1810. begin
  1811. cg.a_op_const_reg_reg(list,op,OS_32,lo(value),regsrc.reglo,regdst.reglo);
  1812. cg.a_op_const_reg_reg(list,op,OS_32,hi(value),regsrc.reghi,regdst.reghi);
  1813. end;
  1814. OP_ADD:
  1815. begin
  1816. if is_shifter_const(lo(value),b) then
  1817. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_ADD,regdst.reglo,regsrc.reglo,lo(value)),PF_S))
  1818. else
  1819. begin
  1820. tmpreg:=cg.getintregister(list,OS_32);
  1821. cg.a_load_const_reg(list,OS_32,lo(value),tmpreg);
  1822. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_ADD,regdst.reglo,regsrc.reglo,tmpreg),PF_S));
  1823. end;
  1824. if is_shifter_const(hi(value),b) then
  1825. list.concat(taicpu.op_reg_reg_const(A_ADC,regdst.reghi,regsrc.reghi,hi(value)))
  1826. else
  1827. begin
  1828. tmpreg:=cg.getintregister(list,OS_32);
  1829. cg.a_load_const_reg(list,OS_32,hi(value),tmpreg);
  1830. list.concat(taicpu.op_reg_reg_reg(A_ADC,regdst.reghi,regsrc.reghi,tmpreg));
  1831. end;
  1832. end;
  1833. OP_SUB:
  1834. begin
  1835. if is_shifter_const(lo(value),b) then
  1836. list.concat(setoppostfix(taicpu.op_reg_reg_const(A_SUB,regdst.reglo,regsrc.reglo,lo(value)),PF_S))
  1837. else
  1838. begin
  1839. tmpreg:=cg.getintregister(list,OS_32);
  1840. cg.a_load_const_reg(list,OS_32,lo(value),tmpreg);
  1841. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SUB,regdst.reglo,regsrc.reglo,tmpreg),PF_S));
  1842. end;
  1843. if is_shifter_const(hi(value),b) then
  1844. list.concat(taicpu.op_reg_reg_const(A_SBC,regdst.reghi,regsrc.reghi,hi(value)))
  1845. else
  1846. begin
  1847. tmpreg:=cg.getintregister(list,OS_32);
  1848. cg.a_load_const_reg(list,OS_32,hi(value),tmpreg);
  1849. list.concat(taicpu.op_reg_reg_reg(A_SBC,regdst.reghi,regsrc.reghi,tmpreg));
  1850. end;
  1851. end;
  1852. else
  1853. internalerror(2003083101);
  1854. end;
  1855. end;
  1856. end;
  1857. procedure tcg64farm.a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  1858. var
  1859. op1,op2:TAsmOp;
  1860. begin
  1861. ovloc.loc:=LOC_VOID;
  1862. case op of
  1863. OP_NEG,
  1864. OP_NOT :
  1865. internalerror(200306017);
  1866. end;
  1867. if (setflags or tcgarm(cg).cgsetflags) and (op in [OP_ADD,OP_SUB]) then
  1868. begin
  1869. case op of
  1870. OP_ADD:
  1871. begin
  1872. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_ADD,regdst.reglo,regsrc1.reglo,regsrc2.reglo),PF_S));
  1873. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_ADC,regdst.reghi,regsrc1.reghi,regsrc2.reghi),PF_S));
  1874. end;
  1875. OP_SUB:
  1876. begin
  1877. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SUB,regdst.reglo,regsrc2.reglo,regsrc1.reglo),PF_S));
  1878. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SBC,regdst.reghi,regsrc2.reghi,regsrc1.reghi),PF_S));
  1879. end;
  1880. else
  1881. internalerror(2003083101);
  1882. end;
  1883. if size=OS_64 then
  1884. begin
  1885. { the arm has an weired opinion how flags for SUB/ADD are handled }
  1886. ovloc.loc:=LOC_FLAGS;
  1887. case op of
  1888. OP_ADD:
  1889. ovloc.resflags:=F_CS;
  1890. OP_SUB:
  1891. ovloc.resflags:=F_CC;
  1892. end;
  1893. end;
  1894. end
  1895. else
  1896. begin
  1897. case op of
  1898. OP_AND,OP_OR,OP_XOR:
  1899. begin
  1900. cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reglo,regsrc2.reglo,regdst.reglo);
  1901. cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reghi,regsrc2.reghi,regdst.reghi);
  1902. end;
  1903. OP_ADD:
  1904. begin
  1905. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_ADD,regdst.reglo,regsrc1.reglo,regsrc2.reglo),PF_S));
  1906. list.concat(taicpu.op_reg_reg_reg(A_ADC,regdst.reghi,regsrc1.reghi,regsrc2.reghi));
  1907. end;
  1908. OP_SUB:
  1909. begin
  1910. list.concat(setoppostfix(taicpu.op_reg_reg_reg(A_SUB,regdst.reglo,regsrc2.reglo,regsrc1.reglo),PF_S));
  1911. list.concat(taicpu.op_reg_reg_reg(A_SBC,regdst.reghi,regsrc2.reghi,regsrc1.reghi));
  1912. end;
  1913. else
  1914. internalerror(2003083101);
  1915. end;
  1916. end;
  1917. end;
  1918. begin
  1919. cg:=tcgarm.create;
  1920. cg64:=tcg64farm.create;
  1921. end.