cgobj.pas 168 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960
  1. {
  2. Copyright (c) 1998-2005 by Florian Klaempfl
  3. Member of the Free Pascal development team
  4. This unit implements the basic code generator object
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. {# @abstract(Abstract code generator unit)
  19. Abstreact code generator unit. This contains the base class
  20. to implement for all new supported processors.
  21. WARNING: None of the routines implemented in these modules,
  22. or their descendants, should use the temp. allocator, as
  23. these routines may be called inside genentrycode, and the
  24. stack frame is already setup!
  25. }
  26. unit cgobj;
  27. {$i fpcdefs.inc}
  28. interface
  29. uses
  30. cclasses,globtype,constexp,
  31. cpubase,cgbase,cgutils,parabase,
  32. aasmbase,aasmtai,aasmdata,aasmcpu,
  33. symconst,symtype,symdef,rgobj
  34. ;
  35. type
  36. talignment = (AM_NATURAL,AM_NONE,AM_2BYTE,AM_4BYTE,AM_8BYTE);
  37. tsubsetloadopt = (SL_REG,SL_REGNOSRCMASK,SL_SETZERO,SL_SETMAX);
  38. {# @abstract(Abstract code generator)
  39. This class implements an abstract instruction generator. Some of
  40. the methods of this class are generic, while others must
  41. be overriden for all new processors which will be supported
  42. by Free Pascal. For 32-bit processors, the base class
  43. sould be @link(tcg64f32) and not @var(tcg).
  44. }
  45. tcg = class
  46. public
  47. { how many times is this current code executed }
  48. executionweight : longint;
  49. alignment : talignment;
  50. rg : array[tregistertype] of trgobj;
  51. {$ifdef flowgraph}
  52. aktflownode:word;
  53. {$endif}
  54. {************************************************}
  55. { basic routines }
  56. constructor create;
  57. {# Initialize the register allocators needed for the codegenerator.}
  58. procedure init_register_allocators;virtual;
  59. {# Clean up the register allocators needed for the codegenerator.}
  60. procedure done_register_allocators;virtual;
  61. {# Set whether live_start or live_end should be updated when allocating registers, needed when e.g. generating initcode after the rest of the code. }
  62. procedure set_regalloc_live_range_direction(dir: TRADirection);
  63. {$ifdef flowgraph}
  64. procedure init_flowgraph;
  65. procedure done_flowgraph;
  66. {$endif}
  67. {# Gets a register suitable to do integer operations on.}
  68. function getintregister(list:TAsmList;size:Tcgsize):Tregister;virtual;
  69. {# Gets a register suitable to do integer operations on.}
  70. function getaddressregister(list:TAsmList):Tregister;virtual;
  71. function getfpuregister(list:TAsmList;size:Tcgsize):Tregister;virtual;
  72. function getmmregister(list:TAsmList;size:Tcgsize):Tregister;virtual;
  73. function getflagregister(list:TAsmList;size:Tcgsize):Tregister;virtual;abstract;
  74. {Does the generic cg need SIMD registers, like getmmxregister? Or should
  75. the cpu specific child cg object have such a method?}
  76. procedure add_reg_instruction(instr:Tai;r:tregister);virtual;
  77. procedure add_move_instruction(instr:Taicpu);virtual;
  78. function uses_registers(rt:Tregistertype):boolean;virtual;
  79. {# Get a specific register.}
  80. procedure getcpuregister(list:TAsmList;r:Tregister);virtual;
  81. procedure ungetcpuregister(list:TAsmList;r:Tregister);virtual;
  82. {# Get multiple registers specified.}
  83. procedure alloccpuregisters(list:TAsmList;rt:Tregistertype;const r:Tcpuregisterset);virtual;
  84. {# Free multiple registers specified.}
  85. procedure dealloccpuregisters(list:TAsmList;rt:Tregistertype;const r:Tcpuregisterset);virtual;
  86. procedure allocallcpuregisters(list:TAsmList);virtual;
  87. procedure deallocallcpuregisters(list:TAsmList);virtual;
  88. procedure do_register_allocation(list:TAsmList;headertai:tai);virtual;
  89. procedure translate_register(var reg : tregister);
  90. function makeregsize(list:TAsmList;reg:Tregister;size:Tcgsize):Tregister;
  91. {# Emit a label to the instruction stream. }
  92. procedure a_label(list : TAsmList;l : tasmlabel);virtual;
  93. {# Allocates register r by inserting a pai_realloc record }
  94. procedure a_reg_alloc(list : TAsmList;r : tregister);
  95. {# Deallocates register r by inserting a pa_regdealloc record}
  96. procedure a_reg_dealloc(list : TAsmList;r : tregister);
  97. { Synchronize register, make sure it is still valid }
  98. procedure a_reg_sync(list : TAsmList;r : tregister);
  99. {# Pass a parameter, which is located in a register, to a routine.
  100. This routine should push/send the parameter to the routine, as
  101. required by the specific processor ABI and routine modifiers.
  102. This must be overriden for each CPU target.
  103. @param(size size of the operand in the register)
  104. @param(r register source of the operand)
  105. @param(cgpara where the parameter will be stored)
  106. }
  107. procedure a_param_reg(list : TAsmList;size : tcgsize;r : tregister;const cgpara : TCGPara);virtual;
  108. {# Pass a parameter, which is a constant, to a routine.
  109. A generic version is provided. This routine should
  110. be overriden for optimization purposes if the cpu
  111. permits directly sending this type of parameter.
  112. @param(size size of the operand in constant)
  113. @param(a value of constant to send)
  114. @param(cgpara where the parameter will be stored)
  115. }
  116. procedure a_param_const(list : TAsmList;size : tcgsize;a : aint;const cgpara : TCGPara);virtual;
  117. {# Pass the value of a parameter, which is located in memory, to a routine.
  118. A generic version is provided. This routine should
  119. be overriden for optimization purposes if the cpu
  120. permits directly sending this type of parameter.
  121. @param(size size of the operand in constant)
  122. @param(r Memory reference of value to send)
  123. @param(cgpara where the parameter will be stored)
  124. }
  125. procedure a_param_ref(list : TAsmList;size : tcgsize;const r : treference;const cgpara : TCGPara);virtual;
  126. {# Pass the value of a parameter, which can be located either in a register or memory location,
  127. to a routine.
  128. A generic version is provided.
  129. @param(l location of the operand to send)
  130. @param(nr parameter number (starting from one) of routine (from left to right))
  131. @param(cgpara where the parameter will be stored)
  132. }
  133. procedure a_param_loc(list : TAsmList;const l : tlocation;const cgpara : TCGPara);
  134. {# Pass the address of a reference to a routine. This routine
  135. will calculate the address of the reference, and pass this
  136. calculated address as a parameter.
  137. A generic version is provided. This routine should
  138. be overriden for optimization purposes if the cpu
  139. permits directly sending this type of parameter.
  140. @param(r reference to get address from)
  141. @param(nr parameter number (starting from one) of routine (from left to right))
  142. }
  143. procedure a_paramaddr_ref(list : TAsmList;const r : treference;const cgpara : TCGPara);virtual;
  144. { Remarks:
  145. * If a method specifies a size you have only to take care
  146. of that number of bits, i.e. load_const_reg with OP_8 must
  147. only load the lower 8 bit of the specified register
  148. the rest of the register can be undefined
  149. if necessary the compiler will call a method
  150. to zero or sign extend the register
  151. * The a_load_XX_XX with OP_64 needn't to be
  152. implemented for 32 bit
  153. processors, the code generator takes care of that
  154. * the addr size is for work with the natural pointer
  155. size
  156. * the procedures without fpu/mm are only for integer usage
  157. * normally the first location is the source and the
  158. second the destination
  159. }
  160. {# Emits instruction to call the method specified by symbol name.
  161. This routine must be overriden for each new target cpu.
  162. There is no a_call_ref because loading the reference will use
  163. a temp register on most cpu's resulting in conflicts with the
  164. registers used for the parameters (PFV)
  165. }
  166. procedure a_call_name(list : TAsmList;const s : string);virtual; abstract;
  167. procedure a_call_reg(list : TAsmList;reg : tregister);virtual; abstract;
  168. procedure a_call_ref(list : TAsmList;ref : treference);virtual; abstract;
  169. { same as a_call_name, might be overriden on certain architectures to emit
  170. static calls without usage of a got trampoline }
  171. procedure a_call_name_static(list : TAsmList;const s : string);virtual;
  172. { move instructions }
  173. procedure a_load_const_reg(list : TAsmList;size : tcgsize;a : aint;register : tregister);virtual; abstract;
  174. procedure a_load_const_ref(list : TAsmList;size : tcgsize;a : aint;const ref : treference);virtual;
  175. procedure a_load_const_loc(list : TAsmList;a : aint;const loc : tlocation);
  176. procedure a_load_reg_ref(list : TAsmList;fromsize,tosize : tcgsize;register : tregister;const ref : treference);virtual; abstract;
  177. procedure a_load_reg_ref_unaligned(list : TAsmList;fromsize,tosize : tcgsize;register : tregister;const ref : treference);virtual;
  178. procedure a_load_reg_reg(list : TAsmList;fromsize,tosize : tcgsize;reg1,reg2 : tregister);virtual; abstract;
  179. procedure a_load_reg_loc(list : TAsmList;fromsize : tcgsize;reg : tregister;const loc: tlocation);
  180. procedure a_load_ref_reg(list : TAsmList;fromsize,tosize : tcgsize;const ref : treference;register : tregister);virtual; abstract;
  181. procedure a_load_ref_reg_unaligned(list : TAsmList;fromsize,tosize : tcgsize;const ref : treference;register : tregister);virtual;
  182. procedure a_load_ref_ref(list : TAsmList;fromsize,tosize : tcgsize;const sref : treference;const dref : treference);virtual;
  183. procedure a_load_loc_reg(list : TAsmList;tosize: tcgsize; const loc: tlocation; reg : tregister);
  184. procedure a_load_loc_ref(list : TAsmList;tosize: tcgsize; const loc: tlocation; const ref : treference);
  185. procedure a_load_loc_subsetreg(list : TAsmList;subsetsize: tcgsize; const loc: tlocation; const sreg : tsubsetregister);
  186. procedure a_load_loc_subsetref(list : TAsmList;subsetsize: tcgsize; const loc: tlocation; const sref : tsubsetreference);
  187. procedure a_loadaddr_ref_reg(list : TAsmList;const ref : treference;r : tregister);virtual; abstract;
  188. procedure a_load_subsetreg_reg(list : TAsmList; subsetsize, tosize: tcgsize; const sreg: tsubsetregister; destreg: tregister); virtual;
  189. procedure a_load_reg_subsetreg(list : TAsmList; fromsize, subsetsize: tcgsize; fromreg: tregister; const sreg: tsubsetregister); virtual;
  190. procedure a_load_subsetreg_subsetreg(list: TAsmlist; fromsubsetsize, tosubsetsize : tcgsize; const fromsreg, tosreg: tsubsetregister); virtual;
  191. procedure a_load_subsetreg_ref(list : TAsmList; subsetsize, tosize: tcgsize; const sreg: tsubsetregister; const destref: treference); virtual;
  192. procedure a_load_ref_subsetreg(list : TAsmList; fromsize, subsetsize: tcgsize; const fromref: treference; const sreg: tsubsetregister); virtual;
  193. procedure a_load_const_subsetreg(list: TAsmlist; subsetsize: tcgsize; a: aint; const sreg: tsubsetregister); virtual;
  194. procedure a_load_subsetreg_loc(list: TAsmlist; subsetsize: tcgsize; const sreg: tsubsetregister; const loc: tlocation); virtual;
  195. procedure a_load_subsetref_reg(list : TAsmList; subsetsize, tosize: tcgsize; const sref: tsubsetreference; destreg: tregister); virtual;
  196. procedure a_load_reg_subsetref(list : TAsmList; fromsize, subsetsize: tcgsize; fromreg: tregister; const sref: tsubsetreference);
  197. procedure a_load_subsetref_subsetref(list: TAsmlist; fromsubsetsize, tosubsetsize : tcgsize; const fromsref, tosref: tsubsetreference); virtual;
  198. procedure a_load_subsetref_ref(list : TAsmList; subsetsize, tosize: tcgsize; const sref: tsubsetreference; const destref: treference); virtual;
  199. procedure a_load_ref_subsetref(list : TAsmList; fromsize, subsetsize: tcgsize; const fromref: treference; const sref: tsubsetreference); virtual;
  200. procedure a_load_const_subsetref(list: TAsmlist; subsetsize: tcgsize; a: aint; const sref: tsubsetreference); virtual;
  201. procedure a_load_subsetref_loc(list: TAsmlist; subsetsize: tcgsize; const sref: tsubsetreference; const loc: tlocation); virtual;
  202. procedure a_load_subsetref_subsetreg(list: TAsmlist; fromsubsetsize, tosubsetsize : tcgsize; const fromsref: tsubsetreference; const tosreg: tsubsetregister); virtual;
  203. procedure a_load_subsetreg_subsetref(list: TAsmlist; fromsubsetsize, tosubsetsize : tcgsize; const fromsreg: tsubsetregister; const tosref: tsubsetreference); virtual;
  204. { bit test instructions }
  205. procedure a_bit_test_reg_reg_reg(list : TAsmList; bitnumbersize,valuesize,destsize: tcgsize;bitnumber,value,destreg: tregister); virtual;
  206. procedure a_bit_test_const_ref_reg(list: TAsmList; destsize: tcgsize; bitnumber: aint; const ref: treference; destreg: tregister); virtual;
  207. procedure a_bit_test_const_reg_reg(list: TAsmList; setregsize, destsize: tcgsize; bitnumber: aint; setreg, destreg: tregister); virtual;
  208. procedure a_bit_test_const_subsetreg_reg(list: TAsmList; setregsize, destsize: tcgsize; bitnumber: aint; const setreg: tsubsetregister; destreg: tregister); virtual;
  209. procedure a_bit_test_reg_ref_reg(list: TAsmList; bitnumbersize, destsize: tcgsize; bitnumber: tregister; const ref: treference; destreg: tregister); virtual;
  210. procedure a_bit_test_reg_loc_reg(list: TAsmList; bitnumbersize, destsize: tcgsize; bitnumber: tregister; const loc: tlocation; destreg: tregister);
  211. procedure a_bit_test_const_loc_reg(list: TAsmList; destsize: tcgsize; bitnumber: aint; const loc: tlocation; destreg: tregister);
  212. { bit set/clear instructions }
  213. procedure a_bit_set_reg_reg(list : TAsmList; doset: boolean; bitnumbersize, destsize: tcgsize; bitnumber,dest: tregister); virtual;
  214. procedure a_bit_set_const_ref(list: TAsmList; doset: boolean;destsize: tcgsize; bitnumber: aint; const ref: treference); virtual;
  215. procedure a_bit_set_const_reg(list: TAsmList; doset: boolean; destsize: tcgsize; bitnumber: aint; destreg: tregister); virtual;
  216. procedure a_bit_set_const_subsetreg(list: TAsmList; doset: boolean; destsize: tcgsize; bitnumber: aint; const destreg: tsubsetregister); virtual;
  217. procedure a_bit_set_reg_ref(list: TAsmList; doset: boolean; bitnumbersize: tcgsize; bitnumber: tregister; const ref: treference); virtual;
  218. procedure a_bit_set_reg_loc(list: TAsmList; doset: boolean; bitnumbersize: tcgsize; bitnumber: tregister; const loc: tlocation);
  219. procedure a_bit_set_const_loc(list: TAsmList; doset: boolean; bitnumber: aint; const loc: tlocation);
  220. { fpu move instructions }
  221. procedure a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize:tcgsize; reg1, reg2: tregister); virtual; abstract;
  222. procedure a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister); virtual; abstract;
  223. procedure a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference); virtual; abstract;
  224. procedure a_loadfpu_ref_ref(list: TAsmList; fromsize, tosize: tcgsize; const ref1,ref2: treference);
  225. procedure a_loadfpu_loc_reg(list: TAsmList; tosize: tcgsize; const loc: tlocation; const reg: tregister);
  226. procedure a_loadfpu_reg_loc(list: TAsmList; fromsize: tcgsize; const reg: tregister; const loc: tlocation);
  227. procedure a_paramfpu_reg(list : TAsmList;size : tcgsize;const r : tregister;const cgpara : TCGPara);virtual;
  228. procedure a_paramfpu_ref(list : TAsmList;size : tcgsize;const ref : treference;const cgpara : TCGPara);virtual;
  229. { vector register move instructions }
  230. procedure a_loadmm_reg_reg(list: TAsmList; fromsize, tosize : tcgsize;reg1, reg2: tregister;shuffle : pmmshuffle); virtual; abstract;
  231. procedure a_loadmm_ref_reg(list: TAsmList; fromsize, tosize : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle); virtual; abstract;
  232. procedure a_loadmm_reg_ref(list: TAsmList; fromsize, tosize : tcgsize;reg: tregister; const ref: treference;shuffle : pmmshuffle); virtual; abstract;
  233. procedure a_loadmm_loc_reg(list: TAsmList; size: tcgsize; const loc: tlocation; const reg: tregister;shuffle : pmmshuffle);
  234. procedure a_loadmm_reg_loc(list: TAsmList; size: tcgsize; const reg: tregister; const loc: tlocation;shuffle : pmmshuffle);
  235. procedure a_parammm_reg(list: TAsmList; size: tcgsize; reg: tregister;const cgpara : TCGPara;shuffle : pmmshuffle); virtual;
  236. procedure a_parammm_ref(list: TAsmList; size: tcgsize; const ref: treference;const cgpara : TCGPara;shuffle : pmmshuffle); virtual;
  237. procedure a_parammm_loc(list: TAsmList; const loc: tlocation; const cgpara : TCGPara;shuffle : pmmshuffle); virtual;
  238. procedure a_opmm_reg_reg(list: TAsmList; Op: TOpCG; size : tcgsize;src,dst: tregister;shuffle : pmmshuffle); virtual;abstract;
  239. procedure a_opmm_ref_reg(list: TAsmList; Op: TOpCG; size : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle); virtual;
  240. procedure a_opmm_loc_reg(list: TAsmList; Op: TOpCG; size : tcgsize;const loc: tlocation; reg: tregister;shuffle : pmmshuffle); virtual;
  241. procedure a_opmm_reg_ref(list: TAsmList; Op: TOpCG; size : tcgsize;reg: tregister;const ref: treference; shuffle : pmmshuffle); virtual;
  242. { basic arithmetic operations }
  243. { note: for operators which require only one argument (not, neg), use }
  244. { the op_reg_reg, op_reg_ref or op_reg_loc methods and keep in mind }
  245. { that in this case the *second* operand is used as both source and }
  246. { destination (JM) }
  247. procedure a_op_const_reg(list : TAsmList; Op: TOpCG; size: TCGSize; a: Aint; reg: TRegister); virtual; abstract;
  248. procedure a_op_const_ref(list : TAsmList; Op: TOpCG; size: TCGSize; a: Aint; const ref: TReference); virtual;
  249. procedure a_op_const_subsetreg(list : TAsmList; Op : TOpCG; size, subsetsize : TCGSize; a : aint; const sreg: tsubsetregister); virtual;
  250. procedure a_op_const_subsetref(list : TAsmList; Op : TOpCG; size, subsetsize : TCGSize; a : aint; const sref: tsubsetreference); virtual;
  251. procedure a_op_const_loc(list : TAsmList; Op: TOpCG; a: Aint; const loc: tlocation);
  252. procedure a_op_reg_reg(list : TAsmList; Op: TOpCG; size: TCGSize; reg1, reg2: TRegister); virtual; abstract;
  253. procedure a_op_reg_ref(list : TAsmList; Op: TOpCG; size: TCGSize; reg: TRegister; const ref: TReference); virtual;
  254. procedure a_op_ref_reg(list : TAsmList; Op: TOpCG; size: TCGSize; const ref: TReference; reg: TRegister); virtual;
  255. procedure a_op_reg_subsetreg(list : TAsmList; Op : TOpCG; opsize, subsetsize : TCGSize; reg: TRegister; const sreg: tsubsetregister); virtual;
  256. procedure a_op_reg_subsetref(list : TAsmList; Op : TOpCG; opsize, subsetsize : TCGSize; reg: TRegister; const sref: tsubsetreference); virtual;
  257. procedure a_op_reg_loc(list : TAsmList; Op: TOpCG; reg: tregister; const loc: tlocation);
  258. procedure a_op_ref_loc(list : TAsmList; Op: TOpCG; const ref: TReference; const loc: tlocation);
  259. { trinary operations for processors that support them, 'emulated' }
  260. { on others. None with "ref" arguments since I don't think there }
  261. { are any processors that support it (JM) }
  262. procedure a_op_const_reg_reg(list: TAsmList; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister); virtual;
  263. procedure a_op_reg_reg_reg(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister); virtual;
  264. procedure a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister;setflags : boolean;var ovloc : tlocation); virtual;
  265. procedure a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation); virtual;
  266. { comparison operations }
  267. procedure a_cmp_const_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : aint;reg : tregister;
  268. l : tasmlabel);virtual; abstract;
  269. procedure a_cmp_const_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : aint;const ref : treference;
  270. l : tasmlabel); virtual;
  271. procedure a_cmp_const_loc_label(list: TAsmList; size: tcgsize;cmp_op: topcmp; a: aint; const loc: tlocation;
  272. l : tasmlabel);
  273. procedure a_cmp_reg_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg1,reg2 : tregister;l : tasmlabel); virtual; abstract;
  274. procedure a_cmp_ref_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp; const ref: treference; reg : tregister; l : tasmlabel); virtual;
  275. procedure a_cmp_reg_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;reg : tregister; const ref: treference; l : tasmlabel); virtual;
  276. procedure a_cmp_subsetreg_reg_label(list : TAsmList; subsetsize, cmpsize : tcgsize; cmp_op : topcmp; const sreg: tsubsetregister; reg : tregister; l : tasmlabel); virtual;
  277. procedure a_cmp_subsetref_reg_label(list : TAsmList; subsetsize, cmpsize : tcgsize; cmp_op : topcmp; const sref: tsubsetreference; reg : tregister; l : tasmlabel); virtual;
  278. procedure a_cmp_loc_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp; const loc: tlocation; reg : tregister; l : tasmlabel);
  279. procedure a_cmp_reg_loc_label(list : TAsmList;size : tcgsize;cmp_op : topcmp; reg: tregister; const loc: tlocation; l : tasmlabel);
  280. procedure a_cmp_ref_loc_label(list: TAsmList; size: tcgsize;cmp_op: topcmp; const ref: treference; const loc: tlocation;
  281. l : tasmlabel);
  282. procedure a_jmp_name(list : TAsmList;const s : string); virtual; abstract;
  283. procedure a_jmp_always(list : TAsmList;l: tasmlabel); virtual; abstract;
  284. procedure a_jmp_flags(list : TAsmList;const f : TResFlags;l: tasmlabel); virtual; abstract;
  285. {# Depending on the value to check in the flags, either sets the register reg to one (if the flag is set)
  286. or zero (if the flag is cleared). The size parameter indicates the destination size register.
  287. }
  288. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: tresflags; reg: TRegister); virtual; abstract;
  289. procedure g_flags2ref(list: TAsmList; size: TCgSize; const f: tresflags; const ref:TReference); virtual;
  290. {
  291. This routine tries to optimize the op_const_reg/ref opcode, and should be
  292. called at the start of a_op_const_reg/ref. It returns the actual opcode
  293. to emit, and the constant value to emit. This function can opcode OP_NONE to
  294. remove the opcode and OP_MOVE to replace it with a simple load
  295. @param(op The opcode to emit, returns the opcode which must be emitted)
  296. @param(a The constant which should be emitted, returns the constant which must
  297. be emitted)
  298. }
  299. procedure optimize_op_const(var op: topcg; var a : aint);virtual;
  300. {#
  301. This routine is used in exception management nodes. It should
  302. save the exception reason currently in the FUNCTION_RETURN_REG. The
  303. save should be done either to a temp (pointed to by href).
  304. or on the stack (pushing the value on the stack).
  305. The size of the value to save is OS_S32. The default version
  306. saves the exception reason to a temp. memory area.
  307. }
  308. procedure g_exception_reason_save(list : TAsmList; const href : treference);virtual;
  309. {#
  310. This routine is used in exception management nodes. It should
  311. save the exception reason constant. The
  312. save should be done either to a temp (pointed to by href).
  313. or on the stack (pushing the value on the stack).
  314. The size of the value to save is OS_S32. The default version
  315. saves the exception reason to a temp. memory area.
  316. }
  317. procedure g_exception_reason_save_const(list : TAsmList; const href : treference; a: aint);virtual;
  318. {#
  319. This routine is used in exception management nodes. It should
  320. load the exception reason to the FUNCTION_RETURN_REG. The saved value
  321. should either be in the temp. area (pointed to by href , href should
  322. *NOT* be freed) or on the stack (the value should be popped).
  323. The size of the value to save is OS_S32. The default version
  324. saves the exception reason to a temp. memory area.
  325. }
  326. procedure g_exception_reason_load(list : TAsmList; const href : treference);virtual;
  327. procedure g_maybe_testself(list : TAsmList;reg:tregister);
  328. procedure g_maybe_testvmt(list : TAsmList;reg:tregister;objdef:tobjectdef);
  329. {# This should emit the opcode to copy len bytes from the source
  330. to destination.
  331. It must be overriden for each new target processor.
  332. @param(source Source reference of copy)
  333. @param(dest Destination reference of copy)
  334. }
  335. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : aint);virtual; abstract;
  336. {# This should emit the opcode to copy len bytes from the an unaligned source
  337. to destination.
  338. It must be overriden for each new target processor.
  339. @param(source Source reference of copy)
  340. @param(dest Destination reference of copy)
  341. }
  342. procedure g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : aint);virtual;
  343. {# This should emit the opcode to a shortrstring from the source
  344. to destination.
  345. @param(source Source reference of copy)
  346. @param(dest Destination reference of copy)
  347. }
  348. procedure g_copyshortstring(list : TAsmList;const source,dest : treference;len:byte);
  349. procedure g_copyvariant(list : TAsmList;const source,dest : treference);
  350. procedure g_incrrefcount(list : TAsmList;t: tdef; const ref: treference);
  351. procedure g_decrrefcount(list : TAsmList;t: tdef; const ref: treference);
  352. procedure g_initialize(list : TAsmList;t : tdef;const ref : treference);
  353. procedure g_finalize(list : TAsmList;t : tdef;const ref : treference);
  354. {# Generates range checking code. It is to note
  355. that this routine does not need to be overriden,
  356. as it takes care of everything.
  357. @param(p Node which contains the value to check)
  358. @param(todef Type definition of node to range check)
  359. }
  360. procedure g_rangecheck(list: TAsmList; const l:tlocation; fromdef,todef: tdef); virtual;
  361. {# Generates overflow checking code for a node }
  362. procedure g_overflowcheck(list: TAsmList; const Loc:tlocation; def:tdef); virtual;abstract;
  363. procedure g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);virtual;
  364. procedure g_copyvaluepara_openarray(list : TAsmList;const ref:treference;const lenloc:tlocation;elesize:aint;destreg:tregister);virtual;
  365. procedure g_releasevaluepara_openarray(list : TAsmList;const l:tlocation);virtual;
  366. {# Emits instructions when compilation is done in profile
  367. mode (this is set as a command line option). The default
  368. behavior does nothing, should be overriden as required.
  369. }
  370. procedure g_profilecode(list : TAsmList);virtual;
  371. {# Emits instruction for allocating @var(size) bytes at the stackpointer
  372. @param(size Number of bytes to allocate)
  373. }
  374. procedure g_stackpointer_alloc(list : TAsmList;size : longint);virtual; abstract;
  375. {# Emits instruction for allocating the locals in entry
  376. code of a routine. This is one of the first
  377. routine called in @var(genentrycode).
  378. @param(localsize Number of bytes to allocate as locals)
  379. }
  380. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);virtual; abstract;
  381. {# Emits instructions for returning from a subroutine.
  382. Should also restore the framepointer and stack.
  383. @param(parasize Number of bytes of parameters to deallocate from stack)
  384. }
  385. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);virtual;abstract;
  386. {# This routine is called when generating the code for the entry point
  387. of a routine. It should save all registers which are not used in this
  388. routine, and which should be declared as saved in the std_saved_registers
  389. set.
  390. This routine is mainly used when linking to code which is generated
  391. by ABI-compliant compilers (like GCC), to make sure that the reserved
  392. registers of that ABI are not clobbered.
  393. @param(usedinproc Registers which are used in the code of this routine)
  394. }
  395. procedure g_save_registers(list:TAsmList);virtual;
  396. {# This routine is called when generating the code for the exit point
  397. of a routine. It should restore all registers which were previously
  398. saved in @var(g_save_standard_registers).
  399. @param(usedinproc Registers which are used in the code of this routine)
  400. }
  401. procedure g_restore_registers(list:TAsmList);virtual;
  402. procedure g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);virtual;abstract;
  403. procedure g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: aint);virtual;
  404. function g_indirect_sym_load(list:TAsmList;const symname: string): tregister;virtual;
  405. { generate a stub which only purpose is to pass control the given external method,
  406. setting up any additional environment before doing so (if required).
  407. The default implementation issues a jump instruction to the external name. }
  408. procedure g_external_wrapper(list : TAsmList; procdef: tprocdef; const externalname: string); virtual;
  409. { initialize the pic/got register }
  410. procedure g_maybe_got_init(list: TAsmList); virtual;
  411. protected
  412. procedure get_subsetref_load_info(const sref: tsubsetreference; out loadsize: tcgsize; out extra_load: boolean);
  413. procedure a_load_subsetref_regs_noindex(list: TAsmList; subsetsize: tcgsize; loadbitsize: byte; const sref: tsubsetreference; valuereg, extra_value_reg: tregister); virtual;
  414. procedure a_load_subsetref_regs_index(list: TAsmList; subsetsize: tcgsize; loadbitsize: byte; const sref: tsubsetreference; valuereg, extra_value_reg: tregister); virtual;
  415. procedure a_load_regconst_subsetref_intern(list : TAsmList; fromsize, subsetsize: tcgsize; fromreg: tregister; const sref: tsubsetreference; slopt: tsubsetloadopt); virtual;
  416. procedure a_load_regconst_subsetreg_intern(list : TAsmList; fromsize, subsetsize: tcgsize; fromreg: tregister; const sreg: tsubsetregister; slopt: tsubsetloadopt); virtual;
  417. function get_bit_const_ref_sref(bitnumber: aint; const ref: treference): tsubsetreference;
  418. function get_bit_const_reg_sreg(setregsize: tcgsize; bitnumber: aint; setreg: tregister): tsubsetregister;
  419. function get_bit_reg_ref_sref(list: TAsmList; bitnumbersize: tcgsize; bitnumber: tregister; const ref: treference): tsubsetreference;
  420. end;
  421. {$ifndef cpu64bitalu}
  422. {# @abstract(Abstract code generator for 64 Bit operations)
  423. This class implements an abstract code generator class
  424. for 64 Bit operations.
  425. }
  426. tcg64 = class
  427. procedure a_load64_const_ref(list : TAsmList;value : int64;const ref : treference);virtual;abstract;
  428. procedure a_load64_reg_ref(list : TAsmList;reg : tregister64;const ref : treference);virtual;abstract;
  429. procedure a_load64_ref_reg(list : TAsmList;const ref : treference;reg : tregister64);virtual;abstract;
  430. procedure a_load64_reg_reg(list : TAsmList;regsrc,regdst : tregister64);virtual;abstract;
  431. procedure a_load64_const_reg(list : TAsmList;value : int64;reg : tregister64);virtual;abstract;
  432. procedure a_load64_loc_reg(list : TAsmList;const l : tlocation;reg : tregister64);virtual;abstract;
  433. procedure a_load64_loc_ref(list : TAsmList;const l : tlocation;const ref : treference);virtual;abstract;
  434. procedure a_load64_const_loc(list : TAsmList;value : int64;const l : tlocation);virtual;abstract;
  435. procedure a_load64_reg_loc(list : TAsmList;reg : tregister64;const l : tlocation);virtual;abstract;
  436. procedure a_load64_subsetref_reg(list : TAsmList; const sref: tsubsetreference; destreg: tregister64);virtual;abstract;
  437. procedure a_load64_reg_subsetref(list : TAsmList; fromreg: tregister64; const sref: tsubsetreference);virtual;abstract;
  438. procedure a_load64_const_subsetref(list: TAsmlist; a: int64; const sref: tsubsetreference);virtual;abstract;
  439. procedure a_load64_ref_subsetref(list : TAsmList; const fromref: treference; const sref: tsubsetreference);virtual;abstract;
  440. procedure a_load64_subsetref_subsetref(list: TAsmlist; const fromsref, tosref: tsubsetreference); virtual;abstract;
  441. procedure a_load64_subsetref_ref(list : TAsmList; const sref: tsubsetreference; const destref: treference); virtual;abstract;
  442. procedure a_load64_loc_subsetref(list : TAsmList; const l: tlocation; const sref : tsubsetreference);
  443. procedure a_load64_subsetref_loc(list: TAsmlist; const sref: tsubsetreference; const l: tlocation);
  444. procedure a_load64high_reg_ref(list : TAsmList;reg : tregister;const ref : treference);virtual;abstract;
  445. procedure a_load64low_reg_ref(list : TAsmList;reg : tregister;const ref : treference);virtual;abstract;
  446. procedure a_load64high_ref_reg(list : TAsmList;const ref : treference;reg : tregister);virtual;abstract;
  447. procedure a_load64low_ref_reg(list : TAsmList;const ref : treference;reg : tregister);virtual;abstract;
  448. procedure a_load64high_loc_reg(list : TAsmList;const l : tlocation;reg : tregister);virtual;abstract;
  449. procedure a_load64low_loc_reg(list : TAsmList;const l : tlocation;reg : tregister);virtual;abstract;
  450. procedure a_op64_ref_reg(list : TAsmList;op:TOpCG;size : tcgsize;const ref : treference;reg : tregister64);virtual;abstract;
  451. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);virtual;abstract;
  452. procedure a_op64_reg_ref(list : TAsmList;op:TOpCG;size : tcgsize;regsrc : tregister64;const ref : treference);virtual;abstract;
  453. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;regdst : tregister64);virtual;abstract;
  454. procedure a_op64_const_ref(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;const ref : treference);virtual;abstract;
  455. procedure a_op64_const_loc(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;const l: tlocation);virtual;abstract;
  456. procedure a_op64_reg_loc(list : TAsmList;op:TOpCG;size : tcgsize;reg : tregister64;const l : tlocation);virtual;abstract;
  457. procedure a_op64_loc_reg(list : TAsmList;op:TOpCG;size : tcgsize;const l : tlocation;reg64 : tregister64);virtual;abstract;
  458. procedure a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);virtual;
  459. procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);virtual;
  460. procedure a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);virtual;
  461. procedure a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);virtual;
  462. procedure a_op64_const_subsetref(list : TAsmList; Op : TOpCG; size : TCGSize; a : int64; const sref: tsubsetreference);
  463. procedure a_op64_reg_subsetref(list : TAsmList; Op : TOpCG; size : TCGSize; reg: tregister64; const sref: tsubsetreference);
  464. procedure a_op64_ref_subsetref(list : TAsmList; Op : TOpCG; size : TCGSize; const ref: treference; const sref: tsubsetreference);
  465. procedure a_op64_subsetref_subsetref(list : TAsmList; Op : TOpCG; size : TCGSize; const ssref,dsref: tsubsetreference);
  466. procedure a_param64_reg(list : TAsmList;reg64 : tregister64;const loc : TCGPara);virtual;abstract;
  467. procedure a_param64_const(list : TAsmList;value : int64;const loc : TCGPara);virtual;abstract;
  468. procedure a_param64_ref(list : TAsmList;const r : treference;const loc : TCGPara);virtual;abstract;
  469. procedure a_param64_loc(list : TAsmList;const l : tlocation;const loc : TCGPara);virtual;abstract;
  470. {
  471. This routine tries to optimize the const_reg opcode, and should be
  472. called at the start of a_op64_const_reg. It returns the actual opcode
  473. to emit, and the constant value to emit. If this routine returns
  474. TRUE, @var(no) instruction should be emitted (.eg : imul reg by 1 )
  475. @param(op The opcode to emit, returns the opcode which must be emitted)
  476. @param(a The constant which should be emitted, returns the constant which must
  477. be emitted)
  478. @param(reg The register to emit the opcode with, returns the register with
  479. which the opcode will be emitted)
  480. }
  481. function optimize64_op_const_reg(list: TAsmList; var op: topcg; var a : int64; var reg: tregister64): boolean;virtual;abstract;
  482. { override to catch 64bit rangechecks }
  483. procedure g_rangecheck64(list: TAsmList; const l:tlocation; fromdef,todef: tdef);virtual;abstract;
  484. end;
  485. {$endif cpu64bitalu}
  486. var
  487. {# Main code generator class }
  488. cg : tcg;
  489. {$ifndef cpu64bitalu}
  490. {# Code generator class for all operations working with 64-Bit operands }
  491. cg64 : tcg64;
  492. {$endif cpu64bitalu}
  493. implementation
  494. uses
  495. globals,options,systems,
  496. verbose,defutil,paramgr,symsym,
  497. tgobj,cutils,procinfo,
  498. ncgrtti;
  499. {*****************************************************************************
  500. basic functionallity
  501. ******************************************************************************}
  502. constructor tcg.create;
  503. begin
  504. end;
  505. {*****************************************************************************
  506. register allocation
  507. ******************************************************************************}
  508. procedure tcg.init_register_allocators;
  509. begin
  510. fillchar(rg,sizeof(rg),0);
  511. add_reg_instruction_hook:=@add_reg_instruction;
  512. executionweight:=1;
  513. end;
  514. procedure tcg.done_register_allocators;
  515. begin
  516. { Safety }
  517. fillchar(rg,sizeof(rg),0);
  518. add_reg_instruction_hook:=nil;
  519. end;
  520. {$ifdef flowgraph}
  521. procedure Tcg.init_flowgraph;
  522. begin
  523. aktflownode:=0;
  524. end;
  525. procedure Tcg.done_flowgraph;
  526. begin
  527. end;
  528. {$endif}
  529. function tcg.getintregister(list:TAsmList;size:Tcgsize):Tregister;
  530. begin
  531. if not assigned(rg[R_INTREGISTER]) then
  532. internalerror(200312122);
  533. result:=rg[R_INTREGISTER].getregister(list,cgsize2subreg(size));
  534. end;
  535. function tcg.getfpuregister(list:TAsmList;size:Tcgsize):Tregister;
  536. begin
  537. if not assigned(rg[R_FPUREGISTER]) then
  538. internalerror(200312123);
  539. result:=rg[R_FPUREGISTER].getregister(list,cgsize2subreg(size));
  540. end;
  541. function tcg.getmmregister(list:TAsmList;size:Tcgsize):Tregister;
  542. begin
  543. if not assigned(rg[R_MMREGISTER]) then
  544. internalerror(2003121214);
  545. result:=rg[R_MMREGISTER].getregister(list,cgsize2subreg(size));
  546. end;
  547. function tcg.getaddressregister(list:TAsmList):Tregister;
  548. begin
  549. if assigned(rg[R_ADDRESSREGISTER]) then
  550. result:=rg[R_ADDRESSREGISTER].getregister(list,R_SUBWHOLE)
  551. else
  552. begin
  553. if not assigned(rg[R_INTREGISTER]) then
  554. internalerror(200312121);
  555. result:=rg[R_INTREGISTER].getregister(list,R_SUBWHOLE);
  556. end;
  557. end;
  558. function Tcg.makeregsize(list:TAsmList;reg:Tregister;size:Tcgsize):Tregister;
  559. var
  560. subreg:Tsubregister;
  561. begin
  562. subreg:=cgsize2subreg(size);
  563. result:=reg;
  564. setsubreg(result,subreg);
  565. { notify RA }
  566. if result<>reg then
  567. list.concat(tai_regalloc.resize(result));
  568. end;
  569. procedure tcg.getcpuregister(list:TAsmList;r:Tregister);
  570. begin
  571. if not assigned(rg[getregtype(r)]) then
  572. internalerror(200312125);
  573. rg[getregtype(r)].getcpuregister(list,r);
  574. end;
  575. procedure tcg.ungetcpuregister(list:TAsmList;r:Tregister);
  576. begin
  577. if not assigned(rg[getregtype(r)]) then
  578. internalerror(200312126);
  579. rg[getregtype(r)].ungetcpuregister(list,r);
  580. end;
  581. procedure tcg.alloccpuregisters(list:TAsmList;rt:Tregistertype;const r:Tcpuregisterset);
  582. begin
  583. if assigned(rg[rt]) then
  584. rg[rt].alloccpuregisters(list,r)
  585. else
  586. internalerror(200310092);
  587. end;
  588. procedure tcg.allocallcpuregisters(list:TAsmList);
  589. begin
  590. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  591. {$ifndef i386}
  592. alloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  593. {$ifdef cpumm}
  594. alloccpuregisters(list,R_MMREGISTER,paramanager.get_volatile_registers_mm(pocall_default));
  595. {$endif cpumm}
  596. {$endif i386}
  597. end;
  598. procedure tcg.dealloccpuregisters(list:TAsmList;rt:Tregistertype;const r:Tcpuregisterset);
  599. begin
  600. if assigned(rg[rt]) then
  601. rg[rt].dealloccpuregisters(list,r)
  602. else
  603. internalerror(200310093);
  604. end;
  605. procedure tcg.deallocallcpuregisters(list:TAsmList);
  606. begin
  607. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  608. {$ifndef i386}
  609. dealloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  610. {$ifdef cpumm}
  611. dealloccpuregisters(list,R_MMREGISTER,paramanager.get_volatile_registers_mm(pocall_default));
  612. {$endif cpumm}
  613. {$endif i386}
  614. end;
  615. function tcg.uses_registers(rt:Tregistertype):boolean;
  616. begin
  617. if assigned(rg[rt]) then
  618. result:=rg[rt].uses_registers
  619. else
  620. result:=false;
  621. end;
  622. procedure tcg.add_reg_instruction(instr:Tai;r:tregister);
  623. var
  624. rt : tregistertype;
  625. begin
  626. rt:=getregtype(r);
  627. { Only add it when a register allocator is configured.
  628. No IE can be generated, because the VMT is written
  629. without a valid rg[] }
  630. if assigned(rg[rt]) then
  631. rg[rt].add_reg_instruction(instr,r,cg.executionweight);
  632. end;
  633. procedure tcg.add_move_instruction(instr:Taicpu);
  634. var
  635. rt : tregistertype;
  636. begin
  637. rt:=getregtype(instr.oper[O_MOV_SOURCE]^.reg);
  638. if assigned(rg[rt]) then
  639. rg[rt].add_move_instruction(instr)
  640. else
  641. internalerror(200310095);
  642. end;
  643. procedure tcg.set_regalloc_live_range_direction(dir: TRADirection);
  644. var
  645. rt : tregistertype;
  646. begin
  647. for rt:=low(rg) to high(rg) do
  648. begin
  649. if assigned(rg[rt]) then
  650. rg[rt].live_range_direction:=dir;
  651. end;
  652. end;
  653. procedure tcg.do_register_allocation(list:TAsmList;headertai:tai);
  654. var
  655. rt : tregistertype;
  656. begin
  657. for rt:=R_FPUREGISTER to R_SPECIALREGISTER do
  658. begin
  659. if assigned(rg[rt]) then
  660. rg[rt].do_register_allocation(list,headertai);
  661. end;
  662. { running the other register allocator passes could require addition int/addr. registers
  663. when spilling so run int/addr register allocation at the end }
  664. if assigned(rg[R_INTREGISTER]) then
  665. rg[R_INTREGISTER].do_register_allocation(list,headertai);
  666. if assigned(rg[R_ADDRESSREGISTER]) then
  667. rg[R_ADDRESSREGISTER].do_register_allocation(list,headertai);
  668. end;
  669. procedure tcg.translate_register(var reg : tregister);
  670. begin
  671. rg[getregtype(reg)].translate_register(reg);
  672. end;
  673. procedure tcg.a_reg_alloc(list : TAsmList;r : tregister);
  674. begin
  675. list.concat(tai_regalloc.alloc(r,nil));
  676. end;
  677. procedure tcg.a_reg_dealloc(list : TAsmList;r : tregister);
  678. begin
  679. list.concat(tai_regalloc.dealloc(r,nil));
  680. end;
  681. procedure tcg.a_reg_sync(list : TAsmList;r : tregister);
  682. var
  683. instr : tai;
  684. begin
  685. instr:=tai_regalloc.sync(r);
  686. list.concat(instr);
  687. add_reg_instruction(instr,r);
  688. end;
  689. procedure tcg.a_label(list : TAsmList;l : tasmlabel);
  690. begin
  691. list.concat(tai_label.create(l));
  692. end;
  693. {*****************************************************************************
  694. for better code generation these methods should be overridden
  695. ******************************************************************************}
  696. procedure tcg.a_param_reg(list : TAsmList;size : tcgsize;r : tregister;const cgpara : TCGPara);
  697. var
  698. ref : treference;
  699. begin
  700. cgpara.check_simple_location;
  701. case cgpara.location^.loc of
  702. LOC_REGISTER,LOC_CREGISTER:
  703. a_load_reg_reg(list,size,cgpara.location^.size,r,cgpara.location^.register);
  704. LOC_REFERENCE,LOC_CREFERENCE:
  705. begin
  706. reference_reset_base(ref,cgpara.location^.reference.index,cgpara.location^.reference.offset);
  707. a_load_reg_ref(list,size,cgpara.location^.size,r,ref);
  708. end
  709. else
  710. internalerror(2002071004);
  711. end;
  712. end;
  713. procedure tcg.a_param_const(list : TAsmList;size : tcgsize;a : aint;const cgpara : TCGPara);
  714. var
  715. ref : treference;
  716. begin
  717. cgpara.check_simple_location;
  718. case cgpara.location^.loc of
  719. LOC_REGISTER,LOC_CREGISTER:
  720. a_load_const_reg(list,cgpara.location^.size,a,cgpara.location^.register);
  721. LOC_REFERENCE,LOC_CREFERENCE:
  722. begin
  723. reference_reset_base(ref,cgpara.location^.reference.index,cgpara.location^.reference.offset);
  724. a_load_const_ref(list,cgpara.location^.size,a,ref);
  725. end
  726. else
  727. internalerror(2002071004);
  728. end;
  729. end;
  730. procedure tcg.a_param_ref(list : TAsmList;size : tcgsize;const r : treference;const cgpara : TCGPara);
  731. var
  732. ref : treference;
  733. begin
  734. cgpara.check_simple_location;
  735. case cgpara.location^.loc of
  736. LOC_REGISTER,LOC_CREGISTER:
  737. a_load_ref_reg(list,size,cgpara.location^.size,r,cgpara.location^.register);
  738. LOC_REFERENCE,LOC_CREFERENCE:
  739. begin
  740. reference_reset(ref);
  741. ref.base:=cgpara.location^.reference.index;
  742. ref.offset:=cgpara.location^.reference.offset;
  743. if (size <> OS_NO) and
  744. (tcgsize2size[size] < sizeof(aint)) then
  745. begin
  746. if (cgpara.size = OS_NO) or
  747. assigned(cgpara.location^.next) then
  748. internalerror(2006052401);
  749. a_load_ref_ref(list,size,cgpara.size,r,ref);
  750. end
  751. else
  752. { use concatcopy, because the parameter can be larger than }
  753. { what the OS_* constants can handle }
  754. g_concatcopy(list,r,ref,cgpara.intsize);
  755. end
  756. else
  757. internalerror(2002071004);
  758. end;
  759. end;
  760. procedure tcg.a_param_loc(list : TAsmList;const l:tlocation;const cgpara : TCGPara);
  761. begin
  762. case l.loc of
  763. LOC_REGISTER,
  764. LOC_CREGISTER :
  765. a_param_reg(list,l.size,l.register,cgpara);
  766. LOC_CONSTANT :
  767. a_param_const(list,l.size,l.value,cgpara);
  768. LOC_CREFERENCE,
  769. LOC_REFERENCE :
  770. a_param_ref(list,l.size,l.reference,cgpara);
  771. else
  772. internalerror(2002032211);
  773. end;
  774. end;
  775. procedure tcg.a_paramaddr_ref(list : TAsmList;const r : treference;const cgpara : TCGPara);
  776. var
  777. hr : tregister;
  778. begin
  779. cgpara.check_simple_location;
  780. if cgpara.location^.loc in [LOC_CREGISTER,LOC_REGISTER] then
  781. a_loadaddr_ref_reg(list,r,cgpara.location^.register)
  782. else
  783. begin
  784. hr:=getaddressregister(list);
  785. a_loadaddr_ref_reg(list,r,hr);
  786. a_param_reg(list,OS_ADDR,hr,cgpara);
  787. end;
  788. end;
  789. {****************************************************************************
  790. some generic implementations
  791. ****************************************************************************}
  792. {$ifopt r+}
  793. {$define rangeon}
  794. {$r-}
  795. {$endif}
  796. {$ifopt q+}
  797. {$define overflowon}
  798. {$q-}
  799. {$endif}
  800. procedure tcg.a_load_subsetreg_reg(list : TAsmList; subsetsize, tosize: tcgsize; const sreg: tsubsetregister; destreg: tregister);
  801. var
  802. bitmask: aword;
  803. tmpreg: tregister;
  804. stopbit: byte;
  805. begin
  806. tmpreg:=getintregister(list,sreg.subsetregsize);
  807. if (subsetsize in [OS_S8..OS_S128]) then
  808. begin
  809. { sign extend in case the value has a bitsize mod 8 <> 0 }
  810. { both instructions will be optimized away if not }
  811. a_op_const_reg_reg(list,OP_SHL,sreg.subsetregsize,(tcgsize2size[sreg.subsetregsize]*8)-sreg.startbit-sreg.bitlen,sreg.subsetreg,tmpreg);
  812. a_op_const_reg(list,OP_SAR,sreg.subsetregsize,(tcgsize2size[sreg.subsetregsize]*8)-sreg.bitlen,tmpreg);
  813. end
  814. else
  815. begin
  816. a_op_const_reg_reg(list,OP_SHR,sreg.subsetregsize,sreg.startbit,sreg.subsetreg,tmpreg);
  817. stopbit := sreg.startbit + sreg.bitlen;
  818. // on x86(64), 1 shl 32(64) = 1 instead of 0
  819. // use aword to prevent overflow with 1 shl 31
  820. if (stopbit - sreg.startbit <> AIntBits) then
  821. bitmask := (aword(1) shl (stopbit - sreg.startbit)) - 1
  822. else
  823. bitmask := high(aword);
  824. a_op_const_reg(list,OP_AND,sreg.subsetregsize,aint(bitmask),tmpreg);
  825. end;
  826. tmpreg := makeregsize(list,tmpreg,subsetsize);
  827. a_load_reg_reg(list,tcgsize2unsigned[subsetsize],subsetsize,tmpreg,tmpreg);
  828. a_load_reg_reg(list,subsetsize,tosize,tmpreg,destreg);
  829. end;
  830. procedure tcg.a_load_reg_subsetreg(list : TAsmList; fromsize, subsetsize: tcgsize; fromreg: tregister; const sreg: tsubsetregister);
  831. begin
  832. a_load_regconst_subsetreg_intern(list,fromsize,subsetsize,fromreg,sreg,SL_REG);
  833. end;
  834. procedure tcg.a_load_regconst_subsetreg_intern(list : TAsmList; fromsize, subsetsize: tcgsize; fromreg: tregister; const sreg: tsubsetregister; slopt: tsubsetloadopt);
  835. var
  836. bitmask: aword;
  837. tmpreg: tregister;
  838. stopbit: byte;
  839. begin
  840. stopbit := sreg.startbit + sreg.bitlen;
  841. // on x86(64), 1 shl 32(64) = 1 instead of 0
  842. if (stopbit <> AIntBits) then
  843. bitmask := not(((aword(1) shl stopbit)-1) xor ((aword(1) shl sreg.startbit)-1))
  844. else
  845. bitmask := not(high(aword) xor ((aword(1) shl sreg.startbit)-1));
  846. if not(slopt in [SL_SETZERO,SL_SETMAX]) then
  847. begin
  848. tmpreg:=getintregister(list,sreg.subsetregsize);
  849. a_load_reg_reg(list,fromsize,sreg.subsetregsize,fromreg,tmpreg);
  850. a_op_const_reg(list,OP_SHL,sreg.subsetregsize,sreg.startbit,tmpreg);
  851. if (slopt <> SL_REGNOSRCMASK) then
  852. a_op_const_reg(list,OP_AND,sreg.subsetregsize,aint(not(bitmask)),tmpreg);
  853. end;
  854. if (slopt <> SL_SETMAX) then
  855. a_op_const_reg(list,OP_AND,sreg.subsetregsize,aint(bitmask),sreg.subsetreg);
  856. case slopt of
  857. SL_SETZERO : ;
  858. SL_SETMAX :
  859. if (sreg.bitlen <> AIntBits) then
  860. a_op_const_reg(list,OP_OR,sreg.subsetregsize,
  861. aint(((aword(1) shl sreg.bitlen)-1) shl sreg.startbit),
  862. sreg.subsetreg)
  863. else
  864. a_load_const_reg(list,sreg.subsetregsize,-1,sreg.subsetreg);
  865. else
  866. a_op_reg_reg(list,OP_OR,sreg.subsetregsize,tmpreg,sreg.subsetreg);
  867. end;
  868. end;
  869. procedure tcg.a_load_subsetreg_subsetreg(list: TAsmlist; fromsubsetsize, tosubsetsize : tcgsize; const fromsreg, tosreg: tsubsetregister);
  870. var
  871. tmpreg: tregister;
  872. bitmask: aword;
  873. stopbit: byte;
  874. begin
  875. if (fromsreg.bitlen >= tosreg.bitlen) then
  876. begin
  877. tmpreg := getintregister(list,tosreg.subsetregsize);
  878. a_load_reg_reg(list,fromsreg.subsetregsize,tosreg.subsetregsize,fromsreg.subsetreg,tmpreg);
  879. if (fromsreg.startbit <= tosreg.startbit) then
  880. a_op_const_reg(list,OP_SHL,tosreg.subsetregsize,tosreg.startbit-fromsreg.startbit,tmpreg)
  881. else
  882. a_op_const_reg(list,OP_SHR,tosreg.subsetregsize,fromsreg.startbit-tosreg.startbit,tmpreg);
  883. stopbit := tosreg.startbit + tosreg.bitlen;
  884. // on x86(64), 1 shl 32(64) = 1 instead of 0
  885. if (stopbit <> AIntBits) then
  886. bitmask := not(((aword(1) shl stopbit)-1) xor ((aword(1) shl tosreg.startbit)-1))
  887. else
  888. bitmask := (aword(1) shl tosreg.startbit) - 1;
  889. a_op_const_reg(list,OP_AND,tosreg.subsetregsize,aint(bitmask),tosreg.subsetreg);
  890. a_op_const_reg(list,OP_AND,tosreg.subsetregsize,aint(not(bitmask)),tmpreg);
  891. a_op_reg_reg(list,OP_OR,tosreg.subsetregsize,tmpreg,tosreg.subsetreg);
  892. end
  893. else
  894. begin
  895. tmpreg := getintregister(list,tosubsetsize);
  896. a_load_subsetreg_reg(list,fromsubsetsize,tosubsetsize,fromsreg,tmpreg);
  897. a_load_reg_subsetreg(list,tosubsetsize,tosubsetsize,tmpreg,tosreg);
  898. end;
  899. end;
  900. procedure tcg.a_load_subsetreg_ref(list : TAsmList; subsetsize, tosize: tcgsize; const sreg: tsubsetregister; const destref: treference);
  901. var
  902. tmpreg: tregister;
  903. begin
  904. tmpreg := getintregister(list,tosize);
  905. a_load_subsetreg_reg(list,subsetsize,tosize,sreg,tmpreg);
  906. a_load_reg_ref(list,tosize,tosize,tmpreg,destref);
  907. end;
  908. procedure tcg.a_load_ref_subsetreg(list : TAsmList; fromsize, subsetsize: tcgsize; const fromref: treference; const sreg: tsubsetregister);
  909. var
  910. tmpreg: tregister;
  911. begin
  912. tmpreg := getintregister(list,subsetsize);
  913. a_load_ref_reg(list,fromsize,subsetsize,fromref,tmpreg);
  914. a_load_reg_subsetreg(list,subsetsize,subsetsize,tmpreg,sreg);
  915. end;
  916. procedure tcg.a_load_const_subsetreg(list: TAsmlist; subsetsize: tcgsize; a: aint; const sreg: tsubsetregister);
  917. var
  918. bitmask: aword;
  919. stopbit: byte;
  920. begin
  921. stopbit := sreg.startbit + sreg.bitlen;
  922. // on x86(64), 1 shl 32(64) = 1 instead of 0
  923. if (stopbit <> AIntBits) then
  924. bitmask := not(((aword(1) shl stopbit)-1) xor ((aword(1) shl sreg.startbit)-1))
  925. else
  926. bitmask := (aword(1) shl sreg.startbit) - 1;
  927. if (((aword(a) shl sreg.startbit) and not bitmask) <> not bitmask) then
  928. a_op_const_reg(list,OP_AND,sreg.subsetregsize,aint(bitmask),sreg.subsetreg);
  929. a_op_const_reg(list,OP_OR,sreg.subsetregsize,aint((aword(a) shl sreg.startbit) and not(bitmask)),sreg.subsetreg);
  930. end;
  931. procedure tcg.a_load_loc_subsetref(list : TAsmList;subsetsize: tcgsize; const loc: tlocation; const sref : tsubsetreference);
  932. begin
  933. case loc.loc of
  934. LOC_REFERENCE,LOC_CREFERENCE:
  935. a_load_ref_subsetref(list,loc.size,subsetsize,loc.reference,sref);
  936. LOC_REGISTER,LOC_CREGISTER:
  937. a_load_reg_subsetref(list,loc.size,subsetsize,loc.register,sref);
  938. LOC_CONSTANT:
  939. a_load_const_subsetref(list,subsetsize,loc.value,sref);
  940. LOC_SUBSETREG,LOC_CSUBSETREG:
  941. a_load_subsetreg_subsetref(list,loc.size,subsetsize,loc.sreg,sref);
  942. LOC_SUBSETREF,LOC_CSUBSETREF:
  943. a_load_subsetref_subsetref(list,loc.size,subsetsize,loc.sref,sref);
  944. else
  945. internalerror(200608053);
  946. end;
  947. end;
  948. (*
  949. Subsetrefs are used for (bit)packed arrays and (bit)packed records stored
  950. in memory. They are like a regular reference, but contain an extra bit
  951. offset (either constant -startbit- or variable -bitindexreg-, always OS_INT)
  952. and a bit length (always constant).
  953. Bit packed values are stored differently in memory depending on whether we
  954. are on a big or a little endian system (compatible with at least GPC). The
  955. size of the basic working unit is always the smallest power-of-2 byte size
  956. which can contain the bit value (so 1..8 bits -> 1 byte, 9..16 bits -> 2
  957. bytes, 17..32 bits -> 4 bytes etc).
  958. On a big endian, 5-bit: values are stored like this:
  959. 11111222 22333334 44445555 56666677 77788888
  960. The leftmost bit of each 5-bit value corresponds to the most significant
  961. bit.
  962. On little endian, it goes like this:
  963. 22211111 43333322 55554444 77666665 88888777
  964. In this case, per byte the left-most bit is more significant than those on
  965. the right, but the bits in the next byte are all more significant than
  966. those in the previous byte (e.g., the 222 in the first byte are the low
  967. three bits of that value, while the 22 in the second byte are the upper
  968. two bits.
  969. Big endian, 9 bit values:
  970. 11111111 12222222 22333333 33344444 ...
  971. Little endian, 9 bit values:
  972. 11111111 22222221 33333322 44444333 ...
  973. This is memory representation and the 16 bit values are byteswapped.
  974. Similarly as in the previous case, the 2222222 string contains the lower
  975. bits of value 2 and the 22 string contains the upper bits. Once loaded into
  976. registers (two 16 bit registers in the current implementation, although a
  977. single 32 bit register would be possible too, in particular if 32 bit
  978. alignment can be guaranteed), this becomes:
  979. 22222221 11111111 44444333 33333322 ...
  980. (l)ow u l l u l u
  981. The startbit/bitindex in a subsetreference always refers to
  982. a) on big endian: the most significant bit of the value
  983. (bits counted from left to right, both memory an registers)
  984. b) on little endian: the least significant bit when the value
  985. is loaded in a register (bit counted from right to left)
  986. Although a) results in more complex code for big endian systems, it's
  987. needed for compatibility both with GPC and with e.g. bitpacked arrays in
  988. Apple's universal interfaces which depend on these layout differences).
  989. Note: when changing the loadsize calculated in get_subsetref_load_info,
  990. make sure the appropriate alignment is guaranteed, at least in case of
  991. {$defined cpurequiresproperalignment}.
  992. *)
  993. procedure tcg.get_subsetref_load_info(const sref: tsubsetreference; out loadsize: tcgsize; out extra_load: boolean);
  994. var
  995. intloadsize: aint;
  996. begin
  997. intloadsize := packedbitsloadsize(sref.bitlen);
  998. if (intloadsize = 0) then
  999. internalerror(2006081310);
  1000. if (intloadsize > sizeof(aint)) then
  1001. intloadsize := sizeof(aint);
  1002. loadsize := int_cgsize(intloadsize);
  1003. if (loadsize = OS_NO) then
  1004. internalerror(2006081311);
  1005. if (sref.bitlen > sizeof(aint)*8) then
  1006. internalerror(2006081312);
  1007. extra_load :=
  1008. (sref.bitlen <> 1) and
  1009. ((sref.bitindexreg <> NR_NO) or
  1010. (byte(sref.startbit+sref.bitlen) > byte(intloadsize*8)));
  1011. end;
  1012. procedure tcg.a_load_subsetref_regs_noindex(list: TAsmList; subsetsize: tcgsize; loadbitsize: byte; const sref: tsubsetreference; valuereg, extra_value_reg: tregister);
  1013. var
  1014. restbits: byte;
  1015. begin
  1016. if (target_info.endian = endian_big) then
  1017. begin
  1018. { valuereg contains the upper bits, extra_value_reg the lower }
  1019. restbits := (sref.bitlen - (loadbitsize - sref.startbit));
  1020. if (subsetsize in [OS_S8..OS_S128]) then
  1021. begin
  1022. { sign extend }
  1023. a_op_const_reg(list,OP_SHL,OS_INT,AIntBits-loadbitsize+sref.startbit,valuereg);
  1024. a_op_const_reg(list,OP_SAR,OS_INT,AIntBits-sref.bitlen,valuereg);
  1025. end
  1026. else
  1027. begin
  1028. a_op_const_reg(list,OP_SHL,OS_INT,restbits,valuereg);
  1029. { mask other bits }
  1030. if (sref.bitlen <> AIntBits) then
  1031. a_op_const_reg(list,OP_AND,OS_INT,aint((aword(1) shl sref.bitlen)-1),valuereg);
  1032. end;
  1033. a_op_const_reg(list,OP_SHR,OS_INT,loadbitsize-restbits,extra_value_reg)
  1034. end
  1035. else
  1036. begin
  1037. { valuereg contains the lower bits, extra_value_reg the upper }
  1038. a_op_const_reg(list,OP_SHR,OS_INT,sref.startbit,valuereg);
  1039. if (subsetsize in [OS_S8..OS_S128]) then
  1040. begin
  1041. a_op_const_reg(list,OP_SHL,OS_INT,AIntBits-sref.bitlen+loadbitsize-sref.startbit,extra_value_reg);
  1042. a_op_const_reg(list,OP_SAR,OS_INT,AIntBits-sref.bitlen,extra_value_reg);
  1043. end
  1044. else
  1045. begin
  1046. a_op_const_reg(list,OP_SHL,OS_INT,loadbitsize-sref.startbit,extra_value_reg);
  1047. { mask other bits }
  1048. if (sref.bitlen <> AIntBits) then
  1049. a_op_const_reg(list,OP_AND,OS_INT,aint((aword(1) shl sref.bitlen)-1),extra_value_reg);
  1050. end;
  1051. end;
  1052. { merge }
  1053. a_op_reg_reg(list,OP_OR,OS_INT,extra_value_reg,valuereg);
  1054. end;
  1055. procedure tcg.a_load_subsetref_regs_index(list: TAsmList; subsetsize: tcgsize; loadbitsize: byte; const sref: tsubsetreference; valuereg, extra_value_reg: tregister);
  1056. var
  1057. tmpreg: tregister;
  1058. begin
  1059. tmpreg := getintregister(list,OS_INT);
  1060. if (target_info.endian = endian_big) then
  1061. begin
  1062. { since this is a dynamic index, it's possible that the value }
  1063. { is entirely in valuereg. }
  1064. { get the data in valuereg in the right place }
  1065. a_op_reg_reg(list,OP_SHL,OS_INT,sref.bitindexreg,valuereg);
  1066. if (subsetsize in [OS_S8..OS_S128]) then
  1067. begin
  1068. a_op_const_reg(list,OP_SHL,OS_INT,AIntBits-loadbitsize,valuereg);
  1069. a_op_const_reg(list,OP_SAR,OS_INT,AIntBits-sref.bitlen,valuereg)
  1070. end
  1071. else
  1072. begin
  1073. a_op_const_reg(list,OP_SHR,OS_INT,loadbitsize-sref.bitlen,valuereg);
  1074. if (loadbitsize <> AIntBits) then
  1075. { mask left over bits }
  1076. a_op_const_reg(list,OP_AND,OS_INT,aint((aword(1) shl sref.bitlen)-1),valuereg);
  1077. end;
  1078. tmpreg := getintregister(list,OS_INT);
  1079. { the bits in extra_value_reg (if any) start at the most significant bit => }
  1080. { extra_value_reg must be shr by (loadbitsize-sref.bitlen)+(loadsize-sref.bitindex) }
  1081. { => = -(sref.bitindex+(sref.bitlen-2*loadbitsize)) }
  1082. a_op_const_reg_reg(list,OP_ADD,OS_INT,sref.bitlen-2*loadbitsize,sref.bitindexreg,tmpreg);
  1083. a_op_reg_reg(list,OP_NEG,OS_INT,tmpreg,tmpreg);
  1084. a_op_reg_reg(list,OP_SHR,OS_INT,tmpreg,extra_value_reg);
  1085. { if there are no bits in extra_value_reg, then sref.bitindex was }
  1086. { < loadsize-sref.bitlen, and therefore tmpreg will now be >= loadsize }
  1087. { => extra_value_reg is now 0 }
  1088. {$ifdef sparc}
  1089. { except on sparc, where "shr X" = "shr (X and (bitsize-1))" }
  1090. if (loadbitsize = AIntBits) then
  1091. begin
  1092. { if (tmpreg >= cpu_bit_size) then tmpreg := 1 else tmpreg := 0 }
  1093. a_op_const_reg(list,OP_SHR,OS_INT,{$ifdef cpu64bitalu}6{$else}5{$endif},tmpreg);
  1094. { if (tmpreg = cpu_bit_size) then tmpreg := 0 else tmpreg := -1 }
  1095. a_op_const_reg(list,OP_SUB,OS_INT,1,tmpreg);
  1096. { if (tmpreg = cpu_bit_size) then extra_value_reg := 0 }
  1097. a_op_reg_reg(list,OP_AND,OS_INT,tmpreg,extra_value_reg);
  1098. end;
  1099. {$endif sparc}
  1100. { merge }
  1101. a_op_reg_reg(list,OP_OR,OS_INT,extra_value_reg,valuereg);
  1102. { no need to mask, necessary masking happened earlier on }
  1103. end
  1104. else
  1105. begin
  1106. a_op_reg_reg(list,OP_SHR,OS_INT,sref.bitindexreg,valuereg);
  1107. { Y-x = -(Y-x) }
  1108. a_op_const_reg_reg(list,OP_SUB,OS_INT,loadbitsize,sref.bitindexreg,tmpreg);
  1109. a_op_reg_reg(list,OP_NEG,OS_INT,tmpreg,tmpreg);
  1110. { tmpreg is in the range 1..<cpu_bitsize> -> will zero extra_value_reg }
  1111. { if all bits are in valuereg }
  1112. a_op_reg_reg(list,OP_SHL,OS_INT,tmpreg,extra_value_reg);
  1113. {$ifdef x86}
  1114. { on i386 "x shl 32 = x shl 0", on x86/64 "x shl 64 = x shl 0". Fix so it's 0. }
  1115. if (loadbitsize = AIntBits) then
  1116. begin
  1117. { if (tmpreg >= cpu_bit_size) then tmpreg := 1 else tmpreg := 0 }
  1118. a_op_const_reg(list,OP_SHR,OS_INT,{$ifdef cpu64bitalu}6{$else}5{$endif},tmpreg);
  1119. { if (tmpreg = cpu_bit_size) then tmpreg := 0 else tmpreg := -1 }
  1120. a_op_const_reg(list,OP_SUB,OS_INT,1,tmpreg);
  1121. { if (tmpreg = cpu_bit_size) then extra_value_reg := 0 }
  1122. a_op_reg_reg(list,OP_AND,OS_INT,tmpreg,extra_value_reg);
  1123. end;
  1124. {$endif x86}
  1125. { merge }
  1126. a_op_reg_reg(list,OP_OR,OS_INT,extra_value_reg,valuereg);
  1127. { sign extend or mask other bits }
  1128. if (subsetsize in [OS_S8..OS_S128]) then
  1129. begin
  1130. a_op_const_reg(list,OP_SHL,OS_INT,AIntBits-sref.bitlen,valuereg);
  1131. a_op_const_reg(list,OP_SAR,OS_INT,AIntBits-sref.bitlen,valuereg);
  1132. end
  1133. else
  1134. a_op_const_reg(list,OP_AND,OS_INT,aint((aword(1) shl sref.bitlen)-1),valuereg);
  1135. end;
  1136. end;
  1137. procedure tcg.a_load_subsetref_reg(list : TAsmList; subsetsize, tosize: tcgsize; const sref: tsubsetreference; destreg: tregister);
  1138. var
  1139. tmpref: treference;
  1140. valuereg,extra_value_reg: tregister;
  1141. tosreg: tsubsetregister;
  1142. loadsize: tcgsize;
  1143. loadbitsize: byte;
  1144. extra_load: boolean;
  1145. begin
  1146. get_subsetref_load_info(sref,loadsize,extra_load);
  1147. loadbitsize := tcgsize2size[loadsize]*8;
  1148. { load the (first part) of the bit sequence }
  1149. valuereg := getintregister(list,OS_INT);
  1150. a_load_ref_reg(list,loadsize,OS_INT,sref.ref,valuereg);
  1151. if not extra_load then
  1152. begin
  1153. { everything is guaranteed to be in a single register of loadsize }
  1154. if (sref.bitindexreg = NR_NO) then
  1155. begin
  1156. { use subsetreg routine, it may have been overridden with an optimized version }
  1157. tosreg.subsetreg := valuereg;
  1158. tosreg.subsetregsize := OS_INT;
  1159. { subsetregs always count bits from right to left }
  1160. if (target_info.endian = endian_big) then
  1161. tosreg.startbit := loadbitsize - (sref.startbit+sref.bitlen)
  1162. else
  1163. tosreg.startbit := sref.startbit;
  1164. tosreg.bitlen := sref.bitlen;
  1165. a_load_subsetreg_reg(list,subsetsize,tosize,tosreg,destreg);
  1166. exit;
  1167. end
  1168. else
  1169. begin
  1170. if (sref.startbit <> 0) then
  1171. internalerror(2006081510);
  1172. if (target_info.endian = endian_big) then
  1173. begin
  1174. a_op_reg_reg(list,OP_SHL,OS_INT,sref.bitindexreg,valuereg);
  1175. if (subsetsize in [OS_S8..OS_S128]) then
  1176. begin
  1177. { sign extend to entire register }
  1178. a_op_const_reg(list,OP_SHL,OS_INT,AIntBits-loadbitsize,valuereg);
  1179. a_op_const_reg(list,OP_SAR,OS_INT,AIntBits-sref.bitlen,valuereg);
  1180. end
  1181. else
  1182. a_op_const_reg(list,OP_SHR,OS_INT,loadbitsize-sref.bitlen,valuereg);
  1183. end
  1184. else
  1185. begin
  1186. a_op_reg_reg(list,OP_SHR,OS_INT,sref.bitindexreg,valuereg);
  1187. if (subsetsize in [OS_S8..OS_S128]) then
  1188. begin
  1189. a_op_const_reg(list,OP_SHL,OS_INT,AIntBits-sref.bitlen,valuereg);
  1190. a_op_const_reg(list,OP_SAR,OS_INT,AIntBits-sref.bitlen,valuereg);
  1191. end
  1192. end;
  1193. { mask other bits/sign extend }
  1194. if not(subsetsize in [OS_S8..OS_S128]) then
  1195. a_op_const_reg(list,OP_AND,OS_INT,aint((aword(1) shl sref.bitlen)-1),valuereg);
  1196. end
  1197. end
  1198. else
  1199. begin
  1200. { load next value as well }
  1201. extra_value_reg := getintregister(list,OS_INT);
  1202. tmpref := sref.ref;
  1203. inc(tmpref.offset,loadbitsize div 8);
  1204. a_load_ref_reg(list,loadsize,OS_INT,tmpref,extra_value_reg);
  1205. if (sref.bitindexreg = NR_NO) then
  1206. { can be overridden to optimize }
  1207. a_load_subsetref_regs_noindex(list,subsetsize,loadbitsize,sref,valuereg,extra_value_reg)
  1208. else
  1209. begin
  1210. if (sref.startbit <> 0) then
  1211. internalerror(2006080610);
  1212. a_load_subsetref_regs_index(list,subsetsize,loadbitsize,sref,valuereg,extra_value_reg);
  1213. end;
  1214. end;
  1215. { store in destination }
  1216. { avoid unnecessary sign extension and zeroing }
  1217. valuereg := makeregsize(list,valuereg,OS_INT);
  1218. destreg := makeregsize(list,destreg,OS_INT);
  1219. a_load_reg_reg(list,OS_INT,OS_INT,valuereg,destreg);
  1220. destreg := makeregsize(list,destreg,tosize);
  1221. end;
  1222. procedure tcg.a_load_reg_subsetref(list : TAsmList; fromsize, subsetsize: tcgsize; fromreg: tregister; const sref: tsubsetreference);
  1223. begin
  1224. a_load_regconst_subsetref_intern(list,fromsize,subsetsize,fromreg,sref,SL_REG);
  1225. end;
  1226. procedure tcg.a_load_regconst_subsetref_intern(list : TAsmList; fromsize, subsetsize: tcgsize; fromreg: tregister; const sref: tsubsetreference; slopt: tsubsetloadopt);
  1227. var
  1228. tmpreg, tmpindexreg, valuereg, extra_value_reg, maskreg: tregister;
  1229. tosreg, fromsreg: tsubsetregister;
  1230. tmpref: treference;
  1231. bitmask: aword;
  1232. loadsize: tcgsize;
  1233. loadbitsize: byte;
  1234. extra_load: boolean;
  1235. begin
  1236. { the register must be able to contain the requested value }
  1237. if (tcgsize2size[fromsize]*8 < sref.bitlen) then
  1238. internalerror(2006081613);
  1239. get_subsetref_load_info(sref,loadsize,extra_load);
  1240. loadbitsize := tcgsize2size[loadsize]*8;
  1241. { load the (first part) of the bit sequence }
  1242. valuereg := getintregister(list,OS_INT);
  1243. a_load_ref_reg(list,loadsize,OS_INT,sref.ref,valuereg);
  1244. { constant offset of bit sequence? }
  1245. if not extra_load then
  1246. begin
  1247. if (sref.bitindexreg = NR_NO) then
  1248. begin
  1249. { use subsetreg routine, it may have been overridden with an optimized version }
  1250. tosreg.subsetreg := valuereg;
  1251. tosreg.subsetregsize := OS_INT;
  1252. { subsetregs always count bits from right to left }
  1253. if (target_info.endian = endian_big) then
  1254. tosreg.startbit := loadbitsize - (sref.startbit+sref.bitlen)
  1255. else
  1256. tosreg.startbit := sref.startbit;
  1257. tosreg.bitlen := sref.bitlen;
  1258. a_load_regconst_subsetreg_intern(list,fromsize,subsetsize,fromreg,tosreg,slopt);
  1259. end
  1260. else
  1261. begin
  1262. if (sref.startbit <> 0) then
  1263. internalerror(2006081710);
  1264. { should be handled by normal code and will give wrong result }
  1265. { on x86 for the '1 shl bitlen' below }
  1266. if (sref.bitlen = AIntBits) then
  1267. internalerror(2006081711);
  1268. { zero the bits we have to insert }
  1269. if (slopt <> SL_SETMAX) then
  1270. begin
  1271. maskreg := getintregister(list,OS_INT);
  1272. if (target_info.endian = endian_big) then
  1273. begin
  1274. a_load_const_reg(list,OS_INT,aint((aword(1) shl sref.bitlen)-1) shl (loadbitsize-sref.bitlen),maskreg);
  1275. a_op_reg_reg(list,OP_SHR,OS_INT,sref.bitindexreg,maskreg);
  1276. end
  1277. else
  1278. begin
  1279. a_load_const_reg(list,OS_INT,aint((aword(1) shl sref.bitlen)-1),maskreg);
  1280. a_op_reg_reg(list,OP_SHL,OS_INT,sref.bitindexreg,maskreg);
  1281. end;
  1282. a_op_reg_reg(list,OP_NOT,OS_INT,maskreg,maskreg);
  1283. a_op_reg_reg(list,OP_AND,OS_INT,maskreg,valuereg);
  1284. end;
  1285. { insert the value }
  1286. if (slopt <> SL_SETZERO) then
  1287. begin
  1288. tmpreg := getintregister(list,OS_INT);
  1289. if (slopt <> SL_SETMAX) then
  1290. a_load_reg_reg(list,fromsize,OS_INT,fromreg,tmpreg)
  1291. else if (sref.bitlen <> AIntBits) then
  1292. a_load_const_reg(list,OS_INT,aint((aword(1) shl sref.bitlen) - 1), tmpreg)
  1293. else
  1294. a_load_const_reg(list,OS_INT,-1,tmpreg);
  1295. if (target_info.endian = endian_big) then
  1296. begin
  1297. a_op_const_reg(list,OP_SHL,OS_INT,loadbitsize-sref.bitlen,tmpreg);
  1298. if not(slopt in [SL_REGNOSRCMASK,SL_SETMAX]) then
  1299. begin
  1300. if (loadbitsize <> AIntBits) then
  1301. bitmask := (((aword(1) shl loadbitsize)-1) xor ((aword(1) shl (loadbitsize-sref.bitlen))-1))
  1302. else
  1303. bitmask := (high(aword) xor ((aword(1) shl (loadbitsize-sref.bitlen))-1));
  1304. a_op_const_reg(list,OP_AND,OS_INT,bitmask,tmpreg);
  1305. end;
  1306. a_op_reg_reg(list,OP_SHR,OS_INT,sref.bitindexreg,tmpreg);
  1307. end
  1308. else
  1309. begin
  1310. if not(slopt in [SL_REGNOSRCMASK,SL_SETMAX]) then
  1311. a_op_const_reg(list,OP_AND,OS_INT,aint((aword(1) shl sref.bitlen)-1),tmpreg);
  1312. a_op_reg_reg(list,OP_SHL,OS_INT,sref.bitindexreg,tmpreg);
  1313. end;
  1314. a_op_reg_reg(list,OP_OR,OS_INT,tmpreg,valuereg);
  1315. end;
  1316. end;
  1317. { store back to memory }
  1318. valuereg := makeregsize(list,valuereg,loadsize);
  1319. a_load_reg_ref(list,loadsize,loadsize,valuereg,sref.ref);
  1320. exit;
  1321. end
  1322. else
  1323. begin
  1324. { load next value }
  1325. extra_value_reg := getintregister(list,OS_INT);
  1326. tmpref := sref.ref;
  1327. inc(tmpref.offset,loadbitsize div 8);
  1328. { should maybe be taken out too, can be done more efficiently }
  1329. { on e.g. i386 with shld/shrd }
  1330. if (sref.bitindexreg = NR_NO) then
  1331. begin
  1332. a_load_ref_reg(list,loadsize,OS_INT,tmpref,extra_value_reg);
  1333. fromsreg.subsetreg := fromreg;
  1334. fromsreg.subsetregsize := fromsize;
  1335. tosreg.subsetreg := valuereg;
  1336. tosreg.subsetregsize := OS_INT;
  1337. { transfer first part }
  1338. fromsreg.bitlen := loadbitsize-sref.startbit;
  1339. tosreg.bitlen := fromsreg.bitlen;
  1340. if (target_info.endian = endian_big) then
  1341. begin
  1342. { valuereg must contain the upper bits of the value at bits [0..loadbitsize-startbit] }
  1343. { upper bits of the value ... }
  1344. fromsreg.startbit := sref.bitlen-(loadbitsize-sref.startbit);
  1345. { ... to bit 0 }
  1346. tosreg.startbit := 0
  1347. end
  1348. else
  1349. begin
  1350. { valuereg must contain the lower bits of the value at bits [startbit..loadbitsize] }
  1351. { lower bits of the value ... }
  1352. fromsreg.startbit := 0;
  1353. { ... to startbit }
  1354. tosreg.startbit := sref.startbit;
  1355. end;
  1356. a_load_subsetreg_subsetreg(list,subsetsize,subsetsize,fromsreg,tosreg);
  1357. valuereg := makeregsize(list,valuereg,loadsize);
  1358. a_load_reg_ref(list,loadsize,loadsize,valuereg,sref.ref);
  1359. { transfer second part }
  1360. if (target_info.endian = endian_big) then
  1361. begin
  1362. { extra_value_reg must contain the lower bits of the value at bits }
  1363. { [(loadbitsize-(bitlen-(loadbitsize-startbit)))..loadbitsize] }
  1364. { (loadbitsize-(bitlen-(loadbitsize-startbit))) = 2*loadbitsize }
  1365. { - bitlen - startbit }
  1366. fromsreg.startbit := 0;
  1367. tosreg.startbit := 2*loadbitsize - sref.bitlen - sref.startbit
  1368. end
  1369. else
  1370. begin
  1371. { extra_value_reg must contain the upper bits of the value at bits [0..bitlen-(loadbitsize-startbit)] }
  1372. fromsreg.startbit := fromsreg.bitlen;
  1373. tosreg.startbit := 0;
  1374. end;
  1375. tosreg.subsetreg := extra_value_reg;
  1376. fromsreg.bitlen := sref.bitlen-fromsreg.bitlen;
  1377. tosreg.bitlen := fromsreg.bitlen;
  1378. a_load_subsetreg_subsetreg(list,fromsize,subsetsize,fromsreg,tosreg);
  1379. extra_value_reg := makeregsize(list,extra_value_reg,loadsize);
  1380. a_load_reg_ref(list,loadsize,loadsize,extra_value_reg,tmpref);
  1381. exit;
  1382. end
  1383. else
  1384. begin
  1385. if (sref.startbit <> 0) then
  1386. internalerror(2006081812);
  1387. { should be handled by normal code and will give wrong result }
  1388. { on x86 for the '1 shl bitlen' below }
  1389. if (sref.bitlen = AIntBits) then
  1390. internalerror(2006081713);
  1391. { generate mask to zero the bits we have to insert }
  1392. if (slopt <> SL_SETMAX) then
  1393. begin
  1394. maskreg := getintregister(list,OS_INT);
  1395. if (target_info.endian = endian_big) then
  1396. begin
  1397. a_load_const_reg(list,OS_INT,aint(((aword(1) shl sref.bitlen)-1) shl (loadbitsize-sref.bitlen)),maskreg);
  1398. a_op_reg_reg(list,OP_SHR,OS_INT,sref.bitindexreg,maskreg);
  1399. end
  1400. else
  1401. begin
  1402. a_load_const_reg(list,OS_INT,aint((aword(1) shl sref.bitlen)-1),maskreg);
  1403. a_op_reg_reg(list,OP_SHL,OS_INT,sref.bitindexreg,maskreg);
  1404. end;
  1405. a_op_reg_reg(list,OP_NOT,OS_INT,maskreg,maskreg);
  1406. a_op_reg_reg(list,OP_AND,OS_INT,maskreg,valuereg);
  1407. end;
  1408. { insert the value }
  1409. if (slopt <> SL_SETZERO) then
  1410. begin
  1411. tmpreg := getintregister(list,OS_INT);
  1412. if (slopt <> SL_SETMAX) then
  1413. a_load_reg_reg(list,fromsize,OS_INT,fromreg,tmpreg)
  1414. else if (sref.bitlen <> AIntBits) then
  1415. a_load_const_reg(list,OS_INT,aint((aword(1) shl sref.bitlen) - 1), tmpreg)
  1416. else
  1417. a_load_const_reg(list,OS_INT,-1,tmpreg);
  1418. if (target_info.endian = endian_big) then
  1419. begin
  1420. a_op_const_reg(list,OP_SHL,OS_INT,loadbitsize-sref.bitlen,tmpreg);
  1421. if not(slopt in [SL_REGNOSRCMASK,SL_SETMAX]) then
  1422. { mask left over bits }
  1423. a_op_const_reg(list,OP_AND,OS_INT,aint(((aword(1) shl sref.bitlen)-1) shl (loadbitsize-sref.bitlen)),tmpreg);
  1424. a_op_reg_reg(list,OP_SHR,OS_INT,sref.bitindexreg,tmpreg);
  1425. end
  1426. else
  1427. begin
  1428. if not(slopt in [SL_REGNOSRCMASK,SL_SETMAX]) then
  1429. { mask left over bits }
  1430. a_op_const_reg(list,OP_AND,OS_INT,aint((aword(1) shl sref.bitlen)-1),tmpreg);
  1431. a_op_reg_reg(list,OP_SHL,OS_INT,sref.bitindexreg,tmpreg);
  1432. end;
  1433. a_op_reg_reg(list,OP_OR,OS_INT,tmpreg,valuereg);
  1434. end;
  1435. valuereg := makeregsize(list,valuereg,loadsize);
  1436. a_load_reg_ref(list,loadsize,loadsize,valuereg,sref.ref);
  1437. a_load_ref_reg(list,loadsize,OS_INT,tmpref,extra_value_reg);
  1438. tmpindexreg := getintregister(list,OS_INT);
  1439. { load current array value }
  1440. if (slopt <> SL_SETZERO) then
  1441. begin
  1442. tmpreg := getintregister(list,OS_INT);
  1443. if (slopt <> SL_SETMAX) then
  1444. a_load_reg_reg(list,fromsize,OS_INT,fromreg,tmpreg)
  1445. else if (sref.bitlen <> AIntBits) then
  1446. a_load_const_reg(list,OS_INT,aint((aword(1) shl sref.bitlen) - 1), tmpreg)
  1447. else
  1448. a_load_const_reg(list,OS_INT,-1,tmpreg);
  1449. end;
  1450. { generate mask to zero the bits we have to insert }
  1451. if (slopt <> SL_SETMAX) then
  1452. begin
  1453. maskreg := getintregister(list,OS_INT);
  1454. if (target_info.endian = endian_big) then
  1455. begin
  1456. a_op_const_reg_reg(list,OP_ADD,OS_INT,sref.bitlen-2*loadbitsize,sref.bitindexreg,tmpindexreg);
  1457. a_op_reg_reg(list,OP_NEG,OS_INT,tmpindexreg,tmpindexreg);
  1458. a_load_const_reg(list,OS_INT,aint((aword(1) shl sref.bitlen)-1),maskreg);
  1459. a_op_reg_reg(list,OP_SHL,OS_INT,tmpindexreg,maskreg);
  1460. {$ifdef sparc}
  1461. { on sparc, "shr X" = "shr (X and (bitsize-1))" -> fix so shr (x>32) = 0 }
  1462. if (loadbitsize = AIntBits) then
  1463. begin
  1464. { if (tmpindexreg >= cpu_bit_size) then tmpreg := 1 else tmpreg := 0 }
  1465. a_op_const_reg_reg(list,OP_SHR,OS_INT,{$ifdef cpu64bitalu}6{$else}5{$endif},tmpindexreg,valuereg);
  1466. { if (tmpindexreg = cpu_bit_size) then maskreg := 0 else maskreg := -1 }
  1467. a_op_const_reg(list,OP_SUB,OS_INT,1,valuereg);
  1468. { if (tmpindexreg = cpu_bit_size) then maskreg := 0 }
  1469. if (slopt <> SL_SETZERO) then
  1470. a_op_reg_reg(list,OP_AND,OS_INT,valuereg,tmpreg);
  1471. a_op_reg_reg(list,OP_AND,OS_INT,valuereg,maskreg);
  1472. end;
  1473. {$endif sparc}
  1474. end
  1475. else
  1476. begin
  1477. { Y-x = -(Y-x) }
  1478. a_op_const_reg_reg(list,OP_SUB,OS_INT,loadbitsize,sref.bitindexreg,tmpindexreg);
  1479. a_op_reg_reg(list,OP_NEG,OS_INT,tmpindexreg,tmpindexreg);
  1480. a_load_const_reg(list,OS_INT,aint((aword(1) shl sref.bitlen)-1),maskreg);
  1481. a_op_reg_reg(list,OP_SHR,OS_INT,tmpindexreg,maskreg);
  1482. {$ifdef x86}
  1483. { on i386 "x shl 32 = x shl 0", on x86/64 "x shl 64 = x shl 0". Fix so it's 0. }
  1484. if (loadbitsize = AIntBits) then
  1485. begin
  1486. valuereg := getintregister(list,OS_INT);
  1487. { if (tmpindexreg >= cpu_bit_size) then valuereg := 1 else valuereg := 0 }
  1488. a_op_const_reg_reg(list,OP_SHR,OS_INT,{$ifdef cpu64bitalu}6{$else}5{$endif},tmpindexreg,valuereg);
  1489. { if (tmpindexreg = cpu_bit_size) then valuereg := 0 else valuereg := -1 }
  1490. a_op_const_reg(list,OP_SUB,OS_INT,1,valuereg);
  1491. { if (tmpindexreg = cpu_bit_size) then tmpreg := maskreg := 0 }
  1492. if (slopt <> SL_SETZERO) then
  1493. a_op_reg_reg(list,OP_AND,OS_INT,valuereg,tmpreg);
  1494. a_op_reg_reg(list,OP_AND,OS_INT,valuereg,maskreg);
  1495. end;
  1496. {$endif x86}
  1497. end;
  1498. a_op_reg_reg(list,OP_NOT,OS_INT,maskreg,maskreg);
  1499. a_op_reg_reg(list,OP_AND,OS_INT,maskreg,extra_value_reg);
  1500. end;
  1501. if (slopt <> SL_SETZERO) then
  1502. begin
  1503. if (target_info.endian = endian_big) then
  1504. a_op_reg_reg(list,OP_SHL,OS_INT,tmpindexreg,tmpreg)
  1505. else
  1506. begin
  1507. if not(slopt in [SL_REGNOSRCMASK,SL_SETMAX]) then
  1508. a_op_const_reg(list,OP_AND,OS_INT,aint((aword(1) shl sref.bitlen)-1),tmpreg);
  1509. a_op_reg_reg(list,OP_SHR,OS_INT,tmpindexreg,tmpreg);
  1510. end;
  1511. a_op_reg_reg(list,OP_OR,OS_INT,tmpreg,extra_value_reg);
  1512. end;
  1513. extra_value_reg := makeregsize(list,extra_value_reg,loadsize);
  1514. a_load_reg_ref(list,loadsize,loadsize,extra_value_reg,tmpref);
  1515. end;
  1516. end;
  1517. end;
  1518. procedure tcg.a_load_subsetref_subsetref(list: TAsmlist; fromsubsetsize, tosubsetsize : tcgsize; const fromsref, tosref: tsubsetreference);
  1519. var
  1520. tmpreg: tregister;
  1521. begin
  1522. tmpreg := getintregister(list,tosubsetsize);
  1523. a_load_subsetref_reg(list,fromsubsetsize,tosubsetsize,fromsref,tmpreg);
  1524. a_load_reg_subsetref(list,tosubsetsize,tosubsetsize,tmpreg,tosref);
  1525. end;
  1526. procedure tcg.a_load_subsetref_ref(list : TAsmList; subsetsize, tosize: tcgsize; const sref: tsubsetreference; const destref: treference);
  1527. var
  1528. tmpreg: tregister;
  1529. begin
  1530. tmpreg := getintregister(list,tosize);
  1531. a_load_subsetref_reg(list,subsetsize,tosize,sref,tmpreg);
  1532. a_load_reg_ref(list,tosize,tosize,tmpreg,destref);
  1533. end;
  1534. procedure tcg.a_load_ref_subsetref(list : TAsmList; fromsize, subsetsize: tcgsize; const fromref: treference; const sref: tsubsetreference);
  1535. var
  1536. tmpreg: tregister;
  1537. begin
  1538. tmpreg := getintregister(list,subsetsize);
  1539. a_load_ref_reg(list,fromsize,subsetsize,fromref,tmpreg);
  1540. a_load_reg_subsetref(list,subsetsize,subsetsize,tmpreg,sref);
  1541. end;
  1542. procedure tcg.a_load_const_subsetref(list: TAsmlist; subsetsize: tcgsize; a: aint; const sref: tsubsetreference);
  1543. var
  1544. tmpreg: tregister;
  1545. slopt: tsubsetloadopt;
  1546. begin
  1547. { perform masking of the source value in advance }
  1548. slopt := SL_REGNOSRCMASK;
  1549. if (sref.bitlen <> AIntBits) then
  1550. aword(a) := aword(a) and ((aword(1) shl sref.bitlen) -1);
  1551. if (
  1552. { broken x86 "x shl regbitsize = x" }
  1553. ((sref.bitlen <> AIntBits) and
  1554. ((aword(a) and ((aword(1) shl sref.bitlen) -1)) = (aword(1) shl sref.bitlen) -1)) or
  1555. ((sref.bitlen = AIntBits) and
  1556. (a = -1))
  1557. ) then
  1558. slopt := SL_SETMAX
  1559. else if (a = 0) then
  1560. slopt := SL_SETZERO;
  1561. tmpreg := getintregister(list,subsetsize);
  1562. if not(slopt in [SL_SETZERO,SL_SETMAX]) then
  1563. a_load_const_reg(list,subsetsize,a,tmpreg);
  1564. a_load_regconst_subsetref_intern(list,subsetsize,subsetsize,tmpreg,sref,slopt);
  1565. end;
  1566. procedure tcg.a_load_subsetref_loc(list: TAsmlist; subsetsize: tcgsize; const sref: tsubsetreference; const loc: tlocation);
  1567. begin
  1568. case loc.loc of
  1569. LOC_REFERENCE,LOC_CREFERENCE:
  1570. a_load_subsetref_ref(list,subsetsize,loc.size,sref,loc.reference);
  1571. LOC_REGISTER,LOC_CREGISTER:
  1572. a_load_subsetref_reg(list,subsetsize,loc.size,sref,loc.register);
  1573. LOC_SUBSETREG,LOC_CSUBSETREG:
  1574. a_load_subsetref_subsetreg(list,subsetsize,loc.size,sref,loc.sreg);
  1575. LOC_SUBSETREF,LOC_CSUBSETREF:
  1576. a_load_subsetref_subsetref(list,subsetsize,loc.size,sref,loc.sref);
  1577. else
  1578. internalerror(200608054);
  1579. end;
  1580. end;
  1581. procedure tcg.a_load_subsetref_subsetreg(list: TAsmlist; fromsubsetsize, tosubsetsize : tcgsize; const fromsref: tsubsetreference; const tosreg: tsubsetregister);
  1582. var
  1583. tmpreg: tregister;
  1584. begin
  1585. tmpreg := getintregister(list,tosubsetsize);
  1586. a_load_subsetref_reg(list,fromsubsetsize,tosubsetsize,fromsref,tmpreg);
  1587. a_load_reg_subsetreg(list,tosubsetsize,tosubsetsize,tmpreg,tosreg);
  1588. end;
  1589. procedure tcg.a_load_subsetreg_subsetref(list: TAsmlist; fromsubsetsize, tosubsetsize : tcgsize; const fromsreg: tsubsetregister; const tosref: tsubsetreference);
  1590. var
  1591. tmpreg: tregister;
  1592. begin
  1593. tmpreg := getintregister(list,tosubsetsize);
  1594. a_load_subsetreg_reg(list,fromsubsetsize,tosubsetsize,fromsreg,tmpreg);
  1595. a_load_reg_subsetref(list,tosubsetsize,tosubsetsize,tmpreg,tosref);
  1596. end;
  1597. {$ifdef rangeon}
  1598. {$r+}
  1599. {$undef rangeon}
  1600. {$endif}
  1601. {$ifdef overflowon}
  1602. {$q+}
  1603. {$undef overflowon}
  1604. {$endif}
  1605. { generic bit address calculation routines }
  1606. function tcg.get_bit_const_ref_sref(bitnumber: aint; const ref: treference): tsubsetreference;
  1607. begin
  1608. result.ref:=ref;
  1609. inc(result.ref.offset,bitnumber div 8);
  1610. result.bitindexreg:=NR_NO;
  1611. result.startbit:=bitnumber mod 8;
  1612. result.bitlen:=1;
  1613. end;
  1614. function tcg.get_bit_const_reg_sreg(setregsize: tcgsize; bitnumber: aint; setreg: tregister): tsubsetregister;
  1615. begin
  1616. result.subsetreg:=setreg;
  1617. result.subsetregsize:=setregsize;
  1618. { subsetregs always count from the least significant to the most significant bit }
  1619. if (target_info.endian=endian_big) then
  1620. result.startbit:=(tcgsize2size[setregsize]*8)-bitnumber-1
  1621. else
  1622. result.startbit:=bitnumber;
  1623. result.bitlen:=1;
  1624. end;
  1625. function tcg.get_bit_reg_ref_sref(list: TAsmList; bitnumbersize: tcgsize; bitnumber: tregister; const ref: treference): tsubsetreference;
  1626. var
  1627. tmpreg,
  1628. tmpaddrreg: tregister;
  1629. begin
  1630. result.ref:=ref;
  1631. result.startbit:=0;
  1632. result.bitlen:=1;
  1633. tmpreg:=getintregister(list,bitnumbersize);
  1634. a_op_const_reg_reg(list,OP_SHR,bitnumbersize,3,bitnumber,tmpreg);
  1635. tmpaddrreg:=getaddressregister(list);
  1636. a_load_reg_reg(list,bitnumbersize,OS_ADDR,tmpreg,tmpaddrreg);
  1637. if (result.ref.base=NR_NO) then
  1638. result.ref.base:=tmpaddrreg
  1639. else if (result.ref.index=NR_NO) then
  1640. result.ref.index:=tmpaddrreg
  1641. else
  1642. begin
  1643. a_op_reg_reg(list,OP_ADD,OS_ADDR,result.ref.index,tmpaddrreg);
  1644. result.ref.index:=tmpaddrreg;
  1645. end;
  1646. tmpreg:=getintregister(list,OS_INT);
  1647. a_op_const_reg_reg(list,OP_AND,OS_INT,7,bitnumber,tmpreg);
  1648. result.bitindexreg:=tmpreg;
  1649. end;
  1650. { bit testing routines }
  1651. procedure tcg.a_bit_test_reg_reg_reg(list : TAsmList; bitnumbersize,valuesize,destsize: tcgsize;bitnumber,value,destreg: tregister);
  1652. var
  1653. tmpvalue: tregister;
  1654. begin
  1655. tmpvalue:=getintregister(list,valuesize);
  1656. if (target_info.endian=endian_little) then
  1657. begin
  1658. { rotate value register "bitnumber" bits to the right }
  1659. a_op_reg_reg_reg(list,OP_SHR,valuesize,bitnumber,value,tmpvalue);
  1660. { extract the bit we want }
  1661. a_op_const_reg(list,OP_AND,valuesize,1,tmpvalue);
  1662. end
  1663. else
  1664. begin
  1665. { highest (leftmost) bit = bit 0 -> shl bitnumber results in wanted }
  1666. { bit in uppermost position, then move it to the lowest position }
  1667. { "and" is not necessary since combination of shl/shr will clear }
  1668. { all other bits }
  1669. a_op_reg_reg_reg(list,OP_SHL,valuesize,bitnumber,value,tmpvalue);
  1670. a_op_const_reg(list,OP_SHR,valuesize,tcgsize2size[valuesize]*8-1,tmpvalue);
  1671. end;
  1672. a_load_reg_reg(list,valuesize,destsize,tmpvalue,destreg);
  1673. end;
  1674. procedure tcg.a_bit_test_const_ref_reg(list: TAsmList; destsize: tcgsize; bitnumber: aint; const ref: treference; destreg: tregister);
  1675. begin
  1676. a_load_subsetref_reg(list,OS_8,destsize,get_bit_const_ref_sref(bitnumber,ref),destreg);
  1677. end;
  1678. procedure tcg.a_bit_test_const_reg_reg(list: TAsmList; setregsize, destsize: tcgsize; bitnumber: aint; setreg, destreg: tregister);
  1679. begin
  1680. a_load_subsetreg_reg(list,setregsize,destsize,get_bit_const_reg_sreg(setregsize,bitnumber,setreg),destreg);
  1681. end;
  1682. procedure tcg.a_bit_test_const_subsetreg_reg(list: TAsmList; setregsize, destsize: tcgsize; bitnumber: aint; const setreg: tsubsetregister; destreg: tregister);
  1683. var
  1684. tmpsreg: tsubsetregister;
  1685. begin
  1686. { the first parameter is used to calculate the bit offset in }
  1687. { case of big endian, and therefore must be the size of the }
  1688. { set and not of the whole subsetreg }
  1689. tmpsreg:=get_bit_const_reg_sreg(setregsize,bitnumber,setreg.subsetreg);
  1690. { now fix the size of the subsetreg }
  1691. tmpsreg.subsetregsize:=setreg.subsetregsize;
  1692. { correct offset of the set in the subsetreg }
  1693. inc(tmpsreg.startbit,setreg.startbit);
  1694. a_load_subsetreg_reg(list,setregsize,destsize,tmpsreg,destreg);
  1695. end;
  1696. procedure tcg.a_bit_test_reg_ref_reg(list: TAsmList; bitnumbersize, destsize: tcgsize; bitnumber: tregister; const ref: treference; destreg: tregister);
  1697. begin
  1698. a_load_subsetref_reg(list,OS_8,destsize,get_bit_reg_ref_sref(list,bitnumbersize,bitnumber,ref),destreg);
  1699. end;
  1700. procedure tcg.a_bit_test_reg_loc_reg(list: TAsmList; bitnumbersize, destsize: tcgsize; bitnumber: tregister; const loc: tlocation; destreg: tregister);
  1701. var
  1702. tmpreg: tregister;
  1703. begin
  1704. case loc.loc of
  1705. LOC_REFERENCE,LOC_CREFERENCE:
  1706. a_bit_test_reg_ref_reg(list,bitnumbersize,destsize,bitnumber,loc.reference,destreg);
  1707. LOC_REGISTER,LOC_CREGISTER,
  1708. LOC_SUBSETREG,LOC_CSUBSETREG,
  1709. LOC_CONSTANT:
  1710. begin
  1711. case loc.loc of
  1712. LOC_REGISTER,LOC_CREGISTER:
  1713. tmpreg:=loc.register;
  1714. LOC_SUBSETREG,LOC_CSUBSETREG:
  1715. begin
  1716. tmpreg:=getintregister(list,loc.size);
  1717. a_load_subsetreg_reg(list,loc.size,loc.size,loc.sreg,tmpreg);
  1718. end;
  1719. LOC_CONSTANT:
  1720. begin
  1721. tmpreg:=getintregister(list,loc.size);
  1722. a_load_const_reg(list,loc.size,loc.value,tmpreg);
  1723. end;
  1724. end;
  1725. a_bit_test_reg_reg_reg(list,bitnumbersize,loc.size,destsize,bitnumber,tmpreg,destreg);
  1726. end;
  1727. { LOC_SUBSETREF is not possible, because sets are not (yet) bitpacked }
  1728. else
  1729. internalerror(2007051701);
  1730. end;
  1731. end;
  1732. procedure tcg.a_bit_test_const_loc_reg(list: TAsmList; destsize: tcgsize; bitnumber: aint; const loc: tlocation; destreg: tregister);
  1733. begin
  1734. case loc.loc of
  1735. LOC_REFERENCE,LOC_CREFERENCE:
  1736. a_bit_test_const_ref_reg(list,destsize,bitnumber,loc.reference,destreg);
  1737. LOC_REGISTER,LOC_CREGISTER:
  1738. a_bit_test_const_reg_reg(list,loc.size,destsize,bitnumber,loc.register,destreg);
  1739. LOC_SUBSETREG,LOC_CSUBSETREG:
  1740. a_bit_test_const_subsetreg_reg(list,loc.size,destsize,bitnumber,loc.sreg,destreg);
  1741. { LOC_SUBSETREF is not possible, because sets are not (yet) bitpacked }
  1742. else
  1743. internalerror(2007051702);
  1744. end;
  1745. end;
  1746. { bit setting/clearing routines }
  1747. procedure tcg.a_bit_set_reg_reg(list : TAsmList; doset: boolean; bitnumbersize, destsize: tcgsize; bitnumber,dest: tregister);
  1748. var
  1749. tmpvalue: tregister;
  1750. begin
  1751. tmpvalue:=getintregister(list,destsize);
  1752. if (target_info.endian=endian_little) then
  1753. begin
  1754. a_load_const_reg(list,destsize,1,tmpvalue);
  1755. { rotate bit "bitnumber" bits to the left }
  1756. a_op_reg_reg(list,OP_SHL,destsize,bitnumber,tmpvalue);
  1757. end
  1758. else
  1759. begin
  1760. { highest (leftmost) bit = bit 0 -> "$80/$8000/$80000000/ ... }
  1761. { shr bitnumber" results in correct mask }
  1762. a_load_const_reg(list,destsize,1 shl (tcgsize2size[destsize]*8-1),tmpvalue);
  1763. a_op_reg_reg(list,OP_SHR,destsize,bitnumber,tmpvalue);
  1764. end;
  1765. { set/clear the bit we want }
  1766. if (doset) then
  1767. a_op_reg_reg(list,OP_OR,destsize,tmpvalue,dest)
  1768. else
  1769. begin
  1770. a_op_reg_reg(list,OP_NOT,destsize,tmpvalue,tmpvalue);
  1771. a_op_reg_reg(list,OP_AND,destsize,tmpvalue,dest)
  1772. end;
  1773. end;
  1774. procedure tcg.a_bit_set_const_ref(list: TAsmList; doset: boolean;destsize: tcgsize; bitnumber: aint; const ref: treference);
  1775. begin
  1776. a_load_const_subsetref(list,OS_8,ord(doset),get_bit_const_ref_sref(bitnumber,ref));
  1777. end;
  1778. procedure tcg.a_bit_set_const_reg(list: TAsmList; doset: boolean; destsize: tcgsize; bitnumber: aint; destreg: tregister);
  1779. begin
  1780. a_load_const_subsetreg(list,OS_8,ord(doset),get_bit_const_reg_sreg(destsize,bitnumber,destreg));
  1781. end;
  1782. procedure tcg.a_bit_set_const_subsetreg(list: TAsmList; doset: boolean; destsize: tcgsize; bitnumber: aint; const destreg: tsubsetregister);
  1783. var
  1784. tmpsreg: tsubsetregister;
  1785. begin
  1786. { the first parameter is used to calculate the bit offset in }
  1787. { case of big endian, and therefore must be the size of the }
  1788. { set and not of the whole subsetreg }
  1789. tmpsreg:=get_bit_const_reg_sreg(destsize,bitnumber,destreg.subsetreg);
  1790. { now fix the size of the subsetreg }
  1791. tmpsreg.subsetregsize:=destreg.subsetregsize;
  1792. { correct offset of the set in the subsetreg }
  1793. inc(tmpsreg.startbit,destreg.startbit);
  1794. a_load_const_subsetreg(list,OS_8,ord(doset),tmpsreg);
  1795. end;
  1796. procedure tcg.a_bit_set_reg_ref(list: TAsmList; doset: boolean; bitnumbersize: tcgsize; bitnumber: tregister; const ref: treference);
  1797. begin
  1798. a_load_const_subsetref(list,OS_8,ord(doset),get_bit_reg_ref_sref(list,bitnumbersize,bitnumber,ref));
  1799. end;
  1800. procedure tcg.a_bit_set_reg_loc(list: TAsmList; doset: boolean; bitnumbersize: tcgsize; bitnumber: tregister; const loc: tlocation);
  1801. var
  1802. tmpreg: tregister;
  1803. begin
  1804. case loc.loc of
  1805. LOC_REFERENCE:
  1806. a_bit_set_reg_ref(list,doset,bitnumbersize,bitnumber,loc.reference);
  1807. LOC_CREGISTER:
  1808. a_bit_set_reg_reg(list,doset,bitnumbersize,loc.size,bitnumber,loc.register);
  1809. { e.g. a 2-byte set in a record regvar }
  1810. LOC_CSUBSETREG:
  1811. begin
  1812. { hard to do in-place in a generic way, so operate on a copy }
  1813. tmpreg:=getintregister(list,loc.size);
  1814. a_load_subsetreg_reg(list,loc.size,loc.size,loc.sreg,tmpreg);
  1815. a_bit_set_reg_reg(list,doset,bitnumbersize,loc.size,bitnumber,tmpreg);
  1816. a_load_reg_subsetreg(list,loc.size,loc.size,tmpreg,loc.sreg);
  1817. end;
  1818. { LOC_SUBSETREF is not possible, because sets are not (yet) bitpacked }
  1819. else
  1820. internalerror(2007051703)
  1821. end;
  1822. end;
  1823. procedure tcg.a_bit_set_const_loc(list: TAsmList; doset: boolean; bitnumber: aint; const loc: tlocation);
  1824. begin
  1825. case loc.loc of
  1826. LOC_REFERENCE:
  1827. a_bit_set_const_ref(list,doset,loc.size,bitnumber,loc.reference);
  1828. LOC_CREGISTER:
  1829. a_bit_set_const_reg(list,doset,loc.size,bitnumber,loc.register);
  1830. LOC_CSUBSETREG:
  1831. a_bit_set_const_subsetreg(list,doset,loc.size,bitnumber,loc.sreg);
  1832. { LOC_SUBSETREF is not possible, because sets are not (yet) bitpacked }
  1833. else
  1834. internalerror(2007051704)
  1835. end;
  1836. end;
  1837. { memory/register loading }
  1838. procedure tcg.a_load_reg_ref_unaligned(list : TAsmList;fromsize,tosize : tcgsize;register : tregister;const ref : treference);
  1839. var
  1840. tmpref : treference;
  1841. tmpreg : tregister;
  1842. i : longint;
  1843. begin
  1844. if ref.alignment<>0 then
  1845. begin
  1846. tmpref:=ref;
  1847. { we take care of the alignment now }
  1848. tmpref.alignment:=0;
  1849. case FromSize of
  1850. OS_16,OS_S16:
  1851. begin
  1852. tmpreg:=getintregister(list,OS_16);
  1853. a_load_reg_reg(list,fromsize,OS_16,register,tmpreg);
  1854. if target_info.endian=endian_big then
  1855. inc(tmpref.offset);
  1856. tmpreg:=makeregsize(list,tmpreg,OS_8);
  1857. a_load_reg_ref(list,OS_8,OS_8,tmpreg,tmpref);
  1858. tmpreg:=makeregsize(list,tmpreg,OS_16);
  1859. a_op_const_reg(list,OP_SHR,OS_16,8,tmpreg);
  1860. if target_info.endian=endian_big then
  1861. dec(tmpref.offset)
  1862. else
  1863. inc(tmpref.offset);
  1864. tmpreg:=makeregsize(list,tmpreg,OS_8);
  1865. a_load_reg_ref(list,OS_8,OS_8,tmpreg,tmpref);
  1866. end;
  1867. OS_32,OS_S32:
  1868. begin
  1869. tmpreg:=getintregister(list,OS_32);
  1870. a_load_reg_reg(list,fromsize,OS_32,register,tmpreg);
  1871. if target_info.endian=endian_big then
  1872. inc(tmpref.offset,3);
  1873. tmpreg:=makeregsize(list,tmpreg,OS_8);
  1874. a_load_reg_ref(list,OS_8,OS_8,tmpreg,tmpref);
  1875. tmpreg:=makeregsize(list,tmpreg,OS_32);
  1876. for i:=1 to 3 do
  1877. begin
  1878. a_op_const_reg(list,OP_SHR,OS_32,8,tmpreg);
  1879. if target_info.endian=endian_big then
  1880. dec(tmpref.offset)
  1881. else
  1882. inc(tmpref.offset);
  1883. tmpreg:=makeregsize(list,tmpreg,OS_8);
  1884. a_load_reg_ref(list,OS_8,OS_8,tmpreg,tmpref);
  1885. tmpreg:=makeregsize(list,tmpreg,OS_32);
  1886. end;
  1887. end
  1888. else
  1889. a_load_reg_ref(list,fromsize,tosize,register,tmpref);
  1890. end;
  1891. end
  1892. else
  1893. a_load_reg_ref(list,fromsize,tosize,register,ref);
  1894. end;
  1895. procedure tcg.a_load_ref_reg_unaligned(list : TAsmList;fromsize,tosize : tcgsize;const ref : treference;register : tregister);
  1896. var
  1897. tmpref : treference;
  1898. tmpreg,
  1899. tmpreg2 : tregister;
  1900. i : longint;
  1901. begin
  1902. if ref.alignment<>0 then
  1903. begin
  1904. tmpref:=ref;
  1905. { we take care of the alignment now }
  1906. tmpref.alignment:=0;
  1907. case FromSize of
  1908. OS_16,OS_S16:
  1909. begin
  1910. { first load in tmpreg, because the target register }
  1911. { may be used in ref as well }
  1912. if target_info.endian=endian_little then
  1913. inc(tmpref.offset);
  1914. tmpreg:=getintregister(list,OS_8);
  1915. a_load_ref_reg(list,OS_8,OS_8,tmpref,tmpreg);
  1916. tmpreg:=makeregsize(list,tmpreg,OS_16);
  1917. a_op_const_reg(list,OP_SHL,OS_16,8,tmpreg);
  1918. if target_info.endian=endian_little then
  1919. dec(tmpref.offset)
  1920. else
  1921. inc(tmpref.offset);
  1922. a_load_ref_reg(list,OS_8,OS_16,tmpref,register);
  1923. a_op_reg_reg(list,OP_OR,OS_16,tmpreg,register);
  1924. end;
  1925. OS_32,OS_S32:
  1926. begin
  1927. if target_info.endian=endian_little then
  1928. inc(tmpref.offset,3);
  1929. tmpreg:=getintregister(list,OS_32);
  1930. a_load_ref_reg(list,OS_8,OS_32,tmpref,tmpreg);
  1931. tmpreg2:=getintregister(list,OS_32);
  1932. for i:=1 to 3 do
  1933. begin
  1934. a_op_const_reg(list,OP_SHL,OS_32,8,tmpreg);
  1935. if target_info.endian=endian_little then
  1936. dec(tmpref.offset)
  1937. else
  1938. inc(tmpref.offset);
  1939. a_load_ref_reg(list,OS_8,OS_32,tmpref,tmpreg2);
  1940. a_op_reg_reg(list,OP_OR,OS_32,tmpreg2,tmpreg);
  1941. end;
  1942. a_load_reg_reg(list,OS_32,OS_32,tmpreg,register);
  1943. end
  1944. else
  1945. a_load_ref_reg(list,fromsize,tosize,tmpref,register);
  1946. end;
  1947. end
  1948. else
  1949. a_load_ref_reg(list,fromsize,tosize,ref,register);
  1950. end;
  1951. procedure tcg.a_load_ref_ref(list : TAsmList;fromsize,tosize : tcgsize;const sref : treference;const dref : treference);
  1952. var
  1953. tmpreg: tregister;
  1954. begin
  1955. { verify if we have the same reference }
  1956. if references_equal(sref,dref) then
  1957. exit;
  1958. tmpreg:=getintregister(list,tosize);
  1959. a_load_ref_reg(list,fromsize,tosize,sref,tmpreg);
  1960. a_load_reg_ref(list,tosize,tosize,tmpreg,dref);
  1961. end;
  1962. procedure tcg.a_load_const_ref(list : TAsmList;size : tcgsize;a : aint;const ref : treference);
  1963. var
  1964. tmpreg: tregister;
  1965. begin
  1966. tmpreg:=getintregister(list,size);
  1967. a_load_const_reg(list,size,a,tmpreg);
  1968. a_load_reg_ref(list,size,size,tmpreg,ref);
  1969. end;
  1970. procedure tcg.a_load_const_loc(list : TAsmList;a : aint;const loc: tlocation);
  1971. begin
  1972. case loc.loc of
  1973. LOC_REFERENCE,LOC_CREFERENCE:
  1974. a_load_const_ref(list,loc.size,a,loc.reference);
  1975. LOC_REGISTER,LOC_CREGISTER:
  1976. a_load_const_reg(list,loc.size,a,loc.register);
  1977. LOC_SUBSETREG,LOC_CSUBSETREG:
  1978. a_load_const_subsetreg(list,loc.size,a,loc.sreg);
  1979. LOC_SUBSETREF,LOC_CSUBSETREF:
  1980. a_load_const_subsetref(list,loc.size,a,loc.sref);
  1981. else
  1982. internalerror(200203272);
  1983. end;
  1984. end;
  1985. procedure tcg.a_load_reg_loc(list : TAsmList;fromsize : tcgsize;reg : tregister;const loc: tlocation);
  1986. begin
  1987. case loc.loc of
  1988. LOC_REFERENCE,LOC_CREFERENCE:
  1989. a_load_reg_ref(list,fromsize,loc.size,reg,loc.reference);
  1990. LOC_REGISTER,LOC_CREGISTER:
  1991. a_load_reg_reg(list,fromsize,loc.size,reg,loc.register);
  1992. LOC_SUBSETREG,LOC_CSUBSETREG:
  1993. a_load_reg_subsetreg(list,fromsize,loc.size,reg,loc.sreg);
  1994. LOC_SUBSETREF,LOC_CSUBSETREF:
  1995. a_load_reg_subsetref(list,fromsize,loc.size,reg,loc.sref);
  1996. else
  1997. internalerror(200203271);
  1998. end;
  1999. end;
  2000. procedure tcg.a_load_loc_reg(list : TAsmList; tosize: tcgsize; const loc: tlocation; reg : tregister);
  2001. begin
  2002. case loc.loc of
  2003. LOC_REFERENCE,LOC_CREFERENCE:
  2004. a_load_ref_reg(list,loc.size,tosize,loc.reference,reg);
  2005. LOC_REGISTER,LOC_CREGISTER:
  2006. a_load_reg_reg(list,loc.size,tosize,loc.register,reg);
  2007. LOC_CONSTANT:
  2008. a_load_const_reg(list,tosize,loc.value,reg);
  2009. LOC_SUBSETREG,LOC_CSUBSETREG:
  2010. a_load_subsetreg_reg(list,loc.size,tosize,loc.sreg,reg);
  2011. LOC_SUBSETREF,LOC_CSUBSETREF:
  2012. a_load_subsetref_reg(list,loc.size,tosize,loc.sref,reg);
  2013. else
  2014. internalerror(200109092);
  2015. end;
  2016. end;
  2017. procedure tcg.a_load_loc_ref(list : TAsmList;tosize: tcgsize; const loc: tlocation; const ref : treference);
  2018. begin
  2019. case loc.loc of
  2020. LOC_REFERENCE,LOC_CREFERENCE:
  2021. a_load_ref_ref(list,loc.size,tosize,loc.reference,ref);
  2022. LOC_REGISTER,LOC_CREGISTER:
  2023. a_load_reg_ref(list,loc.size,tosize,loc.register,ref);
  2024. LOC_CONSTANT:
  2025. a_load_const_ref(list,tosize,loc.value,ref);
  2026. LOC_SUBSETREG,LOC_CSUBSETREG:
  2027. a_load_subsetreg_ref(list,loc.size,tosize,loc.sreg,ref);
  2028. LOC_SUBSETREF,LOC_CSUBSETREF:
  2029. a_load_subsetref_ref(list,loc.size,tosize,loc.sref,ref);
  2030. else
  2031. internalerror(200109302);
  2032. end;
  2033. end;
  2034. procedure tcg.a_load_loc_subsetreg(list : TAsmList; subsetsize: tcgsize; const loc: tlocation; const sreg : tsubsetregister);
  2035. begin
  2036. case loc.loc of
  2037. LOC_REFERENCE,LOC_CREFERENCE:
  2038. a_load_ref_subsetreg(list,loc.size,subsetsize,loc.reference,sreg);
  2039. LOC_REGISTER,LOC_CREGISTER:
  2040. a_load_reg_subsetreg(list,loc.size,subsetsize,loc.register,sreg);
  2041. LOC_CONSTANT:
  2042. a_load_const_subsetreg(list,subsetsize,loc.value,sreg);
  2043. LOC_SUBSETREG,LOC_CSUBSETREG:
  2044. a_load_subsetreg_subsetreg(list,loc.size,subsetsize,loc.sreg,sreg);
  2045. LOC_SUBSETREF,LOC_CSUBSETREF:
  2046. a_load_subsetref_subsetreg(list,loc.size,subsetsize,loc.sref,sreg);
  2047. else
  2048. internalerror(2006052310);
  2049. end;
  2050. end;
  2051. procedure tcg.a_load_subsetreg_loc(list: TAsmlist; subsetsize: tcgsize; const sreg: tsubsetregister; const loc: tlocation);
  2052. begin
  2053. case loc.loc of
  2054. LOC_REFERENCE,LOC_CREFERENCE:
  2055. a_load_subsetreg_ref(list,subsetsize,loc.size,sreg,loc.reference);
  2056. LOC_REGISTER,LOC_CREGISTER:
  2057. a_load_subsetreg_reg(list,subsetsize,loc.size,sreg,loc.register);
  2058. LOC_SUBSETREG,LOC_CSUBSETREG:
  2059. a_load_subsetreg_subsetreg(list,subsetsize,loc.size,sreg,loc.sreg);
  2060. LOC_SUBSETREF,LOC_CSUBSETREF:
  2061. a_load_subsetreg_subsetref(list,subsetsize,loc.size,sreg,loc.sref);
  2062. else
  2063. internalerror(2006051510);
  2064. end;
  2065. end;
  2066. procedure tcg.optimize_op_const(var op: topcg; var a : aint);
  2067. var
  2068. powerval : longint;
  2069. begin
  2070. case op of
  2071. OP_OR :
  2072. begin
  2073. { or with zero returns same result }
  2074. if a = 0 then
  2075. op:=OP_NONE
  2076. else
  2077. { or with max returns max }
  2078. if a = -1 then
  2079. op:=OP_MOVE;
  2080. end;
  2081. OP_AND :
  2082. begin
  2083. { and with max returns same result }
  2084. if (a = -1) then
  2085. op:=OP_NONE
  2086. else
  2087. { and with 0 returns 0 }
  2088. if a=0 then
  2089. op:=OP_MOVE;
  2090. end;
  2091. OP_DIV :
  2092. begin
  2093. { division by 1 returns result }
  2094. if a = 1 then
  2095. op:=OP_NONE
  2096. else if ispowerof2(int64(a), powerval) and not(cs_check_overflow in current_settings.localswitches) then
  2097. begin
  2098. a := powerval;
  2099. op:= OP_SHR;
  2100. end;
  2101. end;
  2102. OP_IDIV:
  2103. begin
  2104. if a = 1 then
  2105. op:=OP_NONE;
  2106. end;
  2107. OP_MUL,OP_IMUL:
  2108. begin
  2109. if a = 1 then
  2110. op:=OP_NONE
  2111. else
  2112. if a=0 then
  2113. op:=OP_MOVE
  2114. else if ispowerof2(int64(a), powerval) and not(cs_check_overflow in current_settings.localswitches) then
  2115. begin
  2116. a := powerval;
  2117. op:= OP_SHL;
  2118. end;
  2119. end;
  2120. OP_ADD,OP_SUB:
  2121. begin
  2122. if a = 0 then
  2123. op:=OP_NONE;
  2124. end;
  2125. OP_SAR,OP_SHL,OP_SHR:
  2126. begin
  2127. if a = 0 then
  2128. op:=OP_NONE;
  2129. end;
  2130. end;
  2131. end;
  2132. procedure tcg.a_loadfpu_loc_reg(list: TAsmList; tosize: tcgsize; const loc: tlocation; const reg: tregister);
  2133. begin
  2134. case loc.loc of
  2135. LOC_REFERENCE, LOC_CREFERENCE:
  2136. a_loadfpu_ref_reg(list,loc.size,tosize,loc.reference,reg);
  2137. LOC_FPUREGISTER, LOC_CFPUREGISTER:
  2138. a_loadfpu_reg_reg(list,loc.size,tosize,loc.register,reg);
  2139. else
  2140. internalerror(200203301);
  2141. end;
  2142. end;
  2143. procedure tcg.a_loadfpu_reg_loc(list: TAsmList; fromsize: tcgsize; const reg: tregister; const loc: tlocation);
  2144. begin
  2145. case loc.loc of
  2146. LOC_REFERENCE, LOC_CREFERENCE:
  2147. a_loadfpu_reg_ref(list,fromsize,loc.size,reg,loc.reference);
  2148. LOC_FPUREGISTER, LOC_CFPUREGISTER:
  2149. a_loadfpu_reg_reg(list,fromsize,loc.size,reg,loc.register);
  2150. else
  2151. internalerror(48991);
  2152. end;
  2153. end;
  2154. procedure tcg.a_loadfpu_ref_ref(list: TAsmList; fromsize, tosize: tcgsize; const ref1,ref2: treference);
  2155. var
  2156. reg: tregister;
  2157. regsize: tcgsize;
  2158. begin
  2159. if (fromsize>=tosize) then
  2160. regsize:=fromsize
  2161. else
  2162. regsize:=tosize;
  2163. reg:=getfpuregister(list,regsize);
  2164. a_loadfpu_ref_reg(list,fromsize,regsize,ref1,reg);
  2165. a_loadfpu_reg_ref(list,regsize,tosize,reg,ref2);
  2166. end;
  2167. procedure tcg.a_paramfpu_reg(list : TAsmList;size : tcgsize;const r : tregister;const cgpara : TCGPara);
  2168. var
  2169. ref : treference;
  2170. begin
  2171. case cgpara.location^.loc of
  2172. LOC_FPUREGISTER,LOC_CFPUREGISTER:
  2173. begin
  2174. cgpara.check_simple_location;
  2175. a_loadfpu_reg_reg(list,size,size,r,cgpara.location^.register);
  2176. end;
  2177. LOC_REFERENCE,LOC_CREFERENCE:
  2178. begin
  2179. cgpara.check_simple_location;
  2180. reference_reset_base(ref,cgpara.location^.reference.index,cgpara.location^.reference.offset);
  2181. a_loadfpu_reg_ref(list,size,size,r,ref);
  2182. end;
  2183. LOC_REGISTER,LOC_CREGISTER:
  2184. begin
  2185. { paramfpu_ref does the check_simpe_location check here if necessary }
  2186. tg.GetTemp(list,TCGSize2Size[size],tt_normal,ref);
  2187. a_loadfpu_reg_ref(list,size,size,r,ref);
  2188. a_paramfpu_ref(list,size,ref,cgpara);
  2189. tg.Ungettemp(list,ref);
  2190. end;
  2191. else
  2192. internalerror(2002071004);
  2193. end;
  2194. end;
  2195. procedure tcg.a_paramfpu_ref(list : TAsmList;size : tcgsize;const ref : treference;const cgpara : TCGPara);
  2196. var
  2197. href : treference;
  2198. begin
  2199. cgpara.check_simple_location;
  2200. case cgpara.location^.loc of
  2201. LOC_FPUREGISTER,LOC_CFPUREGISTER:
  2202. a_loadfpu_ref_reg(list,size,size,ref,cgpara.location^.register);
  2203. LOC_REFERENCE,LOC_CREFERENCE:
  2204. begin
  2205. reference_reset_base(href,cgpara.location^.reference.index,cgpara.location^.reference.offset);
  2206. { concatcopy should choose the best way to copy the data }
  2207. g_concatcopy(list,ref,href,tcgsize2size[size]);
  2208. end;
  2209. else
  2210. internalerror(200402201);
  2211. end;
  2212. end;
  2213. procedure tcg.a_op_const_ref(list : TAsmList; Op: TOpCG; size: TCGSize; a: aint; const ref: TReference);
  2214. var
  2215. tmpreg : tregister;
  2216. begin
  2217. tmpreg:=getintregister(list,size);
  2218. a_load_ref_reg(list,size,size,ref,tmpreg);
  2219. a_op_const_reg(list,op,size,a,tmpreg);
  2220. a_load_reg_ref(list,size,size,tmpreg,ref);
  2221. end;
  2222. procedure tcg.a_op_const_subsetreg(list : TAsmList; Op : TOpCG; size, subsetsize : TCGSize; a : aint; const sreg: tsubsetregister);
  2223. var
  2224. tmpreg: tregister;
  2225. begin
  2226. tmpreg := getintregister(list, size);
  2227. a_load_subsetreg_reg(list,subsetsize,size,sreg,tmpreg);
  2228. a_op_const_reg(list,op,size,a,tmpreg);
  2229. a_load_reg_subsetreg(list,size,subsetsize,tmpreg,sreg);
  2230. end;
  2231. procedure tcg.a_op_const_subsetref(list : TAsmList; Op : TOpCG; size, subsetsize : TCGSize; a : aint; const sref: tsubsetreference);
  2232. var
  2233. tmpreg: tregister;
  2234. begin
  2235. tmpreg := getintregister(list, size);
  2236. a_load_subsetref_reg(list,subsetsize,size,sref,tmpreg);
  2237. a_op_const_reg(list,op,size,a,tmpreg);
  2238. a_load_reg_subsetref(list,size,subsetsize,tmpreg,sref);
  2239. end;
  2240. procedure tcg.a_op_const_loc(list : TAsmList; Op: TOpCG; a: aint; const loc: tlocation);
  2241. begin
  2242. case loc.loc of
  2243. LOC_REGISTER, LOC_CREGISTER:
  2244. a_op_const_reg(list,op,loc.size,a,loc.register);
  2245. LOC_REFERENCE, LOC_CREFERENCE:
  2246. a_op_const_ref(list,op,loc.size,a,loc.reference);
  2247. LOC_SUBSETREG, LOC_CSUBSETREG:
  2248. a_op_const_subsetreg(list,op,loc.size,loc.size,a,loc.sreg);
  2249. LOC_SUBSETREF, LOC_CSUBSETREF:
  2250. a_op_const_subsetref(list,op,loc.size,loc.size,a,loc.sref);
  2251. else
  2252. internalerror(200109061);
  2253. end;
  2254. end;
  2255. procedure tcg.a_op_reg_ref(list : TAsmList; Op: TOpCG; size: TCGSize;reg: TRegister; const ref: TReference);
  2256. var
  2257. tmpreg : tregister;
  2258. begin
  2259. tmpreg:=getintregister(list,size);
  2260. a_load_ref_reg(list,size,size,ref,tmpreg);
  2261. a_op_reg_reg(list,op,size,reg,tmpreg);
  2262. a_load_reg_ref(list,size,size,tmpreg,ref);
  2263. end;
  2264. procedure tcg.a_op_ref_reg(list : TAsmList; Op: TOpCG; size: TCGSize; const ref: TReference; reg: TRegister);
  2265. var
  2266. tmpreg: tregister;
  2267. begin
  2268. case op of
  2269. OP_NOT,OP_NEG:
  2270. { handle it as "load ref,reg; op reg" }
  2271. begin
  2272. a_load_ref_reg(list,size,size,ref,reg);
  2273. a_op_reg_reg(list,op,size,reg,reg);
  2274. end;
  2275. else
  2276. begin
  2277. tmpreg:=getintregister(list,size);
  2278. a_load_ref_reg(list,size,size,ref,tmpreg);
  2279. a_op_reg_reg(list,op,size,tmpreg,reg);
  2280. end;
  2281. end;
  2282. end;
  2283. procedure tcg.a_op_reg_subsetreg(list : TAsmList; Op : TOpCG; opsize, subsetsize : TCGSize; reg: TRegister; const sreg: tsubsetregister);
  2284. var
  2285. tmpreg: tregister;
  2286. begin
  2287. tmpreg := getintregister(list, opsize);
  2288. a_load_subsetreg_reg(list,subsetsize,opsize,sreg,tmpreg);
  2289. a_op_reg_reg(list,op,opsize,reg,tmpreg);
  2290. a_load_reg_subsetreg(list,opsize,subsetsize,tmpreg,sreg);
  2291. end;
  2292. procedure tcg.a_op_reg_subsetref(list : TAsmList; Op : TOpCG; opsize, subsetsize : TCGSize; reg: TRegister; const sref: tsubsetreference);
  2293. var
  2294. tmpreg: tregister;
  2295. begin
  2296. tmpreg := getintregister(list, opsize);
  2297. a_load_subsetref_reg(list,subsetsize,opsize,sref,tmpreg);
  2298. a_op_reg_reg(list,op,opsize,reg,tmpreg);
  2299. a_load_reg_subsetref(list,opsize,subsetsize,tmpreg,sref);
  2300. end;
  2301. procedure tcg.a_op_reg_loc(list : TAsmList; Op: TOpCG; reg: tregister; const loc: tlocation);
  2302. begin
  2303. case loc.loc of
  2304. LOC_REGISTER, LOC_CREGISTER:
  2305. a_op_reg_reg(list,op,loc.size,reg,loc.register);
  2306. LOC_REFERENCE, LOC_CREFERENCE:
  2307. a_op_reg_ref(list,op,loc.size,reg,loc.reference);
  2308. LOC_SUBSETREG, LOC_CSUBSETREG:
  2309. a_op_reg_subsetreg(list,op,loc.size,loc.size,reg,loc.sreg);
  2310. LOC_SUBSETREF, LOC_CSUBSETREF:
  2311. a_op_reg_subsetref(list,op,loc.size,loc.size,reg,loc.sref);
  2312. else
  2313. internalerror(200109061);
  2314. end;
  2315. end;
  2316. procedure tcg.a_op_ref_loc(list : TAsmList; Op: TOpCG; const ref: TReference; const loc: tlocation);
  2317. var
  2318. tmpreg: tregister;
  2319. begin
  2320. case loc.loc of
  2321. LOC_REGISTER,LOC_CREGISTER:
  2322. a_op_ref_reg(list,op,loc.size,ref,loc.register);
  2323. LOC_REFERENCE,LOC_CREFERENCE:
  2324. begin
  2325. tmpreg:=getintregister(list,loc.size);
  2326. a_load_ref_reg(list,loc.size,loc.size,ref,tmpreg);
  2327. a_op_reg_ref(list,op,loc.size,tmpreg,loc.reference);
  2328. end;
  2329. LOC_SUBSETREG, LOC_CSUBSETREG:
  2330. begin
  2331. tmpreg:=getintregister(list,loc.size);
  2332. a_load_subsetreg_reg(list,loc.size,loc.size,loc.sreg,tmpreg);
  2333. a_op_ref_reg(list,op,loc.size,ref,tmpreg);
  2334. a_load_reg_subsetreg(list,loc.size,loc.size,tmpreg,loc.sreg);
  2335. end;
  2336. LOC_SUBSETREF, LOC_CSUBSETREF:
  2337. begin
  2338. tmpreg:=getintregister(list,loc.size);
  2339. a_load_subsetreF_reg(list,loc.size,loc.size,loc.sref,tmpreg);
  2340. a_op_ref_reg(list,op,loc.size,ref,tmpreg);
  2341. a_load_reg_subsetref(list,loc.size,loc.size,tmpreg,loc.sref);
  2342. end;
  2343. else
  2344. internalerror(200109061);
  2345. end;
  2346. end;
  2347. procedure Tcg.a_op_const_reg_reg(list:TAsmList;op:Topcg;size:Tcgsize;
  2348. a:aint;src,dst:Tregister);
  2349. begin
  2350. a_load_reg_reg(list,size,size,src,dst);
  2351. a_op_const_reg(list,op,size,a,dst);
  2352. end;
  2353. procedure tcg.a_op_reg_reg_reg(list: TAsmList; op: TOpCg;
  2354. size: tcgsize; src1, src2, dst: tregister);
  2355. var
  2356. tmpreg: tregister;
  2357. begin
  2358. if (dst<>src1) then
  2359. begin
  2360. a_load_reg_reg(list,size,size,src2,dst);
  2361. a_op_reg_reg(list,op,size,src1,dst);
  2362. end
  2363. else
  2364. begin
  2365. { can we do a direct operation on the target register ? }
  2366. if op in [OP_ADD,OP_MUL,OP_AND,OP_MOVE,OP_XOR,OP_IMUL,OP_OR] then
  2367. a_op_reg_reg(list,op,size,src2,dst)
  2368. else
  2369. begin
  2370. tmpreg:=getintregister(list,size);
  2371. a_load_reg_reg(list,size,size,src2,tmpreg);
  2372. a_op_reg_reg(list,op,size,src1,tmpreg);
  2373. a_load_reg_reg(list,size,size,tmpreg,dst);
  2374. end;
  2375. end;
  2376. end;
  2377. procedure tcg.a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);
  2378. begin
  2379. a_op_const_reg_reg(list,op,size,a,src,dst);
  2380. ovloc.loc:=LOC_VOID;
  2381. end;
  2382. procedure tcg.a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);
  2383. begin
  2384. a_op_reg_reg_reg(list,op,size,src1,src2,dst);
  2385. ovloc.loc:=LOC_VOID;
  2386. end;
  2387. procedure tcg.a_cmp_const_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : aint;const ref : treference;
  2388. l : tasmlabel);
  2389. var
  2390. tmpreg: tregister;
  2391. begin
  2392. tmpreg:=getintregister(list,size);
  2393. a_load_ref_reg(list,size,size,ref,tmpreg);
  2394. a_cmp_const_reg_label(list,size,cmp_op,a,tmpreg,l);
  2395. end;
  2396. procedure tcg.a_cmp_const_loc_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;a : aint;const loc : tlocation;
  2397. l : tasmlabel);
  2398. var
  2399. tmpreg : tregister;
  2400. begin
  2401. case loc.loc of
  2402. LOC_REGISTER,LOC_CREGISTER:
  2403. a_cmp_const_reg_label(list,size,cmp_op,a,loc.register,l);
  2404. LOC_REFERENCE,LOC_CREFERENCE:
  2405. a_cmp_const_ref_label(list,size,cmp_op,a,loc.reference,l);
  2406. LOC_SUBSETREG, LOC_CSUBSETREG:
  2407. begin
  2408. tmpreg:=getintregister(list,size);
  2409. a_load_subsetreg_reg(list,loc.size,size,loc.sreg,tmpreg);
  2410. a_cmp_const_reg_label(list,size,cmp_op,a,tmpreg,l);
  2411. end;
  2412. LOC_SUBSETREF, LOC_CSUBSETREF:
  2413. begin
  2414. tmpreg:=getintregister(list,size);
  2415. a_load_subsetref_reg(list,loc.size,size,loc.sref,tmpreg);
  2416. a_cmp_const_reg_label(list,size,cmp_op,a,tmpreg,l);
  2417. end;
  2418. else
  2419. internalerror(200109061);
  2420. end;
  2421. end;
  2422. procedure tcg.a_cmp_ref_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp; const ref: treference; reg : tregister; l : tasmlabel);
  2423. var
  2424. tmpreg: tregister;
  2425. begin
  2426. tmpreg:=getintregister(list,size);
  2427. a_load_ref_reg(list,size,size,ref,tmpreg);
  2428. a_cmp_reg_reg_label(list,size,cmp_op,tmpreg,reg,l);
  2429. end;
  2430. procedure tcg.a_cmp_reg_ref_label(list : TAsmList;size : tcgsize;cmp_op : topcmp; reg : tregister; const ref: treference; l : tasmlabel);
  2431. var
  2432. tmpreg: tregister;
  2433. begin
  2434. tmpreg:=getintregister(list,size);
  2435. a_load_ref_reg(list,size,size,ref,tmpreg);
  2436. a_cmp_reg_reg_label(list,size,cmp_op,reg,tmpreg,l);
  2437. end;
  2438. procedure tcg.a_cmp_reg_loc_label(list : TAsmList;size : tcgsize;cmp_op : topcmp; reg: tregister; const loc: tlocation; l : tasmlabel);
  2439. begin
  2440. a_cmp_loc_reg_label(list,size,swap_opcmp(cmp_op),loc,reg,l);
  2441. end;
  2442. procedure tcg.a_cmp_loc_reg_label(list : TAsmList;size : tcgsize;cmp_op : topcmp; const loc: tlocation; reg : tregister; l : tasmlabel);
  2443. begin
  2444. case loc.loc of
  2445. LOC_REGISTER,
  2446. LOC_CREGISTER:
  2447. a_cmp_reg_reg_label(list,size,cmp_op,loc.register,reg,l);
  2448. LOC_REFERENCE,
  2449. LOC_CREFERENCE :
  2450. a_cmp_ref_reg_label(list,size,cmp_op,loc.reference,reg,l);
  2451. LOC_CONSTANT:
  2452. a_cmp_const_reg_label(list,size,cmp_op,loc.value,reg,l);
  2453. LOC_SUBSETREG,
  2454. LOC_CSUBSETREG:
  2455. a_cmp_subsetreg_reg_label(list,loc.size,size,cmp_op,loc.sreg,reg,l);
  2456. LOC_SUBSETREF,
  2457. LOC_CSUBSETREF:
  2458. a_cmp_subsetref_reg_label(list,loc.size,size,cmp_op,loc.sref,reg,l);
  2459. else
  2460. internalerror(200203231);
  2461. end;
  2462. end;
  2463. procedure tcg.a_cmp_subsetreg_reg_label(list : TAsmList; subsetsize : tcgsize; cmpsize : tcgsize; cmp_op : topcmp; const sreg: tsubsetregister; reg : tregister; l : tasmlabel);
  2464. var
  2465. tmpreg: tregister;
  2466. begin
  2467. tmpreg:=getintregister(list, cmpsize);
  2468. a_load_subsetreg_reg(list,subsetsize,cmpsize,sreg,tmpreg);
  2469. a_cmp_reg_reg_label(list,cmpsize,cmp_op,tmpreg,reg,l);
  2470. end;
  2471. procedure tcg.a_cmp_subsetref_reg_label(list : TAsmList; subsetsize : tcgsize; cmpsize : tcgsize; cmp_op : topcmp; const sref: tsubsetreference; reg : tregister; l : tasmlabel);
  2472. var
  2473. tmpreg: tregister;
  2474. begin
  2475. tmpreg:=getintregister(list, cmpsize);
  2476. a_load_subsetref_reg(list,subsetsize,cmpsize,sref,tmpreg);
  2477. a_cmp_reg_reg_label(list,cmpsize,cmp_op,tmpreg,reg,l);
  2478. end;
  2479. procedure tcg.a_cmp_ref_loc_label(list : TAsmList;size : tcgsize;cmp_op : topcmp;const ref: treference;const loc : tlocation;
  2480. l : tasmlabel);
  2481. var
  2482. tmpreg: tregister;
  2483. begin
  2484. case loc.loc of
  2485. LOC_REGISTER,LOC_CREGISTER:
  2486. a_cmp_ref_reg_label(list,size,cmp_op,ref,loc.register,l);
  2487. LOC_REFERENCE,LOC_CREFERENCE:
  2488. begin
  2489. tmpreg:=getintregister(list,size);
  2490. a_load_ref_reg(list,size,size,loc.reference,tmpreg);
  2491. a_cmp_ref_reg_label(list,size,cmp_op,ref,tmpreg,l);
  2492. end;
  2493. LOC_SUBSETREG, LOC_CSUBSETREG:
  2494. begin
  2495. tmpreg:=getintregister(list, size);
  2496. a_load_ref_reg(list,size,size,loc.reference,tmpreg);
  2497. a_cmp_subsetreg_reg_label(list,loc.size,size,swap_opcmp(cmp_op),loc.sreg,tmpreg,l);
  2498. end;
  2499. LOC_SUBSETREF, LOC_CSUBSETREF:
  2500. begin
  2501. tmpreg:=getintregister(list, size);
  2502. a_load_ref_reg(list,size,size,loc.reference,tmpreg);
  2503. a_cmp_subsetref_reg_label(list,loc.size,size,swap_opcmp(cmp_op),loc.sref,tmpreg,l);
  2504. end;
  2505. else
  2506. internalerror(200109061);
  2507. end;
  2508. end;
  2509. procedure tcg.a_loadmm_loc_reg(list: TAsmList; size: tcgsize; const loc: tlocation; const reg: tregister;shuffle : pmmshuffle);
  2510. begin
  2511. case loc.loc of
  2512. LOC_MMREGISTER,LOC_CMMREGISTER:
  2513. a_loadmm_reg_reg(list,loc.size,size,loc.register,reg,shuffle);
  2514. LOC_REFERENCE,LOC_CREFERENCE:
  2515. a_loadmm_ref_reg(list,loc.size,size,loc.reference,reg,shuffle);
  2516. else
  2517. internalerror(200310121);
  2518. end;
  2519. end;
  2520. procedure tcg.a_loadmm_reg_loc(list: TAsmList; size: tcgsize; const reg: tregister; const loc: tlocation;shuffle : pmmshuffle);
  2521. begin
  2522. case loc.loc of
  2523. LOC_MMREGISTER,LOC_CMMREGISTER:
  2524. a_loadmm_reg_reg(list,size,loc.size,reg,loc.register,shuffle);
  2525. LOC_REFERENCE,LOC_CREFERENCE:
  2526. a_loadmm_reg_ref(list,size,loc.size,reg,loc.reference,shuffle);
  2527. else
  2528. internalerror(200310122);
  2529. end;
  2530. end;
  2531. procedure tcg.a_parammm_reg(list: TAsmList; size: tcgsize; reg: tregister;const cgpara : TCGPara;shuffle : pmmshuffle);
  2532. var
  2533. href : treference;
  2534. begin
  2535. cgpara.check_simple_location;
  2536. case cgpara.location^.loc of
  2537. LOC_MMREGISTER,LOC_CMMREGISTER:
  2538. a_loadmm_reg_reg(list,size,cgpara.location^.size,reg,cgpara.location^.register,shuffle);
  2539. LOC_REFERENCE,LOC_CREFERENCE:
  2540. begin
  2541. reference_reset_base(href,cgpara.location^.reference.index,cgpara.location^.reference.offset);
  2542. a_loadmm_reg_ref(list,size,cgpara.location^.size,reg,href,shuffle);
  2543. end
  2544. else
  2545. internalerror(200310123);
  2546. end;
  2547. end;
  2548. procedure tcg.a_parammm_ref(list: TAsmList; size: tcgsize;const ref: treference;const cgpara : TCGPara;shuffle : pmmshuffle);
  2549. var
  2550. hr : tregister;
  2551. hs : tmmshuffle;
  2552. begin
  2553. cgpara.check_simple_location;
  2554. hr:=getmmregister(list,cgpara.location^.size);
  2555. a_loadmm_ref_reg(list,size,cgpara.location^.size,ref,hr,shuffle);
  2556. if realshuffle(shuffle) then
  2557. begin
  2558. hs:=shuffle^;
  2559. removeshuffles(hs);
  2560. a_parammm_reg(list,cgpara.location^.size,hr,cgpara,@hs);
  2561. end
  2562. else
  2563. a_parammm_reg(list,cgpara.location^.size,hr,cgpara,shuffle);
  2564. end;
  2565. procedure tcg.a_parammm_loc(list: TAsmList;const loc: tlocation; const cgpara : TCGPara;shuffle : pmmshuffle);
  2566. begin
  2567. case loc.loc of
  2568. LOC_MMREGISTER,LOC_CMMREGISTER:
  2569. a_parammm_reg(list,loc.size,loc.register,cgpara,shuffle);
  2570. LOC_REFERENCE,LOC_CREFERENCE:
  2571. a_parammm_ref(list,loc.size,loc.reference,cgpara,shuffle);
  2572. else
  2573. internalerror(200310123);
  2574. end;
  2575. end;
  2576. procedure tcg.a_opmm_ref_reg(list: TAsmList; Op: TOpCG; size : tcgsize;const ref: treference; reg: tregister;shuffle : pmmshuffle);
  2577. var
  2578. hr : tregister;
  2579. hs : tmmshuffle;
  2580. begin
  2581. hr:=getmmregister(list,size);
  2582. a_loadmm_ref_reg(list,size,size,ref,hr,shuffle);
  2583. if realshuffle(shuffle) then
  2584. begin
  2585. hs:=shuffle^;
  2586. removeshuffles(hs);
  2587. a_opmm_reg_reg(list,op,size,hr,reg,@hs);
  2588. end
  2589. else
  2590. a_opmm_reg_reg(list,op,size,hr,reg,shuffle);
  2591. end;
  2592. procedure tcg.a_opmm_reg_ref(list: TAsmList; Op: TOpCG; size : tcgsize;reg: tregister; const ref: treference; shuffle : pmmshuffle);
  2593. var
  2594. hr : tregister;
  2595. hs : tmmshuffle;
  2596. begin
  2597. hr:=getmmregister(list,size);
  2598. a_loadmm_ref_reg(list,size,size,ref,hr,shuffle);
  2599. if realshuffle(shuffle) then
  2600. begin
  2601. hs:=shuffle^;
  2602. removeshuffles(hs);
  2603. a_opmm_reg_reg(list,op,size,reg,hr,@hs);
  2604. a_loadmm_reg_ref(list,size,size,hr,ref,@hs);
  2605. end
  2606. else
  2607. begin
  2608. a_opmm_reg_reg(list,op,size,reg,hr,shuffle);
  2609. a_loadmm_reg_ref(list,size,size,hr,ref,shuffle);
  2610. end;
  2611. end;
  2612. procedure tcg.a_opmm_loc_reg(list: TAsmList; Op: TOpCG; size : tcgsize;const loc: tlocation; reg: tregister;shuffle : pmmshuffle);
  2613. begin
  2614. case loc.loc of
  2615. LOC_CMMREGISTER,LOC_MMREGISTER:
  2616. a_opmm_reg_reg(list,op,size,loc.register,reg,shuffle);
  2617. LOC_CREFERENCE,LOC_REFERENCE:
  2618. a_opmm_ref_reg(list,op,size,loc.reference,reg,shuffle);
  2619. else
  2620. internalerror(200312232);
  2621. end;
  2622. end;
  2623. procedure tcg.g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : aint);
  2624. begin
  2625. g_concatcopy(list,source,dest,len);
  2626. end;
  2627. procedure tcg.g_copyshortstring(list : TAsmList;const source,dest : treference;len:byte);
  2628. var
  2629. cgpara1,cgpara2,cgpara3 : TCGPara;
  2630. begin
  2631. cgpara1.init;
  2632. cgpara2.init;
  2633. cgpara3.init;
  2634. paramanager.getintparaloc(pocall_default,1,cgpara1);
  2635. paramanager.getintparaloc(pocall_default,2,cgpara2);
  2636. paramanager.getintparaloc(pocall_default,3,cgpara3);
  2637. paramanager.allocparaloc(list,cgpara3);
  2638. a_paramaddr_ref(list,dest,cgpara3);
  2639. paramanager.allocparaloc(list,cgpara2);
  2640. a_paramaddr_ref(list,source,cgpara2);
  2641. paramanager.allocparaloc(list,cgpara1);
  2642. a_param_const(list,OS_INT,len,cgpara1);
  2643. paramanager.freeparaloc(list,cgpara3);
  2644. paramanager.freeparaloc(list,cgpara2);
  2645. paramanager.freeparaloc(list,cgpara1);
  2646. allocallcpuregisters(list);
  2647. a_call_name(list,'FPC_SHORTSTR_ASSIGN');
  2648. deallocallcpuregisters(list);
  2649. cgpara3.done;
  2650. cgpara2.done;
  2651. cgpara1.done;
  2652. end;
  2653. procedure tcg.g_copyvariant(list : TAsmList;const source,dest : treference);
  2654. var
  2655. cgpara1,cgpara2 : TCGPara;
  2656. begin
  2657. cgpara1.init;
  2658. cgpara2.init;
  2659. paramanager.getintparaloc(pocall_default,1,cgpara1);
  2660. paramanager.getintparaloc(pocall_default,2,cgpara2);
  2661. paramanager.allocparaloc(list,cgpara2);
  2662. a_paramaddr_ref(list,dest,cgpara2);
  2663. paramanager.allocparaloc(list,cgpara1);
  2664. a_paramaddr_ref(list,source,cgpara1);
  2665. paramanager.freeparaloc(list,cgpara2);
  2666. paramanager.freeparaloc(list,cgpara1);
  2667. allocallcpuregisters(list);
  2668. a_call_name(list,'FPC_VARIANT_COPY_OVERWRITE');
  2669. deallocallcpuregisters(list);
  2670. cgpara2.done;
  2671. cgpara1.done;
  2672. end;
  2673. procedure tcg.g_incrrefcount(list : TAsmList;t: tdef; const ref: treference);
  2674. var
  2675. href : treference;
  2676. incrfunc : string;
  2677. cgpara1,cgpara2 : TCGPara;
  2678. begin
  2679. cgpara1.init;
  2680. cgpara2.init;
  2681. paramanager.getintparaloc(pocall_default,1,cgpara1);
  2682. paramanager.getintparaloc(pocall_default,2,cgpara2);
  2683. if is_interfacecom(t) then
  2684. incrfunc:='FPC_INTF_INCR_REF'
  2685. else if is_ansistring(t) then
  2686. incrfunc:='FPC_ANSISTR_INCR_REF'
  2687. else if is_widestring(t) then
  2688. incrfunc:='FPC_WIDESTR_INCR_REF'
  2689. else if is_dynamic_array(t) then
  2690. incrfunc:='FPC_DYNARRAY_INCR_REF'
  2691. else
  2692. incrfunc:='';
  2693. { call the special incr function or the generic addref }
  2694. if incrfunc<>'' then
  2695. begin
  2696. paramanager.allocparaloc(list,cgpara1);
  2697. { widestrings aren't ref. counted on all platforms so we need the address
  2698. to create a real copy }
  2699. if is_widestring(t) then
  2700. a_paramaddr_ref(list,ref,cgpara1)
  2701. else
  2702. { these functions get the pointer by value }
  2703. a_param_ref(list,OS_ADDR,ref,cgpara1);
  2704. paramanager.freeparaloc(list,cgpara1);
  2705. allocallcpuregisters(list);
  2706. a_call_name(list,incrfunc);
  2707. deallocallcpuregisters(list);
  2708. end
  2709. else
  2710. begin
  2711. reference_reset_symbol(href,RTTIWriter.get_rtti_label(t,initrtti),0);
  2712. paramanager.allocparaloc(list,cgpara2);
  2713. a_paramaddr_ref(list,href,cgpara2);
  2714. paramanager.allocparaloc(list,cgpara1);
  2715. a_paramaddr_ref(list,ref,cgpara1);
  2716. paramanager.freeparaloc(list,cgpara1);
  2717. paramanager.freeparaloc(list,cgpara2);
  2718. allocallcpuregisters(list);
  2719. a_call_name(list,'FPC_ADDREF');
  2720. deallocallcpuregisters(list);
  2721. end;
  2722. cgpara2.done;
  2723. cgpara1.done;
  2724. end;
  2725. procedure tcg.g_decrrefcount(list : TAsmList;t: tdef; const ref: treference);
  2726. var
  2727. href : treference;
  2728. decrfunc : string;
  2729. needrtti : boolean;
  2730. cgpara1,cgpara2 : TCGPara;
  2731. tempreg1,tempreg2 : TRegister;
  2732. begin
  2733. cgpara1.init;
  2734. cgpara2.init;
  2735. paramanager.getintparaloc(pocall_default,1,cgpara1);
  2736. paramanager.getintparaloc(pocall_default,2,cgpara2);
  2737. needrtti:=false;
  2738. if is_interfacecom(t) then
  2739. decrfunc:='FPC_INTF_DECR_REF'
  2740. else if is_ansistring(t) then
  2741. decrfunc:='FPC_ANSISTR_DECR_REF'
  2742. else if is_widestring(t) then
  2743. decrfunc:='FPC_WIDESTR_DECR_REF'
  2744. else if is_dynamic_array(t) then
  2745. begin
  2746. decrfunc:='FPC_DYNARRAY_DECR_REF';
  2747. needrtti:=true;
  2748. end
  2749. else
  2750. decrfunc:='';
  2751. { call the special decr function or the generic decref }
  2752. if decrfunc<>'' then
  2753. begin
  2754. if needrtti then
  2755. begin
  2756. reference_reset_symbol(href,RTTIWriter.get_rtti_label(t,initrtti),0);
  2757. tempreg2:=getaddressregister(list);
  2758. a_loadaddr_ref_reg(list,href,tempreg2);
  2759. end;
  2760. tempreg1:=getaddressregister(list);
  2761. a_loadaddr_ref_reg(list,ref,tempreg1);
  2762. if needrtti then
  2763. begin
  2764. paramanager.allocparaloc(list,cgpara2);
  2765. a_param_reg(list,OS_ADDR,tempreg2,cgpara2);
  2766. paramanager.freeparaloc(list,cgpara2);
  2767. end;
  2768. paramanager.allocparaloc(list,cgpara1);
  2769. a_param_reg(list,OS_ADDR,tempreg1,cgpara1);
  2770. paramanager.freeparaloc(list,cgpara1);
  2771. allocallcpuregisters(list);
  2772. a_call_name(list,decrfunc);
  2773. deallocallcpuregisters(list);
  2774. end
  2775. else
  2776. begin
  2777. reference_reset_symbol(href,RTTIWriter.get_rtti_label(t,initrtti),0);
  2778. paramanager.allocparaloc(list,cgpara2);
  2779. a_paramaddr_ref(list,href,cgpara2);
  2780. paramanager.allocparaloc(list,cgpara1);
  2781. a_paramaddr_ref(list,ref,cgpara1);
  2782. paramanager.freeparaloc(list,cgpara1);
  2783. paramanager.freeparaloc(list,cgpara2);
  2784. allocallcpuregisters(list);
  2785. a_call_name(list,'FPC_DECREF');
  2786. deallocallcpuregisters(list);
  2787. end;
  2788. cgpara2.done;
  2789. cgpara1.done;
  2790. end;
  2791. procedure tcg.g_initialize(list : TAsmList;t : tdef;const ref : treference);
  2792. var
  2793. href : treference;
  2794. cgpara1,cgpara2 : TCGPara;
  2795. begin
  2796. cgpara1.init;
  2797. cgpara2.init;
  2798. paramanager.getintparaloc(pocall_default,1,cgpara1);
  2799. paramanager.getintparaloc(pocall_default,2,cgpara2);
  2800. if is_ansistring(t) or
  2801. is_widestring(t) or
  2802. is_interfacecom(t) or
  2803. is_dynamic_array(t) then
  2804. a_load_const_ref(list,OS_ADDR,0,ref)
  2805. else
  2806. begin
  2807. reference_reset_symbol(href,RTTIWriter.get_rtti_label(t,initrtti),0);
  2808. paramanager.allocparaloc(list,cgpara2);
  2809. a_paramaddr_ref(list,href,cgpara2);
  2810. paramanager.allocparaloc(list,cgpara1);
  2811. a_paramaddr_ref(list,ref,cgpara1);
  2812. paramanager.freeparaloc(list,cgpara1);
  2813. paramanager.freeparaloc(list,cgpara2);
  2814. allocallcpuregisters(list);
  2815. a_call_name(list,'FPC_INITIALIZE');
  2816. deallocallcpuregisters(list);
  2817. end;
  2818. cgpara1.done;
  2819. cgpara2.done;
  2820. end;
  2821. procedure tcg.g_finalize(list : TAsmList;t : tdef;const ref : treference);
  2822. var
  2823. href : treference;
  2824. cgpara1,cgpara2 : TCGPara;
  2825. begin
  2826. cgpara1.init;
  2827. cgpara2.init;
  2828. paramanager.getintparaloc(pocall_default,1,cgpara1);
  2829. paramanager.getintparaloc(pocall_default,2,cgpara2);
  2830. if is_ansistring(t) or
  2831. is_widestring(t) or
  2832. is_interfacecom(t) then
  2833. begin
  2834. g_decrrefcount(list,t,ref);
  2835. a_load_const_ref(list,OS_ADDR,0,ref);
  2836. end
  2837. else
  2838. begin
  2839. reference_reset_symbol(href,RTTIWriter.get_rtti_label(t,initrtti),0);
  2840. paramanager.allocparaloc(list,cgpara2);
  2841. a_paramaddr_ref(list,href,cgpara2);
  2842. paramanager.allocparaloc(list,cgpara1);
  2843. a_paramaddr_ref(list,ref,cgpara1);
  2844. paramanager.freeparaloc(list,cgpara1);
  2845. paramanager.freeparaloc(list,cgpara2);
  2846. allocallcpuregisters(list);
  2847. a_call_name(list,'FPC_FINALIZE');
  2848. deallocallcpuregisters(list);
  2849. end;
  2850. cgpara1.done;
  2851. cgpara2.done;
  2852. end;
  2853. procedure tcg.g_rangecheck(list: TAsmList; const l:tlocation;fromdef,todef: tdef);
  2854. { generate range checking code for the value at location p. The type }
  2855. { type used is checked against todefs ranges. fromdef (p.resultdef) }
  2856. { is the original type used at that location. When both defs are equal }
  2857. { the check is also insert (needed for succ,pref,inc,dec) }
  2858. const
  2859. aintmax=high(aint);
  2860. var
  2861. neglabel : tasmlabel;
  2862. hreg : tregister;
  2863. lto,hto,
  2864. lfrom,hfrom : TConstExprInt;
  2865. fromsize, tosize: cardinal;
  2866. from_signed, to_signed: boolean;
  2867. begin
  2868. { range checking on and range checkable value? }
  2869. if not(cs_check_range in current_settings.localswitches) or
  2870. not(fromdef.typ in [orddef,enumdef]) or
  2871. { C-style booleans can't really fail range checks, }
  2872. { all values are always valid }
  2873. is_cbool(todef) then
  2874. exit;
  2875. {$ifndef cpu64bitalu}
  2876. { handle 64bit rangechecks separate for 32bit processors }
  2877. if is_64bit(fromdef) or is_64bit(todef) then
  2878. begin
  2879. cg64.g_rangecheck64(list,l,fromdef,todef);
  2880. exit;
  2881. end;
  2882. {$endif cpu64bitalu}
  2883. { only check when assigning to scalar, subranges are different, }
  2884. { when todef=fromdef then the check is always generated }
  2885. getrange(fromdef,lfrom,hfrom);
  2886. getrange(todef,lto,hto);
  2887. from_signed := is_signed(fromdef);
  2888. to_signed := is_signed(todef);
  2889. { check the rangedef of the array, not the array itself }
  2890. { (only change now, since getrange needs the arraydef) }
  2891. if (todef.typ = arraydef) then
  2892. todef := tarraydef(todef).rangedef;
  2893. { no range check if from and to are equal and are both longint/dword }
  2894. { (if we have a 32bit processor) or int64/qword, since such }
  2895. { operations can at most cause overflows (JM) }
  2896. { Note that these checks are mostly processor independent, they only }
  2897. { have to be changed once we introduce 64bit subrange types }
  2898. {$ifdef cpu64bitalu}
  2899. if (fromdef = todef) and
  2900. (fromdef.typ=orddef) and
  2901. (((((torddef(fromdef).ordtype = s64bit) and
  2902. (lfrom = low(int64)) and
  2903. (hfrom = high(int64))) or
  2904. ((torddef(fromdef).ordtype = u64bit) and
  2905. (lfrom = low(qword)) and
  2906. (hfrom = high(qword))) or
  2907. ((torddef(fromdef).ordtype = scurrency) and
  2908. (lfrom = low(int64)) and
  2909. (hfrom = high(int64)))))) then
  2910. exit;
  2911. {$else cpu64bitalu}
  2912. if (fromdef = todef) and
  2913. (fromdef.typ=orddef) and
  2914. (((((torddef(fromdef).ordtype = s32bit) and
  2915. (lfrom = int64(low(longint))) and
  2916. (hfrom = int64(high(longint)))) or
  2917. ((torddef(fromdef).ordtype = u32bit) and
  2918. (lfrom = low(cardinal)) and
  2919. (hfrom = high(cardinal)))))) then
  2920. exit;
  2921. {$endif cpu64bitalu}
  2922. { optimize some range checks away in safe cases }
  2923. fromsize := fromdef.size;
  2924. tosize := todef.size;
  2925. if ((from_signed = to_signed) or
  2926. (not from_signed)) and
  2927. (lto<=lfrom) and (hto>=hfrom) and
  2928. (fromsize <= tosize) then
  2929. begin
  2930. { if fromsize < tosize, and both have the same signed-ness or }
  2931. { fromdef is unsigned, then all bit patterns from fromdef are }
  2932. { valid for todef as well }
  2933. if (fromsize < tosize) then
  2934. exit;
  2935. if (fromsize = tosize) and
  2936. (from_signed = to_signed) then
  2937. { only optimize away if all bit patterns which fit in fromsize }
  2938. { are valid for the todef }
  2939. begin
  2940. {$ifopt Q+}
  2941. {$define overflowon}
  2942. {$Q-}
  2943. {$endif}
  2944. if to_signed then
  2945. begin
  2946. { calculation of the low/high ranges must not overflow 64 bit
  2947. otherwise we end up comparing with zero for 64 bit data types on
  2948. 64 bit processors }
  2949. if (lto = (int64(-1) << (tosize * 8 - 1))) and
  2950. (hto = (-((int64(-1) << (tosize * 8 - 1))+1))) then
  2951. exit
  2952. end
  2953. else
  2954. begin
  2955. { calculation of the low/high ranges must not overflow 64 bit
  2956. otherwise we end up having all zeros for 64 bit data types on
  2957. 64 bit processors }
  2958. if (lto = 0) and
  2959. (qword(hto) = (qword(-1) >> (64-(tosize * 8))) ) then
  2960. exit
  2961. end;
  2962. {$ifdef overflowon}
  2963. {$Q+}
  2964. {$undef overflowon}
  2965. {$endif}
  2966. end
  2967. end;
  2968. { generate the rangecheck code for the def where we are going to }
  2969. { store the result }
  2970. { use the trick that }
  2971. { a <= x <= b <=> 0 <= x-a <= b-a <=> unsigned(x-a) <= unsigned(b-a) }
  2972. { To be able to do that, we have to make sure however that either }
  2973. { fromdef and todef are both signed or unsigned, or that we leave }
  2974. { the parts < 0 and > maxlongint out }
  2975. if from_signed xor to_signed then
  2976. begin
  2977. if from_signed then
  2978. { from is signed, to is unsigned }
  2979. begin
  2980. { if high(from) < 0 -> always range error }
  2981. if (hfrom < 0) or
  2982. { if low(to) > maxlongint also range error }
  2983. (lto > aintmax) then
  2984. begin
  2985. a_call_name(list,'FPC_RANGEERROR');
  2986. exit
  2987. end;
  2988. { from is signed and to is unsigned -> when looking at to }
  2989. { as an signed value, it must be < maxaint (otherwise }
  2990. { it will become negative, which is invalid since "to" is unsigned) }
  2991. if hto > aintmax then
  2992. hto := aintmax;
  2993. end
  2994. else
  2995. { from is unsigned, to is signed }
  2996. begin
  2997. if (lfrom > aintmax) or
  2998. (hto < 0) then
  2999. begin
  3000. a_call_name(list,'FPC_RANGEERROR');
  3001. exit
  3002. end;
  3003. { from is unsigned and to is signed -> when looking at to }
  3004. { as an unsigned value, it must be >= 0 (since negative }
  3005. { values are the same as values > maxlongint) }
  3006. if lto < 0 then
  3007. lto := 0;
  3008. end;
  3009. end;
  3010. hreg:=getintregister(list,OS_INT);
  3011. a_load_loc_reg(list,OS_INT,l,hreg);
  3012. a_op_const_reg(list,OP_SUB,OS_INT,aint(int64(lto)),hreg);
  3013. current_asmdata.getjumplabel(neglabel);
  3014. {
  3015. if from_signed then
  3016. a_cmp_const_reg_label(list,OS_INT,OC_GTE,aint(hto-lto),hreg,neglabel)
  3017. else
  3018. }
  3019. {$ifdef cpu64bitalu}
  3020. if qword(hto-lto)>qword(aintmax) then
  3021. a_cmp_const_reg_label(list,OS_INT,OC_BE,aintmax,hreg,neglabel)
  3022. else
  3023. {$endif cpu64bitalu}
  3024. a_cmp_const_reg_label(list,OS_INT,OC_BE,aint(int64(hto-lto)),hreg,neglabel);
  3025. a_call_name(list,'FPC_RANGEERROR');
  3026. a_label(list,neglabel);
  3027. end;
  3028. procedure tcg.g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);
  3029. begin
  3030. g_overflowCheck(list,loc,def);
  3031. end;
  3032. procedure tcg.g_flags2ref(list: TAsmList; size: TCgSize; const f: tresflags; const ref:TReference);
  3033. var
  3034. tmpreg : tregister;
  3035. begin
  3036. tmpreg:=getintregister(list,size);
  3037. g_flags2reg(list,size,f,tmpreg);
  3038. a_load_reg_ref(list,size,size,tmpreg,ref);
  3039. end;
  3040. procedure tcg.g_maybe_testself(list : TAsmList;reg:tregister);
  3041. var
  3042. OKLabel : tasmlabel;
  3043. cgpara1 : TCGPara;
  3044. begin
  3045. if (cs_check_object in current_settings.localswitches) or
  3046. (cs_check_range in current_settings.localswitches) then
  3047. begin
  3048. current_asmdata.getjumplabel(oklabel);
  3049. a_cmp_const_reg_label(list,OS_ADDR,OC_NE,0,reg,oklabel);
  3050. cgpara1.init;
  3051. paramanager.getintparaloc(pocall_default,1,cgpara1);
  3052. paramanager.allocparaloc(list,cgpara1);
  3053. a_param_const(list,OS_INT,210,cgpara1);
  3054. paramanager.freeparaloc(list,cgpara1);
  3055. a_call_name(list,'FPC_HANDLEERROR');
  3056. a_label(list,oklabel);
  3057. cgpara1.done;
  3058. end;
  3059. end;
  3060. procedure tcg.g_maybe_testvmt(list : TAsmList;reg:tregister;objdef:tobjectdef);
  3061. var
  3062. hrefvmt : treference;
  3063. cgpara1,cgpara2 : TCGPara;
  3064. begin
  3065. cgpara1.init;
  3066. cgpara2.init;
  3067. paramanager.getintparaloc(pocall_default,1,cgpara1);
  3068. paramanager.getintparaloc(pocall_default,2,cgpara2);
  3069. if (cs_check_object in current_settings.localswitches) then
  3070. begin
  3071. reference_reset_symbol(hrefvmt,current_asmdata.RefAsmSymbol(objdef.vmt_mangledname),0);
  3072. paramanager.allocparaloc(list,cgpara2);
  3073. a_paramaddr_ref(list,hrefvmt,cgpara2);
  3074. paramanager.allocparaloc(list,cgpara1);
  3075. a_param_reg(list,OS_ADDR,reg,cgpara1);
  3076. paramanager.freeparaloc(list,cgpara1);
  3077. paramanager.freeparaloc(list,cgpara2);
  3078. allocallcpuregisters(list);
  3079. a_call_name(list,'FPC_CHECK_OBJECT_EXT');
  3080. deallocallcpuregisters(list);
  3081. end
  3082. else
  3083. if (cs_check_range in current_settings.localswitches) then
  3084. begin
  3085. paramanager.allocparaloc(list,cgpara1);
  3086. a_param_reg(list,OS_ADDR,reg,cgpara1);
  3087. paramanager.freeparaloc(list,cgpara1);
  3088. allocallcpuregisters(list);
  3089. a_call_name(list,'FPC_CHECK_OBJECT');
  3090. deallocallcpuregisters(list);
  3091. end;
  3092. cgpara1.done;
  3093. cgpara2.done;
  3094. end;
  3095. {*****************************************************************************
  3096. Entry/Exit Code Functions
  3097. *****************************************************************************}
  3098. procedure tcg.g_copyvaluepara_openarray(list : TAsmList;const ref:treference;const lenloc:tlocation;elesize:aint;destreg:tregister);
  3099. var
  3100. sizereg,sourcereg,lenreg : tregister;
  3101. cgpara1,cgpara2,cgpara3 : TCGPara;
  3102. begin
  3103. { because some abis don't support dynamic stack allocation properly
  3104. open array value parameters are copied onto the heap
  3105. }
  3106. { calculate necessary memory }
  3107. { read/write operations on one register make the life of the register allocator hard }
  3108. if not(lenloc.loc in [LOC_REGISTER,LOC_CREGISTER]) then
  3109. begin
  3110. lenreg:=getintregister(list,OS_INT);
  3111. a_load_loc_reg(list,OS_INT,lenloc,lenreg);
  3112. end
  3113. else
  3114. lenreg:=lenloc.register;
  3115. sizereg:=getintregister(list,OS_INT);
  3116. a_op_const_reg_reg(list,OP_ADD,OS_INT,1,lenreg,sizereg);
  3117. a_op_const_reg(list,OP_IMUL,OS_INT,elesize,sizereg);
  3118. { load source }
  3119. sourcereg:=getaddressregister(list);
  3120. a_loadaddr_ref_reg(list,ref,sourcereg);
  3121. { do getmem call }
  3122. cgpara1.init;
  3123. paramanager.getintparaloc(pocall_default,1,cgpara1);
  3124. paramanager.allocparaloc(list,cgpara1);
  3125. a_param_reg(list,OS_INT,sizereg,cgpara1);
  3126. paramanager.freeparaloc(list,cgpara1);
  3127. allocallcpuregisters(list);
  3128. a_call_name(list,'FPC_GETMEM');
  3129. deallocallcpuregisters(list);
  3130. cgpara1.done;
  3131. { return the new address }
  3132. a_load_reg_reg(list,OS_ADDR,OS_ADDR,NR_FUNCTION_RESULT_REG,destreg);
  3133. { do move call }
  3134. cgpara1.init;
  3135. cgpara2.init;
  3136. cgpara3.init;
  3137. paramanager.getintparaloc(pocall_default,1,cgpara1);
  3138. paramanager.getintparaloc(pocall_default,2,cgpara2);
  3139. paramanager.getintparaloc(pocall_default,3,cgpara3);
  3140. { load size }
  3141. paramanager.allocparaloc(list,cgpara3);
  3142. a_param_reg(list,OS_INT,sizereg,cgpara3);
  3143. { load destination }
  3144. paramanager.allocparaloc(list,cgpara2);
  3145. a_param_reg(list,OS_ADDR,destreg,cgpara2);
  3146. { load source }
  3147. paramanager.allocparaloc(list,cgpara1);
  3148. a_param_reg(list,OS_ADDR,sourcereg,cgpara1);
  3149. paramanager.freeparaloc(list,cgpara3);
  3150. paramanager.freeparaloc(list,cgpara2);
  3151. paramanager.freeparaloc(list,cgpara1);
  3152. allocallcpuregisters(list);
  3153. a_call_name(list,'FPC_MOVE');
  3154. deallocallcpuregisters(list);
  3155. cgpara3.done;
  3156. cgpara2.done;
  3157. cgpara1.done;
  3158. end;
  3159. procedure tcg.g_releasevaluepara_openarray(list : TAsmList;const l:tlocation);
  3160. var
  3161. cgpara1 : TCGPara;
  3162. begin
  3163. { do move call }
  3164. cgpara1.init;
  3165. paramanager.getintparaloc(pocall_default,1,cgpara1);
  3166. { load source }
  3167. paramanager.allocparaloc(list,cgpara1);
  3168. a_param_loc(list,l,cgpara1);
  3169. paramanager.freeparaloc(list,cgpara1);
  3170. allocallcpuregisters(list);
  3171. a_call_name(list,'FPC_FREEMEM');
  3172. deallocallcpuregisters(list);
  3173. cgpara1.done;
  3174. end;
  3175. procedure tcg.g_save_registers(list:TAsmList);
  3176. var
  3177. href : treference;
  3178. size : longint;
  3179. r : integer;
  3180. begin
  3181. { calculate temp. size }
  3182. size:=0;
  3183. for r:=low(saved_standard_registers) to high(saved_standard_registers) do
  3184. if saved_standard_registers[r] in rg[R_INTREGISTER].used_in_proc then
  3185. inc(size,sizeof(aint));
  3186. { mm registers }
  3187. if uses_registers(R_MMREGISTER) then
  3188. begin
  3189. { Make sure we reserve enough space to do the alignment based on the offset
  3190. later on. We can't use the size for this, because the alignment of the start
  3191. of the temp is smaller than needed for an OS_VECTOR }
  3192. inc(size,tcgsize2size[OS_VECTOR]);
  3193. for r:=low(saved_mm_registers) to high(saved_mm_registers) do
  3194. if saved_mm_registers[r] in rg[R_MMREGISTER].used_in_proc then
  3195. inc(size,tcgsize2size[OS_VECTOR]);
  3196. end;
  3197. if size>0 then
  3198. begin
  3199. tg.GetTemp(list,size,tt_noreuse,current_procinfo.save_regs_ref);
  3200. include(current_procinfo.flags,pi_has_saved_regs);
  3201. { Copy registers to temp }
  3202. href:=current_procinfo.save_regs_ref;
  3203. for r:=low(saved_standard_registers) to high(saved_standard_registers) do
  3204. begin
  3205. if saved_standard_registers[r] in rg[R_INTREGISTER].used_in_proc then
  3206. begin
  3207. a_load_reg_ref(list,OS_ADDR,OS_ADDR,newreg(R_INTREGISTER,saved_standard_registers[r],R_SUBWHOLE),href);
  3208. inc(href.offset,sizeof(aint));
  3209. end;
  3210. include(rg[R_INTREGISTER].preserved_by_proc,saved_standard_registers[r]);
  3211. end;
  3212. if uses_registers(R_MMREGISTER) then
  3213. begin
  3214. if (href.offset mod tcgsize2size[OS_VECTOR])<>0 then
  3215. inc(href.offset,tcgsize2size[OS_VECTOR]-(href.offset mod tcgsize2size[OS_VECTOR]));
  3216. for r:=low(saved_mm_registers) to high(saved_mm_registers) do
  3217. begin
  3218. if saved_mm_registers[r] in rg[R_MMREGISTER].used_in_proc then
  3219. begin
  3220. a_loadmm_reg_ref(list,OS_VECTOR,OS_VECTOR,newreg(R_MMREGISTER,saved_mm_registers[r],R_SUBNONE),href,nil);
  3221. inc(href.offset,tcgsize2size[OS_VECTOR]);
  3222. end;
  3223. include(rg[R_MMREGISTER].preserved_by_proc,saved_mm_registers[r]);
  3224. end;
  3225. end;
  3226. end;
  3227. end;
  3228. procedure tcg.g_restore_registers(list:TAsmList);
  3229. var
  3230. href : treference;
  3231. r : integer;
  3232. hreg : tregister;
  3233. begin
  3234. if not(pi_has_saved_regs in current_procinfo.flags) then
  3235. exit;
  3236. { Copy registers from temp }
  3237. href:=current_procinfo.save_regs_ref;
  3238. for r:=low(saved_standard_registers) to high(saved_standard_registers) do
  3239. if saved_standard_registers[r] in rg[R_INTREGISTER].used_in_proc then
  3240. begin
  3241. hreg:=newreg(R_INTREGISTER,saved_standard_registers[r],R_SUBWHOLE);
  3242. { Allocate register so the optimizer does not remove the load }
  3243. a_reg_alloc(list,hreg);
  3244. a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,hreg);
  3245. inc(href.offset,sizeof(aint));
  3246. end;
  3247. if uses_registers(R_MMREGISTER) then
  3248. begin
  3249. if (href.offset mod tcgsize2size[OS_VECTOR])<>0 then
  3250. inc(href.offset,tcgsize2size[OS_VECTOR]-(href.offset mod tcgsize2size[OS_VECTOR]));
  3251. for r:=low(saved_mm_registers) to high(saved_mm_registers) do
  3252. begin
  3253. if saved_mm_registers[r] in rg[R_MMREGISTER].used_in_proc then
  3254. begin
  3255. hreg:=newreg(R_MMREGISTER,saved_mm_registers[r],R_SUBNONE);
  3256. { Allocate register so the optimizer does not remove the load }
  3257. a_reg_alloc(list,hreg);
  3258. a_loadmm_ref_reg(list,OS_VECTOR,OS_VECTOR,href,hreg,nil);
  3259. inc(href.offset,tcgsize2size[OS_VECTOR]);
  3260. end;
  3261. end;
  3262. end;
  3263. tg.UnGetTemp(list,current_procinfo.save_regs_ref);
  3264. end;
  3265. procedure tcg.g_profilecode(list : TAsmList);
  3266. begin
  3267. end;
  3268. procedure tcg.g_exception_reason_save(list : TAsmList; const href : treference);
  3269. begin
  3270. a_load_reg_ref(list, OS_INT, OS_INT, NR_FUNCTION_RESULT_REG, href);
  3271. end;
  3272. procedure tcg.g_exception_reason_save_const(list : TAsmList; const href : treference; a: aint);
  3273. begin
  3274. a_load_const_ref(list, OS_INT, a, href);
  3275. end;
  3276. procedure tcg.g_exception_reason_load(list : TAsmList; const href : treference);
  3277. begin
  3278. a_load_ref_reg(list, OS_INT, OS_INT, href, NR_FUNCTION_RESULT_REG);
  3279. end;
  3280. procedure tcg.g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: aint);
  3281. var
  3282. hsym : tsym;
  3283. href : treference;
  3284. paraloc : Pcgparalocation;
  3285. begin
  3286. { calculate the parameter info for the procdef }
  3287. if not procdef.has_paraloc_info then
  3288. begin
  3289. procdef.requiredargarea:=paramanager.create_paraloc_info(procdef,callerside);
  3290. procdef.has_paraloc_info:=true;
  3291. end;
  3292. hsym:=tsym(procdef.parast.Find('self'));
  3293. if not(assigned(hsym) and
  3294. (hsym.typ=paravarsym)) then
  3295. internalerror(200305251);
  3296. paraloc:=tparavarsym(hsym).paraloc[callerside].location;
  3297. while paraloc<>nil do
  3298. with paraloc^ do
  3299. begin
  3300. case loc of
  3301. LOC_REGISTER:
  3302. a_op_const_reg(list,OP_SUB,size,ioffset,register);
  3303. LOC_REFERENCE:
  3304. begin
  3305. { offset in the wrapper needs to be adjusted for the stored
  3306. return address }
  3307. reference_reset_base(href,reference.index,reference.offset+sizeof(aint));
  3308. a_op_const_ref(list,OP_SUB,size,ioffset,href);
  3309. end
  3310. else
  3311. internalerror(200309189);
  3312. end;
  3313. paraloc:=next;
  3314. end;
  3315. end;
  3316. procedure tcg.g_external_wrapper(list : TAsmList; procdef: tprocdef; const externalname: string);
  3317. begin
  3318. a_jmp_name(list,externalname);
  3319. end;
  3320. procedure tcg.a_call_name_static(list : TAsmList;const s : string);
  3321. begin
  3322. a_call_name(list,s);
  3323. end;
  3324. function tcg.g_indirect_sym_load(list:TAsmList;const symname: string): tregister;
  3325. var
  3326. l: tasmsymbol;
  3327. ref: treference;
  3328. begin
  3329. result := NR_NO;
  3330. case target_info.system of
  3331. system_powerpc_darwin,
  3332. system_i386_darwin,
  3333. system_powerpc64_darwin:
  3334. begin
  3335. l:=current_asmdata.getasmsymbol('L'+symname+'$non_lazy_ptr');
  3336. if not(assigned(l)) then
  3337. begin
  3338. l:=current_asmdata.DefineAsmSymbol('L'+symname+'$non_lazy_ptr',AB_LOCAL,AT_DATA);
  3339. current_asmdata.asmlists[al_picdata].concat(tai_symbol.create(l,0));
  3340. current_asmdata.asmlists[al_picdata].concat(tai_const.create_indirect_sym(current_asmdata.RefAsmSymbol(symname)));
  3341. {$ifdef cpu64bitaddr}
  3342. current_asmdata.asmlists[al_picdata].concat(tai_const.create_64bit(0));
  3343. {$else cpu64bitaddr}
  3344. current_asmdata.asmlists[al_picdata].concat(tai_const.create_32bit(0));
  3345. {$endif cpu64bitaddr}
  3346. end;
  3347. result := getaddressregister(list);
  3348. reference_reset_symbol(ref,l,0);
  3349. { a_load_ref_reg will turn this into a pic-load if needed }
  3350. a_load_ref_reg(list,OS_ADDR,OS_ADDR,ref,result);
  3351. end;
  3352. end;
  3353. end;
  3354. procedure tcg.g_maybe_got_init(list: TAsmList);
  3355. begin
  3356. end;
  3357. {*****************************************************************************
  3358. TCG64
  3359. *****************************************************************************}
  3360. {$ifndef cpu64bitalu}
  3361. procedure tcg64.a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64; regsrc,regdst : tregister64);
  3362. begin
  3363. a_load64_reg_reg(list,regsrc,regdst);
  3364. a_op64_const_reg(list,op,size,value,regdst);
  3365. end;
  3366. procedure tcg64.a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);
  3367. var
  3368. tmpreg64 : tregister64;
  3369. begin
  3370. { when src1=dst then we need to first create a temp to prevent
  3371. overwriting src1 with src2 }
  3372. if (regsrc1.reghi=regdst.reghi) or
  3373. (regsrc1.reglo=regdst.reghi) or
  3374. (regsrc1.reghi=regdst.reglo) or
  3375. (regsrc1.reglo=regdst.reglo) then
  3376. begin
  3377. tmpreg64.reglo:=cg.getintregister(list,OS_32);
  3378. tmpreg64.reghi:=cg.getintregister(list,OS_32);
  3379. a_load64_reg_reg(list,regsrc2,tmpreg64);
  3380. a_op64_reg_reg(list,op,size,regsrc1,tmpreg64);
  3381. a_load64_reg_reg(list,tmpreg64,regdst);
  3382. end
  3383. else
  3384. begin
  3385. a_load64_reg_reg(list,regsrc2,regdst);
  3386. a_op64_reg_reg(list,op,size,regsrc1,regdst);
  3387. end;
  3388. end;
  3389. procedure tcg64.a_op64_const_subsetref(list : TAsmList; Op : TOpCG; size : TCGSize; a : int64; const sref: tsubsetreference);
  3390. var
  3391. tmpreg64 : tregister64;
  3392. begin
  3393. tmpreg64.reglo:=cg.getintregister(list,OS_32);
  3394. tmpreg64.reghi:=cg.getintregister(list,OS_32);
  3395. a_load64_subsetref_reg(list,sref,tmpreg64);
  3396. a_op64_const_reg(list,op,size,a,tmpreg64);
  3397. a_load64_reg_subsetref(list,tmpreg64,sref);
  3398. end;
  3399. procedure tcg64.a_op64_reg_subsetref(list : TAsmList; Op : TOpCG; size : TCGSize; reg: tregister64; const sref: tsubsetreference);
  3400. var
  3401. tmpreg64 : tregister64;
  3402. begin
  3403. tmpreg64.reglo:=cg.getintregister(list,OS_32);
  3404. tmpreg64.reghi:=cg.getintregister(list,OS_32);
  3405. a_load64_subsetref_reg(list,sref,tmpreg64);
  3406. a_op64_reg_reg(list,op,size,reg,tmpreg64);
  3407. a_load64_reg_subsetref(list,tmpreg64,sref);
  3408. end;
  3409. procedure tcg64.a_op64_ref_subsetref(list : TAsmList; Op : TOpCG; size : TCGSize; const ref: treference; const sref: tsubsetreference);
  3410. var
  3411. tmpreg64 : tregister64;
  3412. begin
  3413. tmpreg64.reglo:=cg.getintregister(list,OS_32);
  3414. tmpreg64.reghi:=cg.getintregister(list,OS_32);
  3415. a_load64_subsetref_reg(list,sref,tmpreg64);
  3416. a_op64_ref_reg(list,op,size,ref,tmpreg64);
  3417. a_load64_reg_subsetref(list,tmpreg64,sref);
  3418. end;
  3419. procedure tcg64.a_op64_subsetref_subsetref(list : TAsmList; Op : TOpCG; size : TCGSize; const ssref,dsref: tsubsetreference);
  3420. var
  3421. tmpreg64 : tregister64;
  3422. begin
  3423. tmpreg64.reglo:=cg.getintregister(list,OS_32);
  3424. tmpreg64.reghi:=cg.getintregister(list,OS_32);
  3425. a_load64_subsetref_reg(list,ssref,tmpreg64);
  3426. a_op64_reg_subsetref(list,op,size,tmpreg64,dsref);
  3427. end;
  3428. procedure tcg64.a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  3429. begin
  3430. a_op64_const_reg_reg(list,op,size,value,regsrc,regdst);
  3431. ovloc.loc:=LOC_VOID;
  3432. end;
  3433. procedure tcg64.a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  3434. begin
  3435. a_op64_reg_reg_reg(list,op,size,regsrc1,regsrc2,regdst);
  3436. ovloc.loc:=LOC_VOID;
  3437. end;
  3438. procedure tcg64.a_load64_loc_subsetref(list : TAsmList;const l: tlocation; const sref : tsubsetreference);
  3439. begin
  3440. case l.loc of
  3441. LOC_REFERENCE, LOC_CREFERENCE:
  3442. a_load64_ref_subsetref(list,l.reference,sref);
  3443. LOC_REGISTER,LOC_CREGISTER:
  3444. a_load64_reg_subsetref(list,l.register64,sref);
  3445. LOC_CONSTANT :
  3446. a_load64_const_subsetref(list,l.value64,sref);
  3447. LOC_SUBSETREF,LOC_CSUBSETREF:
  3448. a_load64_subsetref_subsetref(list,l.sref,sref);
  3449. else
  3450. internalerror(2006082210);
  3451. end;
  3452. end;
  3453. procedure tcg64.a_load64_subsetref_loc(list: TAsmlist; const sref: tsubsetreference; const l: tlocation);
  3454. begin
  3455. case l.loc of
  3456. LOC_REFERENCE, LOC_CREFERENCE:
  3457. a_load64_subsetref_ref(list,sref,l.reference);
  3458. LOC_REGISTER,LOC_CREGISTER:
  3459. a_load64_subsetref_reg(list,sref,l.register64);
  3460. LOC_SUBSETREF,LOC_CSUBSETREF:
  3461. a_load64_subsetref_subsetref(list,sref,l.sref);
  3462. else
  3463. internalerror(2006082211);
  3464. end;
  3465. end;
  3466. {$endif cpu64bitalu}
  3467. initialization
  3468. ;
  3469. finalization
  3470. cg.free;
  3471. {$ifndef cpu64bitalu}
  3472. cg64.free;
  3473. {$endif cpu64bitalu}
  3474. end.