cgcpu.pas 66 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949
  1. {
  2. Copyright (c) 1998-2012 by Florian Klaempfl and David Zhang
  3. This unit implements the code generator for MIPS
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype, parabase,
  22. cgbase, cgutils, cgobj,
  23. {$ifndef mips64}
  24. cg64f32,
  25. {$endif mips64}
  26. cpupara,
  27. aasmbase, aasmtai, aasmcpu, aasmdata,
  28. cpubase, cpuinfo,
  29. node, symconst, SymType, symdef,
  30. rgcpu;
  31. type
  32. TCGMIPS = class(tcg)
  33. public
  34. procedure init_register_allocators; override;
  35. procedure done_register_allocators; override;
  36. /// { needed by cg64 }
  37. procedure make_simple_ref(list: tasmlist; var ref: treference);
  38. procedure handle_reg_const_reg(list: tasmlist; op: Tasmop; src: tregister; a: tcgint; dst: tregister);
  39. procedure maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  40. procedure overflowcheck_internal(list: TAsmList; arg1, arg2: TRegister);
  41. { parameter }
  42. procedure a_loadfpu_reg_cgpara(list: tasmlist; size: tcgsize; const r: tregister; const paraloc: TCGPara); override;
  43. procedure a_loadfpu_ref_cgpara(list: tasmlist; size: tcgsize; const ref: treference; const paraloc: TCGPara); override;
  44. procedure a_call_name(list: tasmlist; const s: string; weak : boolean); override;
  45. procedure a_call_reg(list: tasmlist; Reg: TRegister); override;
  46. procedure a_call_sym_pic(list: tasmlist; sym: tasmsymbol);
  47. { General purpose instructions }
  48. procedure a_op_const_reg(list: tasmlist; Op: TOpCG; size: tcgsize; a: tcgint; reg: TRegister); override;
  49. procedure a_op_reg_reg(list: tasmlist; Op: TOpCG; size: TCGSize; src, dst: TRegister); override;
  50. procedure a_op_const_reg_reg(list: tasmlist; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister); override;
  51. procedure a_op_reg_reg_reg(list: tasmlist; op: TOpCg; size: tcgsize; src1, src2, dst: tregister); override;
  52. procedure a_op_const_reg_reg_checkoverflow(list: tasmlist; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister; setflags: boolean; var ovloc: tlocation); override;
  53. procedure a_op_reg_reg_reg_checkoverflow(list: tasmlist; op: TOpCg; size: tcgsize; src1, src2, dst: tregister; setflags: boolean; var ovloc: tlocation); override;
  54. { move instructions }
  55. procedure a_load_const_reg(list: tasmlist; size: tcgsize; a: tcgint; reg: tregister); override;
  56. procedure a_load_const_ref(list: tasmlist; size: tcgsize; a: tcgint; const ref: TReference); override;
  57. procedure a_load_reg_ref(list: tasmlist; FromSize, ToSize: TCgSize; reg: TRegister; const ref: TReference); override;
  58. procedure a_load_ref_reg(list: tasmlist; FromSize, ToSize: TCgSize; const ref: TReference; reg: tregister); override;
  59. procedure a_load_reg_reg(list: tasmlist; FromSize, ToSize: TCgSize; reg1, reg2: tregister); override;
  60. procedure a_loadaddr_ref_reg(list: tasmlist; const ref: TReference; r: tregister); override;
  61. { fpu move instructions }
  62. procedure a_loadfpu_reg_reg(list: tasmlist; fromsize, tosize: tcgsize; reg1, reg2: tregister); override;
  63. procedure a_loadfpu_ref_reg(list: tasmlist; fromsize, tosize: tcgsize; const ref: TReference; reg: tregister); override;
  64. procedure a_loadfpu_reg_ref(list: tasmlist; fromsize, tosize: tcgsize; reg: tregister; const ref: TReference); override;
  65. { comparison operations }
  66. procedure a_cmp_const_reg_label(list: tasmlist; size: tcgsize; cmp_op: topcmp; a: tcgint; reg: tregister; l: tasmlabel); override;
  67. procedure a_cmp_reg_reg_label(list: tasmlist; size: tcgsize; cmp_op: topcmp; reg1, reg2: tregister; l: tasmlabel); override;
  68. procedure a_jmp_flags(list: tasmlist; const f: TResFlags; l: tasmlabel); override;
  69. procedure g_flags2reg(list: tasmlist; size: TCgSize; const f: TResFlags; reg: tregister); override;
  70. procedure a_jmp_always(List: tasmlist; l: TAsmLabel); override;
  71. procedure a_jmp_name(list: tasmlist; const s: string); override;
  72. procedure a_mul_reg_reg_pair(list: tasmlist; size: tcgsize; src1,src2,dstlo,dsthi: tregister); override;
  73. procedure g_overflowCheck(List: tasmlist; const Loc: TLocation; def: TDef); override;
  74. procedure g_overflowCheck_loc(List: tasmlist; const Loc: TLocation; def: TDef; ovloc: tlocation); override;
  75. procedure g_proc_entry(list: tasmlist; localsize: longint; nostackframe: boolean); override;
  76. procedure g_proc_exit(list: tasmlist; parasize: longint; nostackframe: boolean); override;
  77. procedure g_concatcopy(list: tasmlist; const Source, dest: treference; len: tcgint); override;
  78. procedure g_concatcopy_unaligned(list: tasmlist; const Source, dest: treference; len: tcgint); override;
  79. procedure g_concatcopy_move(list: tasmlist; const Source, dest: treference; len: tcgint);
  80. procedure g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: tcgint); override;
  81. procedure g_profilecode(list: TAsmList);override;
  82. end;
  83. {$ifndef mips64}
  84. TCg64MPSel = class(tcg64f32)
  85. public
  86. procedure a_load64_reg_ref(list: tasmlist; reg: tregister64; const ref: treference); override;
  87. procedure a_load64_ref_reg(list: tasmlist; const ref: treference; reg: tregister64); override;
  88. procedure a_load64_ref_cgpara(list: tasmlist; const r: treference; const paraloc: tcgpara); override;
  89. procedure a_op64_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; regsrc, regdst: TRegister64); override;
  90. procedure a_op64_const_reg(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regdst: TRegister64); override;
  91. procedure a_op64_const_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regsrc, regdst: tregister64); override;
  92. procedure a_op64_reg_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; regsrc1, regsrc2, regdst: tregister64); override;
  93. procedure a_op64_const_reg_reg_checkoverflow(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regsrc, regdst: tregister64; setflags: boolean; var ovloc: tlocation); override;
  94. procedure a_op64_reg_reg_reg_checkoverflow(list: tasmlist; op: TOpCG; size: tcgsize; regsrc1, regsrc2, regdst: tregister64; setflags: boolean; var ovloc: tlocation); override;
  95. end;
  96. {$endif mips64}
  97. procedure create_codegen;
  98. const
  99. TOpCmp2AsmCond : array[topcmp] of TAsmCond=(C_NONE,
  100. C_EQ,C_GT,C_LT,C_GE,C_LE,C_NE,C_LEU,C_LTU,C_GEU,C_GTU
  101. );
  102. implementation
  103. uses
  104. globals, verbose, systems, cutils,
  105. paramgr, fmodule,
  106. symtable, symsym,
  107. tgobj,
  108. procinfo, cpupi;
  109. const
  110. TOpcg2AsmOp: array[TOpCg] of TAsmOp = (
  111. A_NONE,A_NONE,A_ADDU,A_AND,A_NONE,A_NONE,A_MULT,A_MULTU,A_NONE,A_NONE,
  112. A_OR,A_SRAV,A_SLLV,A_SRLV,A_SUBU,A_XOR,A_NONE,A_NONE
  113. );
  114. procedure TCGMIPS.make_simple_ref(list: tasmlist; var ref: treference);
  115. var
  116. tmpreg, tmpreg1: tregister;
  117. tmpref: treference;
  118. base_replaced: boolean;
  119. begin
  120. { Enforce some discipline for callers:
  121. - gp is always implicit
  122. - reference is processed only once }
  123. if (ref.base=NR_GP) or (ref.index=NR_GP) then
  124. InternalError(2013022801);
  125. if (ref.refaddr<>addr_no) then
  126. InternalError(2013022802);
  127. { fixup base/index, if both are present then add them together }
  128. base_replaced:=false;
  129. tmpreg:=ref.base;
  130. if (tmpreg=NR_NO) then
  131. tmpreg:=ref.index
  132. else if (ref.index<>NR_NO) then
  133. begin
  134. tmpreg:=getintregister(list,OS_ADDR);
  135. list.concat(taicpu.op_reg_reg_reg(A_ADDU,tmpreg,ref.base,ref.index));
  136. base_replaced:=true;
  137. end;
  138. ref.base:=tmpreg;
  139. ref.index:=NR_NO;
  140. if (ref.symbol=nil) and
  141. (ref.offset>=simm16lo) and
  142. (ref.offset<=simm16hi-sizeof(pint)) then
  143. exit;
  144. { Symbol present or offset > 16bits }
  145. if assigned(ref.symbol) then
  146. begin
  147. ref.base:=getintregister(list,OS_ADDR);
  148. reference_reset_symbol(tmpref,ref.symbol,ref.offset,ref.alignment,ref.volatility);
  149. if (cs_create_pic in current_settings.moduleswitches) then
  150. begin
  151. if not (pi_needs_got in current_procinfo.flags) then
  152. InternalError(2013060102);
  153. { For PIC global symbols offset must be handled separately.
  154. Otherwise (non-PIC or local symbols) offset can be encoded
  155. into relocation even if exceeds 16 bits. }
  156. if (ref.symbol.bind<>AB_LOCAL) then
  157. tmpref.offset:=0;
  158. tmpref.refaddr:=addr_pic;
  159. tmpref.base:=NR_GP;
  160. list.concat(taicpu.op_reg_ref(A_LW,ref.base,tmpref));
  161. end
  162. else
  163. begin
  164. tmpref.refaddr:=addr_high;
  165. list.concat(taicpu.op_reg_ref(A_LUI,ref.base,tmpref));
  166. end;
  167. { Add original base/index, if any. }
  168. if (tmpreg<>NR_NO) then
  169. list.concat(taicpu.op_reg_reg_reg(A_ADDU,ref.base,tmpreg,ref.base));
  170. if (ref.symbol.bind=AB_LOCAL) or
  171. not (cs_create_pic in current_settings.moduleswitches) then
  172. begin
  173. ref.refaddr:=addr_low;
  174. exit;
  175. end;
  176. { PIC global symbol }
  177. ref.symbol:=nil;
  178. if (ref.offset>=simm16lo) and
  179. (ref.offset<=simm16hi-sizeof(pint)) then
  180. exit;
  181. { fallthrough to the case of large offset }
  182. end;
  183. tmpreg1:=getintregister(list,OS_INT);
  184. a_load_const_reg(list,OS_INT,ref.offset,tmpreg1);
  185. if (ref.base=NR_NO) then
  186. ref.base:=tmpreg1 { offset alone, weird but possible }
  187. else
  188. begin
  189. tmpreg:=ref.base;
  190. if (not base_replaced) then
  191. ref.base:=getintregister(list,OS_ADDR);
  192. list.concat(taicpu.op_reg_reg_reg(A_ADDU,ref.base,tmpreg,tmpreg1))
  193. end;
  194. ref.offset:=0;
  195. end;
  196. procedure TCGMIPS.handle_reg_const_reg(list: tasmlist; op: Tasmop; src: tregister; a: tcgint; dst: tregister);
  197. var
  198. tmpreg: tregister;
  199. op2: Tasmop;
  200. negate: boolean;
  201. begin
  202. case op of
  203. A_ADD,A_SUB:
  204. op2:=A_ADDI;
  205. A_ADDU,A_SUBU:
  206. op2:=A_ADDIU;
  207. else
  208. InternalError(2013052001);
  209. end;
  210. negate:=op in [A_SUB,A_SUBU];
  211. { subtraction is actually addition of negated value, so possible range is
  212. off by one (-32767..32768) }
  213. if (a < simm16lo+ord(negate)) or
  214. (a > simm16hi+ord(negate)) then
  215. begin
  216. tmpreg := GetIntRegister(list, OS_INT);
  217. a_load_const_reg(list, OS_INT, a, tmpreg);
  218. list.concat(taicpu.op_reg_reg_reg(op, dst, src, tmpreg));
  219. end
  220. else
  221. begin
  222. if negate then
  223. a:=-a;
  224. list.concat(taicpu.op_reg_reg_const(op2, dst, src, a));
  225. end;
  226. end;
  227. {****************************************************************************
  228. Assembler code
  229. ****************************************************************************}
  230. procedure TCGMIPS.init_register_allocators;
  231. begin
  232. inherited init_register_allocators;
  233. { Keep RS_R25, i.e. $t9 for PIC call }
  234. if (cs_create_pic in current_settings.moduleswitches) and assigned(current_procinfo) and
  235. (pi_needs_got in current_procinfo.flags) then
  236. begin
  237. current_procinfo.got := NR_GP;
  238. rg[R_INTREGISTER] := Trgintcpu.Create(R_INTREGISTER, R_SUBD,
  239. [RS_R2,RS_R3,RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,RS_R9,
  240. RS_R10,RS_R11,RS_R12,RS_R13,RS_R14,RS_R15,RS_R16,RS_R17,RS_R18,RS_R19,
  241. RS_R20,RS_R21,RS_R22,RS_R23,RS_R24{,RS_R25}],
  242. first_int_imreg, []);
  243. end
  244. else
  245. rg[R_INTREGISTER] := trgintcpu.Create(R_INTREGISTER, R_SUBD,
  246. [RS_R2,RS_R3,RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,RS_R9,
  247. RS_R10,RS_R11,RS_R12,RS_R13,RS_R14,RS_R15,RS_R16,RS_R17,RS_R18,RS_R19,
  248. RS_R20,RS_R21,RS_R22,RS_R23,RS_R24{,RS_R25}],
  249. first_int_imreg, []);
  250. {
  251. rg[R_FPUREGISTER] := trgcpu.Create(R_FPUREGISTER, R_SUBFS,
  252. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,
  253. RS_F8,RS_F9,RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15,
  254. RS_F16,RS_F17,RS_F18,RS_F19,RS_F20,RS_F21,RS_F22,RS_F23,
  255. RS_F24,RS_F25,RS_F26,RS_F27,RS_F28,RS_F29,RS_F30,RS_F31],
  256. first_fpu_imreg, []);
  257. }
  258. rg[R_FPUREGISTER] := trgcpu.Create(R_FPUREGISTER, R_SUBFS,
  259. [RS_F0,RS_F2,RS_F4,RS_F6, RS_F8,RS_F10,RS_F12,RS_F14,
  260. RS_F16,RS_F18,RS_F20,RS_F22, RS_F24,RS_F26,RS_F28,RS_F30],
  261. first_fpu_imreg, []);
  262. end;
  263. procedure TCGMIPS.done_register_allocators;
  264. begin
  265. rg[R_INTREGISTER].Free;
  266. rg[R_FPUREGISTER].Free;
  267. inherited done_register_allocators;
  268. end;
  269. procedure TCGMIPS.a_loadfpu_ref_cgpara(list: tasmlist; size: tcgsize; const ref: treference; const paraloc: TCGPara);
  270. var
  271. href, href2: treference;
  272. hloc: pcgparalocation;
  273. begin
  274. { TODO: inherited cannot deal with individual locations for each of OS_32 registers.
  275. Must change parameter management to allocate a single 64-bit register pair,
  276. then this method can be removed. }
  277. href := ref;
  278. hloc := paraloc.location;
  279. while assigned(hloc) do
  280. begin
  281. paramanager.allocparaloc(list,hloc);
  282. case hloc^.loc of
  283. LOC_REGISTER:
  284. a_load_ref_reg(list, hloc^.size, hloc^.size, href, hloc^.Register);
  285. LOC_FPUREGISTER,LOC_CFPUREGISTER :
  286. a_loadfpu_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  287. LOC_REFERENCE:
  288. begin
  289. paraloc.check_simple_location;
  290. reference_reset_base(href2,paraloc.location^.reference.index,paraloc.location^.reference.offset,ctempposinvalid,paraloc.alignment,[]);
  291. { concatcopy should choose the best way to copy the data }
  292. g_concatcopy(list,ref,href2,tcgsize2size[size]);
  293. end;
  294. else
  295. internalerror(200408241);
  296. end;
  297. Inc(href.offset, tcgsize2size[hloc^.size]);
  298. hloc := hloc^.Next;
  299. end;
  300. end;
  301. procedure TCGMIPS.a_loadfpu_reg_cgpara(list: tasmlist; size: tcgsize; const r: tregister; const paraloc: TCGPara);
  302. var
  303. href: treference;
  304. begin
  305. if paraloc.Location^.next=nil then
  306. begin
  307. inherited a_loadfpu_reg_cgpara(list,size,r,paraloc);
  308. exit;
  309. end;
  310. tg.GetTemp(list, TCGSize2Size[size], TCGSize2Size[size], tt_normal, href);
  311. a_loadfpu_reg_ref(list, size, size, r, href);
  312. a_loadfpu_ref_cgpara(list, size, href, paraloc);
  313. tg.Ungettemp(list, href);
  314. end;
  315. procedure TCGMIPS.a_call_sym_pic(list: tasmlist; sym: tasmsymbol);
  316. var
  317. href: treference;
  318. begin
  319. reference_reset_symbol(href,sym,0,sizeof(aint),[]);
  320. if (sym.bind=AB_LOCAL) then
  321. href.refaddr:=addr_pic
  322. else
  323. href.refaddr:=addr_pic_call16;
  324. href.base:=NR_GP;
  325. list.concat(taicpu.op_reg_ref(A_LW,NR_PIC_FUNC,href));
  326. if (sym.bind=AB_LOCAL) then
  327. begin
  328. href.refaddr:=addr_low;
  329. href.base:=NR_NO;
  330. list.concat(taicpu.op_reg_ref(A_ADDIU,NR_PIC_FUNC,href));
  331. end;
  332. list.concat(taicpu.op_reg(A_JALR,NR_PIC_FUNC));
  333. { Delay slot }
  334. list.concat(taicpu.op_none(A_NOP));
  335. { Restore GP if in PIC mode }
  336. if (cs_create_pic in current_settings.moduleswitches) then
  337. begin
  338. if tcpuprocinfo(current_procinfo).save_gp_ref.offset=0 then
  339. InternalError(2013071001);
  340. list.concat(taicpu.op_reg_ref(A_LW,NR_GP,tcpuprocinfo(current_procinfo).save_gp_ref));
  341. end;
  342. end;
  343. procedure TCGMIPS.a_call_name(list: tasmlist; const s: string; weak: boolean);
  344. var
  345. sym: tasmsymbol;
  346. begin
  347. if assigned(current_procinfo) and
  348. not (pi_do_call in current_procinfo.flags) then
  349. InternalError(2013022101);
  350. if weak then
  351. sym:=current_asmdata.WeakRefAsmSymbol(s,AT_FUNCTION)
  352. else
  353. sym:=current_asmdata.RefAsmSymbol(s,AT_FUNCTION);
  354. if (cs_create_pic in current_settings.moduleswitches) then
  355. a_call_sym_pic(list,sym)
  356. else
  357. begin
  358. list.concat(taicpu.op_sym(A_JAL,sym));
  359. { Delay slot }
  360. list.concat(taicpu.op_none(A_NOP));
  361. end;
  362. end;
  363. procedure TCGMIPS.a_call_reg(list: tasmlist; Reg: TRegister);
  364. begin
  365. if assigned(current_procinfo) and
  366. not (pi_do_call in current_procinfo.flags) then
  367. InternalError(2013022102);
  368. if (Reg <> NR_PIC_FUNC) then
  369. list.concat(taicpu.op_reg_reg(A_MOVE,NR_PIC_FUNC,reg));
  370. list.concat(taicpu.op_reg(A_JALR,NR_PIC_FUNC));
  371. { Delay slot }
  372. list.concat(taicpu.op_none(A_NOP));
  373. { Restore GP if in PIC mode }
  374. if (cs_create_pic in current_settings.moduleswitches) then
  375. begin
  376. if tcpuprocinfo(current_procinfo).save_gp_ref.offset=0 then
  377. InternalError(2013071002);
  378. list.concat(taicpu.op_reg_ref(A_LW,NR_GP,tcpuprocinfo(current_procinfo).save_gp_ref));
  379. end;
  380. end;
  381. {********************** load instructions ********************}
  382. procedure TCGMIPS.a_load_const_reg(list: tasmlist; size: TCGSize; a: tcgint; reg: TRegister);
  383. begin
  384. if (a = 0) then
  385. a_load_reg_reg(list, OS_INT, OS_INT, NR_R0, reg)
  386. else if (a >= simm16lo) and (a <= simm16hi) then
  387. list.concat(taicpu.op_reg_reg_const(A_ADDIU, reg, NR_R0, a))
  388. else if (a>=0) and (a <= 65535) then
  389. list.concat(taicpu.op_reg_reg_const(A_ORI, reg, NR_R0, a))
  390. else
  391. begin
  392. list.concat(taicpu.op_reg_const(A_LUI, reg, aint(a) shr 16));
  393. if (a and aint($FFFF))<>0 then
  394. list.concat(taicpu.op_reg_reg_const(A_ORI,reg,reg,a and aint($FFFF)));
  395. end;
  396. end;
  397. procedure TCGMIPS.a_load_const_ref(list: tasmlist; size: tcgsize; a: tcgint; const ref: TReference);
  398. begin
  399. if a = 0 then
  400. a_load_reg_ref(list, size, size, NR_R0, ref)
  401. else
  402. inherited a_load_const_ref(list, size, a, ref);
  403. end;
  404. procedure TCGMIPS.a_load_reg_ref(list: tasmlist; FromSize, ToSize: TCGSize; reg: tregister; const Ref: TReference);
  405. var
  406. op: tasmop;
  407. href: treference;
  408. begin
  409. if (TCGSize2Size[fromsize] < TCGSize2Size[tosize]) then
  410. a_load_reg_reg(list,fromsize,tosize,reg,reg);
  411. case tosize of
  412. OS_8,
  413. OS_S8:
  414. Op := A_SB;
  415. OS_16,
  416. OS_S16:
  417. Op := A_SH;
  418. OS_32,
  419. OS_S32:
  420. Op := A_SW;
  421. else
  422. InternalError(2002122100);
  423. end;
  424. href:=ref;
  425. make_simple_ref(list,href);
  426. list.concat(taicpu.op_reg_ref(op,reg,href));
  427. end;
  428. procedure TCGMIPS.a_load_ref_reg(list: tasmlist; FromSize, ToSize: TCgSize; const ref: TReference; reg: tregister);
  429. var
  430. op: tasmop;
  431. href: treference;
  432. begin
  433. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  434. fromsize := tosize;
  435. case fromsize of
  436. OS_S8:
  437. Op := A_LB;{Load Signed Byte}
  438. OS_8:
  439. Op := A_LBU;{Load Unsigned Byte}
  440. OS_S16:
  441. Op := A_LH;{Load Signed Halfword}
  442. OS_16:
  443. Op := A_LHU;{Load Unsigned Halfword}
  444. OS_S32:
  445. Op := A_LW;{Load Word}
  446. OS_32:
  447. Op := A_LW;//A_LWU;{Load Unsigned Word}
  448. OS_S64,
  449. OS_64:
  450. Op := A_LD;{Load a Long Word}
  451. else
  452. InternalError(2002122101);
  453. end;
  454. href:=ref;
  455. make_simple_ref(list,href);
  456. list.concat(taicpu.op_reg_ref(op,reg,href));
  457. if (fromsize=OS_S8) and (tosize=OS_16) then
  458. a_load_reg_reg(list,fromsize,tosize,reg,reg);
  459. end;
  460. procedure TCGMIPS.a_load_reg_reg(list: tasmlist; fromsize, tosize: tcgsize; reg1, reg2: tregister);
  461. var
  462. instr: taicpu;
  463. done: boolean;
  464. begin
  465. if (tcgsize2size[tosize] < tcgsize2size[fromsize]) or
  466. (
  467. (tcgsize2size[tosize] = tcgsize2size[fromsize]) and (tosize <> fromsize)
  468. ) or ((fromsize = OS_S8) and
  469. (tosize = OS_16)) then
  470. begin
  471. done:=true;
  472. case tosize of
  473. OS_8:
  474. list.concat(taicpu.op_reg_reg_const(A_ANDI, reg2, reg1, $ff));
  475. OS_16:
  476. list.concat(taicpu.op_reg_reg_const(A_ANDI, reg2, reg1, $ffff));
  477. OS_32,
  478. OS_S32:
  479. done:=false;
  480. OS_S8:
  481. begin
  482. if (CPUMIPS_HAS_ISA32R2 in cpu_capabilities[current_settings.cputype]) then
  483. list.concat(taicpu.op_reg_reg(A_SEB,reg2,reg1))
  484. else
  485. begin
  486. list.concat(taicpu.op_reg_reg_const(A_SLL, reg2, reg1, 24));
  487. list.concat(taicpu.op_reg_reg_const(A_SRA, reg2, reg2, 24));
  488. end;
  489. end;
  490. OS_S16:
  491. begin
  492. if (CPUMIPS_HAS_ISA32R2 in cpu_capabilities[current_settings.cputype]) then
  493. list.concat(taicpu.op_reg_reg(A_SEH,reg2,reg1))
  494. else
  495. begin
  496. list.concat(taicpu.op_reg_reg_const(A_SLL, reg2, reg1, 16));
  497. list.concat(taicpu.op_reg_reg_const(A_SRA, reg2, reg2, 16));
  498. end;
  499. end;
  500. else
  501. internalerror(2002090901);
  502. end;
  503. end
  504. else
  505. done:=false;
  506. if (not done) and (reg1 <> reg2) then
  507. begin
  508. { same size, only a register mov required }
  509. instr := taicpu.op_reg_reg(A_MOVE, reg2, reg1);
  510. list.Concat(instr);
  511. { Notify the register allocator that we have written a move instruction so
  512. it can try to eliminate it. }
  513. add_move_instruction(instr);
  514. end;
  515. end;
  516. procedure TCGMIPS.a_loadaddr_ref_reg(list: tasmlist; const ref: TReference; r: tregister);
  517. var
  518. href: treference;
  519. hreg: tregister;
  520. begin
  521. { Enforce some discipline for callers:
  522. - reference must be a "raw" one and not use gp }
  523. if (ref.base=NR_GP) or (ref.index=NR_GP) then
  524. InternalError(2013022803);
  525. if (ref.refaddr<>addr_no) then
  526. InternalError(2013022804);
  527. if (ref.base=NR_NO) and (ref.index<>NR_NO) then
  528. InternalError(200306171);
  529. if (ref.symbol=nil) then
  530. begin
  531. if (ref.base<>NR_NO) then
  532. begin
  533. if (ref.offset<simm16lo) or (ref.offset>simm16hi) then
  534. begin
  535. hreg:=getintregister(list,OS_INT);
  536. a_load_const_reg(list,OS_INT,ref.offset,hreg);
  537. list.concat(taicpu.op_reg_reg_reg(A_ADDU,r,ref.base,hreg));
  538. end
  539. else if (ref.offset<>0) then
  540. list.concat(taicpu.op_reg_reg_const(A_ADDIU,r,ref.base,ref.offset))
  541. else
  542. a_load_reg_reg(list,OS_INT,OS_INT,ref.base,r); { emit optimizable move }
  543. if (ref.index<>NR_NO) then
  544. list.concat(taicpu.op_reg_reg_reg(A_ADDU,r,r,ref.index));
  545. end
  546. else
  547. a_load_const_reg(list,OS_INT,ref.offset,r);
  548. exit;
  549. end;
  550. reference_reset_symbol(href,ref.symbol,ref.offset,ref.alignment,ref.volatility);
  551. if (cs_create_pic in current_settings.moduleswitches) then
  552. begin
  553. if not (pi_needs_got in current_procinfo.flags) then
  554. InternalError(2013060103);
  555. { For PIC global symbols offset must be handled separately.
  556. Otherwise (non-PIC or local symbols) offset can be encoded
  557. into relocation even if exceeds 16 bits. }
  558. if (href.symbol.bind<>AB_LOCAL) then
  559. href.offset:=0;
  560. href.refaddr:=addr_pic;
  561. href.base:=NR_GP;
  562. list.concat(taicpu.op_reg_ref(A_LW,r,href));
  563. end
  564. else
  565. begin
  566. href.refaddr:=addr_high;
  567. list.concat(taicpu.op_reg_ref(A_LUI,r,href));
  568. end;
  569. { Add original base/index, if any. }
  570. if (ref.base<>NR_NO) then
  571. list.concat(taicpu.op_reg_reg_reg(A_ADDU,r,r,ref.base));
  572. if (ref.index<>NR_NO) then
  573. list.concat(taicpu.op_reg_reg_reg(A_ADDU,r,r,ref.index));
  574. { add low part if necessary }
  575. if (ref.symbol.bind=AB_LOCAL) or
  576. not (cs_create_pic in current_settings.moduleswitches) then
  577. begin
  578. href.refaddr:=addr_low;
  579. href.base:=NR_NO;
  580. list.concat(taicpu.op_reg_reg_ref(A_ADDIU,r,r,href));
  581. exit;
  582. end;
  583. if (ref.offset<simm16lo) or (ref.offset>simm16hi) then
  584. begin
  585. hreg:=getintregister(list,OS_INT);
  586. a_load_const_reg(list,OS_INT,ref.offset,hreg);
  587. list.concat(taicpu.op_reg_reg_reg(A_ADDU,r,r,hreg));
  588. end
  589. else if (ref.offset<>0) then
  590. list.concat(taicpu.op_reg_reg_const(A_ADDIU,r,r,ref.offset));
  591. end;
  592. procedure TCGMIPS.a_loadfpu_reg_reg(list: tasmlist; fromsize, tosize: tcgsize; reg1, reg2: tregister);
  593. const
  594. FpuMovInstr: array[OS_F32..OS_F64,OS_F32..OS_F64] of TAsmOp =
  595. ((A_MOV_S, A_CVT_D_S),(A_CVT_S_D,A_MOV_D));
  596. var
  597. instr: taicpu;
  598. begin
  599. if (reg1 <> reg2) or (fromsize<>tosize) then
  600. begin
  601. instr := taicpu.op_reg_reg(fpumovinstr[fromsize,tosize], reg2, reg1);
  602. list.Concat(instr);
  603. { Notify the register allocator that we have written a move instruction so
  604. it can try to eliminate it. }
  605. if (fromsize=tosize) then
  606. add_move_instruction(instr);
  607. end;
  608. end;
  609. procedure TCGMIPS.a_loadfpu_ref_reg(list: tasmlist; fromsize, tosize: tcgsize; const ref: TReference; reg: tregister);
  610. var
  611. href: TReference;
  612. begin
  613. href:=ref;
  614. make_simple_ref(list,href);
  615. case fromsize of
  616. OS_F32:
  617. list.concat(taicpu.op_reg_ref(A_LWC1,reg,href));
  618. OS_F64:
  619. list.concat(taicpu.op_reg_ref(A_LDC1,reg,href));
  620. else
  621. InternalError(2007042701);
  622. end;
  623. if tosize<>fromsize then
  624. a_loadfpu_reg_reg(list,fromsize,tosize,reg,reg);
  625. end;
  626. procedure TCGMIPS.a_loadfpu_reg_ref(list: tasmlist; fromsize, tosize: tcgsize; reg: tregister; const ref: TReference);
  627. var
  628. href: TReference;
  629. begin
  630. if tosize<>fromsize then
  631. a_loadfpu_reg_reg(list,fromsize,tosize,reg,reg);
  632. href:=ref;
  633. make_simple_ref(list,href);
  634. case tosize of
  635. OS_F32:
  636. list.concat(taicpu.op_reg_ref(A_SWC1,reg,href));
  637. OS_F64:
  638. list.concat(taicpu.op_reg_ref(A_SDC1,reg,href));
  639. else
  640. InternalError(2007042702);
  641. end;
  642. end;
  643. procedure TCGMIPS.maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  644. const
  645. overflowops = [OP_MUL,OP_SHL,OP_ADD,OP_SUB,OP_NOT,OP_NEG];
  646. begin
  647. if (op in overflowops) and
  648. (size in [OS_8,OS_S8,OS_16,OS_S16]) then
  649. a_load_reg_reg(list,OS_32,size,dst,dst);
  650. end;
  651. procedure TCGMIPS.overflowcheck_internal(list: tasmlist; arg1, arg2: tregister);
  652. var
  653. carry, hreg: tregister;
  654. begin
  655. if (arg1=arg2) then
  656. InternalError(2013050501);
  657. carry:=GetIntRegister(list,OS_INT);
  658. hreg:=GetIntRegister(list,OS_INT);
  659. list.concat(taicpu.op_reg_reg_reg(A_SLTU,carry,arg1,arg2));
  660. { if carry<>0, this will cause hardware overflow interrupt }
  661. a_load_const_reg(list,OS_INT,$80000000,hreg);
  662. list.concat(taicpu.op_reg_reg_reg(A_SUB,hreg,hreg,carry));
  663. end;
  664. const
  665. ops_add: array[boolean] of TAsmOp = (A_ADDU, A_ADD);
  666. ops_sub: array[boolean] of TAsmOp = (A_SUBU, A_SUB);
  667. ops_slt: array[boolean] of TAsmOp = (A_SLTU, A_SLT);
  668. ops_slti: array[boolean] of TAsmOp = (A_SLTIU, A_SLTI);
  669. ops_and: array[boolean] of TAsmOp = (A_AND, A_ANDI);
  670. ops_or: array[boolean] of TAsmOp = (A_OR, A_ORI);
  671. ops_xor: array[boolean] of TasmOp = (A_XOR, A_XORI);
  672. procedure TCGMIPS.a_op_const_reg(list: tasmlist; Op: TOpCG; size: tcgsize; a: tcgint; reg: TRegister);
  673. begin
  674. optimize_op_const(size,op,a);
  675. case op of
  676. OP_NONE:
  677. exit;
  678. OP_MOVE:
  679. a_load_const_reg(list,size,a,reg);
  680. OP_NEG,OP_NOT:
  681. internalerror(200306011);
  682. else
  683. a_op_const_reg_reg(list,op,size,a,reg,reg);
  684. end;
  685. end;
  686. procedure TCGMIPS.a_op_reg_reg(list: tasmlist; Op: TOpCG; size: TCGSize; src, dst: TRegister);
  687. begin
  688. case Op of
  689. OP_NEG:
  690. list.concat(taicpu.op_reg_reg_reg(A_SUBU, dst, NR_R0, src));
  691. OP_NOT:
  692. list.concat(taicpu.op_reg_reg_reg(A_NOR, dst, NR_R0, src));
  693. OP_IMUL,OP_MUL:
  694. begin
  695. list.concat(taicpu.op_reg_reg(TOpcg2AsmOp[op], dst, src));
  696. list.concat(taicpu.op_reg(A_MFLO, dst));
  697. end;
  698. else
  699. a_op_reg_reg_reg(list, op, size, src, dst, dst);
  700. exit;
  701. end;
  702. maybeadjustresult(list,op,size,dst);
  703. end;
  704. procedure TCGMIPS.a_op_const_reg_reg(list: tasmlist; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister);
  705. var
  706. l: TLocation;
  707. begin
  708. a_op_const_reg_reg_checkoverflow(list, op, size, a, src, dst, false, l);
  709. end;
  710. procedure TCGMIPS.a_op_reg_reg_reg(list: tasmlist; op: TOpCg; size: tcgsize; src1, src2, dst: tregister);
  711. begin
  712. if (TOpcg2AsmOp[op]=A_NONE) then
  713. InternalError(2013070305);
  714. if (op=OP_SAR) then
  715. begin
  716. if (size in [OS_S8,OS_S16]) then
  717. begin
  718. { Sign-extend before shiting }
  719. list.concat(taicpu.op_reg_reg_const(A_SLL, dst, src2, 32-(tcgsize2size[size]*8)));
  720. list.concat(taicpu.op_reg_reg_const(A_SRA, dst, dst, 32-(tcgsize2size[size]*8)));
  721. src2:=dst;
  722. end
  723. else if not (size in [OS_32,OS_S32]) then
  724. InternalError(2013070306);
  725. end;
  726. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op], dst, src2, src1));
  727. maybeadjustresult(list,op,size,dst);
  728. end;
  729. procedure TCGMIPS.a_op_const_reg_reg_checkoverflow(list: tasmlist; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister; setflags: boolean; var ovloc: tlocation);
  730. var
  731. signed,immed: boolean;
  732. hreg: TRegister;
  733. asmop: TAsmOp;
  734. begin
  735. a:=aint(a);
  736. ovloc.loc := LOC_VOID;
  737. optimize_op_const(size,op,a);
  738. signed:=(size in [OS_S8,OS_S16,OS_S32]);
  739. if (setflags and (not signed) and (src=dst) and (op in [OP_ADD,OP_SUB])) then
  740. hreg:=GetIntRegister(list,OS_INT)
  741. else
  742. hreg:=dst;
  743. case op of
  744. OP_NONE:
  745. a_load_reg_reg(list,size,size,src,dst);
  746. OP_MOVE:
  747. a_load_const_reg(list,size,a,dst);
  748. OP_ADD:
  749. begin
  750. handle_reg_const_reg(list,ops_add[setflags and signed],src,a,hreg);
  751. if setflags and (not signed) then
  752. overflowcheck_internal(list,hreg,src);
  753. { does nothing if hreg=dst }
  754. a_load_reg_reg(list,OS_INT,OS_INT,hreg,dst);
  755. end;
  756. OP_SUB:
  757. begin
  758. handle_reg_const_reg(list,ops_sub[setflags and signed],src,a,hreg);
  759. if setflags and (not signed) then
  760. overflowcheck_internal(list,src,hreg);
  761. a_load_reg_reg(list,OS_INT,OS_INT,hreg,dst);
  762. end;
  763. OP_MUL,OP_IMUL:
  764. begin
  765. hreg:=GetIntRegister(list,OS_INT);
  766. a_load_const_reg(list,OS_INT,a,hreg);
  767. a_op_reg_reg_reg_checkoverflow(list,op,size,src,hreg,dst,setflags,ovloc);
  768. exit;
  769. end;
  770. OP_AND,OP_OR,OP_XOR:
  771. begin
  772. { logical operations zero-extend, not sign-extend, the immediate }
  773. immed:=(a>=0) and (a<=65535);
  774. case op of
  775. OP_AND: asmop:=ops_and[immed];
  776. OP_OR: asmop:=ops_or[immed];
  777. OP_XOR: asmop:=ops_xor[immed];
  778. else
  779. InternalError(2013050401);
  780. end;
  781. if immed then
  782. list.concat(taicpu.op_reg_reg_const(asmop,dst,src,a))
  783. else
  784. begin
  785. hreg:=GetIntRegister(list,OS_INT);
  786. a_load_const_reg(list,OS_INT,a,hreg);
  787. list.concat(taicpu.op_reg_reg_reg(asmop,dst,src,hreg));
  788. end;
  789. end;
  790. OP_SHL:
  791. list.concat(taicpu.op_reg_reg_const(A_SLL,dst,src,a));
  792. OP_SHR:
  793. list.concat(taicpu.op_reg_reg_const(A_SRL,dst,src,a));
  794. OP_SAR:
  795. begin
  796. if (size in [OS_S8,OS_S16]) then
  797. begin
  798. list.concat(taicpu.op_reg_reg_const(A_SLL,dst,src,32-(tcgsize2size[size]*8)));
  799. inc(a,32-tcgsize2size[size]*8);
  800. src:=dst;
  801. end
  802. else if not (size in [OS_32,OS_S32]) then
  803. InternalError(2013070303);
  804. list.concat(taicpu.op_reg_reg_const(A_SRA,dst,src,a));
  805. end;
  806. else
  807. internalerror(2007012601);
  808. end;
  809. maybeadjustresult(list,op,size,dst);
  810. end;
  811. procedure TCGMIPS.a_op_reg_reg_reg_checkoverflow(list: tasmlist; op: TOpCg; size: tcgsize; src1, src2, dst: tregister; setflags: boolean; var ovloc: tlocation);
  812. var
  813. signed: boolean;
  814. hreg,hreg2: TRegister;
  815. hl: tasmlabel;
  816. begin
  817. ovloc.loc := LOC_VOID;
  818. signed:=(size in [OS_S8,OS_S16,OS_S32]);
  819. if (setflags and (not signed) and (src2=dst) and (op in [OP_ADD,OP_SUB])) then
  820. hreg:=GetIntRegister(list,OS_INT)
  821. else
  822. hreg:=dst;
  823. case op of
  824. OP_ADD:
  825. begin
  826. list.concat(taicpu.op_reg_reg_reg(ops_add[setflags and signed], hreg, src2, src1));
  827. if setflags and (not signed) then
  828. overflowcheck_internal(list, hreg, src2);
  829. a_load_reg_reg(list, OS_INT, OS_INT, hreg, dst);
  830. end;
  831. OP_SUB:
  832. begin
  833. list.concat(taicpu.op_reg_reg_reg(ops_sub[setflags and signed], hreg, src2, src1));
  834. if setflags and (not signed) then
  835. overflowcheck_internal(list, src2, hreg);
  836. a_load_reg_reg(list, OS_INT, OS_INT, hreg, dst);
  837. end;
  838. OP_MUL,OP_IMUL:
  839. begin
  840. if (CPUMIPS_HAS_ISA32R2 in cpu_capabilities[current_settings.cputype]) and
  841. (not setflags) then
  842. { NOTE: MUL is actually mips32r1 instruction; on older cores it is handled as macro }
  843. list.concat(taicpu.op_reg_reg_reg(A_MUL,dst,src2,src1))
  844. else
  845. begin
  846. list.concat(taicpu.op_reg_reg(TOpCg2AsmOp[op], src2, src1));
  847. list.concat(taicpu.op_reg(A_MFLO, dst));
  848. if setflags then
  849. begin
  850. current_asmdata.getjumplabel(hl);
  851. hreg:=GetIntRegister(list,OS_INT);
  852. list.concat(taicpu.op_reg(A_MFHI,hreg));
  853. if (op=OP_IMUL) then
  854. begin
  855. hreg2:=GetIntRegister(list,OS_INT);
  856. list.concat(taicpu.op_reg_reg_const(A_SRA,hreg2,dst,31));
  857. a_cmp_reg_reg_label(list,OS_INT,OC_EQ,hreg2,hreg,hl);
  858. end
  859. else
  860. a_cmp_reg_reg_label(list,OS_INT,OC_EQ,hreg,NR_R0,hl);
  861. list.concat(taicpu.op_const(A_BREAK,6));
  862. a_label(list,hl);
  863. end;
  864. end;
  865. end;
  866. OP_AND,OP_OR,OP_XOR:
  867. begin
  868. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op], dst, src2, src1));
  869. end;
  870. else
  871. internalerror(2007012602);
  872. end;
  873. maybeadjustresult(list,op,size,dst);
  874. end;
  875. {*************** compare instructructions ****************}
  876. procedure TCGMIPS.a_cmp_const_reg_label(list: tasmlist; size: tcgsize; cmp_op: topcmp; a: tcgint; reg: tregister; l: tasmlabel);
  877. var
  878. tmpreg: tregister;
  879. begin
  880. if a = 0 then
  881. a_cmp_reg_reg_label(list,size,cmp_op,NR_R0,reg,l)
  882. else
  883. begin
  884. tmpreg := GetIntRegister(list,OS_INT);
  885. if (a>=simm16lo) and (a<=simm16hi) and
  886. (cmp_op in [OC_LT,OC_B,OC_GTE,OC_AE]) then
  887. begin
  888. list.concat(taicpu.op_reg_reg_const(ops_slti[cmp_op in [OC_LT,OC_GTE]],tmpreg,reg,a));
  889. if cmp_op in [OC_LT,OC_B] then
  890. a_cmp_reg_reg_label(list,size,OC_NE,NR_R0,tmpreg,l)
  891. else
  892. a_cmp_reg_reg_label(list,size,OC_EQ,NR_R0,tmpreg,l);
  893. end
  894. else
  895. begin
  896. a_load_const_reg(list,OS_INT,a,tmpreg);
  897. a_cmp_reg_reg_label(list, size, cmp_op, tmpreg, reg, l);
  898. end;
  899. end;
  900. end;
  901. const
  902. TOpCmp2AsmCond_z : array[OC_GT..OC_LTE] of TAsmCond=(
  903. C_GTZ,C_LTZ,C_GEZ,C_LEZ
  904. );
  905. TOpCmp2AsmCond_eqne: array[topcmp] of TAsmCond = (C_NONE,
  906. { eq gt lt gte lte ne }
  907. C_NONE, C_NE, C_NE, C_EQ, C_EQ, C_NONE,
  908. { be b ae a }
  909. C_EQ, C_NE, C_EQ, C_NE
  910. );
  911. procedure TCGMIPS.a_cmp_reg_reg_label(list: tasmlist; size: tcgsize; cmp_op: topcmp; reg1, reg2: tregister; l: tasmlabel);
  912. var
  913. ai : Taicpu;
  914. op: TAsmOp;
  915. hreg: TRegister;
  916. begin
  917. if not (cmp_op in [OC_EQ,OC_NE]) then
  918. begin
  919. if ((reg1=NR_R0) or (reg2=NR_R0)) and (cmp_op in [OC_GT,OC_LT,OC_GTE,OC_LTE]) then
  920. begin
  921. if (reg2=NR_R0) then
  922. begin
  923. ai:=taicpu.op_reg_sym(A_BC,reg1,l);
  924. ai.setcondition(TOpCmp2AsmCond_z[swap_opcmp(cmp_op)]);
  925. end
  926. else
  927. begin
  928. ai:=taicpu.op_reg_sym(A_BC,reg2,l);
  929. ai.setcondition(TOpCmp2AsmCond_z[cmp_op]);
  930. end;
  931. end
  932. else
  933. begin
  934. hreg:=GetIntRegister(list,OS_INT);
  935. op:=ops_slt[cmp_op in [OC_LT,OC_LTE,OC_GT,OC_GTE]];
  936. if (cmp_op in [OC_LTE,OC_GT,OC_BE,OC_A]) then { swap operands }
  937. list.concat(taicpu.op_reg_reg_reg(op,hreg,reg1,reg2))
  938. else
  939. list.concat(taicpu.op_reg_reg_reg(op,hreg,reg2,reg1));
  940. if (TOpCmp2AsmCond_eqne[cmp_op]=C_NONE) then
  941. InternalError(2013051501);
  942. ai:=taicpu.op_reg_reg_sym(A_BC,hreg,NR_R0,l);
  943. ai.SetCondition(TOpCmp2AsmCond_eqne[cmp_op]);
  944. end;
  945. end
  946. else
  947. begin
  948. ai:=taicpu.op_reg_reg_sym(A_BC,reg2,reg1,l);
  949. ai.SetCondition(TOpCmp2AsmCond[cmp_op]);
  950. end;
  951. list.concat(ai);
  952. { Delay slot }
  953. list.Concat(TAiCpu.Op_none(A_NOP));
  954. end;
  955. procedure TCGMIPS.a_jmp_always(List: tasmlist; l: TAsmLabel);
  956. var
  957. ai : Taicpu;
  958. begin
  959. ai := taicpu.op_sym(A_BA, l);
  960. list.concat(ai);
  961. { Delay slot }
  962. list.Concat(TAiCpu.Op_none(A_NOP));
  963. end;
  964. procedure TCGMIPS.a_jmp_name(list: tasmlist; const s: string);
  965. begin
  966. List.Concat(TAiCpu.op_sym(A_BA, current_asmdata.RefAsmSymbol(s,AT_FUNCTION)));
  967. { Delay slot }
  968. list.Concat(TAiCpu.Op_none(A_NOP));
  969. end;
  970. procedure TCGMIPS.a_jmp_flags(list: tasmlist; const f: TResFlags; l: tasmlabel);
  971. var
  972. ai: taicpu;
  973. begin
  974. case f.reg1 of
  975. NR_FCC0..NR_FCC7:
  976. begin
  977. if (f.reg1=NR_FCC0) then
  978. ai:=taicpu.op_sym(A_BC,l)
  979. else
  980. ai:=taicpu.op_reg_sym(A_BC,f.reg1,l);
  981. list.concat(ai);
  982. { delay slot }
  983. list.concat(taicpu.op_none(A_NOP));
  984. case f.cond of
  985. OC_NE: ai.SetCondition(C_COP1TRUE);
  986. OC_EQ: ai.SetCondition(C_COP1FALSE);
  987. else
  988. InternalError(2014082901);
  989. end;
  990. exit;
  991. end;
  992. else
  993. ;
  994. end;
  995. if f.use_const then
  996. a_cmp_const_reg_label(list,OS_INT,f.cond,f.value,f.reg1,l)
  997. else
  998. a_cmp_reg_reg_label(list,OS_INT,f.cond,f.reg2,f.reg1,l);
  999. end;
  1000. procedure TCGMIPS.g_flags2reg(list: tasmlist; size: tcgsize; const f: tresflags; reg: tregister);
  1001. var
  1002. left,right: tregister;
  1003. unsigned: boolean;
  1004. hl: tasmlabel;
  1005. begin
  1006. case f.reg1 of
  1007. NR_FCC0..NR_FCC7:
  1008. begin
  1009. if (current_settings.cputype>=cpu_mips4) then
  1010. begin
  1011. a_load_const_reg(list,size,1,reg);
  1012. case f.cond of
  1013. OC_NE: list.concat(taicpu.op_reg_reg_reg(A_MOVF,reg,NR_R0,f.reg1));
  1014. OC_EQ: list.concat(taicpu.op_reg_reg_reg(A_MOVT,reg,NR_R0,f.reg1));
  1015. else
  1016. InternalError(2014082902);
  1017. end;
  1018. end
  1019. else
  1020. begin
  1021. { TODO: still possible to do branchless by extracting appropriate bit from FCSR? }
  1022. current_asmdata.getjumplabel(hl);
  1023. a_load_const_reg(list,size,1,reg);
  1024. a_jmp_flags(list,f,hl);
  1025. a_load_const_reg(list,size,0,reg);
  1026. a_label(list,hl);
  1027. end;
  1028. exit;
  1029. end;
  1030. else
  1031. ;
  1032. end;
  1033. if (f.cond in [OC_EQ,OC_NE]) then
  1034. begin
  1035. left:=reg;
  1036. if f.use_const and (f.value>=0) and (f.value<=65535) then
  1037. begin
  1038. if (f.value<>0) then
  1039. list.concat(taicpu.op_reg_reg_const(A_XORI,reg,f.reg1,f.value))
  1040. else
  1041. left:=f.reg1;
  1042. end
  1043. else
  1044. begin
  1045. if f.use_const then
  1046. begin
  1047. right:=GetIntRegister(list,OS_INT);
  1048. a_load_const_reg(list,OS_INT,f.value,right);
  1049. end
  1050. else
  1051. right:=f.reg2;
  1052. list.concat(taicpu.op_reg_reg_reg(A_XOR,reg,f.reg1,right));
  1053. end;
  1054. if f.cond=OC_EQ then
  1055. list.concat(taicpu.op_reg_reg_const(A_SLTIU,reg,left,1))
  1056. else
  1057. list.concat(taicpu.op_reg_reg_reg(A_SLTU,reg,NR_R0,left));
  1058. end
  1059. else
  1060. begin
  1061. {
  1062. sle x,a,b --> slt x,b,a; xori x,x,1 immediate not possible (or must be at left)
  1063. sgt x,a,b --> slt x,b,a likewise
  1064. sge x,a,b --> slt x,a,b; xori x,x,1
  1065. slt x,a,b --> unchanged
  1066. }
  1067. unsigned:=f.cond in [OC_GT,OC_LT,OC_GTE,OC_LTE];
  1068. if (f.cond in [OC_GTE,OC_LT,OC_B,OC_AE]) and
  1069. f.use_const and
  1070. (f.value>=simm16lo) and
  1071. (f.value<=simm16hi) then
  1072. list.Concat(taicpu.op_reg_reg_const(ops_slti[unsigned],reg,f.reg1,f.value))
  1073. else
  1074. begin
  1075. if f.use_const then
  1076. begin
  1077. if (f.value=0) then
  1078. right:=NR_R0
  1079. else
  1080. begin
  1081. right:=GetIntRegister(list,OS_INT);
  1082. a_load_const_reg(list,OS_INT,f.value,right);
  1083. end;
  1084. end
  1085. else
  1086. right:=f.reg2;
  1087. if (f.cond in [OC_LTE,OC_GT,OC_BE,OC_A]) then
  1088. list.Concat(taicpu.op_reg_reg_reg(ops_slt[unsigned],reg,right,f.reg1))
  1089. else
  1090. list.Concat(taicpu.op_reg_reg_reg(ops_slt[unsigned],reg,f.reg1,right));
  1091. end;
  1092. if (f.cond in [OC_LTE,OC_GTE,OC_BE,OC_AE]) then
  1093. list.Concat(taicpu.op_reg_reg_const(A_XORI,reg,reg,1));
  1094. end;
  1095. end;
  1096. procedure TCGMIPS.a_mul_reg_reg_pair(list: tasmlist; size: tcgsize; src1,src2,dstlo,dsthi: tregister);
  1097. var
  1098. asmop: tasmop;
  1099. begin
  1100. case size of
  1101. OS_32: asmop:=A_MULTU;
  1102. OS_S32: asmop:=A_MULT;
  1103. else
  1104. InternalError(2014060802);
  1105. end;
  1106. list.concat(taicpu.op_reg_reg(asmop,src1,src2));
  1107. if (dstlo<>NR_NO) then
  1108. list.concat(taicpu.op_reg(A_MFLO,dstlo));
  1109. if (dsthi<>NR_NO) then
  1110. list.concat(taicpu.op_reg(A_MFHI,dsthi));
  1111. end;
  1112. procedure TCGMIPS.g_overflowCheck(List: tasmlist; const Loc: TLocation; def: TDef);
  1113. begin
  1114. // this is an empty procedure
  1115. end;
  1116. procedure TCGMIPS.g_overflowCheck_loc(List: tasmlist; const Loc: TLocation; def: TDef; ovloc: tlocation);
  1117. begin
  1118. // this is an empty procedure
  1119. end;
  1120. { *********** entry/exit code and address loading ************ }
  1121. procedure FixupOffsets(p:TObject;arg:pointer);
  1122. var
  1123. sym: tabstractnormalvarsym absolute p;
  1124. begin
  1125. if (tsym(p).typ=paravarsym) and
  1126. (sym.localloc.loc=LOC_REFERENCE) and
  1127. (sym.localloc.reference.base=NR_FRAME_POINTER_REG) then
  1128. begin
  1129. sym.localloc.reference.base:=NR_STACK_POINTER_REG;
  1130. Inc(sym.localloc.reference.offset,PLongint(arg)^);
  1131. end;
  1132. end;
  1133. procedure TCGMIPS.g_proc_entry(list: tasmlist; localsize: longint; nostackframe: boolean);
  1134. var
  1135. lastintoffset,lastfpuoffset,
  1136. nextoffset : aint;
  1137. i : longint;
  1138. ra_save,framesave : taicpu;
  1139. fmask,mask : dword;
  1140. saveregs : tcpuregisterset;
  1141. href: treference;
  1142. reg : Tsuperregister;
  1143. helplist : TAsmList;
  1144. largeoffs : boolean;
  1145. begin
  1146. list.concat(tai_directive.create(asd_ent,current_procinfo.procdef.mangledname));
  1147. if nostackframe then
  1148. begin
  1149. list.concat(taicpu.op_none(A_P_SET_NOMIPS16));
  1150. list.concat(taicpu.op_none(A_P_SET_NOREORDER));
  1151. exit;
  1152. end;
  1153. helplist:=TAsmList.Create;
  1154. reference_reset(href,0,[]);
  1155. href.base:=NR_STACK_POINTER_REG;
  1156. fmask:=0;
  1157. nextoffset:=tcpuprocinfo(current_procinfo).floatregstart;
  1158. lastfpuoffset:=LocalSize;
  1159. for reg := RS_F0 to RS_F31 do { to check: what if F30 is double? }
  1160. begin
  1161. if reg in (rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall)) then
  1162. begin
  1163. fmask:=fmask or (longword(1) shl ord(reg));
  1164. href.offset:=nextoffset;
  1165. lastfpuoffset:=nextoffset;
  1166. helplist.concat(taicpu.op_reg_ref(A_SWC1,newreg(R_FPUREGISTER,reg,R_SUBFS),href));
  1167. inc(nextoffset,4);
  1168. { IEEE Double values are stored in floating point
  1169. register pairs f2X/f2X+1,
  1170. as the f2X+1 register is not correctly marked as used for now,
  1171. we simply assume it is also used if f2X is used
  1172. Should be fixed by a proper inclusion of f2X+1 into used_in_proc }
  1173. if (ord(reg)-ord(RS_F0)) mod 2 = 0 then
  1174. include(rg[R_FPUREGISTER].used_in_proc,succ(reg));
  1175. end;
  1176. end;
  1177. mask:=0;
  1178. nextoffset:=tcpuprocinfo(current_procinfo).intregstart;
  1179. saveregs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  1180. if (current_procinfo.flags*[pi_do_call,pi_is_assembler]<>[]) then
  1181. include(saveregs,RS_R31);
  1182. if (pi_needs_stackframe in current_procinfo.flags) then
  1183. include(saveregs,RS_FRAME_POINTER_REG);
  1184. lastintoffset:=LocalSize;
  1185. framesave:=nil;
  1186. ra_save:=nil;
  1187. for reg:=RS_R1 to RS_R31 do
  1188. begin
  1189. if reg in saveregs then
  1190. begin
  1191. mask:=mask or (longword(1) shl ord(reg));
  1192. href.offset:=nextoffset;
  1193. lastintoffset:=nextoffset;
  1194. if (reg=RS_FRAME_POINTER_REG) then
  1195. framesave:=taicpu.op_reg_ref(A_SW,newreg(R_INTREGISTER,reg,R_SUBWHOLE),href)
  1196. else if (reg=RS_R31) then
  1197. ra_save:=taicpu.op_reg_ref(A_SW,newreg(R_INTREGISTER,reg,R_SUBWHOLE),href)
  1198. else
  1199. helplist.concat(taicpu.op_reg_ref(A_SW,newreg(R_INTREGISTER,reg,R_SUBWHOLE),href));
  1200. inc(nextoffset,4);
  1201. end;
  1202. end;
  1203. //list.concat(Taicpu.Op_reg_reg_const(A_ADDIU,NR_FRAME_POINTER_REG,NR_STACK_POINTER_REG,current_procinfo.para_stack_size));
  1204. list.concat(Taicpu.op_none(A_P_SET_NOMIPS16));
  1205. list.concat(Taicpu.op_reg_const_reg(A_P_FRAME,current_procinfo.framepointer,LocalSize,NR_R31));
  1206. list.concat(Taicpu.op_const_const(A_P_MASK,aint(mask),-(LocalSize-lastintoffset)));
  1207. list.concat(Taicpu.op_const_const(A_P_FMASK,aint(Fmask),-(LocalSize-lastfpuoffset)));
  1208. list.concat(Taicpu.op_none(A_P_SET_NOREORDER));
  1209. if tcpuprocinfo(current_procinfo).setnoat then
  1210. list.concat(Taicpu.op_none(A_P_SET_NOAT));
  1211. if (cs_create_pic in current_settings.moduleswitches) and
  1212. (pi_needs_got in current_procinfo.flags) then
  1213. begin
  1214. list.concat(Taicpu.op_reg(A_P_CPLOAD,NR_PIC_FUNC));
  1215. end;
  1216. if (-LocalSize >= simm16lo) and (-LocalSize <= simm16hi) then
  1217. begin
  1218. list.concat(Taicpu.op_none(A_P_SET_NOMACRO));
  1219. list.concat(Taicpu.Op_reg_reg_const(A_ADDIU,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,-LocalSize));
  1220. if assigned(ra_save) then
  1221. list.concat(ra_save);
  1222. if assigned(framesave) then
  1223. begin
  1224. list.concat(framesave);
  1225. list.concat(Taicpu.op_reg_reg_const(A_ADDIU,NR_FRAME_POINTER_REG,
  1226. NR_STACK_POINTER_REG,LocalSize));
  1227. end;
  1228. end
  1229. else
  1230. begin
  1231. a_load_const_reg(list,OS_32,-LocalSize,NR_R9);
  1232. list.concat(Taicpu.Op_reg_reg_reg(A_ADDU,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R9));
  1233. if assigned(ra_save) then
  1234. list.concat(ra_save);
  1235. if assigned(framesave) then
  1236. begin
  1237. list.concat(framesave);
  1238. list.concat(Taicpu.op_reg_reg_reg(A_SUBU,NR_FRAME_POINTER_REG,
  1239. NR_STACK_POINTER_REG,NR_R9));
  1240. end;
  1241. { The instructions before are macros that can extend to multiple instructions,
  1242. the settings of R9 to -LocalSize surely does,
  1243. but the saving of RA and FP also might, and might
  1244. even use AT register, which is why we use R9 instead of AT here for -LocalSize }
  1245. list.concat(Taicpu.op_none(A_P_SET_NOMACRO));
  1246. end;
  1247. if (cs_create_pic in current_settings.moduleswitches) and
  1248. (pi_needs_got in current_procinfo.flags) then
  1249. begin
  1250. largeoffs:=(tcpuprocinfo(current_procinfo).save_gp_ref.offset>simm16hi);
  1251. if largeoffs then
  1252. list.concat(Taicpu.op_none(A_P_SET_MACRO));
  1253. list.concat(Taicpu.op_const(A_P_CPRESTORE,tcpuprocinfo(current_procinfo).save_gp_ref.offset));
  1254. if largeoffs then
  1255. list.concat(Taicpu.op_none(A_P_SET_NOMACRO));
  1256. end;
  1257. href.base:=NR_STACK_POINTER_REG;
  1258. for i:=0 to MIPS_MAX_REGISTERS_USED_IN_CALL-1 do
  1259. if tcpuprocinfo(current_procinfo).register_used[i] then
  1260. begin
  1261. reg:=parasupregs[i];
  1262. href.offset:=i*sizeof(aint)+LocalSize;
  1263. list.concat(taicpu.op_reg_ref(A_SW, newreg(R_INTREGISTER,reg,R_SUBWHOLE), href));
  1264. end;
  1265. list.concatList(helplist);
  1266. helplist.Free;
  1267. if current_procinfo.has_nestedprocs then
  1268. current_procinfo.procdef.parast.SymList.ForEachCall(@FixupOffsets,@LocalSize);
  1269. end;
  1270. procedure TCGMIPS.g_proc_exit(list: tasmlist; parasize: longint; nostackframe: boolean);
  1271. var
  1272. href : treference;
  1273. stacksize : aint;
  1274. saveregs : tcpuregisterset;
  1275. nextoffset : aint;
  1276. reg : Tsuperregister;
  1277. begin
  1278. stacksize:=current_procinfo.calc_stackframe_size;
  1279. if nostackframe then
  1280. begin
  1281. list.concat(taicpu.op_reg(A_JR, NR_R31));
  1282. list.concat(Taicpu.op_none(A_NOP));
  1283. list.concat(Taicpu.op_none(A_P_SET_MACRO));
  1284. list.concat(Taicpu.op_none(A_P_SET_REORDER));
  1285. end
  1286. else
  1287. begin
  1288. if tcpuprocinfo(current_procinfo).save_gp_ref.offset<>0 then
  1289. tg.ungettemp(list,tcpuprocinfo(current_procinfo).save_gp_ref);
  1290. reference_reset(href,0,[]);
  1291. href.base:=NR_STACK_POINTER_REG;
  1292. nextoffset:=tcpuprocinfo(current_procinfo).floatregstart;
  1293. for reg := RS_F0 to RS_F31 do
  1294. begin
  1295. if reg in (rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall)) then
  1296. begin
  1297. href.offset:=nextoffset;
  1298. list.concat(taicpu.op_reg_ref(A_LWC1,newreg(R_FPUREGISTER,reg,R_SUBFS),href));
  1299. inc(nextoffset,4);
  1300. end;
  1301. end;
  1302. nextoffset:=tcpuprocinfo(current_procinfo).intregstart;
  1303. saveregs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  1304. if (current_procinfo.flags*[pi_do_call,pi_is_assembler]<>[]) then
  1305. include(saveregs,RS_R31);
  1306. if (pi_needs_stackframe in current_procinfo.flags) then
  1307. include(saveregs,RS_FRAME_POINTER_REG);
  1308. // GP does not need to be restored on exit
  1309. for reg:=RS_R1 to RS_R31 do
  1310. begin
  1311. if reg in saveregs then
  1312. begin
  1313. href.offset:=nextoffset;
  1314. list.concat(taicpu.op_reg_ref(A_LW,newreg(R_INTREGISTER,reg,R_SUBWHOLE),href));
  1315. inc(nextoffset,sizeof(aint));
  1316. end;
  1317. end;
  1318. if (-stacksize >= simm16lo) and (-stacksize <= simm16hi) then
  1319. begin
  1320. list.concat(taicpu.op_reg(A_JR, NR_R31));
  1321. { correct stack pointer in the delay slot }
  1322. list.concat(Taicpu.Op_reg_reg_const(A_ADDIU, NR_STACK_POINTER_REG, NR_STACK_POINTER_REG, stacksize));
  1323. end
  1324. else
  1325. begin
  1326. a_load_const_reg(list,OS_32,stacksize,NR_R1);
  1327. list.concat(taicpu.op_reg(A_JR, NR_R31));
  1328. { correct stack pointer in the delay slot }
  1329. list.concat(taicpu.op_reg_reg_reg(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R1));
  1330. tcpuprocinfo(current_procinfo).setnoat:=true;
  1331. end;
  1332. list.concat(Taicpu.op_none(A_P_SET_MACRO));
  1333. list.concat(Taicpu.op_none(A_P_SET_REORDER));
  1334. end;
  1335. list.concat(tai_directive.create(asd_ent_end,current_procinfo.procdef.mangledname));
  1336. end;
  1337. { ************* concatcopy ************ }
  1338. procedure TCGMIPS.g_concatcopy_move(list: tasmlist; const Source, dest: treference; len: tcgint);
  1339. var
  1340. paraloc1, paraloc2, paraloc3: TCGPara;
  1341. pd: tprocdef;
  1342. begin
  1343. pd:=search_system_proc('MOVE');
  1344. paraloc1.init;
  1345. paraloc2.init;
  1346. paraloc3.init;
  1347. paramanager.getcgtempparaloc(list, pd, 1, paraloc1);
  1348. paramanager.getcgtempparaloc(list, pd, 2, paraloc2);
  1349. paramanager.getcgtempparaloc(list, pd, 3, paraloc3);
  1350. a_load_const_cgpara(list, OS_SINT, len, paraloc3);
  1351. a_loadaddr_ref_cgpara(list, dest, paraloc2);
  1352. a_loadaddr_ref_cgpara(list, Source, paraloc1);
  1353. paramanager.freecgpara(list, paraloc3);
  1354. paramanager.freecgpara(list, paraloc2);
  1355. paramanager.freecgpara(list, paraloc1);
  1356. alloccpuregisters(list, R_INTREGISTER, paramanager.get_volatile_registers_int(pocall_default));
  1357. alloccpuregisters(list, R_FPUREGISTER, paramanager.get_volatile_registers_fpu(pocall_default));
  1358. a_call_name(list, 'FPC_MOVE', false);
  1359. dealloccpuregisters(list, R_FPUREGISTER, paramanager.get_volatile_registers_fpu(pocall_default));
  1360. dealloccpuregisters(list, R_INTREGISTER, paramanager.get_volatile_registers_int(pocall_default));
  1361. paraloc3.done;
  1362. paraloc2.done;
  1363. paraloc1.done;
  1364. end;
  1365. procedure TCGMIPS.g_concatcopy(list: tasmlist; const Source, dest: treference; len: tcgint);
  1366. var
  1367. tmpreg1, hreg, countreg: TRegister;
  1368. src, dst: TReference;
  1369. lab: tasmlabel;
  1370. Count, count2: aint;
  1371. function reference_is_reusable(const ref: treference): boolean;
  1372. begin
  1373. result:=(ref.base<>NR_NO) and (ref.index=NR_NO) and
  1374. (ref.symbol=nil) and
  1375. (ref.offset>=simm16lo) and (ref.offset+len<=simm16hi);
  1376. end;
  1377. begin
  1378. if len > high(longint) then
  1379. internalerror(2002072704);
  1380. { A call (to FPC_MOVE) requires the outgoing parameter area to be properly
  1381. allocated on stack. This can only be done before tcpuprocinfo.set_first_temp_offset,
  1382. i.e. before secondpass. Other internal procedures request correct stack frame
  1383. by setting pi_do_call during firstpass, but for this particular one it is impossible.
  1384. Therefore, if the current procedure is a leaf one, we have to leave it that way. }
  1385. { anybody wants to determine a good value here :)? }
  1386. if (len > 100) and
  1387. assigned(current_procinfo) and
  1388. (pi_do_call in current_procinfo.flags) then
  1389. g_concatcopy_move(list, Source, dest, len)
  1390. else
  1391. begin
  1392. Count := len div 4;
  1393. if (count<=4) and reference_is_reusable(source) then
  1394. src:=source
  1395. else
  1396. begin
  1397. reference_reset(src,sizeof(aint),source.volatility);
  1398. { load the address of source into src.base }
  1399. src.base := GetAddressRegister(list);
  1400. a_loadaddr_ref_reg(list, Source, src.base);
  1401. end;
  1402. if (count<=4) and reference_is_reusable(dest) then
  1403. dst:=dest
  1404. else
  1405. begin
  1406. reference_reset(dst,sizeof(aint),dest.volatility);
  1407. { load the address of dest into dst.base }
  1408. dst.base := GetAddressRegister(list);
  1409. a_loadaddr_ref_reg(list, dest, dst.base);
  1410. end;
  1411. { generate a loop }
  1412. if Count > 4 then
  1413. begin
  1414. countreg := GetIntRegister(list, OS_INT);
  1415. tmpreg1 := GetIntRegister(list, OS_INT);
  1416. a_load_const_reg(list, OS_INT, Count, countreg);
  1417. current_asmdata.getjumplabel(lab);
  1418. a_label(list, lab);
  1419. list.concat(taicpu.op_reg_ref(A_LW, tmpreg1, src));
  1420. list.concat(taicpu.op_reg_ref(A_SW, tmpreg1, dst));
  1421. list.concat(taicpu.op_reg_reg_const(A_ADDIU, src.base, src.base, 4));
  1422. list.concat(taicpu.op_reg_reg_const(A_ADDIU, dst.base, dst.base, 4));
  1423. list.concat(taicpu.op_reg_reg_const(A_ADDIU, countreg, countreg, -1));
  1424. a_cmp_reg_reg_label(list,OS_INT,OC_GT,NR_R0,countreg,lab);
  1425. len := len mod 4;
  1426. end;
  1427. { unrolled loop }
  1428. Count := len div 4;
  1429. if Count > 0 then
  1430. begin
  1431. tmpreg1 := GetIntRegister(list, OS_INT);
  1432. for count2 := 1 to Count do
  1433. begin
  1434. list.concat(taicpu.op_reg_ref(A_LW, tmpreg1, src));
  1435. list.concat(taicpu.op_reg_ref(A_SW, tmpreg1, dst));
  1436. Inc(src.offset, 4);
  1437. Inc(dst.offset, 4);
  1438. end;
  1439. len := len mod 4;
  1440. end;
  1441. if (len and 4) <> 0 then
  1442. begin
  1443. hreg := GetIntRegister(list, OS_INT);
  1444. a_load_ref_reg(list, OS_32, OS_32, src, hreg);
  1445. a_load_reg_ref(list, OS_32, OS_32, hreg, dst);
  1446. Inc(src.offset, 4);
  1447. Inc(dst.offset, 4);
  1448. end;
  1449. { copy the leftovers }
  1450. if (len and 2) <> 0 then
  1451. begin
  1452. hreg := GetIntRegister(list, OS_INT);
  1453. a_load_ref_reg(list, OS_16, OS_16, src, hreg);
  1454. a_load_reg_ref(list, OS_16, OS_16, hreg, dst);
  1455. Inc(src.offset, 2);
  1456. Inc(dst.offset, 2);
  1457. end;
  1458. if (len and 1) <> 0 then
  1459. begin
  1460. hreg := GetIntRegister(list, OS_INT);
  1461. a_load_ref_reg(list, OS_8, OS_8, src, hreg);
  1462. a_load_reg_ref(list, OS_8, OS_8, hreg, dst);
  1463. end;
  1464. end;
  1465. end;
  1466. procedure TCGMIPS.g_concatcopy_unaligned(list: tasmlist; const Source, dest: treference; len: tcgint);
  1467. var
  1468. src, dst: TReference;
  1469. tmpreg1, countreg: TRegister;
  1470. i: aint;
  1471. lab: tasmlabel;
  1472. begin
  1473. if (len > 31) and
  1474. { see comment in g_concatcopy }
  1475. assigned(current_procinfo) and
  1476. (pi_do_call in current_procinfo.flags) then
  1477. g_concatcopy_move(list, Source, dest, len)
  1478. else
  1479. begin
  1480. reference_reset(src,sizeof(aint),source.volatility);
  1481. reference_reset(dst,sizeof(aint),dest.volatility);
  1482. { load the address of source into src.base }
  1483. src.base := GetAddressRegister(list);
  1484. a_loadaddr_ref_reg(list, Source, src.base);
  1485. { load the address of dest into dst.base }
  1486. dst.base := GetAddressRegister(list);
  1487. a_loadaddr_ref_reg(list, dest, dst.base);
  1488. { generate a loop }
  1489. if len > 4 then
  1490. begin
  1491. countreg := GetIntRegister(list, OS_INT);
  1492. tmpreg1 := GetIntRegister(list, OS_INT);
  1493. a_load_const_reg(list, OS_INT, len, countreg);
  1494. current_asmdata.getjumplabel(lab);
  1495. a_label(list, lab);
  1496. list.concat(taicpu.op_reg_ref(A_LBU, tmpreg1, src));
  1497. list.concat(taicpu.op_reg_ref(A_SB, tmpreg1, dst));
  1498. list.concat(taicpu.op_reg_reg_const(A_ADDIU, src.base, src.base, 1));
  1499. list.concat(taicpu.op_reg_reg_const(A_ADDIU, dst.base, dst.base, 1));
  1500. list.concat(taicpu.op_reg_reg_const(A_ADDIU, countreg, countreg, -1));
  1501. a_cmp_reg_reg_label(list,OS_INT,OC_GT,NR_R0,countreg,lab);
  1502. end
  1503. else
  1504. begin
  1505. { unrolled loop }
  1506. tmpreg1 := GetIntRegister(list, OS_INT);
  1507. for i := 1 to len do
  1508. begin
  1509. list.concat(taicpu.op_reg_ref(A_LBU, tmpreg1, src));
  1510. list.concat(taicpu.op_reg_ref(A_SB, tmpreg1, dst));
  1511. Inc(src.offset);
  1512. Inc(dst.offset);
  1513. end;
  1514. end;
  1515. end;
  1516. end;
  1517. procedure TCGMIPS.g_profilecode(list:TAsmList);
  1518. var
  1519. href: treference;
  1520. begin
  1521. if not (cs_create_pic in current_settings.moduleswitches) then
  1522. begin
  1523. reference_reset_symbol(href,current_asmdata.RefAsmSymbol('_gp',AT_DATA),0,sizeof(pint),[]);
  1524. a_loadaddr_ref_reg(list,href,NR_GP);
  1525. end;
  1526. list.concat(taicpu.op_reg_reg(A_MOVE,NR_R1,NR_RA));
  1527. list.concat(taicpu.op_reg_reg_const(A_ADDIU,NR_SP,NR_SP,-8));
  1528. a_call_sym_pic(list,current_asmdata.RefAsmSymbol('_mcount',AT_FUNCTION));
  1529. tcpuprocinfo(current_procinfo).setnoat:=true;
  1530. end;
  1531. procedure TCGMIPS.g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: tcgint);
  1532. begin
  1533. { This method is integrated into g_intf_wrapper and shouldn't be called separately }
  1534. InternalError(2013020102);
  1535. end;
  1536. {$ifndef mips64}
  1537. {****************************************************************************
  1538. TCG64_MIPSel
  1539. ****************************************************************************}
  1540. procedure TCg64MPSel.a_load64_reg_ref(list: tasmlist; reg: tregister64; const ref: treference);
  1541. var
  1542. tmpref: treference;
  1543. tmpreg: tregister;
  1544. begin
  1545. if target_info.endian = endian_big then
  1546. begin
  1547. tmpreg := reg.reglo;
  1548. reg.reglo := reg.reghi;
  1549. reg.reghi := tmpreg;
  1550. end;
  1551. tmpref := ref;
  1552. tcgmips(cg).make_simple_ref(list,tmpref);
  1553. list.concat(taicpu.op_reg_ref(A_SW,reg.reglo,tmpref));
  1554. Inc(tmpref.offset, 4);
  1555. list.concat(taicpu.op_reg_ref(A_SW,reg.reghi,tmpref));
  1556. end;
  1557. procedure TCg64MPSel.a_load64_ref_reg(list: tasmlist; const ref: treference; reg: tregister64);
  1558. var
  1559. tmpref: treference;
  1560. tmpreg: tregister;
  1561. begin
  1562. if target_info.endian = endian_big then
  1563. begin
  1564. tmpreg := reg.reglo;
  1565. reg.reglo := reg.reghi;
  1566. reg.reghi := tmpreg;
  1567. end;
  1568. tmpref := ref;
  1569. tcgmips(cg).make_simple_ref(list,tmpref);
  1570. list.concat(taicpu.op_reg_ref(A_LW,reg.reglo,tmpref));
  1571. Inc(tmpref.offset, 4);
  1572. list.concat(taicpu.op_reg_ref(A_LW,reg.reghi,tmpref));
  1573. end;
  1574. procedure TCg64MPSel.a_load64_ref_cgpara(list: tasmlist; const r: treference; const paraloc: tcgpara);
  1575. var
  1576. hreg64: tregister64;
  1577. begin
  1578. { Override this function to prevent loading the reference twice.
  1579. Use here some extra registers, but those are optimized away by the RA }
  1580. hreg64.reglo := cg.GetIntRegister(list, OS_S32);
  1581. hreg64.reghi := cg.GetIntRegister(list, OS_S32);
  1582. a_load64_ref_reg(list, r, hreg64);
  1583. a_load64_reg_cgpara(list, hreg64, paraloc);
  1584. end;
  1585. procedure TCg64MPSel.a_op64_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; regsrc, regdst: TRegister64);
  1586. var
  1587. tmpreg1: TRegister;
  1588. begin
  1589. case op of
  1590. OP_NEG:
  1591. begin
  1592. tmpreg1 := cg.GetIntRegister(list, OS_INT);
  1593. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reglo, NR_R0, regsrc.reglo));
  1594. list.concat(taicpu.op_reg_reg_reg(A_SLTU, tmpreg1, NR_R0, regdst.reglo));
  1595. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reghi, NR_R0, regsrc.reghi));
  1596. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reghi, regdst.reghi, tmpreg1));
  1597. end;
  1598. OP_NOT:
  1599. begin
  1600. list.concat(taicpu.op_reg_reg_reg(A_NOR, regdst.reglo, NR_R0, regsrc.reglo));
  1601. list.concat(taicpu.op_reg_reg_reg(A_NOR, regdst.reghi, NR_R0, regsrc.reghi));
  1602. end;
  1603. else
  1604. a_op64_reg_reg_reg(list,op,size,regsrc,regdst,regdst);
  1605. end;
  1606. end;
  1607. procedure TCg64MPSel.a_op64_const_reg(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regdst: TRegister64);
  1608. begin
  1609. a_op64_const_reg_reg(list, op, size, value, regdst, regdst);
  1610. end;
  1611. procedure TCg64MPSel.a_op64_const_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regsrc, regdst: tregister64);
  1612. var
  1613. l: tlocation;
  1614. begin
  1615. a_op64_const_reg_reg_checkoverflow(list, op, size, Value, regsrc, regdst, False, l);
  1616. end;
  1617. procedure TCg64MPSel.a_op64_reg_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; regsrc1, regsrc2, regdst: tregister64);
  1618. var
  1619. l: tlocation;
  1620. begin
  1621. a_op64_reg_reg_reg_checkoverflow(list, op, size, regsrc1, regsrc2, regdst, False, l);
  1622. end;
  1623. procedure TCg64MPSel.a_op64_const_reg_reg_checkoverflow(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regsrc, regdst: tregister64; setflags: boolean; var ovloc: tlocation);
  1624. var
  1625. tmplo,carry: TRegister;
  1626. hisize: tcgsize;
  1627. begin
  1628. carry:=NR_NO;
  1629. if (size in [OS_S64]) then
  1630. hisize:=OS_S32
  1631. else
  1632. hisize:=OS_32;
  1633. case op of
  1634. OP_AND,OP_OR,OP_XOR:
  1635. begin
  1636. cg.a_op_const_reg_reg(list,op,OS_32,aint(lo(value)),regsrc.reglo,regdst.reglo);
  1637. cg.a_op_const_reg_reg(list,op,OS_32,aint(hi(value)),regsrc.reghi,regdst.reghi);
  1638. end;
  1639. OP_ADD:
  1640. begin
  1641. if lo(value)<>0 then
  1642. begin
  1643. tmplo:=cg.GetIntRegister(list,OS_32);
  1644. carry:=cg.GetIntRegister(list,OS_32);
  1645. tcgmips(cg).handle_reg_const_reg(list,A_ADDU,regsrc.reglo,aint(lo(value)),tmplo);
  1646. list.concat(taicpu.op_reg_reg_reg(A_SLTU,carry,tmplo,regsrc.reglo));
  1647. cg.a_load_reg_reg(list,OS_32,OS_32,tmplo,regdst.reglo);
  1648. end
  1649. else
  1650. cg.a_load_reg_reg(list,OS_32,OS_32,regsrc.reglo,regdst.reglo);
  1651. { With overflow checking and unsigned args, this generates slighly suboptimal code
  1652. ($80000000 constant loaded twice). Other cases are fine. Getting it perfect does not
  1653. look worth the effort. }
  1654. cg.a_op_const_reg_reg_checkoverflow(list,OP_ADD,hisize,aint(hi(value)),regsrc.reghi,regdst.reghi,setflags,ovloc);
  1655. if carry<>NR_NO then
  1656. cg.a_op_reg_reg_reg_checkoverflow(list,OP_ADD,hisize,carry,regdst.reghi,regdst.reghi,setflags,ovloc);
  1657. end;
  1658. OP_SUB:
  1659. begin
  1660. carry:=NR_NO;
  1661. if lo(value)<>0 then
  1662. begin
  1663. tmplo:=cg.GetIntRegister(list,OS_32);
  1664. carry:=cg.GetIntRegister(list,OS_32);
  1665. tcgmips(cg).handle_reg_const_reg(list,A_SUBU,regsrc.reglo,aint(lo(value)),tmplo);
  1666. list.concat(taicpu.op_reg_reg_reg(A_SLTU,carry,regsrc.reglo,tmplo));
  1667. cg.a_load_reg_reg(list,OS_32,OS_32,tmplo,regdst.reglo);
  1668. end
  1669. else
  1670. cg.a_load_reg_reg(list,OS_32,OS_32,regsrc.reglo,regdst.reglo);
  1671. cg.a_op_const_reg_reg_checkoverflow(list,OP_SUB,hisize,aint(hi(value)),regsrc.reghi,regdst.reghi,setflags,ovloc);
  1672. if carry<>NR_NO then
  1673. cg.a_op_reg_reg_reg_checkoverflow(list,OP_SUB,hisize,carry,regdst.reghi,regdst.reghi,setflags,ovloc);
  1674. end;
  1675. else
  1676. InternalError(2013050301);
  1677. end;
  1678. end;
  1679. procedure TCg64MPSel.a_op64_reg_reg_reg_checkoverflow(list: tasmlist; op: TOpCG; size: tcgsize; regsrc1, regsrc2, regdst: tregister64; setflags: boolean; var ovloc: tlocation);
  1680. var
  1681. tmplo,tmphi,carry,hreg: TRegister;
  1682. signed: boolean;
  1683. begin
  1684. case op of
  1685. OP_ADD:
  1686. begin
  1687. signed:=(size in [OS_S64]);
  1688. tmplo := cg.GetIntRegister(list,OS_S32);
  1689. carry := cg.GetIntRegister(list,OS_S32);
  1690. // destreg.reglo could be regsrc1.reglo or regsrc2.reglo
  1691. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmplo, regsrc2.reglo, regsrc1.reglo));
  1692. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, tmplo, regsrc2.reglo));
  1693. cg.a_load_reg_reg(list,OS_INT,OS_INT,tmplo,regdst.reglo);
  1694. if signed or (not setflags) then
  1695. begin
  1696. list.concat(taicpu.op_reg_reg_reg(ops_add[setflags and signed], regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  1697. list.concat(taicpu.op_reg_reg_reg(ops_add[setflags and signed], regdst.reghi, regdst.reghi, carry));
  1698. end
  1699. else
  1700. begin
  1701. tmphi:=cg.GetIntRegister(list,OS_INT);
  1702. hreg:=cg.GetIntRegister(list,OS_INT);
  1703. cg.a_load_const_reg(list,OS_INT,$80000000,hreg);
  1704. // first add carry to one of the addends
  1705. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmphi, regsrc2.reghi, carry));
  1706. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, tmphi, regsrc2.reghi));
  1707. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  1708. // then add another addend
  1709. list.concat(taicpu.op_reg_reg_reg(A_ADDU, regdst.reghi, tmphi, regsrc1.reghi));
  1710. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, regdst.reghi, tmphi));
  1711. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  1712. end;
  1713. end;
  1714. OP_SUB:
  1715. begin
  1716. signed:=(size in [OS_S64]);
  1717. tmplo := cg.GetIntRegister(list,OS_S32);
  1718. carry := cg.GetIntRegister(list,OS_S32);
  1719. // destreg.reglo could be regsrc1.reglo or regsrc2.reglo
  1720. list.concat(taicpu.op_reg_reg_reg(A_SUBU, tmplo, regsrc2.reglo, regsrc1.reglo));
  1721. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, regsrc2.reglo,tmplo));
  1722. cg.a_load_reg_reg(list,OS_INT,OS_INT,tmplo,regdst.reglo);
  1723. if signed or (not setflags) then
  1724. begin
  1725. list.concat(taicpu.op_reg_reg_reg(ops_sub[setflags and signed], regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  1726. list.concat(taicpu.op_reg_reg_reg(ops_sub[setflags and signed], regdst.reghi, regdst.reghi, carry));
  1727. end
  1728. else
  1729. begin
  1730. tmphi:=cg.GetIntRegister(list,OS_INT);
  1731. hreg:=cg.GetIntRegister(list,OS_INT);
  1732. cg.a_load_const_reg(list,OS_INT,$80000000,hreg);
  1733. // first subtract the carry...
  1734. list.concat(taicpu.op_reg_reg_reg(A_SUBU, tmphi, regsrc2.reghi, carry));
  1735. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, regsrc2.reghi, tmphi));
  1736. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  1737. // ...then the subtrahend
  1738. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reghi, tmphi, regsrc1.reghi));
  1739. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, tmphi, regdst.reghi));
  1740. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  1741. end;
  1742. end;
  1743. OP_AND,OP_OR,OP_XOR:
  1744. begin
  1745. cg.a_op_reg_reg_reg(list,op,size,regsrc1.reglo,regsrc2.reglo,regdst.reglo);
  1746. cg.a_op_reg_reg_reg(list,op,size,regsrc1.reghi,regsrc2.reghi,regdst.reghi);
  1747. end;
  1748. else
  1749. internalerror(200306017);
  1750. end;
  1751. end;
  1752. {$endif mips64}
  1753. procedure create_codegen;
  1754. begin
  1755. cg:=TCGMIPS.Create;
  1756. {$ifndef mips64}
  1757. cg64:=TCg64MPSel.Create;
  1758. {$endif mips64}
  1759. end;
  1760. end.