cgcpu.pas 56 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the SPARC
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,parabase,
  22. cgbase,cgutils,cgobj,cg64f32,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,cpuinfo,
  25. node,symconst,SymType,symdef,
  26. rgcpu;
  27. type
  28. TCgSparc=class(tcg)
  29. protected
  30. function IsSimpleRef(const ref:treference):boolean;
  31. public
  32. procedure init_register_allocators;override;
  33. procedure done_register_allocators;override;
  34. function getfpuregister(list:TAsmList;size:Tcgsize):Tregister;override;
  35. { sparc special, needed by cg64 }
  36. procedure make_simple_ref(list:TAsmList;var ref: treference);
  37. procedure handle_load_store(list:TAsmList;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  38. procedure handle_reg_const_reg(list:TAsmList;op:Tasmop;src:tregister;a:aint;dst:tregister);
  39. { parameter }
  40. procedure a_param_const(list:TAsmList;size:tcgsize;a:aint;const paraloc:TCGPara);override;
  41. procedure a_param_ref(list:TAsmList;sz:tcgsize;const r:TReference;const paraloc:TCGPara);override;
  42. procedure a_paramaddr_ref(list:TAsmList;const r:TReference;const paraloc:TCGPara);override;
  43. procedure a_paramfpu_reg(list : TAsmList;size : tcgsize;const r : tregister;const paraloc : TCGPara);override;
  44. procedure a_paramfpu_ref(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);override;
  45. procedure a_call_name(list:TAsmList;const s:string);override;
  46. procedure a_call_reg(list:TAsmList;Reg:TRegister);override;
  47. { General purpose instructions }
  48. procedure a_op_const_reg(list:TAsmList;Op:TOpCG;size:tcgsize;a:aint;reg:TRegister);override;
  49. procedure a_op_reg_reg(list:TAsmList;Op:TOpCG;size:TCGSize;src, dst:TRegister);override;
  50. procedure a_op_const_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;a:aint;src, dst:tregister);override;
  51. procedure a_op_reg_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);override;
  52. procedure a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  53. procedure a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  54. { move instructions }
  55. procedure a_load_const_reg(list:TAsmList;size:tcgsize;a:aint;reg:tregister);override;
  56. procedure a_load_const_ref(list:TAsmList;size:tcgsize;a:aint;const ref:TReference);override;
  57. procedure a_load_reg_ref(list:TAsmList;FromSize,ToSize:TCgSize;reg:TRegister;const ref:TReference);override;
  58. procedure a_load_ref_reg(list:TAsmList;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);override;
  59. procedure a_load_reg_reg(list:TAsmList;FromSize,ToSize:TCgSize;reg1,reg2:tregister);override;
  60. procedure a_loadaddr_ref_reg(list:TAsmList;const ref:TReference;r:tregister);override;
  61. { fpu move instructions }
  62. procedure a_loadfpu_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1, reg2:tregister);override;
  63. procedure a_loadfpu_ref_reg(list:TAsmList;fromsize,tosize:tcgsize;const ref:TReference;reg:tregister);override;
  64. procedure a_loadfpu_reg_ref(list:TAsmList;fromsize,tosize:tcgsize;reg:tregister;const ref:TReference);override;
  65. { comparison operations }
  66. procedure a_cmp_const_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;a:aint;reg:tregister;l:tasmlabel);override;
  67. procedure a_cmp_reg_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);override;
  68. procedure a_jmp_always(List:TAsmList;l:TAsmLabel);override;
  69. procedure a_jmp_name(list : TAsmList;const s : string);override;
  70. procedure a_jmp_cond(list:TAsmList;cond:TOpCmp;l:tasmlabel);{ override;}
  71. procedure a_jmp_flags(list:TAsmList;const f:TResFlags;l:tasmlabel);override;
  72. procedure g_flags2reg(list:TAsmList;Size:TCgSize;const f:tresflags;reg:TRegister);override;
  73. procedure g_overflowCheck(List:TAsmList;const Loc:TLocation;def:TDef);override;
  74. procedure g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);override;
  75. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  76. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);override;
  77. procedure g_restore_standard_registers(list:TAsmList);override;
  78. procedure g_save_standard_registers(list : TAsmList);override;
  79. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : aint);override;
  80. procedure g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : aint);override;
  81. procedure g_concatcopy_move(list : TAsmList;const source,dest : treference;len : aint);
  82. procedure g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);override;
  83. end;
  84. TCg64Sparc=class(tcg64f32)
  85. private
  86. procedure get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp;checkoverflow : boolean);
  87. public
  88. procedure a_load64_reg_ref(list : TAsmList;reg : tregister64;const ref : treference);override;
  89. procedure a_load64_ref_reg(list : TAsmList;const ref : treference;reg : tregister64);override;
  90. procedure a_param64_ref(list : TAsmList;const r : treference;const paraloc : tcgpara);override;
  91. procedure a_op64_reg_reg(list:TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst:TRegister64);override;
  92. procedure a_op64_const_reg(list:TAsmList;op:TOpCG;size : tcgsize;value:int64;regdst:TRegister64);override;
  93. procedure a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);override;
  94. procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;
  95. procedure a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  96. procedure a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  97. end;
  98. const
  99. TOpCG2AsmOp : array[topcg] of TAsmOp=(
  100. A_NONE,A_MOV,A_ADD,A_AND,A_UDIV,A_SDIV,A_SMUL,A_UMUL,A_NEG,A_NOT,A_OR,A_SRA,A_SLL,A_SRL,A_SUB,A_XOR
  101. );
  102. TOpCG2AsmOpWithFlags : array[topcg] of TAsmOp=(
  103. A_NONE,A_MOV,A_ADDcc,A_ANDcc,A_UDIVcc,A_SDIVcc,A_SMULcc,A_UMULcc,A_NEG,A_NOT,A_ORcc,A_SRA,A_SLL,A_SRL,A_SUBcc,A_XORcc
  104. );
  105. TOpCmp2AsmCond : array[topcmp] of TAsmCond=(C_NONE,
  106. C_E,C_G,C_L,C_GE,C_LE,C_NE,C_BE,C_B,C_AE,C_A
  107. );
  108. implementation
  109. uses
  110. globals,verbose,systems,cutils,
  111. paramgr,fmodule,
  112. tgobj,
  113. procinfo,cpupi;
  114. function TCgSparc.IsSimpleRef(const ref:treference):boolean;
  115. begin
  116. if (ref.base=NR_NO) and (ref.index<>NR_NO) then
  117. InternalError(2002100804);
  118. result :=not(assigned(ref.symbol))and
  119. (((ref.index = NR_NO) and
  120. (ref.offset >= simm13lo) and
  121. (ref.offset <= simm13hi)) or
  122. ((ref.index <> NR_NO) and
  123. (ref.offset = 0)));
  124. end;
  125. procedure tcgsparc.make_simple_ref(list:TAsmList;var ref: treference);
  126. var
  127. tmpreg : tregister;
  128. tmpref : treference;
  129. begin
  130. tmpreg:=NR_NO;
  131. { Be sure to have a base register }
  132. if (ref.base=NR_NO) then
  133. begin
  134. ref.base:=ref.index;
  135. ref.index:=NR_NO;
  136. end;
  137. if (cs_create_pic in current_settings.moduleswitches) and
  138. assigned(ref.symbol) then
  139. begin
  140. tmpreg:=GetIntRegister(list,OS_INT);
  141. reference_reset(tmpref);
  142. tmpref.symbol:=ref.symbol;
  143. tmpref.refaddr:=addr_pic;
  144. if not(pi_needs_got in current_procinfo.flags) then
  145. internalerror(200501161);
  146. tmpref.index:=current_procinfo.got;
  147. list.concat(taicpu.op_ref_reg(A_LD,tmpref,tmpreg));
  148. ref.symbol:=nil;
  149. if (ref.index<>NR_NO) then
  150. begin
  151. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.index,tmpreg));
  152. ref.index:=tmpreg;
  153. end
  154. else
  155. begin
  156. if ref.base<>NR_NO then
  157. ref.index:=tmpreg
  158. else
  159. ref.base:=tmpreg;
  160. end;
  161. end;
  162. { When need to use SETHI, do it first }
  163. if assigned(ref.symbol) or
  164. (ref.offset<simm13lo) or
  165. (ref.offset>simm13hi) then
  166. begin
  167. tmpreg:=GetIntRegister(list,OS_INT);
  168. reference_reset(tmpref);
  169. tmpref.symbol:=ref.symbol;
  170. tmpref.offset:=ref.offset;
  171. tmpref.refaddr:=addr_hi;
  172. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,tmpreg));
  173. if (ref.offset=0) and (ref.index=NR_NO) and
  174. (ref.base=NR_NO) then
  175. begin
  176. ref.refaddr:=addr_lo;
  177. end
  178. else
  179. begin
  180. { Load the low part is left }
  181. tmpref.refaddr:=addr_lo;
  182. list.concat(taicpu.op_reg_ref_reg(A_OR,tmpreg,tmpref,tmpreg));
  183. ref.offset:=0;
  184. { symbol is loaded }
  185. ref.symbol:=nil;
  186. end;
  187. if (ref.index<>NR_NO) then
  188. begin
  189. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.index,tmpreg));
  190. ref.index:=tmpreg;
  191. end
  192. else
  193. begin
  194. if ref.base<>NR_NO then
  195. ref.index:=tmpreg
  196. else
  197. ref.base:=tmpreg;
  198. end;
  199. end;
  200. if (ref.base<>NR_NO) then
  201. begin
  202. if (ref.index<>NR_NO) and
  203. ((ref.offset<>0) or assigned(ref.symbol)) then
  204. begin
  205. if tmpreg=NR_NO then
  206. tmpreg:=GetIntRegister(list,OS_INT);
  207. list.concat(taicpu.op_reg_reg_reg(A_ADD,ref.base,ref.index,tmpreg));
  208. ref.base:=tmpreg;
  209. ref.index:=NR_NO;
  210. end;
  211. end;
  212. end;
  213. procedure tcgsparc.handle_load_store(list:TAsmList;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  214. begin
  215. make_simple_ref(list,ref);
  216. if isstore then
  217. list.concat(taicpu.op_reg_ref(op,reg,ref))
  218. else
  219. list.concat(taicpu.op_ref_reg(op,ref,reg));
  220. end;
  221. procedure tcgsparc.handle_reg_const_reg(list:TAsmList;op:Tasmop;src:tregister;a:aint;dst:tregister);
  222. var
  223. tmpreg : tregister;
  224. begin
  225. if (a<simm13lo) or
  226. (a>simm13hi) then
  227. begin
  228. tmpreg:=GetIntRegister(list,OS_INT);
  229. a_load_const_reg(list,OS_INT,a,tmpreg);
  230. list.concat(taicpu.op_reg_reg_reg(op,src,tmpreg,dst));
  231. end
  232. else
  233. list.concat(taicpu.op_reg_const_reg(op,src,a,dst));
  234. end;
  235. {****************************************************************************
  236. Assembler code
  237. ****************************************************************************}
  238. procedure Tcgsparc.init_register_allocators;
  239. begin
  240. inherited init_register_allocators;
  241. if (cs_create_pic in current_settings.moduleswitches) and
  242. (pi_needs_got in current_procinfo.flags) then
  243. begin
  244. current_procinfo.got:=NR_L7;
  245. rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,
  246. [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,
  247. RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6],
  248. first_int_imreg,[]);
  249. end
  250. else
  251. rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,
  252. [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,
  253. RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6,RS_L7],
  254. first_int_imreg,[]);
  255. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBFS,
  256. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,
  257. RS_F8,RS_F9,RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15,
  258. RS_F16,RS_F17,RS_F18,RS_F19,RS_F20,RS_F21,RS_F22,RS_F23,
  259. RS_F24,RS_F25,RS_F26,RS_F27,RS_F28,RS_F29,RS_F30,RS_F31],
  260. first_fpu_imreg,[]);
  261. { needs at least one element for rgobj not to crash }
  262. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBNONE,
  263. [RS_L0],first_mm_imreg,[]);
  264. end;
  265. procedure Tcgsparc.done_register_allocators;
  266. begin
  267. rg[R_INTREGISTER].free;
  268. rg[R_FPUREGISTER].free;
  269. rg[R_MMREGISTER].free;
  270. inherited done_register_allocators;
  271. end;
  272. function tcgsparc.getfpuregister(list:TAsmList;size:Tcgsize):Tregister;
  273. begin
  274. if size=OS_F64 then
  275. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFD)
  276. else
  277. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFS);
  278. end;
  279. procedure TCgSparc.a_param_const(list:TAsmList;size:tcgsize;a:aint;const paraloc:TCGPara);
  280. var
  281. Ref:TReference;
  282. begin
  283. paraloc.check_simple_location;
  284. case paraloc.location^.loc of
  285. LOC_REGISTER,LOC_CREGISTER:
  286. a_load_const_reg(list,size,a,paraloc.location^.register);
  287. LOC_REFERENCE:
  288. begin
  289. { Code conventions need the parameters being allocated in %o6+92 }
  290. with paraloc.location^.Reference do
  291. begin
  292. if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then
  293. InternalError(2002081104);
  294. reference_reset_base(ref,index,offset);
  295. end;
  296. a_load_const_ref(list,size,a,ref);
  297. end;
  298. else
  299. InternalError(2002122200);
  300. end;
  301. end;
  302. procedure TCgSparc.a_param_ref(list:TAsmList;sz:TCgSize;const r:TReference;const paraloc:TCGPara);
  303. var
  304. ref: treference;
  305. tmpreg:TRegister;
  306. begin
  307. paraloc.check_simple_location;
  308. with paraloc.location^ do
  309. begin
  310. case loc of
  311. LOC_REGISTER,LOC_CREGISTER :
  312. a_load_ref_reg(list,sz,sz,r,Register);
  313. LOC_REFERENCE:
  314. begin
  315. { Code conventions need the parameters being allocated in %o6+92 }
  316. with Reference do
  317. begin
  318. if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then
  319. InternalError(2002081104);
  320. reference_reset_base(ref,index,offset);
  321. end;
  322. tmpreg:=GetIntRegister(list,OS_INT);
  323. a_load_ref_reg(list,sz,sz,r,tmpreg);
  324. a_load_reg_ref(list,sz,sz,tmpreg,ref);
  325. end;
  326. else
  327. internalerror(2002081103);
  328. end;
  329. end;
  330. end;
  331. procedure TCgSparc.a_paramaddr_ref(list:TAsmList;const r:TReference;const paraloc:TCGPara);
  332. var
  333. Ref:TReference;
  334. TmpReg:TRegister;
  335. begin
  336. paraloc.check_simple_location;
  337. with paraloc.location^ do
  338. begin
  339. case loc of
  340. LOC_REGISTER,LOC_CREGISTER:
  341. a_loadaddr_ref_reg(list,r,register);
  342. LOC_REFERENCE:
  343. begin
  344. reference_reset(ref);
  345. ref.base := reference.index;
  346. ref.offset := reference.offset;
  347. tmpreg:=GetAddressRegister(list);
  348. a_loadaddr_ref_reg(list,r,tmpreg);
  349. a_load_reg_ref(list,OS_ADDR,OS_ADDR,tmpreg,ref);
  350. end;
  351. else
  352. internalerror(2002080701);
  353. end;
  354. end;
  355. end;
  356. procedure tcgsparc.a_paramfpu_ref(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);
  357. var
  358. href,href2 : treference;
  359. hloc : pcgparalocation;
  360. begin
  361. href:=ref;
  362. hloc:=paraloc.location;
  363. while assigned(hloc) do
  364. begin
  365. case hloc^.loc of
  366. LOC_REGISTER :
  367. a_load_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  368. LOC_REFERENCE :
  369. begin
  370. reference_reset_base(href2,hloc^.reference.index,hloc^.reference.offset);
  371. a_load_ref_ref(list,hloc^.size,hloc^.size,href,href2);
  372. end;
  373. else
  374. internalerror(200408241);
  375. end;
  376. inc(href.offset,tcgsize2size[hloc^.size]);
  377. hloc:=hloc^.next;
  378. end;
  379. end;
  380. procedure tcgsparc.a_paramfpu_reg(list : TAsmList;size : tcgsize;const r : tregister;const paraloc : TCGPara);
  381. var
  382. href : treference;
  383. begin
  384. tg.GetTemp(list,TCGSize2Size[size],tt_normal,href);
  385. a_loadfpu_reg_ref(list,size,size,r,href);
  386. a_paramfpu_ref(list,size,href,paraloc);
  387. tg.Ungettemp(list,href);
  388. end;
  389. procedure TCgSparc.a_call_name(list:TAsmList;const s:string);
  390. begin
  391. list.concat(taicpu.op_sym(A_CALL,current_asmdata.RefAsmSymbol(s)));
  392. { Delay slot }
  393. list.concat(taicpu.op_none(A_NOP));
  394. end;
  395. procedure TCgSparc.a_call_reg(list:TAsmList;Reg:TRegister);
  396. begin
  397. list.concat(taicpu.op_reg(A_CALL,reg));
  398. { Delay slot }
  399. list.concat(taicpu.op_none(A_NOP));
  400. end;
  401. {********************** load instructions ********************}
  402. procedure TCgSparc.a_load_const_reg(list : TAsmList;size : TCGSize;a : aint;reg : TRegister);
  403. begin
  404. { we don't use the set instruction here because it could be evalutated to two
  405. instructions which would cause problems with the delay slot (FK) }
  406. if (a=0) then
  407. list.concat(taicpu.op_reg(A_CLR,reg))
  408. { sethi allows to set the upper 22 bit, so we'll take full advantage of it }
  409. else if (a and aint($1fff))=0 then
  410. list.concat(taicpu.op_const_reg(A_SETHI,a shr 10,reg))
  411. else if (a>=simm13lo) and (a<=simm13hi) then
  412. list.concat(taicpu.op_const_reg(A_MOV,a,reg))
  413. else
  414. begin
  415. list.concat(taicpu.op_const_reg(A_SETHI,a shr 10,reg));
  416. list.concat(taicpu.op_reg_const_reg(A_OR,reg,a and aint($3ff),reg));
  417. end;
  418. end;
  419. procedure TCgSparc.a_load_const_ref(list : TAsmList;size : tcgsize;a : aint;const ref : TReference);
  420. begin
  421. if a=0 then
  422. a_load_reg_ref(list,size,size,NR_G0,ref)
  423. else
  424. inherited a_load_const_ref(list,size,a,ref);
  425. end;
  426. procedure TCgSparc.a_load_reg_ref(list:TAsmList;FromSize,ToSize:TCGSize;reg:tregister;const Ref:TReference);
  427. var
  428. op : tasmop;
  429. begin
  430. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  431. fromsize := tosize;
  432. case fromsize of
  433. { signed integer registers }
  434. OS_8,
  435. OS_S8:
  436. Op:=A_STB;
  437. OS_16,
  438. OS_S16:
  439. Op:=A_STH;
  440. OS_32,
  441. OS_S32:
  442. Op:=A_ST;
  443. else
  444. InternalError(2002122100);
  445. end;
  446. handle_load_store(list,true,op,reg,ref);
  447. end;
  448. procedure TCgSparc.a_load_ref_reg(list:TAsmList;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);
  449. var
  450. op : tasmop;
  451. begin
  452. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  453. fromsize := tosize;
  454. if Ref.alignment<>0 then
  455. begin
  456. a_load_ref_reg_unaligned(list,FromSize,ToSize,ref,reg);
  457. end
  458. else
  459. begin
  460. case fromsize of
  461. OS_S8:
  462. Op:=A_LDSB;{Load Signed Byte}
  463. OS_8:
  464. Op:=A_LDUB;{Load Unsigned Byte}
  465. OS_S16:
  466. Op:=A_LDSH;{Load Signed Halfword}
  467. OS_16:
  468. Op:=A_LDUH;{Load Unsigned Halfword}
  469. OS_S32,
  470. OS_32:
  471. Op:=A_LD;{Load Word}
  472. OS_S64,
  473. OS_64:
  474. Op:=A_LDD;{Load a Long Word}
  475. else
  476. InternalError(2002122101);
  477. end;
  478. handle_load_store(list,false,op,reg,ref);
  479. end;
  480. end;
  481. procedure TCgSparc.a_load_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1,reg2:tregister);
  482. var
  483. instr : taicpu;
  484. begin
  485. if (tcgsize2size[tosize]<tcgsize2size[fromsize]) or
  486. (
  487. (tcgsize2size[tosize] = tcgsize2size[fromsize]) and
  488. (tosize <> fromsize) and
  489. not(fromsize in [OS_32,OS_S32])
  490. ) then
  491. begin
  492. case tosize of
  493. OS_8 :
  494. a_op_const_reg_reg(list,OP_AND,tosize,$ff,reg1,reg2);
  495. OS_16 :
  496. a_op_const_reg_reg(list,OP_AND,tosize,$ffff,reg1,reg2);
  497. OS_32,
  498. OS_S32 :
  499. begin
  500. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  501. list.Concat(instr);
  502. { Notify the register allocator that we have written a move instruction so
  503. it can try to eliminate it. }
  504. add_move_instruction(instr);
  505. end;
  506. OS_S8 :
  507. begin
  508. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,24,reg2));
  509. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,24,reg2));
  510. end;
  511. OS_S16 :
  512. begin
  513. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,16,reg2));
  514. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,16,reg2));
  515. end;
  516. else
  517. internalerror(2002090901);
  518. end;
  519. end
  520. else
  521. begin
  522. if reg1<>reg2 then
  523. begin
  524. { same size, only a register mov required }
  525. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  526. list.Concat(instr);
  527. { Notify the register allocator that we have written a move instruction so
  528. it can try to eliminate it. }
  529. add_move_instruction(instr);
  530. end;
  531. end;
  532. end;
  533. procedure TCgSparc.a_loadaddr_ref_reg(list : TAsmList;const ref : TReference;r : tregister);
  534. var
  535. tmpref,href : treference;
  536. hreg,tmpreg : tregister;
  537. begin
  538. href:=ref;
  539. if (href.base=NR_NO) and (href.index<>NR_NO) then
  540. internalerror(200306171);
  541. if (cs_create_pic in current_settings.moduleswitches) and
  542. assigned(href.symbol) then
  543. begin
  544. tmpreg:=GetIntRegister(list,OS_ADDR);
  545. reference_reset(tmpref);
  546. tmpref.symbol:=href.symbol;
  547. tmpref.refaddr:=addr_pic;
  548. if not(pi_needs_got in current_procinfo.flags) then
  549. internalerror(200501161);
  550. tmpref.base:=current_procinfo.got;
  551. list.concat(taicpu.op_ref_reg(A_LD,tmpref,tmpreg));
  552. href.symbol:=nil;
  553. if (href.index<>NR_NO) then
  554. begin
  555. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,href.index,tmpreg));
  556. href.index:=tmpreg;
  557. end
  558. else
  559. begin
  560. if href.base<>NR_NO then
  561. href.index:=tmpreg
  562. else
  563. href.base:=tmpreg;
  564. end;
  565. end;
  566. { At least big offset (need SETHI), maybe base and maybe index }
  567. if assigned(href.symbol) or
  568. (href.offset<simm13lo) or
  569. (href.offset>simm13hi) then
  570. begin
  571. hreg:=GetAddressRegister(list);
  572. reference_reset(tmpref);
  573. tmpref.symbol := href.symbol;
  574. tmpref.offset := href.offset;
  575. tmpref.refaddr := addr_hi;
  576. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,hreg));
  577. { Only the low part is left }
  578. tmpref.refaddr:=addr_lo;
  579. list.concat(taicpu.op_reg_ref_reg(A_OR,hreg,tmpref,hreg));
  580. if href.base<>NR_NO then
  581. begin
  582. if href.index<>NR_NO then
  583. begin
  584. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.base,hreg));
  585. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.index,r));
  586. end
  587. else
  588. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.base,r));
  589. end
  590. else
  591. begin
  592. if hreg<>r then
  593. a_load_reg_reg(list,OS_ADDR,OS_ADDR,hreg,r);
  594. end;
  595. end
  596. else
  597. { At least small offset, maybe base and maybe index }
  598. if href.offset<>0 then
  599. begin
  600. if href.base<>NR_NO then
  601. begin
  602. if href.index<>NR_NO then
  603. begin
  604. hreg:=GetAddressRegister(list);
  605. list.concat(taicpu.op_reg_const_reg(A_ADD,href.base,href.offset,hreg));
  606. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.index,r));
  607. end
  608. else
  609. list.concat(taicpu.op_reg_const_reg(A_ADD,href.base,href.offset,r));
  610. end
  611. else
  612. list.concat(taicpu.op_const_reg(A_MOV,href.offset,r));
  613. end
  614. else
  615. { Both base and index }
  616. if href.index<>NR_NO then
  617. list.concat(taicpu.op_reg_reg_reg(A_ADD,href.base,href.index,r))
  618. else
  619. { Only base }
  620. if href.base<>NR_NO then
  621. a_load_reg_reg(list,OS_ADDR,OS_ADDR,href.base,r)
  622. else
  623. { only offset, can be generated by absolute }
  624. a_load_const_reg(list,OS_ADDR,href.offset,r);
  625. end;
  626. procedure TCgSparc.a_loadfpu_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1, reg2:tregister);
  627. const
  628. FpuMovInstr : Array[OS_F32..OS_F64,OS_F32..OS_F64] of TAsmOp =
  629. ((A_FMOVS,A_FSTOD),(A_FDTOS,A_FMOVD));
  630. var
  631. op: TAsmOp;
  632. instr : taicpu;
  633. begin
  634. op:=fpumovinstr[fromsize,tosize];
  635. instr:=taicpu.op_reg_reg(op,reg1,reg2);
  636. list.Concat(instr);
  637. { Notify the register allocator that we have written a move instruction so
  638. it can try to eliminate it. }
  639. if (op = A_FMOVS) or
  640. (op = A_FMOVD) then
  641. add_move_instruction(instr);
  642. end;
  643. procedure TCgSparc.a_loadfpu_ref_reg(list:TAsmList;fromsize,tosize:tcgsize;const ref:TReference;reg:tregister);
  644. const
  645. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  646. (A_LDF,A_LDDF);
  647. var
  648. tmpreg: tregister;
  649. begin
  650. if (fromsize<>tosize) then
  651. begin
  652. tmpreg:=reg;
  653. reg:=getfpuregister(list,fromsize);
  654. end;
  655. handle_load_store(list,false,fpuloadinstr[fromsize],reg,ref);
  656. if (fromsize<>tosize) then
  657. a_loadfpu_reg_reg(list,fromsize,tosize,reg,tmpreg);
  658. end;
  659. procedure TCgSparc.a_loadfpu_reg_ref(list:TAsmList;fromsize,tosize:tcgsize;reg:tregister;const ref:TReference);
  660. const
  661. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  662. (A_STF,A_STDF);
  663. var
  664. tmpreg: tregister;
  665. begin
  666. if (fromsize<>tosize) then
  667. begin
  668. tmpreg:=getfpuregister(list,tosize);
  669. a_loadfpu_reg_reg(list,fromsize,tosize,reg,tmpreg);
  670. reg:=tmpreg;
  671. end;
  672. handle_load_store(list,true,fpuloadinstr[tosize],reg,ref);
  673. end;
  674. procedure TCgSparc.a_op_const_reg(list:TAsmList;Op:TOpCG;size:tcgsize;a:aint;reg:TRegister);
  675. begin
  676. if Op in [OP_NEG,OP_NOT] then
  677. internalerror(200306011);
  678. if (a=0) then
  679. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],reg,NR_G0,reg))
  680. else
  681. handle_reg_const_reg(list,TOpCG2AsmOp[op],reg,a,reg);
  682. end;
  683. procedure TCgSparc.a_op_reg_reg(list:TAsmList;Op:TOpCG;size:TCGSize;src, dst:TRegister);
  684. var
  685. a : aint;
  686. begin
  687. Case Op of
  688. OP_NEG :
  689. list.concat(taicpu.op_reg_reg(TOpCG2AsmOp[op],src,dst));
  690. OP_NOT :
  691. begin
  692. case size of
  693. OS_8 :
  694. a:=aint($ffffff00);
  695. OS_16 :
  696. a:=aint($ffff0000);
  697. else
  698. a:=0;
  699. end;
  700. handle_reg_const_reg(list,A_XNOR,src,a,dst);
  701. end;
  702. else
  703. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],dst,src,dst));
  704. end;
  705. end;
  706. procedure TCgSparc.a_op_const_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;a:aint;src, dst:tregister);
  707. var
  708. power : longInt;
  709. begin
  710. case op of
  711. OP_MUL,
  712. OP_IMUL:
  713. begin
  714. if ispowerof2(a,power) then
  715. begin
  716. { can be done with a shift }
  717. inherited a_op_const_reg_reg(list,op,size,a,src,dst);
  718. exit;
  719. end;
  720. end;
  721. OP_SUB,
  722. OP_ADD :
  723. begin
  724. if (a=0) then
  725. begin
  726. a_load_reg_reg(list,size,size,src,dst);
  727. exit;
  728. end;
  729. end;
  730. end;
  731. handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst);
  732. end;
  733. procedure TCgSparc.a_op_reg_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);
  734. begin
  735. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst));
  736. end;
  737. procedure tcgsparc.a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);
  738. var
  739. power : longInt;
  740. tmpreg1,tmpreg2 : tregister;
  741. begin
  742. ovloc.loc:=LOC_VOID;
  743. case op of
  744. OP_SUB,
  745. OP_ADD :
  746. begin
  747. if (a=0) then
  748. begin
  749. a_load_reg_reg(list,size,size,src,dst);
  750. exit;
  751. end;
  752. end;
  753. end;
  754. if setflags then
  755. begin
  756. handle_reg_const_reg(list,TOpCG2AsmOpWithFlags[op],src,a,dst);
  757. case op of
  758. OP_MUL:
  759. begin
  760. tmpreg1:=GetIntRegister(list,OS_INT);
  761. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  762. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  763. ovloc.loc:=LOC_FLAGS;
  764. ovloc.resflags:=F_NE;
  765. end;
  766. OP_IMUL:
  767. begin
  768. tmpreg1:=GetIntRegister(list,OS_INT);
  769. tmpreg2:=GetIntRegister(list,OS_INT);
  770. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  771. list.concat(taicpu.op_reg_const_reg(A_SRL,dst,31,tmpreg2));
  772. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  773. ovloc.loc:=LOC_FLAGS;
  774. ovloc.resflags:=F_NE;
  775. end;
  776. end;
  777. end
  778. else
  779. handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst)
  780. end;
  781. procedure tcgsparc.a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);
  782. var
  783. tmpreg1,tmpreg2 : tregister;
  784. begin
  785. ovloc.loc:=LOC_VOID;
  786. if setflags then
  787. begin
  788. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOpWithFlags[op],src2,src1,dst));
  789. case op of
  790. OP_MUL:
  791. begin
  792. tmpreg1:=GetIntRegister(list,OS_INT);
  793. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  794. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  795. ovloc.loc:=LOC_FLAGS;
  796. ovloc.resflags:=F_NE;
  797. end;
  798. OP_IMUL:
  799. begin
  800. tmpreg1:=GetIntRegister(list,OS_INT);
  801. tmpreg2:=GetIntRegister(list,OS_INT);
  802. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  803. list.concat(taicpu.op_reg_const_reg(A_SRL,dst,31,tmpreg2));
  804. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  805. ovloc.loc:=LOC_FLAGS;
  806. ovloc.resflags:=F_NE;
  807. end;
  808. end;
  809. end
  810. else
  811. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst))
  812. end;
  813. {*************** compare instructructions ****************}
  814. procedure TCgSparc.a_cmp_const_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;a:aint;reg:tregister;l:tasmlabel);
  815. begin
  816. if (a=0) then
  817. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg,NR_G0,NR_G0))
  818. else
  819. handle_reg_const_reg(list,A_SUBcc,reg,a,NR_G0);
  820. a_jmp_cond(list,cmp_op,l);
  821. end;
  822. procedure TCgSparc.a_cmp_reg_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);
  823. begin
  824. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg2,reg1,NR_G0));
  825. a_jmp_cond(list,cmp_op,l);
  826. end;
  827. procedure TCgSparc.a_jmp_always(List:TAsmList;l:TAsmLabel);
  828. begin
  829. List.Concat(TAiCpu.op_sym(A_BA,current_asmdata.RefAsmSymbol(l.name)));
  830. { Delay slot }
  831. list.Concat(TAiCpu.Op_none(A_NOP));
  832. end;
  833. procedure tcgsparc.a_jmp_name(list : TAsmList;const s : string);
  834. begin
  835. List.Concat(TAiCpu.op_sym(A_BA,current_asmdata.RefAsmSymbol(s)));
  836. { Delay slot }
  837. list.Concat(TAiCpu.Op_none(A_NOP));
  838. end;
  839. procedure TCgSparc.a_jmp_cond(list:TAsmList;cond:TOpCmp;l:TAsmLabel);
  840. var
  841. ai:TAiCpu;
  842. begin
  843. ai:=TAiCpu.Op_sym(A_Bxx,l);
  844. ai.SetCondition(TOpCmp2AsmCond[cond]);
  845. list.Concat(ai);
  846. { Delay slot }
  847. list.Concat(TAiCpu.Op_none(A_NOP));
  848. end;
  849. procedure TCgSparc.a_jmp_flags(list:TAsmList;const f:TResFlags;l:tasmlabel);
  850. var
  851. ai : taicpu;
  852. op : tasmop;
  853. begin
  854. if f in [F_FE,F_FNE,F_FG,F_FL,F_FGE,F_FLE] then
  855. op:=A_FBxx
  856. else
  857. op:=A_Bxx;
  858. ai := Taicpu.op_sym(op,l);
  859. ai.SetCondition(flags_to_cond(f));
  860. list.Concat(ai);
  861. { Delay slot }
  862. list.Concat(TAiCpu.Op_none(A_NOP));
  863. end;
  864. procedure TCgSparc.g_flags2reg(list:TAsmList;Size:TCgSize;const f:tresflags;reg:TRegister);
  865. var
  866. hl : tasmlabel;
  867. begin
  868. current_asmdata.getjumplabel(hl);
  869. a_load_const_reg(list,size,1,reg);
  870. a_jmp_flags(list,f,hl);
  871. a_load_const_reg(list,size,0,reg);
  872. a_label(list,hl);
  873. end;
  874. procedure tcgsparc.g_overflowCheck(List:TAsmList;const Loc:TLocation;def:TDef);
  875. var
  876. l : tlocation;
  877. begin
  878. l.loc:=LOC_VOID;
  879. g_overflowCheck_loc(list,loc,def,l);
  880. end;
  881. procedure TCgSparc.g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);
  882. var
  883. hl : tasmlabel;
  884. ai:TAiCpu;
  885. hflags : tresflags;
  886. begin
  887. if not(cs_check_overflow in current_settings.localswitches) then
  888. exit;
  889. current_asmdata.getjumplabel(hl);
  890. case ovloc.loc of
  891. LOC_VOID:
  892. begin
  893. if not((def.typ=pointerdef) or
  894. ((def.typ=orddef) and
  895. (torddef(def).ordtype in [u64bit,u16bit,u32bit,u8bit,uchar,bool8bit,bool16bit,bool32bit]))) then
  896. begin
  897. ai:=TAiCpu.Op_sym(A_Bxx,hl);
  898. ai.SetCondition(C_NO);
  899. list.Concat(ai);
  900. { Delay slot }
  901. list.Concat(TAiCpu.Op_none(A_NOP));
  902. end
  903. else
  904. a_jmp_cond(list,OC_AE,hl);
  905. end;
  906. LOC_FLAGS:
  907. begin
  908. hflags:=ovloc.resflags;
  909. inverse_flags(hflags);
  910. cg.a_jmp_flags(list,hflags,hl);
  911. end;
  912. else
  913. internalerror(200409281);
  914. end;
  915. a_call_name(list,'FPC_OVERFLOW');
  916. a_label(list,hl);
  917. end;
  918. { *********** entry/exit code and address loading ************ }
  919. procedure TCgSparc.g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);
  920. begin
  921. if nostackframe then
  922. exit;
  923. { Althogh the SPARC architecture require only word alignment, software
  924. convention and the operating system require every stack frame to be double word
  925. aligned }
  926. LocalSize:=align(LocalSize,8);
  927. { Execute the SAVE instruction to get a new register window and create a new
  928. stack frame. In the "SAVE %i6,size,%i6" the first %i6 is related to the state
  929. before execution of the SAVE instrucion so it is the caller %i6, when the %i6
  930. after execution of that instruction is the called function stack pointer}
  931. { constant can be 13 bit signed, since it's negative, size can be max. 4096 }
  932. if LocalSize>4096 then
  933. begin
  934. a_load_const_reg(list,OS_ADDR,-LocalSize,NR_G1);
  935. list.concat(Taicpu.Op_reg_reg_reg(A_SAVE,NR_STACK_POINTER_REG,NR_G1,NR_STACK_POINTER_REG));
  936. end
  937. else
  938. list.concat(Taicpu.Op_reg_const_reg(A_SAVE,NR_STACK_POINTER_REG,-LocalSize,NR_STACK_POINTER_REG));
  939. if (cs_create_pic in current_settings.moduleswitches) and
  940. (pi_needs_got in current_procinfo.flags) then
  941. begin
  942. current_procinfo.got:=NR_L7;
  943. end;
  944. end;
  945. procedure TCgSparc.g_restore_standard_registers(list:TAsmList);
  946. begin
  947. { The sparc port uses the sparc standard calling convetions so this function has no used }
  948. end;
  949. procedure TCgSparc.g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);
  950. var
  951. hr : treference;
  952. begin
  953. if paramanager.ret_in_param(current_procinfo.procdef.returndef,current_procinfo.procdef.proccalloption) then
  954. begin
  955. reference_reset(hr);
  956. hr.offset:=12;
  957. hr.refaddr:=addr_full;
  958. if nostackframe then
  959. begin
  960. hr.base:=NR_O7;
  961. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  962. list.concat(Taicpu.op_none(A_NOP))
  963. end
  964. else
  965. begin
  966. { We use trivial restore in the delay slot of the JMPL instruction, as we
  967. already set result onto %i0 }
  968. hr.base:=NR_I7;
  969. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  970. list.concat(Taicpu.op_none(A_RESTORE));
  971. end;
  972. end
  973. else
  974. begin
  975. if nostackframe then
  976. begin
  977. { Here we need to use RETL instead of RET so it uses %o7 }
  978. list.concat(Taicpu.op_none(A_RETL));
  979. list.concat(Taicpu.op_none(A_NOP))
  980. end
  981. else
  982. begin
  983. { We use trivial restore in the delay slot of the JMPL instruction, as we
  984. already set result onto %i0 }
  985. list.concat(Taicpu.op_none(A_RET));
  986. list.concat(Taicpu.op_none(A_RESTORE));
  987. end;
  988. end;
  989. end;
  990. procedure TCgSparc.g_save_standard_registers(list : TAsmList);
  991. begin
  992. { The sparc port uses the sparc standard calling convetions so this function has no used }
  993. end;
  994. { ************* concatcopy ************ }
  995. procedure tcgsparc.g_concatcopy_move(list : TAsmList;const source,dest : treference;len : aint);
  996. var
  997. paraloc1,paraloc2,paraloc3 : TCGPara;
  998. begin
  999. paraloc1.init;
  1000. paraloc2.init;
  1001. paraloc3.init;
  1002. paramanager.getintparaloc(pocall_default,1,paraloc1);
  1003. paramanager.getintparaloc(pocall_default,2,paraloc2);
  1004. paramanager.getintparaloc(pocall_default,3,paraloc3);
  1005. paramanager.allocparaloc(list,paraloc3);
  1006. a_param_const(list,OS_INT,len,paraloc3);
  1007. paramanager.allocparaloc(list,paraloc2);
  1008. a_paramaddr_ref(list,dest,paraloc2);
  1009. paramanager.allocparaloc(list,paraloc2);
  1010. a_paramaddr_ref(list,source,paraloc1);
  1011. paramanager.freeparaloc(list,paraloc3);
  1012. paramanager.freeparaloc(list,paraloc2);
  1013. paramanager.freeparaloc(list,paraloc1);
  1014. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1015. alloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  1016. a_call_name(list,'FPC_MOVE');
  1017. dealloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  1018. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1019. paraloc3.done;
  1020. paraloc2.done;
  1021. paraloc1.done;
  1022. end;
  1023. procedure TCgSparc.g_concatcopy(list:TAsmList;const source,dest:treference;len:aint);
  1024. var
  1025. tmpreg1,
  1026. hreg,
  1027. countreg: TRegister;
  1028. src, dst: TReference;
  1029. lab: tasmlabel;
  1030. count, count2: aint;
  1031. begin
  1032. if len>high(longint) then
  1033. internalerror(2002072704);
  1034. { anybody wants to determine a good value here :)? }
  1035. if len>100 then
  1036. g_concatcopy_move(list,source,dest,len)
  1037. else
  1038. begin
  1039. reference_reset(src);
  1040. reference_reset(dst);
  1041. { load the address of source into src.base }
  1042. src.base:=GetAddressRegister(list);
  1043. a_loadaddr_ref_reg(list,source,src.base);
  1044. { load the address of dest into dst.base }
  1045. dst.base:=GetAddressRegister(list);
  1046. a_loadaddr_ref_reg(list,dest,dst.base);
  1047. { generate a loop }
  1048. count:=len div 4;
  1049. if count>4 then
  1050. begin
  1051. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1052. { have to be set to 8. I put an Inc there so debugging may be }
  1053. { easier (should offset be different from zero here, it will be }
  1054. { easy to notice in the generated assembler }
  1055. countreg:=GetIntRegister(list,OS_INT);
  1056. tmpreg1:=GetIntRegister(list,OS_INT);
  1057. a_load_const_reg(list,OS_INT,count,countreg);
  1058. { explicitely allocate R_O0 since it can be used safely here }
  1059. { (for holding date that's being copied) }
  1060. current_asmdata.getjumplabel(lab);
  1061. a_label(list, lab);
  1062. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  1063. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  1064. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,4,src.base));
  1065. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,4,dst.base));
  1066. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  1067. a_jmp_cond(list,OC_NE,lab);
  1068. list.concat(taicpu.op_none(A_NOP));
  1069. { keep the registers alive }
  1070. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  1071. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  1072. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  1073. len := len mod 4;
  1074. end;
  1075. { unrolled loop }
  1076. count:=len div 4;
  1077. if count>0 then
  1078. begin
  1079. tmpreg1:=GetIntRegister(list,OS_INT);
  1080. for count2 := 1 to count do
  1081. begin
  1082. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  1083. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  1084. inc(src.offset,4);
  1085. inc(dst.offset,4);
  1086. end;
  1087. len := len mod 4;
  1088. end;
  1089. if (len and 4) <> 0 then
  1090. begin
  1091. hreg:=GetIntRegister(list,OS_INT);
  1092. a_load_ref_reg(list,OS_32,OS_32,src,hreg);
  1093. a_load_reg_ref(list,OS_32,OS_32,hreg,dst);
  1094. inc(src.offset,4);
  1095. inc(dst.offset,4);
  1096. end;
  1097. { copy the leftovers }
  1098. if (len and 2) <> 0 then
  1099. begin
  1100. hreg:=GetIntRegister(list,OS_INT);
  1101. a_load_ref_reg(list,OS_16,OS_16,src,hreg);
  1102. a_load_reg_ref(list,OS_16,OS_16,hreg,dst);
  1103. inc(src.offset,2);
  1104. inc(dst.offset,2);
  1105. end;
  1106. if (len and 1) <> 0 then
  1107. begin
  1108. hreg:=GetIntRegister(list,OS_INT);
  1109. a_load_ref_reg(list,OS_8,OS_8,src,hreg);
  1110. a_load_reg_ref(list,OS_8,OS_8,hreg,dst);
  1111. end;
  1112. end;
  1113. end;
  1114. procedure tcgsparc.g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : aint);
  1115. var
  1116. src, dst: TReference;
  1117. tmpreg1,
  1118. countreg: TRegister;
  1119. i : aint;
  1120. lab: tasmlabel;
  1121. begin
  1122. if len>31 then
  1123. g_concatcopy_move(list,source,dest,len)
  1124. else
  1125. begin
  1126. reference_reset(src);
  1127. reference_reset(dst);
  1128. { load the address of source into src.base }
  1129. src.base:=GetAddressRegister(list);
  1130. a_loadaddr_ref_reg(list,source,src.base);
  1131. { load the address of dest into dst.base }
  1132. dst.base:=GetAddressRegister(list);
  1133. a_loadaddr_ref_reg(list,dest,dst.base);
  1134. { generate a loop }
  1135. if len>4 then
  1136. begin
  1137. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1138. { have to be set to 8. I put an Inc there so debugging may be }
  1139. { easier (should offset be different from zero here, it will be }
  1140. { easy to notice in the generated assembler }
  1141. countreg:=GetIntRegister(list,OS_INT);
  1142. tmpreg1:=GetIntRegister(list,OS_INT);
  1143. a_load_const_reg(list,OS_INT,len,countreg);
  1144. { explicitely allocate R_O0 since it can be used safely here }
  1145. { (for holding date that's being copied) }
  1146. current_asmdata.getjumplabel(lab);
  1147. a_label(list, lab);
  1148. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1149. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1150. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,1,src.base));
  1151. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,1,dst.base));
  1152. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  1153. a_jmp_cond(list,OC_NE,lab);
  1154. list.concat(taicpu.op_none(A_NOP));
  1155. { keep the registers alive }
  1156. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  1157. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  1158. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  1159. end
  1160. else
  1161. begin
  1162. { unrolled loop }
  1163. tmpreg1:=GetIntRegister(list,OS_INT);
  1164. for i:=1 to len do
  1165. begin
  1166. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1167. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1168. inc(src.offset);
  1169. inc(dst.offset);
  1170. end;
  1171. end;
  1172. end;
  1173. end;
  1174. procedure tcgsparc.g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);
  1175. var
  1176. make_global : boolean;
  1177. href : treference;
  1178. begin
  1179. if not(procdef.proctypeoption in [potype_function,potype_procedure]) then
  1180. Internalerror(200006137);
  1181. if not assigned(procdef._class) or
  1182. (procdef.procoptions*[po_classmethod, po_staticmethod,
  1183. po_methodpointer, po_interrupt, po_iocheck]<>[]) then
  1184. Internalerror(200006138);
  1185. if procdef.owner.symtabletype<>ObjectSymtable then
  1186. Internalerror(200109191);
  1187. make_global:=false;
  1188. if (not current_module.is_unit) or
  1189. (procdef.owner.defowner.owner.symtabletype=globalsymtable) then
  1190. make_global:=true;
  1191. if make_global then
  1192. List.concat(Tai_symbol.Createname_global(labelname,AT_FUNCTION,0))
  1193. else
  1194. List.concat(Tai_symbol.Createname(labelname,AT_FUNCTION,0));
  1195. { set param1 interface to self }
  1196. g_adjust_self_value(list,procdef,ioffset);
  1197. if po_virtualmethod in procdef.procoptions then
  1198. begin
  1199. if (procdef.extnumber=$ffff) then
  1200. Internalerror(200006139);
  1201. { mov 0(%rdi),%rax ; load vmt}
  1202. reference_reset_base(href,NR_O0,0);
  1203. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_L0);
  1204. { jmp *vmtoffs(%eax) ; method offs }
  1205. reference_reset_base(href,NR_L0,procdef._class.vmtmethodoffset(procdef.extnumber));
  1206. list.concat(taicpu.op_ref_reg(A_LD,href,NR_L1));
  1207. list.concat(taicpu.op_reg(A_JMP,NR_L1));
  1208. end
  1209. else
  1210. list.concat(taicpu.op_sym(A_BA,current_asmdata.RefAsmSymbol(procdef.mangledname)));
  1211. { Delay slot }
  1212. list.Concat(TAiCpu.Op_none(A_NOP));
  1213. List.concat(Tai_symbol_end.Createname(labelname));
  1214. end;
  1215. {****************************************************************************
  1216. TCG64Sparc
  1217. ****************************************************************************}
  1218. procedure tcg64sparc.a_load64_reg_ref(list : TAsmList;reg : tregister64;const ref : treference);
  1219. var
  1220. tmpref: treference;
  1221. begin
  1222. { Override this function to prevent loading the reference twice }
  1223. tmpref:=ref;
  1224. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reghi,tmpref);
  1225. inc(tmpref.offset,4);
  1226. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reglo,tmpref);
  1227. end;
  1228. procedure tcg64sparc.a_load64_ref_reg(list : TAsmList;const ref : treference;reg : tregister64);
  1229. var
  1230. tmpref: treference;
  1231. begin
  1232. { Override this function to prevent loading the reference twice }
  1233. tmpref:=ref;
  1234. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reghi);
  1235. inc(tmpref.offset,4);
  1236. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reglo);
  1237. end;
  1238. procedure tcg64sparc.a_param64_ref(list : TAsmList;const r : treference;const paraloc : tcgpara);
  1239. var
  1240. hreg64 : tregister64;
  1241. begin
  1242. { Override this function to prevent loading the reference twice.
  1243. Use here some extra registers, but those are optimized away by the RA }
  1244. hreg64.reglo:=cg.GetIntRegister(list,OS_32);
  1245. hreg64.reghi:=cg.GetIntRegister(list,OS_32);
  1246. a_load64_ref_reg(list,r,hreg64);
  1247. a_param64_reg(list,hreg64,paraloc);
  1248. end;
  1249. procedure TCg64Sparc.get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp;checkoverflow : boolean);
  1250. begin
  1251. case op of
  1252. OP_ADD :
  1253. begin
  1254. op1:=A_ADDCC;
  1255. if checkoverflow then
  1256. op2:=A_ADDXCC
  1257. else
  1258. op2:=A_ADDX;
  1259. end;
  1260. OP_SUB :
  1261. begin
  1262. op1:=A_SUBCC;
  1263. if checkoverflow then
  1264. op2:=A_SUBXCC
  1265. else
  1266. op2:=A_SUBX;
  1267. end;
  1268. OP_XOR :
  1269. begin
  1270. op1:=A_XOR;
  1271. op2:=A_XOR;
  1272. end;
  1273. OP_OR :
  1274. begin
  1275. op1:=A_OR;
  1276. op2:=A_OR;
  1277. end;
  1278. OP_AND :
  1279. begin
  1280. op1:=A_AND;
  1281. op2:=A_AND;
  1282. end;
  1283. else
  1284. internalerror(200203241);
  1285. end;
  1286. end;
  1287. procedure TCg64Sparc.a_op64_reg_reg(list:TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst:TRegister64);
  1288. var
  1289. op1,op2 : TAsmOp;
  1290. begin
  1291. case op of
  1292. OP_NEG :
  1293. begin
  1294. { Use the simple code: y=0-z }
  1295. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,NR_G0,regsrc.reglo,regdst.reglo));
  1296. list.concat(taicpu.op_reg_reg_reg(A_SUBX,NR_G0,regsrc.reghi,regdst.reghi));
  1297. exit;
  1298. end;
  1299. OP_NOT :
  1300. begin
  1301. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reglo,NR_G0,regdst.reglo));
  1302. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reghi,NR_G0,regdst.reghi));
  1303. exit;
  1304. end;
  1305. end;
  1306. get_64bit_ops(op,op1,op2,false);
  1307. list.concat(taicpu.op_reg_reg_reg(op1,regdst.reglo,regsrc.reglo,regdst.reglo));
  1308. list.concat(taicpu.op_reg_reg_reg(op2,regdst.reghi,regsrc.reghi,regdst.reghi));
  1309. end;
  1310. procedure TCg64Sparc.a_op64_const_reg(list:TAsmList;op:TOpCG;size : tcgsize;value:int64;regdst:TRegister64);
  1311. var
  1312. op1,op2:TAsmOp;
  1313. begin
  1314. case op of
  1315. OP_NEG,
  1316. OP_NOT :
  1317. internalerror(200306017);
  1318. end;
  1319. get_64bit_ops(op,op1,op2,false);
  1320. tcgsparc(cg).handle_reg_const_reg(list,op1,regdst.reglo,aint(lo(value)),regdst.reglo);
  1321. tcgsparc(cg).handle_reg_const_reg(list,op2,regdst.reghi,aint(hi(value)),regdst.reghi);
  1322. end;
  1323. procedure tcg64sparc.a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64; regsrc,regdst : tregister64);
  1324. var
  1325. l : tlocation;
  1326. begin
  1327. a_op64_const_reg_reg_checkoverflow(list,op,size,value,regsrc,regdst,false,l);
  1328. end;
  1329. procedure tcg64sparc.a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);
  1330. var
  1331. l : tlocation;
  1332. begin
  1333. a_op64_reg_reg_reg_checkoverflow(list,op,size,regsrc1,regsrc2,regdst,false,l);
  1334. end;
  1335. procedure tcg64sparc.a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  1336. var
  1337. op1,op2:TAsmOp;
  1338. begin
  1339. case op of
  1340. OP_NEG,
  1341. OP_NOT :
  1342. internalerror(200306017);
  1343. end;
  1344. get_64bit_ops(op,op1,op2,setflags);
  1345. tcgsparc(cg).handle_reg_const_reg(list,op1,regsrc.reglo,aint(lo(value)),regdst.reglo);
  1346. tcgsparc(cg).handle_reg_const_reg(list,op2,regsrc.reghi,aint(hi(value)),regdst.reghi);
  1347. end;
  1348. procedure tcg64sparc.a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  1349. var
  1350. op1,op2:TAsmOp;
  1351. begin
  1352. case op of
  1353. OP_NEG,
  1354. OP_NOT :
  1355. internalerror(200306017);
  1356. end;
  1357. get_64bit_ops(op,op1,op2,setflags);
  1358. list.concat(taicpu.op_reg_reg_reg(op1,regsrc2.reglo,regsrc1.reglo,regdst.reglo));
  1359. list.concat(taicpu.op_reg_reg_reg(op2,regsrc2.reghi,regsrc1.reghi,regdst.reghi));
  1360. end;
  1361. begin
  1362. cg:=TCgSparc.Create;
  1363. cg64:=TCg64Sparc.Create;
  1364. end.