cgcpu.pas 65 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910
  1. {
  2. Copyright (c) 1998-2012 by Florian Klaempfl and David Zhang
  3. This unit implements the code generator for MIPS
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype, parabase,
  22. cgbase, cgutils, cgobj, cg64f32, cpupara,
  23. aasmbase, aasmtai, aasmcpu, aasmdata,
  24. cpubase, cpuinfo,
  25. node, symconst, SymType, symdef,
  26. rgcpu;
  27. type
  28. TCGMIPS = class(tcg)
  29. public
  30. procedure init_register_allocators; override;
  31. procedure done_register_allocators; override;
  32. /// { needed by cg64 }
  33. procedure make_simple_ref(list: tasmlist; var ref: treference);
  34. procedure handle_reg_const_reg(list: tasmlist; op: Tasmop; src: tregister; a: tcgint; dst: tregister);
  35. procedure maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  36. procedure overflowcheck_internal(list: TAsmList; arg1, arg2: TRegister);
  37. { parameter }
  38. procedure a_loadfpu_reg_cgpara(list: tasmlist; size: tcgsize; const r: tregister; const paraloc: TCGPara); override;
  39. procedure a_loadfpu_ref_cgpara(list: tasmlist; size: tcgsize; const ref: treference; const paraloc: TCGPara); override;
  40. procedure a_call_name(list: tasmlist; const s: string; weak : boolean); override;
  41. procedure a_call_reg(list: tasmlist; Reg: TRegister); override;
  42. procedure a_call_sym_pic(list: tasmlist; sym: tasmsymbol);
  43. { General purpose instructions }
  44. procedure a_op_const_reg(list: tasmlist; Op: TOpCG; size: tcgsize; a: tcgint; reg: TRegister); override;
  45. procedure a_op_reg_reg(list: tasmlist; Op: TOpCG; size: TCGSize; src, dst: TRegister); override;
  46. procedure a_op_const_reg_reg(list: tasmlist; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister); override;
  47. procedure a_op_reg_reg_reg(list: tasmlist; op: TOpCg; size: tcgsize; src1, src2, dst: tregister); override;
  48. procedure a_op_const_reg_reg_checkoverflow(list: tasmlist; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister; setflags: boolean; var ovloc: tlocation); override;
  49. procedure a_op_reg_reg_reg_checkoverflow(list: tasmlist; op: TOpCg; size: tcgsize; src1, src2, dst: tregister; setflags: boolean; var ovloc: tlocation); override;
  50. { move instructions }
  51. procedure a_load_const_reg(list: tasmlist; size: tcgsize; a: tcgint; reg: tregister); override;
  52. procedure a_load_const_ref(list: tasmlist; size: tcgsize; a: tcgint; const ref: TReference); override;
  53. procedure a_load_reg_ref(list: tasmlist; FromSize, ToSize: TCgSize; reg: TRegister; const ref: TReference); override;
  54. procedure a_load_ref_reg(list: tasmlist; FromSize, ToSize: TCgSize; const ref: TReference; reg: tregister); override;
  55. procedure a_load_reg_reg(list: tasmlist; FromSize, ToSize: TCgSize; reg1, reg2: tregister); override;
  56. procedure a_loadaddr_ref_reg(list: tasmlist; const ref: TReference; r: tregister); override;
  57. { fpu move instructions }
  58. procedure a_loadfpu_reg_reg(list: tasmlist; fromsize, tosize: tcgsize; reg1, reg2: tregister); override;
  59. procedure a_loadfpu_ref_reg(list: tasmlist; fromsize, tosize: tcgsize; const ref: TReference; reg: tregister); override;
  60. procedure a_loadfpu_reg_ref(list: tasmlist; fromsize, tosize: tcgsize; reg: tregister; const ref: TReference); override;
  61. { comparison operations }
  62. procedure a_cmp_const_reg_label(list: tasmlist; size: tcgsize; cmp_op: topcmp; a: tcgint; reg: tregister; l: tasmlabel); override;
  63. procedure a_cmp_reg_reg_label(list: tasmlist; size: tcgsize; cmp_op: topcmp; reg1, reg2: tregister; l: tasmlabel); override;
  64. procedure a_jmp_always(List: tasmlist; l: TAsmLabel); override;
  65. procedure a_jmp_name(list: tasmlist; const s: string); override;
  66. procedure g_overflowCheck(List: tasmlist; const Loc: TLocation; def: TDef); override;
  67. procedure g_overflowCheck_loc(List: tasmlist; const Loc: TLocation; def: TDef; ovloc: tlocation); override;
  68. procedure g_proc_entry(list: tasmlist; localsize: longint; nostackframe: boolean); override;
  69. procedure g_proc_exit(list: tasmlist; parasize: longint; nostackframe: boolean); override;
  70. procedure g_concatcopy(list: tasmlist; const Source, dest: treference; len: tcgint); override;
  71. procedure g_concatcopy_unaligned(list: tasmlist; const Source, dest: treference; len: tcgint); override;
  72. procedure g_concatcopy_move(list: tasmlist; const Source, dest: treference; len: tcgint);
  73. procedure g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: tcgint); override;
  74. procedure g_intf_wrapper(list: tasmlist; procdef: tprocdef; const labelname: string; ioffset: longint); override;
  75. procedure g_external_wrapper(list : TAsmList; procdef: tprocdef; const externalname: string);override;
  76. procedure g_profilecode(list: TAsmList);override;
  77. { Transform unsupported methods into Internal errors }
  78. procedure a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; size: TCGSize; src, dst: TRegister); override;
  79. procedure g_stackpointer_alloc(list : TAsmList;localsize : longint);override;
  80. end;
  81. TCg64MPSel = class(tcg64f32)
  82. public
  83. procedure a_load64_reg_ref(list: tasmlist; reg: tregister64; const ref: treference); override;
  84. procedure a_load64_ref_reg(list: tasmlist; const ref: treference; reg: tregister64); override;
  85. procedure a_load64_ref_cgpara(list: tasmlist; const r: treference; const paraloc: tcgpara); override;
  86. procedure a_op64_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; regsrc, regdst: TRegister64); override;
  87. procedure a_op64_const_reg(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regdst: TRegister64); override;
  88. procedure a_op64_const_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regsrc, regdst: tregister64); override;
  89. procedure a_op64_reg_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; regsrc1, regsrc2, regdst: tregister64); override;
  90. procedure a_op64_const_reg_reg_checkoverflow(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regsrc, regdst: tregister64; setflags: boolean; var ovloc: tlocation); override;
  91. procedure a_op64_reg_reg_reg_checkoverflow(list: tasmlist; op: TOpCG; size: tcgsize; regsrc1, regsrc2, regdst: tregister64; setflags: boolean; var ovloc: tlocation); override;
  92. end;
  93. procedure create_codegen;
  94. const
  95. TOpCmp2AsmCond : array[topcmp] of TAsmCond=(C_NONE,
  96. C_EQ,C_GT,C_LT,C_GE,C_LE,C_NE,C_LEU,C_LTU,C_GEU,C_GTU
  97. );
  98. implementation
  99. uses
  100. globals, verbose, systems, cutils,
  101. paramgr, fmodule,
  102. symtable, symsym,
  103. tgobj,
  104. procinfo, cpupi;
  105. const
  106. TOpcg2AsmOp: array[TOpCg] of TAsmOp = (
  107. A_NONE,A_NONE,A_ADDU,A_AND,A_NONE,A_NONE,A_MULT,A_MULTU,A_NONE,A_NONE,
  108. A_OR,A_SRAV,A_SLLV,A_SRLV,A_SUBU,A_XOR,A_NONE,A_NONE
  109. );
  110. procedure TCGMIPS.make_simple_ref(list: tasmlist; var ref: treference);
  111. var
  112. tmpreg, tmpreg1: tregister;
  113. tmpref: treference;
  114. base_replaced: boolean;
  115. begin
  116. { Enforce some discipline for callers:
  117. - gp is always implicit
  118. - reference is processed only once }
  119. if (ref.base=NR_GP) or (ref.index=NR_GP) then
  120. InternalError(2013022801);
  121. if (ref.refaddr<>addr_no) then
  122. InternalError(2013022802);
  123. { fixup base/index, if both are present then add them together }
  124. base_replaced:=false;
  125. tmpreg:=ref.base;
  126. if (tmpreg=NR_NO) then
  127. tmpreg:=ref.index
  128. else if (ref.index<>NR_NO) then
  129. begin
  130. tmpreg:=getintregister(list,OS_ADDR);
  131. list.concat(taicpu.op_reg_reg_reg(A_ADDU,tmpreg,ref.base,ref.index));
  132. base_replaced:=true;
  133. end;
  134. ref.base:=tmpreg;
  135. ref.index:=NR_NO;
  136. if (ref.symbol=nil) and
  137. (ref.offset>=simm16lo) and
  138. (ref.offset<=simm16hi-sizeof(pint)) then
  139. exit;
  140. { Symbol present or offset > 16bits }
  141. if assigned(ref.symbol) then
  142. begin
  143. ref.base:=getintregister(list,OS_ADDR);
  144. reference_reset_symbol(tmpref,ref.symbol,ref.offset,ref.alignment);
  145. if (cs_create_pic in current_settings.moduleswitches) then
  146. begin
  147. if not (pi_needs_got in current_procinfo.flags) then
  148. InternalError(2013060102);
  149. { For PIC global symbols offset must be handled separately.
  150. Otherwise (non-PIC or local symbols) offset can be encoded
  151. into relocation even if exceeds 16 bits. }
  152. if (ref.symbol.bind<>AB_LOCAL) then
  153. tmpref.offset:=0;
  154. tmpref.refaddr:=addr_pic;
  155. tmpref.base:=NR_GP;
  156. list.concat(taicpu.op_reg_ref(A_LW,ref.base,tmpref));
  157. end
  158. else
  159. begin
  160. tmpref.refaddr:=addr_high;
  161. list.concat(taicpu.op_reg_ref(A_LUI,ref.base,tmpref));
  162. end;
  163. { Add original base/index, if any. }
  164. if (tmpreg<>NR_NO) then
  165. list.concat(taicpu.op_reg_reg_reg(A_ADDU,ref.base,tmpreg,ref.base));
  166. if (ref.symbol.bind=AB_LOCAL) or
  167. not (cs_create_pic in current_settings.moduleswitches) then
  168. begin
  169. ref.refaddr:=addr_low;
  170. exit;
  171. end;
  172. { PIC global symbol }
  173. ref.symbol:=nil;
  174. if (ref.offset=0) then
  175. exit;
  176. if (ref.offset>=simm16lo) and
  177. (ref.offset<=simm16hi-sizeof(pint)) then
  178. begin
  179. list.concat(taicpu.op_reg_reg_const(A_ADDIU,ref.base,ref.base,ref.offset));
  180. ref.offset:=0;
  181. exit;
  182. end;
  183. { fallthrough to the case of large offset }
  184. end;
  185. tmpreg1:=getintregister(list,OS_INT);
  186. a_load_const_reg(list,OS_INT,ref.offset,tmpreg1);
  187. if (ref.base=NR_NO) then
  188. ref.base:=tmpreg1 { offset alone, weird but possible }
  189. else
  190. begin
  191. if (not base_replaced) then
  192. ref.base:=getintregister(list,OS_ADDR);
  193. list.concat(taicpu.op_reg_reg_reg(A_ADDU,ref.base,tmpreg,tmpreg1))
  194. end;
  195. ref.offset:=0;
  196. end;
  197. procedure TCGMIPS.handle_reg_const_reg(list: tasmlist; op: Tasmop; src: tregister; a: tcgint; dst: tregister);
  198. var
  199. tmpreg: tregister;
  200. op2: Tasmop;
  201. negate: boolean;
  202. begin
  203. case op of
  204. A_ADD,A_SUB:
  205. op2:=A_ADDI;
  206. A_ADDU,A_SUBU:
  207. op2:=A_ADDIU;
  208. else
  209. InternalError(2013052001);
  210. end;
  211. negate:=op in [A_SUB,A_SUBU];
  212. { subtraction is actually addition of negated value, so possible range is
  213. off by one (-32767..32768) }
  214. if (a < simm16lo+ord(negate)) or
  215. (a > simm16hi+ord(negate)) then
  216. begin
  217. tmpreg := GetIntRegister(list, OS_INT);
  218. a_load_const_reg(list, OS_INT, a, tmpreg);
  219. list.concat(taicpu.op_reg_reg_reg(op, dst, src, tmpreg));
  220. end
  221. else
  222. begin
  223. if negate then
  224. a:=-a;
  225. list.concat(taicpu.op_reg_reg_const(op2, dst, src, a));
  226. end;
  227. end;
  228. {****************************************************************************
  229. Assembler code
  230. ****************************************************************************}
  231. procedure TCGMIPS.init_register_allocators;
  232. begin
  233. inherited init_register_allocators;
  234. { Keep RS_R25, i.e. $t9 for PIC call }
  235. if (cs_create_pic in current_settings.moduleswitches) and assigned(current_procinfo) and
  236. (pi_needs_got in current_procinfo.flags) then
  237. begin
  238. current_procinfo.got := NR_GP;
  239. rg[R_INTREGISTER] := Trgintcpu.Create(R_INTREGISTER, R_SUBD,
  240. [RS_R2,RS_R3,RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,RS_R9,
  241. RS_R10,RS_R11,RS_R12,RS_R13,RS_R14,RS_R15,RS_R16,RS_R17,RS_R18,RS_R19,
  242. RS_R20,RS_R21,RS_R22,RS_R23,RS_R24{,RS_R25}],
  243. first_int_imreg, []);
  244. end
  245. else
  246. rg[R_INTREGISTER] := trgintcpu.Create(R_INTREGISTER, R_SUBD,
  247. [RS_R2,RS_R3,RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,RS_R9,
  248. RS_R10,RS_R11,RS_R12,RS_R13,RS_R14,RS_R15,RS_R16,RS_R17,RS_R18,RS_R19,
  249. RS_R20,RS_R21,RS_R22,RS_R23,RS_R24{,RS_R25}],
  250. first_int_imreg, []);
  251. {
  252. rg[R_FPUREGISTER] := trgcpu.Create(R_FPUREGISTER, R_SUBFS,
  253. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,
  254. RS_F8,RS_F9,RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15,
  255. RS_F16,RS_F17,RS_F18,RS_F19,RS_F20,RS_F21,RS_F22,RS_F23,
  256. RS_F24,RS_F25,RS_F26,RS_F27,RS_F28,RS_F29,RS_F30,RS_F31],
  257. first_fpu_imreg, []);
  258. }
  259. rg[R_FPUREGISTER] := trgcpu.Create(R_FPUREGISTER, R_SUBFS,
  260. [RS_F0,RS_F2,RS_F4,RS_F6, RS_F8,RS_F10,RS_F12,RS_F14,
  261. RS_F16,RS_F18,RS_F20,RS_F22, RS_F24,RS_F26,RS_F28,RS_F30],
  262. first_fpu_imreg, []);
  263. { needs at least one element for rgobj not to crash }
  264. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBNONE,
  265. [RS_R0],first_mm_imreg,[]);
  266. end;
  267. procedure TCGMIPS.done_register_allocators;
  268. begin
  269. rg[R_INTREGISTER].Free;
  270. rg[R_FPUREGISTER].Free;
  271. rg[R_MMREGISTER].Free;
  272. inherited done_register_allocators;
  273. end;
  274. procedure TCGMIPS.a_loadfpu_ref_cgpara(list: tasmlist; size: tcgsize; const ref: treference; const paraloc: TCGPara);
  275. var
  276. href, href2: treference;
  277. hloc: pcgparalocation;
  278. begin
  279. { TODO: inherited cannot deal with individual locations for each of OS_32 registers.
  280. Must change parameter management to allocate a single 64-bit register pair,
  281. then this method can be removed. }
  282. href := ref;
  283. hloc := paraloc.location;
  284. while assigned(hloc) do
  285. begin
  286. paramanager.allocparaloc(list,hloc);
  287. case hloc^.loc of
  288. LOC_REGISTER:
  289. a_load_ref_reg(list, hloc^.size, hloc^.size, href, hloc^.Register);
  290. LOC_FPUREGISTER,LOC_CFPUREGISTER :
  291. a_loadfpu_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  292. LOC_REFERENCE:
  293. begin
  294. paraloc.check_simple_location;
  295. reference_reset_base(href2,paraloc.location^.reference.index,paraloc.location^.reference.offset,paraloc.alignment);
  296. { concatcopy should choose the best way to copy the data }
  297. g_concatcopy(list,ref,href2,tcgsize2size[size]);
  298. end;
  299. else
  300. internalerror(200408241);
  301. end;
  302. Inc(href.offset, tcgsize2size[hloc^.size]);
  303. hloc := hloc^.Next;
  304. end;
  305. end;
  306. procedure TCGMIPS.a_loadfpu_reg_cgpara(list: tasmlist; size: tcgsize; const r: tregister; const paraloc: TCGPara);
  307. var
  308. href: treference;
  309. begin
  310. if paraloc.Location^.next=nil then
  311. begin
  312. inherited a_loadfpu_reg_cgpara(list,size,r,paraloc);
  313. exit;
  314. end;
  315. tg.GetTemp(list, TCGSize2Size[size], TCGSize2Size[size], tt_normal, href);
  316. a_loadfpu_reg_ref(list, size, size, r, href);
  317. a_loadfpu_ref_cgpara(list, size, href, paraloc);
  318. tg.Ungettemp(list, href);
  319. end;
  320. procedure TCGMIPS.a_call_sym_pic(list: tasmlist; sym: tasmsymbol);
  321. var
  322. href: treference;
  323. begin
  324. reference_reset_symbol(href,sym,0,sizeof(aint));
  325. if (sym.bind=AB_LOCAL) then
  326. href.refaddr:=addr_pic
  327. else
  328. href.refaddr:=addr_pic_call16;
  329. href.base:=NR_GP;
  330. list.concat(taicpu.op_reg_ref(A_LW,NR_PIC_FUNC,href));
  331. if (sym.bind=AB_LOCAL) then
  332. begin
  333. href.refaddr:=addr_low;
  334. list.concat(taicpu.op_reg_ref(A_ADDIU,NR_PIC_FUNC,href));
  335. end;
  336. list.concat(taicpu.op_reg(A_JALR,NR_PIC_FUNC));
  337. { Delay slot }
  338. list.concat(taicpu.op_none(A_NOP));
  339. { Restore GP if in PIC mode }
  340. if (cs_create_pic in current_settings.moduleswitches) then
  341. begin
  342. if TMIPSProcinfo(current_procinfo).save_gp_ref.offset=0 then
  343. InternalError(2013071001);
  344. list.concat(taicpu.op_reg_ref(A_LW,NR_GP,TMIPSProcinfo(current_procinfo).save_gp_ref));
  345. end;
  346. end;
  347. procedure TCGMIPS.a_call_name(list: tasmlist; const s: string; weak: boolean);
  348. var
  349. sym: tasmsymbol;
  350. begin
  351. if assigned(current_procinfo) and
  352. not (pi_do_call in current_procinfo.flags) then
  353. InternalError(2013022101);
  354. if weak then
  355. sym:=current_asmdata.WeakRefAsmSymbol(s)
  356. else
  357. sym:=current_asmdata.RefAsmSymbol(s);
  358. if (cs_create_pic in current_settings.moduleswitches) then
  359. a_call_sym_pic(list,sym)
  360. else
  361. begin
  362. list.concat(taicpu.op_sym(A_JAL,sym));
  363. { Delay slot }
  364. list.concat(taicpu.op_none(A_NOP));
  365. end;
  366. end;
  367. procedure TCGMIPS.a_call_reg(list: tasmlist; Reg: TRegister);
  368. begin
  369. if assigned(current_procinfo) and
  370. not (pi_do_call in current_procinfo.flags) then
  371. InternalError(2013022102);
  372. if (Reg <> NR_PIC_FUNC) then
  373. list.concat(taicpu.op_reg_reg(A_MOVE,NR_PIC_FUNC,reg));
  374. list.concat(taicpu.op_reg(A_JALR,NR_PIC_FUNC));
  375. { Delay slot }
  376. list.concat(taicpu.op_none(A_NOP));
  377. { Restore GP if in PIC mode }
  378. if (cs_create_pic in current_settings.moduleswitches) then
  379. begin
  380. if TMIPSProcinfo(current_procinfo).save_gp_ref.offset=0 then
  381. InternalError(2013071002);
  382. list.concat(taicpu.op_reg_ref(A_LW,NR_GP,TMIPSProcinfo(current_procinfo).save_gp_ref));
  383. end;
  384. end;
  385. {********************** load instructions ********************}
  386. procedure TCGMIPS.a_load_const_reg(list: tasmlist; size: TCGSize; a: tcgint; reg: TRegister);
  387. begin
  388. if (a = 0) then
  389. list.concat(taicpu.op_reg_reg(A_MOVE, reg, NR_R0))
  390. else if (a >= simm16lo) and (a <= simm16hi) then
  391. list.concat(taicpu.op_reg_reg_const(A_ADDIU, reg, NR_R0, a))
  392. else if (a>=0) and (a <= 65535) then
  393. list.concat(taicpu.op_reg_reg_const(A_ORI, reg, NR_R0, a))
  394. else
  395. begin
  396. list.concat(taicpu.op_reg_const(A_LUI, reg, aint(a) shr 16));
  397. if (a and aint($FFFF))<>0 then
  398. list.concat(taicpu.op_reg_reg_const(A_ORI,reg,reg,a and aint($FFFF)));
  399. end;
  400. end;
  401. procedure TCGMIPS.a_load_const_ref(list: tasmlist; size: tcgsize; a: tcgint; const ref: TReference);
  402. begin
  403. if a = 0 then
  404. a_load_reg_ref(list, size, size, NR_R0, ref)
  405. else
  406. inherited a_load_const_ref(list, size, a, ref);
  407. end;
  408. procedure TCGMIPS.a_load_reg_ref(list: tasmlist; FromSize, ToSize: TCGSize; reg: tregister; const Ref: TReference);
  409. var
  410. op: tasmop;
  411. href: treference;
  412. begin
  413. if (TCGSize2Size[fromsize] < TCGSize2Size[tosize]) then
  414. a_load_reg_reg(list,fromsize,tosize,reg,reg);
  415. case tosize of
  416. OS_8,
  417. OS_S8:
  418. Op := A_SB;
  419. OS_16,
  420. OS_S16:
  421. Op := A_SH;
  422. OS_32,
  423. OS_S32:
  424. Op := A_SW;
  425. else
  426. InternalError(2002122100);
  427. end;
  428. href:=ref;
  429. make_simple_ref(list,href);
  430. list.concat(taicpu.op_reg_ref(op,reg,href));
  431. end;
  432. procedure TCGMIPS.a_load_ref_reg(list: tasmlist; FromSize, ToSize: TCgSize; const ref: TReference; reg: tregister);
  433. var
  434. op: tasmop;
  435. href: treference;
  436. begin
  437. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  438. fromsize := tosize;
  439. case fromsize of
  440. OS_S8:
  441. Op := A_LB;{Load Signed Byte}
  442. OS_8:
  443. Op := A_LBU;{Load Unsigned Byte}
  444. OS_S16:
  445. Op := A_LH;{Load Signed Halfword}
  446. OS_16:
  447. Op := A_LHU;{Load Unsigned Halfword}
  448. OS_S32:
  449. Op := A_LW;{Load Word}
  450. OS_32:
  451. Op := A_LW;//A_LWU;{Load Unsigned Word}
  452. OS_S64,
  453. OS_64:
  454. Op := A_LD;{Load a Long Word}
  455. else
  456. InternalError(2002122101);
  457. end;
  458. href:=ref;
  459. make_simple_ref(list,href);
  460. list.concat(taicpu.op_reg_ref(op,reg,href));
  461. if (fromsize=OS_S8) and (tosize=OS_16) then
  462. a_load_reg_reg(list,fromsize,tosize,reg,reg);
  463. end;
  464. procedure TCGMIPS.a_load_reg_reg(list: tasmlist; fromsize, tosize: tcgsize; reg1, reg2: tregister);
  465. var
  466. instr: taicpu;
  467. done: boolean;
  468. begin
  469. if (tcgsize2size[tosize] < tcgsize2size[fromsize]) or
  470. (
  471. (tcgsize2size[tosize] = tcgsize2size[fromsize]) and (tosize <> fromsize)
  472. ) or ((fromsize = OS_S8) and
  473. (tosize = OS_16)) then
  474. begin
  475. done:=true;
  476. case tosize of
  477. OS_8:
  478. list.concat(taicpu.op_reg_reg_const(A_ANDI, reg2, reg1, $ff));
  479. OS_16:
  480. list.concat(taicpu.op_reg_reg_const(A_ANDI, reg2, reg1, $ffff));
  481. OS_32,
  482. OS_S32:
  483. done:=false;
  484. OS_S8:
  485. begin
  486. list.concat(taicpu.op_reg_reg_const(A_SLL, reg2, reg1, 24));
  487. list.concat(taicpu.op_reg_reg_const(A_SRA, reg2, reg2, 24));
  488. end;
  489. OS_S16:
  490. begin
  491. list.concat(taicpu.op_reg_reg_const(A_SLL, reg2, reg1, 16));
  492. list.concat(taicpu.op_reg_reg_const(A_SRA, reg2, reg2, 16));
  493. end;
  494. else
  495. internalerror(2002090901);
  496. end;
  497. end
  498. else
  499. done:=false;
  500. if (not done) and (reg1 <> reg2) then
  501. begin
  502. { same size, only a register mov required }
  503. instr := taicpu.op_reg_reg(A_MOVE, reg2, reg1);
  504. list.Concat(instr);
  505. { Notify the register allocator that we have written a move instruction so
  506. it can try to eliminate it. }
  507. add_move_instruction(instr);
  508. end;
  509. end;
  510. procedure TCGMIPS.a_loadaddr_ref_reg(list: tasmlist; const ref: TReference; r: tregister);
  511. var
  512. href: treference;
  513. hreg: tregister;
  514. begin
  515. { Enforce some discipline for callers:
  516. - reference must be a "raw" one and not use gp }
  517. if (ref.base=NR_GP) or (ref.index=NR_GP) then
  518. InternalError(2013022803);
  519. if (ref.refaddr<>addr_no) then
  520. InternalError(2013022804);
  521. if (ref.base=NR_NO) and (ref.index<>NR_NO) then
  522. InternalError(200306171);
  523. if (ref.symbol=nil) then
  524. begin
  525. if (ref.base<>NR_NO) then
  526. begin
  527. if (ref.offset<simm16lo) or (ref.offset>simm16hi) then
  528. begin
  529. hreg:=getintregister(list,OS_INT);
  530. a_load_const_reg(list,OS_INT,ref.offset,hreg);
  531. list.concat(taicpu.op_reg_reg_reg(A_ADDU,r,ref.base,hreg));
  532. end
  533. else if (ref.offset<>0) then
  534. list.concat(taicpu.op_reg_reg_const(A_ADDIU,r,ref.base,ref.offset))
  535. else
  536. a_load_reg_reg(list,OS_INT,OS_INT,ref.base,r); { emit optimizable move }
  537. if (ref.index<>NR_NO) then
  538. list.concat(taicpu.op_reg_reg_reg(A_ADDU,r,r,ref.index));
  539. end
  540. else
  541. a_load_const_reg(list,OS_INT,ref.offset,r);
  542. exit;
  543. end;
  544. reference_reset_symbol(href,ref.symbol,ref.offset,ref.alignment);
  545. if (cs_create_pic in current_settings.moduleswitches) then
  546. begin
  547. if not (pi_needs_got in current_procinfo.flags) then
  548. InternalError(2013060103);
  549. { For PIC global symbols offset must be handled separately.
  550. Otherwise (non-PIC or local symbols) offset can be encoded
  551. into relocation even if exceeds 16 bits. }
  552. if (href.symbol.bind<>AB_LOCAL) then
  553. href.offset:=0;
  554. href.refaddr:=addr_pic;
  555. href.base:=NR_GP;
  556. list.concat(taicpu.op_reg_ref(A_LW,r,href));
  557. end
  558. else
  559. begin
  560. href.refaddr:=addr_high;
  561. list.concat(taicpu.op_reg_ref(A_LUI,r,href));
  562. end;
  563. { Add original base/index, if any. }
  564. if (ref.base<>NR_NO) then
  565. list.concat(taicpu.op_reg_reg_reg(A_ADDU,r,r,ref.base));
  566. if (ref.index<>NR_NO) then
  567. list.concat(taicpu.op_reg_reg_reg(A_ADDU,r,r,ref.index));
  568. { add low part if necessary }
  569. if (ref.symbol.bind=AB_LOCAL) or
  570. not (cs_create_pic in current_settings.moduleswitches) then
  571. begin
  572. href.refaddr:=addr_low;
  573. href.base:=NR_NO;
  574. list.concat(taicpu.op_reg_reg_ref(A_ADDIU,r,r,href));
  575. exit;
  576. end;
  577. if (ref.offset<simm16lo) or (ref.offset>simm16hi) then
  578. begin
  579. hreg:=getintregister(list,OS_INT);
  580. a_load_const_reg(list,OS_INT,ref.offset,hreg);
  581. list.concat(taicpu.op_reg_reg_reg(A_ADDU,r,r,hreg));
  582. end
  583. else if (ref.offset<>0) then
  584. list.concat(taicpu.op_reg_reg_const(A_ADDIU,r,r,ref.offset));
  585. end;
  586. procedure TCGMIPS.a_loadfpu_reg_reg(list: tasmlist; fromsize, tosize: tcgsize; reg1, reg2: tregister);
  587. const
  588. FpuMovInstr: array[OS_F32..OS_F64,OS_F32..OS_F64] of TAsmOp =
  589. ((A_MOV_S, A_CVT_D_S),(A_CVT_S_D,A_MOV_D));
  590. var
  591. instr: taicpu;
  592. begin
  593. if (reg1 <> reg2) or (fromsize<>tosize) then
  594. begin
  595. instr := taicpu.op_reg_reg(fpumovinstr[fromsize,tosize], reg2, reg1);
  596. list.Concat(instr);
  597. { Notify the register allocator that we have written a move instruction so
  598. it can try to eliminate it. }
  599. if (fromsize=tosize) then
  600. add_move_instruction(instr);
  601. end;
  602. end;
  603. procedure TCGMIPS.a_loadfpu_ref_reg(list: tasmlist; fromsize, tosize: tcgsize; const ref: TReference; reg: tregister);
  604. var
  605. href: TReference;
  606. begin
  607. href:=ref;
  608. make_simple_ref(list,href);
  609. case fromsize of
  610. OS_F32:
  611. list.concat(taicpu.op_reg_ref(A_LWC1,reg,href));
  612. OS_F64:
  613. list.concat(taicpu.op_reg_ref(A_LDC1,reg,href));
  614. else
  615. InternalError(2007042701);
  616. end;
  617. if tosize<>fromsize then
  618. a_loadfpu_reg_reg(list,fromsize,tosize,reg,reg);
  619. end;
  620. procedure TCGMIPS.a_loadfpu_reg_ref(list: tasmlist; fromsize, tosize: tcgsize; reg: tregister; const ref: TReference);
  621. var
  622. href: TReference;
  623. begin
  624. if tosize<>fromsize then
  625. a_loadfpu_reg_reg(list,fromsize,tosize,reg,reg);
  626. href:=ref;
  627. make_simple_ref(list,href);
  628. case tosize of
  629. OS_F32:
  630. list.concat(taicpu.op_reg_ref(A_SWC1,reg,href));
  631. OS_F64:
  632. list.concat(taicpu.op_reg_ref(A_SDC1,reg,href));
  633. else
  634. InternalError(2007042702);
  635. end;
  636. end;
  637. procedure TCGMIPS.maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  638. const
  639. overflowops = [OP_MUL,OP_SHL,OP_ADD,OP_SUB,OP_NOT,OP_NEG];
  640. begin
  641. if (op in overflowops) and
  642. (size in [OS_8,OS_S8,OS_16,OS_S16]) then
  643. a_load_reg_reg(list,OS_32,size,dst,dst);
  644. end;
  645. procedure TCGMIPS.overflowcheck_internal(list: tasmlist; arg1, arg2: tregister);
  646. var
  647. carry, hreg: tregister;
  648. begin
  649. if (arg1=arg2) then
  650. InternalError(2013050501);
  651. carry:=GetIntRegister(list,OS_INT);
  652. hreg:=GetIntRegister(list,OS_INT);
  653. list.concat(taicpu.op_reg_reg_reg(A_SLTU,carry,arg1,arg2));
  654. { if carry<>0, this will cause hardware overflow interrupt }
  655. a_load_const_reg(list,OS_INT,$80000000,hreg);
  656. list.concat(taicpu.op_reg_reg_reg(A_SUB,hreg,hreg,carry));
  657. end;
  658. const
  659. ops_add: array[boolean] of TAsmOp = (A_ADDU, A_ADD);
  660. ops_sub: array[boolean] of TAsmOp = (A_SUBU, A_SUB);
  661. ops_slt: array[boolean] of TAsmOp = (A_SLTU, A_SLT);
  662. ops_slti: array[boolean] of TAsmOp = (A_SLTIU, A_SLTI);
  663. ops_and: array[boolean] of TAsmOp = (A_AND, A_ANDI);
  664. ops_or: array[boolean] of TAsmOp = (A_OR, A_ORI);
  665. ops_xor: array[boolean] of TasmOp = (A_XOR, A_XORI);
  666. procedure TCGMIPS.a_op_const_reg(list: tasmlist; Op: TOpCG; size: tcgsize; a: tcgint; reg: TRegister);
  667. begin
  668. optimize_op_const(op,a);
  669. case op of
  670. OP_NONE:
  671. exit;
  672. OP_MOVE:
  673. a_load_const_reg(list,size,a,reg);
  674. OP_NEG,OP_NOT:
  675. internalerror(200306011);
  676. else
  677. a_op_const_reg_reg(list,op,size,a,reg,reg);
  678. end;
  679. end;
  680. procedure TCGMIPS.a_op_reg_reg(list: tasmlist; Op: TOpCG; size: TCGSize; src, dst: TRegister);
  681. begin
  682. case Op of
  683. OP_NEG:
  684. list.concat(taicpu.op_reg_reg_reg(A_SUBU, dst, NR_R0, src));
  685. OP_NOT:
  686. list.concat(taicpu.op_reg_reg_reg(A_NOR, dst, NR_R0, src));
  687. OP_IMUL,OP_MUL:
  688. begin
  689. list.concat(taicpu.op_reg_reg(TOpcg2AsmOp[op], dst, src));
  690. list.concat(taicpu.op_reg(A_MFLO, dst));
  691. end;
  692. else
  693. a_op_reg_reg_reg(list, op, size, src, dst, dst);
  694. exit;
  695. end;
  696. maybeadjustresult(list,op,size,dst);
  697. end;
  698. procedure TCGMIPS.a_op_const_reg_reg(list: tasmlist; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister);
  699. var
  700. l: TLocation;
  701. begin
  702. a_op_const_reg_reg_checkoverflow(list, op, size, a, src, dst, false, l);
  703. end;
  704. procedure TCGMIPS.a_op_reg_reg_reg(list: tasmlist; op: TOpCg; size: tcgsize; src1, src2, dst: tregister);
  705. var
  706. hreg: tregister;
  707. begin
  708. if (TOpcg2AsmOp[op]=A_NONE) then
  709. InternalError(2013070305);
  710. if (op=OP_SAR) then
  711. begin
  712. if (size in [OS_S8,OS_S16]) then
  713. begin
  714. { Shift left by 16/24 bits and increase amount of right shift by same value }
  715. list.concat(taicpu.op_reg_reg_const(A_SLL, dst, src2, 32-(tcgsize2size[size]*8)));
  716. hreg:=GetIntRegister(list,OS_INT);
  717. a_op_const_reg_reg(list,OP_ADD,OS_INT,32-(tcgsize2size[size]*8),src1,dst);
  718. src1:=hreg;
  719. end
  720. else if not (size in [OS_32,OS_S32]) then
  721. InternalError(2013070306);
  722. end;
  723. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op], dst, src2, src1));
  724. maybeadjustresult(list,op,size,dst);
  725. end;
  726. procedure TCGMIPS.a_op_const_reg_reg_checkoverflow(list: tasmlist; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister; setflags: boolean; var ovloc: tlocation);
  727. var
  728. signed,immed: boolean;
  729. hreg: TRegister;
  730. asmop: TAsmOp;
  731. begin
  732. ovloc.loc := LOC_VOID;
  733. optimize_op_const(op,a);
  734. signed:=(size in [OS_S8,OS_S16,OS_S32]);
  735. if (setflags and (not signed) and (src=dst) and (op in [OP_ADD,OP_SUB])) then
  736. hreg:=GetIntRegister(list,OS_INT)
  737. else
  738. hreg:=dst;
  739. case op of
  740. OP_NONE:
  741. a_load_reg_reg(list,size,size,src,dst);
  742. OP_MOVE:
  743. a_load_const_reg(list,size,a,dst);
  744. OP_ADD:
  745. begin
  746. handle_reg_const_reg(list,ops_add[setflags and signed],src,a,hreg);
  747. if setflags and (not signed) then
  748. overflowcheck_internal(list,hreg,src);
  749. { does nothing if hreg=dst }
  750. a_load_reg_reg(list,OS_INT,OS_INT,hreg,dst);
  751. end;
  752. OP_SUB:
  753. begin
  754. handle_reg_const_reg(list,ops_sub[setflags and signed],src,a,hreg);
  755. if setflags and (not signed) then
  756. overflowcheck_internal(list,src,hreg);
  757. a_load_reg_reg(list,OS_INT,OS_INT,hreg,dst);
  758. end;
  759. OP_MUL,OP_IMUL:
  760. begin
  761. hreg:=GetIntRegister(list,OS_INT);
  762. a_load_const_reg(list,OS_INT,a,hreg);
  763. a_op_reg_reg_reg_checkoverflow(list,op,size,src,hreg,dst,setflags,ovloc);
  764. exit;
  765. end;
  766. OP_AND,OP_OR,OP_XOR:
  767. begin
  768. { logical operations zero-extend, not sign-extend, the immediate }
  769. immed:=(a>=0) and (a<=65535);
  770. case op of
  771. OP_AND: asmop:=ops_and[immed];
  772. OP_OR: asmop:=ops_or[immed];
  773. OP_XOR: asmop:=ops_xor[immed];
  774. else
  775. InternalError(2013050401);
  776. end;
  777. if immed then
  778. list.concat(taicpu.op_reg_reg_const(asmop,dst,src,a))
  779. else
  780. begin
  781. hreg:=GetIntRegister(list,OS_INT);
  782. a_load_const_reg(list,OS_INT,a,hreg);
  783. list.concat(taicpu.op_reg_reg_reg(asmop,dst,src,hreg));
  784. end;
  785. end;
  786. OP_SHL:
  787. list.concat(taicpu.op_reg_reg_const(A_SLL,dst,src,a));
  788. OP_SHR:
  789. list.concat(taicpu.op_reg_reg_const(A_SRL,dst,src,a));
  790. OP_SAR:
  791. begin
  792. if (size in [OS_S8,OS_S16]) then
  793. begin
  794. list.concat(taicpu.op_reg_reg_const(A_SLL,dst,src,32-(tcgsize2size[size]*8)));
  795. inc(a,32-tcgsize2size[size]*8);
  796. src:=dst;
  797. end
  798. else if not (size in [OS_32,OS_S32]) then
  799. InternalError(2013070303);
  800. list.concat(taicpu.op_reg_reg_const(A_SRA,dst,src,a));
  801. end;
  802. else
  803. internalerror(2007012601);
  804. end;
  805. maybeadjustresult(list,op,size,dst);
  806. end;
  807. procedure TCGMIPS.a_op_reg_reg_reg_checkoverflow(list: tasmlist; op: TOpCg; size: tcgsize; src1, src2, dst: tregister; setflags: boolean; var ovloc: tlocation);
  808. var
  809. signed: boolean;
  810. hreg,hreg2: TRegister;
  811. hl: tasmlabel;
  812. begin
  813. ovloc.loc := LOC_VOID;
  814. signed:=(size in [OS_S8,OS_S16,OS_S32]);
  815. if (setflags and (not signed) and (src2=dst) and (op in [OP_ADD,OP_SUB])) then
  816. hreg:=GetIntRegister(list,OS_INT)
  817. else
  818. hreg:=dst;
  819. case op of
  820. OP_ADD:
  821. begin
  822. list.concat(taicpu.op_reg_reg_reg(ops_add[setflags and signed], hreg, src2, src1));
  823. if setflags and (not signed) then
  824. overflowcheck_internal(list, hreg, src2);
  825. a_load_reg_reg(list, OS_INT, OS_INT, hreg, dst);
  826. end;
  827. OP_SUB:
  828. begin
  829. list.concat(taicpu.op_reg_reg_reg(ops_sub[setflags and signed], hreg, src2, src1));
  830. if setflags and (not signed) then
  831. overflowcheck_internal(list, src2, hreg);
  832. a_load_reg_reg(list, OS_INT, OS_INT, hreg, dst);
  833. end;
  834. OP_MUL,OP_IMUL:
  835. begin
  836. list.concat(taicpu.op_reg_reg(TOpCg2AsmOp[op], src2, src1));
  837. list.concat(taicpu.op_reg(A_MFLO, dst));
  838. if setflags then
  839. begin
  840. current_asmdata.getjumplabel(hl);
  841. hreg:=GetIntRegister(list,OS_INT);
  842. list.concat(taicpu.op_reg(A_MFHI,hreg));
  843. if (op=OP_IMUL) then
  844. begin
  845. hreg2:=GetIntRegister(list,OS_INT);
  846. list.concat(taicpu.op_reg_reg_const(A_SRA,hreg2,dst,31));
  847. a_cmp_reg_reg_label(list,OS_INT,OC_EQ,hreg2,hreg,hl);
  848. end
  849. else
  850. a_cmp_reg_reg_label(list,OS_INT,OC_EQ,hreg,NR_R0,hl);
  851. list.concat(taicpu.op_const(A_BREAK,6));
  852. a_label(list,hl);
  853. end;
  854. end;
  855. OP_AND,OP_OR,OP_XOR:
  856. begin
  857. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op], dst, src2, src1));
  858. end;
  859. else
  860. internalerror(2007012602);
  861. end;
  862. maybeadjustresult(list,op,size,dst);
  863. end;
  864. {*************** compare instructructions ****************}
  865. procedure TCGMIPS.a_cmp_const_reg_label(list: tasmlist; size: tcgsize; cmp_op: topcmp; a: tcgint; reg: tregister; l: tasmlabel);
  866. var
  867. tmpreg: tregister;
  868. begin
  869. if a = 0 then
  870. a_cmp_reg_reg_label(list,size,cmp_op,NR_R0,reg,l)
  871. else
  872. begin
  873. tmpreg := GetIntRegister(list,OS_INT);
  874. if (a>=simm16lo) and (a<=simm16hi) and
  875. (cmp_op in [OC_LT,OC_B,OC_GTE,OC_AE]) then
  876. begin
  877. list.concat(taicpu.op_reg_reg_const(ops_slti[cmp_op in [OC_LT,OC_GTE]],tmpreg,reg,a));
  878. if cmp_op in [OC_LT,OC_B] then
  879. a_cmp_reg_reg_label(list,size,OC_NE,NR_R0,tmpreg,l)
  880. else
  881. a_cmp_reg_reg_label(list,size,OC_EQ,NR_R0,tmpreg,l);
  882. end
  883. else
  884. begin
  885. a_load_const_reg(list,OS_INT,a,tmpreg);
  886. a_cmp_reg_reg_label(list, size, cmp_op, tmpreg, reg, l);
  887. end;
  888. end;
  889. end;
  890. const
  891. TOpCmp2AsmCond_z : array[OC_GT..OC_LTE] of TAsmCond=(
  892. C_GTZ,C_LTZ,C_GEZ,C_LEZ
  893. );
  894. TOpCmp2AsmCond_eqne: array[topcmp] of TAsmCond = (C_NONE,
  895. { eq gt lt gte lte ne }
  896. C_NONE, C_NE, C_NE, C_EQ, C_EQ, C_NONE,
  897. { be b ae a }
  898. C_EQ, C_NE, C_EQ, C_NE
  899. );
  900. procedure TCGMIPS.a_cmp_reg_reg_label(list: tasmlist; size: tcgsize; cmp_op: topcmp; reg1, reg2: tregister; l: tasmlabel);
  901. var
  902. ai : Taicpu;
  903. op: TAsmOp;
  904. hreg: TRegister;
  905. begin
  906. if not (cmp_op in [OC_EQ,OC_NE]) then
  907. begin
  908. if ((reg1=NR_R0) or (reg2=NR_R0)) and (cmp_op in [OC_GT,OC_LT,OC_GTE,OC_LTE]) then
  909. begin
  910. if (reg2=NR_R0) then
  911. begin
  912. ai:=taicpu.op_reg_sym(A_BC,reg1,l);
  913. ai.setcondition(TOpCmp2AsmCond_z[swap_opcmp(cmp_op)]);
  914. end
  915. else
  916. begin
  917. ai:=taicpu.op_reg_sym(A_BC,reg2,l);
  918. ai.setcondition(TOpCmp2AsmCond_z[cmp_op]);
  919. end;
  920. end
  921. else
  922. begin
  923. hreg:=GetIntRegister(list,OS_INT);
  924. op:=ops_slt[cmp_op in [OC_LT,OC_LTE,OC_GT,OC_GTE]];
  925. if (cmp_op in [OC_LTE,OC_GT,OC_BE,OC_A]) then { swap operands }
  926. list.concat(taicpu.op_reg_reg_reg(op,hreg,reg1,reg2))
  927. else
  928. list.concat(taicpu.op_reg_reg_reg(op,hreg,reg2,reg1));
  929. if (TOpCmp2AsmCond_eqne[cmp_op]=C_NONE) then
  930. InternalError(2013051501);
  931. ai:=taicpu.op_reg_reg_sym(A_BC,hreg,NR_R0,l);
  932. ai.SetCondition(TOpCmp2AsmCond_eqne[cmp_op]);
  933. end;
  934. end
  935. else
  936. begin
  937. ai:=taicpu.op_reg_reg_sym(A_BC,reg2,reg1,l);
  938. ai.SetCondition(TOpCmp2AsmCond[cmp_op]);
  939. end;
  940. list.concat(ai);
  941. { Delay slot }
  942. list.Concat(TAiCpu.Op_none(A_NOP));
  943. end;
  944. procedure TCGMIPS.a_jmp_always(List: tasmlist; l: TAsmLabel);
  945. var
  946. ai : Taicpu;
  947. begin
  948. ai := taicpu.op_sym(A_BA, l);
  949. list.concat(ai);
  950. { Delay slot }
  951. list.Concat(TAiCpu.Op_none(A_NOP));
  952. end;
  953. procedure TCGMIPS.a_jmp_name(list: tasmlist; const s: string);
  954. begin
  955. List.Concat(TAiCpu.op_sym(A_BA, current_asmdata.RefAsmSymbol(s)));
  956. { Delay slot }
  957. list.Concat(TAiCpu.Op_none(A_NOP));
  958. end;
  959. procedure TCGMIPS.g_overflowCheck(List: tasmlist; const Loc: TLocation; def: TDef);
  960. begin
  961. // this is an empty procedure
  962. end;
  963. procedure TCGMIPS.g_overflowCheck_loc(List: tasmlist; const Loc: TLocation; def: TDef; ovloc: tlocation);
  964. begin
  965. // this is an empty procedure
  966. end;
  967. { *********** entry/exit code and address loading ************ }
  968. procedure FixupOffsets(p:TObject;arg:pointer);
  969. var
  970. sym: tabstractnormalvarsym absolute p;
  971. begin
  972. if (tsym(p).typ=paravarsym) and
  973. (sym.localloc.loc=LOC_REFERENCE) and
  974. (sym.localloc.reference.base=NR_FRAME_POINTER_REG) then
  975. begin
  976. sym.localloc.reference.base:=NR_STACK_POINTER_REG;
  977. Inc(sym.localloc.reference.offset,PLongint(arg)^);
  978. end;
  979. end;
  980. procedure TCGMIPS.g_proc_entry(list: tasmlist; localsize: longint; nostackframe: boolean);
  981. var
  982. lastintoffset,lastfpuoffset,
  983. nextoffset : aint;
  984. i : longint;
  985. ra_save,framesave : taicpu;
  986. fmask,mask : dword;
  987. saveregs : tcpuregisterset;
  988. href: treference;
  989. reg : Tsuperregister;
  990. helplist : TAsmList;
  991. begin
  992. a_reg_alloc(list,NR_STACK_POINTER_REG);
  993. if nostackframe then
  994. exit;
  995. if (pi_needs_stackframe in current_procinfo.flags) then
  996. a_reg_alloc(list,NR_FRAME_POINTER_REG);
  997. helplist:=TAsmList.Create;
  998. reference_reset(href,0);
  999. href.base:=NR_STACK_POINTER_REG;
  1000. fmask:=0;
  1001. nextoffset:=TMIPSProcInfo(current_procinfo).floatregstart;
  1002. lastfpuoffset:=LocalSize;
  1003. for reg := RS_F0 to RS_F31 do { to check: what if F30 is double? }
  1004. begin
  1005. if reg in (rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall)) then
  1006. begin
  1007. fmask:=fmask or (1 shl ord(reg));
  1008. href.offset:=nextoffset;
  1009. lastfpuoffset:=nextoffset;
  1010. helplist.concat(taicpu.op_reg_ref(A_SWC1,newreg(R_FPUREGISTER,reg,R_SUBFS),href));
  1011. inc(nextoffset,4);
  1012. { IEEE Double values are stored in floating point
  1013. register pairs f2X/f2X+1,
  1014. as the f2X+1 register is not correctly marked as used for now,
  1015. we simply assume it is also used if f2X is used
  1016. Should be fixed by a proper inclusion of f2X+1 into used_in_proc }
  1017. if (ord(reg)-ord(RS_F0)) mod 2 = 0 then
  1018. include(rg[R_FPUREGISTER].used_in_proc,succ(reg));
  1019. end;
  1020. end;
  1021. mask:=0;
  1022. nextoffset:=TMIPSProcInfo(current_procinfo).intregstart;
  1023. saveregs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  1024. if (current_procinfo.flags*[pi_do_call,pi_is_assembler]<>[]) then
  1025. include(saveregs,RS_R31);
  1026. if (pi_needs_stackframe in current_procinfo.flags) then
  1027. include(saveregs,RS_FRAME_POINTER_REG);
  1028. lastintoffset:=LocalSize;
  1029. framesave:=nil;
  1030. ra_save:=nil;
  1031. for reg:=RS_R1 to RS_R31 do
  1032. begin
  1033. if reg in saveregs then
  1034. begin
  1035. mask:=mask or (1 shl ord(reg));
  1036. href.offset:=nextoffset;
  1037. lastintoffset:=nextoffset;
  1038. if (reg=RS_FRAME_POINTER_REG) then
  1039. framesave:=taicpu.op_reg_ref(A_SW,newreg(R_INTREGISTER,reg,R_SUBWHOLE),href)
  1040. else if (reg=RS_R31) then
  1041. ra_save:=taicpu.op_reg_ref(A_SW,newreg(R_INTREGISTER,reg,R_SUBWHOLE),href)
  1042. else
  1043. helplist.concat(taicpu.op_reg_ref(A_SW,newreg(R_INTREGISTER,reg,R_SUBWHOLE),href));
  1044. inc(nextoffset,4);
  1045. end;
  1046. end;
  1047. //list.concat(Taicpu.Op_reg_reg_const(A_ADDIU,NR_FRAME_POINTER_REG,NR_STACK_POINTER_REG,current_procinfo.para_stack_size));
  1048. list.concat(Taicpu.op_none(A_P_SET_NOMIPS16));
  1049. list.concat(Taicpu.op_reg_const_reg(A_P_FRAME,current_procinfo.framepointer,LocalSize,NR_R31));
  1050. list.concat(Taicpu.op_const_const(A_P_MASK,mask,-(LocalSize-lastintoffset)));
  1051. list.concat(Taicpu.op_const_const(A_P_FMASK,Fmask,-(LocalSize-lastfpuoffset)));
  1052. list.concat(Taicpu.op_none(A_P_SET_NOREORDER));
  1053. if (cs_create_pic in current_settings.moduleswitches) and
  1054. (pi_needs_got in current_procinfo.flags) then
  1055. begin
  1056. list.concat(Taicpu.op_reg(A_P_CPLOAD,NR_PIC_FUNC));
  1057. end;
  1058. if (-LocalSize >= simm16lo) and (-LocalSize <= simm16hi) then
  1059. begin
  1060. list.concat(Taicpu.op_none(A_P_SET_NOMACRO));
  1061. list.concat(Taicpu.Op_reg_reg_const(A_ADDIU,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,-LocalSize));
  1062. if assigned(ra_save) then
  1063. list.concat(ra_save);
  1064. if assigned(framesave) then
  1065. begin
  1066. list.concat(framesave);
  1067. list.concat(Taicpu.op_reg_reg_const(A_ADDIU,NR_FRAME_POINTER_REG,
  1068. NR_STACK_POINTER_REG,LocalSize));
  1069. end;
  1070. end
  1071. else
  1072. begin
  1073. a_load_const_reg(list,OS_32,-LocalSize,NR_R9);
  1074. list.concat(Taicpu.Op_reg_reg_reg(A_ADDU,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R9));
  1075. if assigned(ra_save) then
  1076. list.concat(ra_save);
  1077. if assigned(framesave) then
  1078. begin
  1079. list.concat(framesave);
  1080. list.concat(Taicpu.op_reg_reg_reg(A_SUBU,NR_FRAME_POINTER_REG,
  1081. NR_STACK_POINTER_REG,NR_R9));
  1082. end;
  1083. { The instructions before are macros that can extend to multiple instructions,
  1084. the settings of R9 to -LocalSize surely does,
  1085. but the saving of RA and FP also might, and might
  1086. even use AT register, which is why we use R9 instead of AT here for -LocalSize }
  1087. list.concat(Taicpu.op_none(A_P_SET_NOMACRO));
  1088. end;
  1089. if (cs_create_pic in current_settings.moduleswitches) and
  1090. (pi_needs_got in current_procinfo.flags) then
  1091. begin
  1092. list.concat(Taicpu.op_none(A_P_SET_MACRO));
  1093. list.concat(Taicpu.op_const(A_P_CPRESTORE,TMIPSProcinfo(current_procinfo).save_gp_ref.offset));
  1094. list.concat(Taicpu.op_none(A_P_SET_NOMACRO));
  1095. end;
  1096. href.base:=NR_STACK_POINTER_REG;
  1097. for i:=0 to MIPS_MAX_REGISTERS_USED_IN_CALL-1 do
  1098. if TMIPSProcInfo(current_procinfo).register_used[i] then
  1099. begin
  1100. reg:=parasupregs[i];
  1101. href.offset:=i*sizeof(aint)+LocalSize;
  1102. list.concat(taicpu.op_reg_ref(A_SW, newreg(R_INTREGISTER,reg,R_SUBWHOLE), href));
  1103. end;
  1104. list.concatList(helplist);
  1105. helplist.Free;
  1106. if current_procinfo.has_nestedprocs then
  1107. current_procinfo.procdef.parast.SymList.ForEachCall(@FixupOffsets,@LocalSize);
  1108. end;
  1109. procedure TCGMIPS.g_proc_exit(list: tasmlist; parasize: longint; nostackframe: boolean);
  1110. var
  1111. href : treference;
  1112. stacksize : aint;
  1113. saveregs : tcpuregisterset;
  1114. nextoffset : aint;
  1115. reg : Tsuperregister;
  1116. begin
  1117. stacksize:=current_procinfo.calc_stackframe_size;
  1118. if nostackframe then
  1119. begin
  1120. list.concat(taicpu.op_reg(A_JR, NR_R31));
  1121. list.concat(Taicpu.op_none(A_NOP));
  1122. list.concat(Taicpu.op_none(A_P_SET_MACRO));
  1123. list.concat(Taicpu.op_none(A_P_SET_REORDER));
  1124. end
  1125. else
  1126. begin
  1127. reference_reset(href,0);
  1128. href.base:=NR_STACK_POINTER_REG;
  1129. nextoffset:=TMIPSProcInfo(current_procinfo).floatregstart;
  1130. for reg := RS_F0 to RS_F31 do
  1131. begin
  1132. if reg in (rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall)) then
  1133. begin
  1134. href.offset:=nextoffset;
  1135. list.concat(taicpu.op_reg_ref(A_LWC1,newreg(R_FPUREGISTER,reg,R_SUBFS),href));
  1136. inc(nextoffset,4);
  1137. end;
  1138. end;
  1139. nextoffset:=TMIPSProcInfo(current_procinfo).intregstart;
  1140. saveregs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  1141. if (current_procinfo.flags*[pi_do_call,pi_is_assembler]<>[]) then
  1142. include(saveregs,RS_R31);
  1143. if (pi_needs_stackframe in current_procinfo.flags) then
  1144. include(saveregs,RS_FRAME_POINTER_REG);
  1145. // GP does not need to be restored on exit
  1146. for reg:=RS_R1 to RS_R31 do
  1147. begin
  1148. if reg in saveregs then
  1149. begin
  1150. href.offset:=nextoffset;
  1151. list.concat(taicpu.op_reg_ref(A_LW,newreg(R_INTREGISTER,reg,R_SUBWHOLE),href));
  1152. inc(nextoffset,sizeof(aint));
  1153. end;
  1154. end;
  1155. if (-stacksize >= simm16lo) and (-stacksize <= simm16hi) then
  1156. begin
  1157. list.concat(taicpu.op_reg(A_JR, NR_R31));
  1158. { correct stack pointer in the delay slot }
  1159. list.concat(Taicpu.Op_reg_reg_const(A_ADDIU, NR_STACK_POINTER_REG, NR_STACK_POINTER_REG, stacksize));
  1160. end
  1161. else
  1162. begin
  1163. a_load_const_reg(list,OS_32,stacksize,NR_R1);
  1164. list.concat(taicpu.op_reg(A_JR, NR_R31));
  1165. { correct stack pointer in the delay slot }
  1166. list.concat(taicpu.op_reg_reg_reg(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R1));
  1167. end;
  1168. list.concat(Taicpu.op_none(A_P_SET_MACRO));
  1169. list.concat(Taicpu.op_none(A_P_SET_REORDER));
  1170. end;
  1171. end;
  1172. { ************* concatcopy ************ }
  1173. procedure TCGMIPS.g_concatcopy_move(list: tasmlist; const Source, dest: treference; len: tcgint);
  1174. var
  1175. paraloc1, paraloc2, paraloc3: TCGPara;
  1176. pd: tprocdef;
  1177. begin
  1178. pd:=search_system_proc('MOVE');
  1179. paraloc1.init;
  1180. paraloc2.init;
  1181. paraloc3.init;
  1182. paramanager.getintparaloc(pd, 1, paraloc1);
  1183. paramanager.getintparaloc(pd, 2, paraloc2);
  1184. paramanager.getintparaloc(pd, 3, paraloc3);
  1185. a_load_const_cgpara(list, OS_SINT, len, paraloc3);
  1186. a_loadaddr_ref_cgpara(list, dest, paraloc2);
  1187. a_loadaddr_ref_cgpara(list, Source, paraloc1);
  1188. paramanager.freecgpara(list, paraloc3);
  1189. paramanager.freecgpara(list, paraloc2);
  1190. paramanager.freecgpara(list, paraloc1);
  1191. alloccpuregisters(list, R_INTREGISTER, paramanager.get_volatile_registers_int(pocall_default));
  1192. alloccpuregisters(list, R_FPUREGISTER, paramanager.get_volatile_registers_fpu(pocall_default));
  1193. a_call_name(list, 'FPC_MOVE', false);
  1194. dealloccpuregisters(list, R_FPUREGISTER, paramanager.get_volatile_registers_fpu(pocall_default));
  1195. dealloccpuregisters(list, R_INTREGISTER, paramanager.get_volatile_registers_int(pocall_default));
  1196. paraloc3.done;
  1197. paraloc2.done;
  1198. paraloc1.done;
  1199. end;
  1200. procedure TCGMIPS.g_concatcopy(list: tasmlist; const Source, dest: treference; len: tcgint);
  1201. var
  1202. tmpreg1, hreg, countreg: TRegister;
  1203. src, dst: TReference;
  1204. lab: tasmlabel;
  1205. Count, count2: aint;
  1206. function reference_is_reusable(const ref: treference): boolean;
  1207. begin
  1208. result:=(ref.base<>NR_NO) and (ref.index=NR_NO) and
  1209. (ref.symbol=nil) and
  1210. (ref.alignment>=sizeof(aint)) and
  1211. (ref.offset>=simm16lo) and (ref.offset+len<=simm16hi);
  1212. end;
  1213. begin
  1214. if len > high(longint) then
  1215. internalerror(2002072704);
  1216. { A call (to FPC_MOVE) requires the outgoing parameter area to be properly
  1217. allocated on stack. This can only be done before tmipsprocinfo.set_first_temp_offset,
  1218. i.e. before secondpass. Other internal procedures request correct stack frame
  1219. by setting pi_do_call during firstpass, but for this particular one it is impossible.
  1220. Therefore, if the current procedure is a leaf one, we have to leave it that way. }
  1221. { anybody wants to determine a good value here :)? }
  1222. if (len > 100) and
  1223. assigned(current_procinfo) and
  1224. (pi_do_call in current_procinfo.flags) then
  1225. g_concatcopy_move(list, Source, dest, len)
  1226. else
  1227. begin
  1228. Count := len div 4;
  1229. if (count<=4) and reference_is_reusable(source) then
  1230. src:=source
  1231. else
  1232. begin
  1233. reference_reset(src,sizeof(aint));
  1234. { load the address of source into src.base }
  1235. src.base := GetAddressRegister(list);
  1236. a_loadaddr_ref_reg(list, Source, src.base);
  1237. end;
  1238. if (count<=4) and reference_is_reusable(dest) then
  1239. dst:=dest
  1240. else
  1241. begin
  1242. reference_reset(dst,sizeof(aint));
  1243. { load the address of dest into dst.base }
  1244. dst.base := GetAddressRegister(list);
  1245. a_loadaddr_ref_reg(list, dest, dst.base);
  1246. end;
  1247. { generate a loop }
  1248. if Count > 4 then
  1249. begin
  1250. countreg := GetIntRegister(list, OS_INT);
  1251. tmpreg1 := GetIntRegister(list, OS_INT);
  1252. a_load_const_reg(list, OS_INT, Count, countreg);
  1253. current_asmdata.getjumplabel(lab);
  1254. a_label(list, lab);
  1255. list.concat(taicpu.op_reg_ref(A_LW, tmpreg1, src));
  1256. list.concat(taicpu.op_reg_ref(A_SW, tmpreg1, dst));
  1257. list.concat(taicpu.op_reg_reg_const(A_ADDIU, src.base, src.base, 4));
  1258. list.concat(taicpu.op_reg_reg_const(A_ADDIU, dst.base, dst.base, 4));
  1259. list.concat(taicpu.op_reg_reg_const(A_ADDIU, countreg, countreg, -1));
  1260. a_cmp_reg_reg_label(list,OS_INT,OC_GT,NR_R0,countreg,lab);
  1261. len := len mod 4;
  1262. end;
  1263. { unrolled loop }
  1264. Count := len div 4;
  1265. if Count > 0 then
  1266. begin
  1267. tmpreg1 := GetIntRegister(list, OS_INT);
  1268. for count2 := 1 to Count do
  1269. begin
  1270. list.concat(taicpu.op_reg_ref(A_LW, tmpreg1, src));
  1271. list.concat(taicpu.op_reg_ref(A_SW, tmpreg1, dst));
  1272. Inc(src.offset, 4);
  1273. Inc(dst.offset, 4);
  1274. end;
  1275. len := len mod 4;
  1276. end;
  1277. if (len and 4) <> 0 then
  1278. begin
  1279. hreg := GetIntRegister(list, OS_INT);
  1280. a_load_ref_reg(list, OS_32, OS_32, src, hreg);
  1281. a_load_reg_ref(list, OS_32, OS_32, hreg, dst);
  1282. Inc(src.offset, 4);
  1283. Inc(dst.offset, 4);
  1284. end;
  1285. { copy the leftovers }
  1286. if (len and 2) <> 0 then
  1287. begin
  1288. hreg := GetIntRegister(list, OS_INT);
  1289. a_load_ref_reg(list, OS_16, OS_16, src, hreg);
  1290. a_load_reg_ref(list, OS_16, OS_16, hreg, dst);
  1291. Inc(src.offset, 2);
  1292. Inc(dst.offset, 2);
  1293. end;
  1294. if (len and 1) <> 0 then
  1295. begin
  1296. hreg := GetIntRegister(list, OS_INT);
  1297. a_load_ref_reg(list, OS_8, OS_8, src, hreg);
  1298. a_load_reg_ref(list, OS_8, OS_8, hreg, dst);
  1299. end;
  1300. end;
  1301. end;
  1302. procedure TCGMIPS.g_concatcopy_unaligned(list: tasmlist; const Source, dest: treference; len: tcgint);
  1303. var
  1304. src, dst: TReference;
  1305. tmpreg1, countreg: TRegister;
  1306. i: aint;
  1307. lab: tasmlabel;
  1308. begin
  1309. if (len > 31) and
  1310. { see comment in g_concatcopy }
  1311. assigned(current_procinfo) and
  1312. (pi_do_call in current_procinfo.flags) then
  1313. g_concatcopy_move(list, Source, dest, len)
  1314. else
  1315. begin
  1316. reference_reset(src,sizeof(aint));
  1317. reference_reset(dst,sizeof(aint));
  1318. { load the address of source into src.base }
  1319. src.base := GetAddressRegister(list);
  1320. a_loadaddr_ref_reg(list, Source, src.base);
  1321. { load the address of dest into dst.base }
  1322. dst.base := GetAddressRegister(list);
  1323. a_loadaddr_ref_reg(list, dest, dst.base);
  1324. { generate a loop }
  1325. if len > 4 then
  1326. begin
  1327. countreg := cg.GetIntRegister(list, OS_INT);
  1328. tmpreg1 := cg.GetIntRegister(list, OS_INT);
  1329. a_load_const_reg(list, OS_INT, len, countreg);
  1330. current_asmdata.getjumplabel(lab);
  1331. a_label(list, lab);
  1332. list.concat(taicpu.op_reg_ref(A_LBU, tmpreg1, src));
  1333. list.concat(taicpu.op_reg_ref(A_SB, tmpreg1, dst));
  1334. list.concat(taicpu.op_reg_reg_const(A_ADDIU, src.base, src.base, 1));
  1335. list.concat(taicpu.op_reg_reg_const(A_ADDIU, dst.base, dst.base, 1));
  1336. list.concat(taicpu.op_reg_reg_const(A_ADDIU, countreg, countreg, -1));
  1337. a_cmp_reg_reg_label(list,OS_INT,OC_GT,NR_R0,countreg,lab);
  1338. end
  1339. else
  1340. begin
  1341. { unrolled loop }
  1342. tmpreg1 := cg.GetIntRegister(list, OS_INT);
  1343. for i := 1 to len do
  1344. begin
  1345. list.concat(taicpu.op_reg_ref(A_LBU, tmpreg1, src));
  1346. list.concat(taicpu.op_reg_ref(A_SB, tmpreg1, dst));
  1347. Inc(src.offset);
  1348. Inc(dst.offset);
  1349. end;
  1350. end;
  1351. end;
  1352. end;
  1353. procedure TCGMIPS.g_intf_wrapper(list: tasmlist; procdef: tprocdef; const labelname: string; ioffset: longint);
  1354. var
  1355. make_global: boolean;
  1356. hsym: tsym;
  1357. href: treference;
  1358. paraloc: Pcgparalocation;
  1359. IsVirtual: boolean;
  1360. begin
  1361. if not(procdef.proctypeoption in [potype_function,potype_procedure]) then
  1362. Internalerror(200006137);
  1363. if not assigned(procdef.struct) or
  1364. (procdef.procoptions * [po_classmethod, po_staticmethod,
  1365. po_methodpointer, po_interrupt, po_iocheck] <> []) then
  1366. Internalerror(200006138);
  1367. if procdef.owner.symtabletype <> objectsymtable then
  1368. Internalerror(200109191);
  1369. make_global := False;
  1370. if (not current_module.is_unit) or create_smartlink or
  1371. (procdef.owner.defowner.owner.symtabletype = globalsymtable) then
  1372. make_global := True;
  1373. if make_global then
  1374. List.concat(Tai_symbol.Createname_global(labelname, AT_FUNCTION, 0))
  1375. else
  1376. List.concat(Tai_symbol.Createname(labelname, AT_FUNCTION, 0));
  1377. IsVirtual:=(po_virtualmethod in procdef.procoptions) and
  1378. not is_objectpascal_helper(procdef.struct);
  1379. if (cs_create_pic in current_settings.moduleswitches) and
  1380. (not IsVirtual) then
  1381. begin
  1382. list.concat(Taicpu.op_none(A_P_SET_NOREORDER));
  1383. list.concat(Taicpu.op_reg(A_P_CPLOAD,NR_PIC_FUNC));
  1384. list.concat(Taicpu.op_none(A_P_SET_REORDER));
  1385. end;
  1386. { set param1 interface to self }
  1387. procdef.init_paraloc_info(callerside);
  1388. hsym:=tsym(procdef.parast.Find('self'));
  1389. if not(assigned(hsym) and
  1390. (hsym.typ=paravarsym)) then
  1391. internalerror(2010103101);
  1392. paraloc:=tparavarsym(hsym).paraloc[callerside].location;
  1393. if assigned(paraloc^.next) then
  1394. InternalError(2013020101);
  1395. case paraloc^.loc of
  1396. LOC_REGISTER:
  1397. begin
  1398. if ((ioffset>=simm16lo) and (ioffset<=simm16hi)) then
  1399. a_op_const_reg(list,OP_SUB, paraloc^.size,ioffset,paraloc^.register)
  1400. else
  1401. begin
  1402. a_load_const_reg(list, paraloc^.size, ioffset, NR_R1);
  1403. a_op_reg_reg(list, OP_SUB, paraloc^.size, NR_R1, paraloc^.register);
  1404. end;
  1405. end;
  1406. else
  1407. internalerror(2010103102);
  1408. end;
  1409. if IsVirtual then
  1410. begin
  1411. { load VMT pointer }
  1412. reference_reset_base(href,paraloc^.register,0,sizeof(aint));
  1413. list.concat(taicpu.op_reg_ref(A_LW,NR_VMT,href));
  1414. if (procdef.extnumber=$ffff) then
  1415. Internalerror(200006139);
  1416. { TODO: case of large VMT is not handled }
  1417. { We have no reason not to use $t9 even in non-PIC mode. }
  1418. reference_reset_base(href, NR_VMT, tobjectdef(procdef.struct).vmtmethodoffset(procdef.extnumber), sizeof(aint));
  1419. list.concat(taicpu.op_reg_ref(A_LW,NR_PIC_FUNC,href));
  1420. list.concat(taicpu.op_reg(A_JR, NR_PIC_FUNC));
  1421. end
  1422. else if not (cs_create_pic in current_settings.moduleswitches) then
  1423. list.concat(taicpu.op_sym(A_J,current_asmdata.RefAsmSymbol(procdef.mangledname)))
  1424. else
  1425. begin
  1426. { GAS does not expand "J symbol" into PIC sequence }
  1427. reference_reset_symbol(href,current_asmdata.RefAsmSymbol(procdef.mangledname),0,sizeof(pint));
  1428. href.base:=NR_GP;
  1429. href.refaddr:=addr_pic_call16;
  1430. list.concat(taicpu.op_reg_ref(A_LW,NR_PIC_FUNC,href));
  1431. list.concat(taicpu.op_reg(A_JR,NR_PIC_FUNC));
  1432. end;
  1433. { Delay slot }
  1434. list.Concat(TAiCpu.Op_none(A_NOP));
  1435. List.concat(Tai_symbol_end.Createname(labelname));
  1436. end;
  1437. procedure TCGMIPS.g_external_wrapper(list: TAsmList; procdef: tprocdef; const externalname: string);
  1438. var
  1439. href: treference;
  1440. begin
  1441. reference_reset_symbol(href,current_asmdata.RefAsmSymbol(externalname),0,sizeof(aint));
  1442. { Always do indirect jump using $t9, it won't harm in non-PIC mode }
  1443. if (cs_create_pic in current_settings.moduleswitches) then
  1444. begin
  1445. list.concat(taicpu.op_none(A_P_SET_NOREORDER));
  1446. list.concat(taicpu.op_reg(A_P_CPLOAD,NR_PIC_FUNC));
  1447. href.base:=NR_GP;
  1448. href.refaddr:=addr_pic_call16;
  1449. list.concat(taicpu.op_reg_ref(A_LW,NR_PIC_FUNC,href));
  1450. list.concat(taicpu.op_reg(A_JR,NR_PIC_FUNC));
  1451. { Delay slot }
  1452. list.Concat(taicpu.op_none(A_NOP));
  1453. list.Concat(taicpu.op_none(A_P_SET_REORDER));
  1454. end
  1455. else
  1456. begin
  1457. href.refaddr:=addr_high;
  1458. list.concat(taicpu.op_reg_ref(A_LUI,NR_PIC_FUNC,href));
  1459. href.refaddr:=addr_low;
  1460. list.concat(taicpu.op_reg_ref(A_ADDIU,NR_PIC_FUNC,href));
  1461. list.concat(taicpu.op_reg(A_JR,NR_PIC_FUNC));
  1462. { Delay slot }
  1463. list.Concat(taicpu.op_none(A_NOP));
  1464. end;
  1465. end;
  1466. procedure TCGMIPS.g_profilecode(list:TAsmList);
  1467. var
  1468. href: treference;
  1469. begin
  1470. if not (cs_create_pic in current_settings.moduleswitches) then
  1471. begin
  1472. reference_reset_symbol(href,current_asmdata.RefAsmSymbol('_gp'),0,sizeof(pint));
  1473. a_loadaddr_ref_reg(list,href,NR_GP);
  1474. end;
  1475. list.concat(taicpu.op_reg_reg(A_MOVE,NR_R1,NR_RA));
  1476. list.concat(taicpu.op_reg_reg_const(A_ADDIU,NR_SP,NR_SP,-8));
  1477. a_call_sym_pic(list,current_asmdata.RefAsmSymbol('_mcount'));
  1478. end;
  1479. procedure TCGMIPS.g_adjust_self_value(list:TAsmList;procdef: tprocdef;ioffset: tcgint);
  1480. begin
  1481. { This method is integrated into g_intf_wrapper and shouldn't be called separately }
  1482. InternalError(2013020102);
  1483. end;
  1484. procedure TCGMIPS.g_stackpointer_alloc(list : TAsmList;localsize : longint);
  1485. begin
  1486. Comment(V_Error,'TCgMPSel.g_stackpointer_alloc method not implemented');
  1487. end;
  1488. procedure TCGMIPS.a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; size: TCGSize; src, dst: TRegister);
  1489. begin
  1490. Comment(V_Error,'TCgMPSel.a_bit_scan_reg_reg method not implemented');
  1491. end;
  1492. {****************************************************************************
  1493. TCG64_MIPSel
  1494. ****************************************************************************}
  1495. procedure TCg64MPSel.a_load64_reg_ref(list: tasmlist; reg: tregister64; const ref: treference);
  1496. var
  1497. tmpref: treference;
  1498. tmpreg: tregister;
  1499. begin
  1500. { Override this function to prevent loading the reference twice }
  1501. if target_info.endian = endian_big then
  1502. begin
  1503. tmpreg := reg.reglo;
  1504. reg.reglo := reg.reghi;
  1505. reg.reghi := tmpreg;
  1506. end;
  1507. tmpref := ref;
  1508. cg.a_load_reg_ref(list, OS_S32, OS_S32, reg.reglo, tmpref);
  1509. Inc(tmpref.offset, 4);
  1510. cg.a_load_reg_ref(list, OS_S32, OS_S32, reg.reghi, tmpref);
  1511. end;
  1512. procedure TCg64MPSel.a_load64_ref_reg(list: tasmlist; const ref: treference; reg: tregister64);
  1513. var
  1514. tmpref: treference;
  1515. tmpreg: tregister;
  1516. begin
  1517. { Override this function to prevent loading the reference twice }
  1518. if target_info.endian = endian_big then
  1519. begin
  1520. tmpreg := reg.reglo;
  1521. reg.reglo := reg.reghi;
  1522. reg.reghi := tmpreg;
  1523. end;
  1524. tmpref := ref;
  1525. cg.a_load_ref_reg(list, OS_S32, OS_S32, tmpref, reg.reglo);
  1526. Inc(tmpref.offset, 4);
  1527. cg.a_load_ref_reg(list, OS_S32, OS_S32, tmpref, reg.reghi);
  1528. end;
  1529. procedure TCg64MPSel.a_load64_ref_cgpara(list: tasmlist; const r: treference; const paraloc: tcgpara);
  1530. var
  1531. hreg64: tregister64;
  1532. begin
  1533. { Override this function to prevent loading the reference twice.
  1534. Use here some extra registers, but those are optimized away by the RA }
  1535. hreg64.reglo := cg.GetIntRegister(list, OS_S32);
  1536. hreg64.reghi := cg.GetIntRegister(list, OS_S32);
  1537. a_load64_ref_reg(list, r, hreg64);
  1538. a_load64_reg_cgpara(list, hreg64, paraloc);
  1539. end;
  1540. procedure TCg64MPSel.a_op64_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; regsrc, regdst: TRegister64);
  1541. var
  1542. tmpreg1: TRegister;
  1543. begin
  1544. case op of
  1545. OP_NEG:
  1546. begin
  1547. tmpreg1 := cg.GetIntRegister(list, OS_INT);
  1548. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reglo, NR_R0, regsrc.reglo));
  1549. list.concat(taicpu.op_reg_reg_reg(A_SLTU, tmpreg1, NR_R0, regdst.reglo));
  1550. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reghi, NR_R0, regsrc.reghi));
  1551. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reghi, regdst.reghi, tmpreg1));
  1552. end;
  1553. OP_NOT:
  1554. begin
  1555. list.concat(taicpu.op_reg_reg_reg(A_NOR, regdst.reglo, NR_R0, regsrc.reglo));
  1556. list.concat(taicpu.op_reg_reg_reg(A_NOR, regdst.reghi, NR_R0, regsrc.reghi));
  1557. end;
  1558. else
  1559. a_op64_reg_reg_reg(list,op,size,regsrc,regdst,regdst);
  1560. end;
  1561. end;
  1562. procedure TCg64MPSel.a_op64_const_reg(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regdst: TRegister64);
  1563. begin
  1564. a_op64_const_reg_reg(list, op, size, value, regdst, regdst);
  1565. end;
  1566. procedure TCg64MPSel.a_op64_const_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regsrc, regdst: tregister64);
  1567. var
  1568. l: tlocation;
  1569. begin
  1570. a_op64_const_reg_reg_checkoverflow(list, op, size, Value, regsrc, regdst, False, l);
  1571. end;
  1572. procedure TCg64MPSel.a_op64_reg_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; regsrc1, regsrc2, regdst: tregister64);
  1573. var
  1574. l: tlocation;
  1575. begin
  1576. a_op64_reg_reg_reg_checkoverflow(list, op, size, regsrc1, regsrc2, regdst, False, l);
  1577. end;
  1578. procedure TCg64MPSel.a_op64_const_reg_reg_checkoverflow(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regsrc, regdst: tregister64; setflags: boolean; var ovloc: tlocation);
  1579. var
  1580. tmplo,carry: TRegister;
  1581. hisize: tcgsize;
  1582. begin
  1583. carry:=NR_NO;
  1584. if (size in [OS_S64]) then
  1585. hisize:=OS_S32
  1586. else
  1587. hisize:=OS_32;
  1588. case op of
  1589. OP_AND,OP_OR,OP_XOR:
  1590. begin
  1591. cg.a_op_const_reg_reg(list,op,OS_32,aint(lo(value)),regsrc.reglo,regdst.reglo);
  1592. cg.a_op_const_reg_reg(list,op,OS_32,aint(hi(value)),regsrc.reghi,regdst.reghi);
  1593. end;
  1594. OP_ADD:
  1595. begin
  1596. if lo(value)<>0 then
  1597. begin
  1598. tmplo:=cg.GetIntRegister(list,OS_32);
  1599. carry:=cg.GetIntRegister(list,OS_32);
  1600. tcgmips(cg).handle_reg_const_reg(list,A_ADDU,regsrc.reglo,aint(lo(value)),tmplo);
  1601. list.concat(taicpu.op_reg_reg_reg(A_SLTU,carry,tmplo,regsrc.reglo));
  1602. cg.a_load_reg_reg(list,OS_32,OS_32,tmplo,regdst.reglo);
  1603. end
  1604. else
  1605. cg.a_load_reg_reg(list,OS_32,OS_32,regsrc.reglo,regdst.reglo);
  1606. { With overflow checking and unsigned args, this generates slighly suboptimal code
  1607. ($80000000 constant loaded twice). Other cases are fine. Getting it perfect does not
  1608. look worth the effort. }
  1609. cg.a_op_const_reg_reg_checkoverflow(list,OP_ADD,hisize,aint(hi(value)),regsrc.reghi,regdst.reghi,setflags,ovloc);
  1610. if carry<>NR_NO then
  1611. cg.a_op_reg_reg_reg_checkoverflow(list,OP_ADD,hisize,carry,regdst.reghi,regdst.reghi,setflags,ovloc);
  1612. end;
  1613. OP_SUB:
  1614. begin
  1615. carry:=NR_NO;
  1616. if lo(value)<>0 then
  1617. begin
  1618. tmplo:=cg.GetIntRegister(list,OS_32);
  1619. carry:=cg.GetIntRegister(list,OS_32);
  1620. tcgmips(cg).handle_reg_const_reg(list,A_SUBU,regsrc.reglo,aint(lo(value)),tmplo);
  1621. list.concat(taicpu.op_reg_reg_reg(A_SLTU,carry,regsrc.reglo,tmplo));
  1622. cg.a_load_reg_reg(list,OS_32,OS_32,tmplo,regdst.reglo);
  1623. end
  1624. else
  1625. cg.a_load_reg_reg(list,OS_32,OS_32,regsrc.reglo,regdst.reglo);
  1626. cg.a_op_const_reg_reg_checkoverflow(list,OP_SUB,hisize,aint(hi(value)),regsrc.reghi,regdst.reghi,setflags,ovloc);
  1627. if carry<>NR_NO then
  1628. cg.a_op_reg_reg_reg_checkoverflow(list,OP_SUB,hisize,carry,regdst.reghi,regdst.reghi,setflags,ovloc);
  1629. end;
  1630. else
  1631. InternalError(2013050301);
  1632. end;
  1633. end;
  1634. procedure TCg64MPSel.a_op64_reg_reg_reg_checkoverflow(list: tasmlist; op: TOpCG; size: tcgsize; regsrc1, regsrc2, regdst: tregister64; setflags: boolean; var ovloc: tlocation);
  1635. var
  1636. tmplo,tmphi,carry,hreg: TRegister;
  1637. signed: boolean;
  1638. begin
  1639. case op of
  1640. OP_ADD:
  1641. begin
  1642. signed:=(size in [OS_S64]);
  1643. tmplo := cg.GetIntRegister(list,OS_S32);
  1644. carry := cg.GetIntRegister(list,OS_S32);
  1645. // destreg.reglo could be regsrc1.reglo or regsrc2.reglo
  1646. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmplo, regsrc2.reglo, regsrc1.reglo));
  1647. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, tmplo, regsrc2.reglo));
  1648. cg.a_load_reg_reg(list,OS_INT,OS_INT,tmplo,regdst.reglo);
  1649. if signed or (not setflags) then
  1650. begin
  1651. list.concat(taicpu.op_reg_reg_reg(ops_add[setflags and signed], regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  1652. list.concat(taicpu.op_reg_reg_reg(ops_add[setflags and signed], regdst.reghi, regdst.reghi, carry));
  1653. end
  1654. else
  1655. begin
  1656. tmphi:=cg.GetIntRegister(list,OS_INT);
  1657. hreg:=cg.GetIntRegister(list,OS_INT);
  1658. cg.a_load_const_reg(list,OS_INT,$80000000,hreg);
  1659. // first add carry to one of the addends
  1660. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmphi, regsrc2.reghi, carry));
  1661. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, tmphi, regsrc2.reghi));
  1662. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  1663. // then add another addend
  1664. list.concat(taicpu.op_reg_reg_reg(A_ADDU, regdst.reghi, tmphi, regsrc1.reghi));
  1665. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, regdst.reghi, tmphi));
  1666. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  1667. end;
  1668. end;
  1669. OP_SUB:
  1670. begin
  1671. signed:=(size in [OS_S64]);
  1672. tmplo := cg.GetIntRegister(list,OS_S32);
  1673. carry := cg.GetIntRegister(list,OS_S32);
  1674. // destreg.reglo could be regsrc1.reglo or regsrc2.reglo
  1675. list.concat(taicpu.op_reg_reg_reg(A_SUBU, tmplo, regsrc2.reglo, regsrc1.reglo));
  1676. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, regsrc2.reglo,tmplo));
  1677. cg.a_load_reg_reg(list,OS_INT,OS_INT,tmplo,regdst.reglo);
  1678. if signed or (not setflags) then
  1679. begin
  1680. list.concat(taicpu.op_reg_reg_reg(ops_sub[setflags and signed], regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  1681. list.concat(taicpu.op_reg_reg_reg(ops_sub[setflags and signed], regdst.reghi, regdst.reghi, carry));
  1682. end
  1683. else
  1684. begin
  1685. tmphi:=cg.GetIntRegister(list,OS_INT);
  1686. hreg:=cg.GetIntRegister(list,OS_INT);
  1687. cg.a_load_const_reg(list,OS_INT,$80000000,hreg);
  1688. // first subtract the carry...
  1689. list.concat(taicpu.op_reg_reg_reg(A_SUBU, tmphi, regsrc2.reghi, carry));
  1690. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, regsrc2.reghi, tmphi));
  1691. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  1692. // ...then the subtrahend
  1693. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reghi, tmphi, regsrc1.reghi));
  1694. list.concat(taicpu.op_reg_reg_reg(A_SLTU, carry, tmphi, regdst.reghi));
  1695. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  1696. end;
  1697. end;
  1698. OP_AND,OP_OR,OP_XOR:
  1699. begin
  1700. cg.a_op_reg_reg_reg(list,op,size,regsrc1.reglo,regsrc2.reglo,regdst.reglo);
  1701. cg.a_op_reg_reg_reg(list,op,size,regsrc1.reghi,regsrc2.reghi,regdst.reghi);
  1702. end;
  1703. else
  1704. internalerror(200306017);
  1705. end;
  1706. end;
  1707. procedure create_codegen;
  1708. begin
  1709. cg:=TCGMIPS.Create;
  1710. cg64:=TCg64MPSel.Create;
  1711. end;
  1712. end.