cgcpu.pas 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279
  1. {
  2. Copyright (c) 2014 by Jonas Maebe
  3. This unit implements the code generator for Xtensa
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,parabase,
  22. cgbase,cgutils,cgobj,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,cpuinfo,
  25. node,symconst,SymType,symdef,
  26. rgcpu,
  27. cg64f32;
  28. type
  29. tcgcpu=class(tcg)
  30. private
  31. procedure fixref(list : TAsmList; var ref : treference);
  32. procedure g_concatcopy_move(list : tasmlist; const Source,dest : treference; len : tcgint);
  33. public
  34. procedure init_register_allocators;override;
  35. procedure done_register_allocators;override;
  36. { move instructions }
  37. procedure a_load_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister);override;
  38. procedure a_load_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister;const ref: TReference);override;
  39. procedure a_load_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: TReference; reg: tregister);override;
  40. procedure a_load_const_reg(list: TAsmList; size: tcgsize; a: tcgint; reg: tregister);override;
  41. procedure a_loadaddr_ref_reg(list: TAsmList; const ref: TReference; r: tregister);override;
  42. procedure a_op_reg_reg(list: TAsmList; op: topcg; size: tcgsize; src, dst: tregister);override;
  43. procedure a_op_const_reg(list: TAsmList; op: topcg; size: tcgsize; a: tcgint; reg: tregister);override;
  44. procedure a_op_reg_reg_reg(list: TAsmList; op: topcg; size: tcgsize; src1, src2, dst: tregister);override;
  45. procedure a_op_const_reg_reg(list : TAsmList; op : TOpCg; size : tcgsize; a : tcgint; src,dst : tregister);override;
  46. procedure a_call_name(list:TAsmList;const s:string; weak: boolean);override;
  47. procedure a_call_reg(list:TAsmList;Reg:tregister);override;
  48. procedure a_jmp_name(list: TAsmList; const s: string);override;
  49. procedure a_jmp_flags(list: TAsmList; const f: TResFlags; l: tasmlabel);override;
  50. procedure g_proc_entry(list: TAsmList; localsize: longint; nostackframe: boolean);override;
  51. procedure g_proc_exit(list: TAsmList; parasize: longint; nostackframe: boolean);override;
  52. { comparison operations }
  53. procedure a_cmp_const_reg_label(list: TAsmList; size: tcgsize; cmp_op: topcmp; a: tcgint; reg: tregister; l: tasmlabel); override;
  54. procedure a_cmp_reg_reg_label(list: TAsmList; size: tcgsize; cmp_op: topcmp; reg1, reg2: tregister; l: tasmlabel);override;
  55. procedure a_jmp_always(list: TAsmList; l: TAsmLabel);override;
  56. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: tresflags; reg: TRegister);override;
  57. procedure g_concatcopy(list : TAsmList; const source,dest : treference; len : tcgint);override;
  58. procedure a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister);override;
  59. procedure a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister);override;
  60. procedure a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference); override;
  61. procedure maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  62. end;
  63. tcg64fxtensa = class(tcg64f32)
  64. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  65. procedure a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);override;
  66. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);override;
  67. procedure a_op64_reg_reg_reg(list : TAsmList; op : TOpCG;size : tcgsize; regsrc1,regsrc2,regdst : tregister64);override;
  68. //procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;
  69. //procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;
  70. //procedure a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  71. //procedure a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  72. //procedure a_loadmm_intreg64_reg(list: TAsmList; mmsize: tcgsize; intreg: tregister64; mmreg: tregister);override;
  73. //procedure a_loadmm_reg_intreg64(list: TAsmList; mmsize: tcgsize; mmreg: tregister; intreg: tregister64);override;
  74. end;
  75. procedure create_codegen;
  76. const
  77. TOpCG2AsmOp: array[topcg] of TAsmOp = (
  78. A_NONE,A_MOV,A_ADD,A_AND,A_NONE,A_NONE,A_MULL,A_MULL,A_NEG,A_NONE,A_OR,A_SRA,A_SLL,A_SRL,A_SUB,A_XOR,A_NONE,A_NONE
  79. );
  80. {
  81. );TOpCG2AsmOpReg: array[topcg] of TAsmOp = (
  82. A_NONE,A_MOV,A_ADD,A_AND,A_UDIV,A_SDIV,A_MUL,A_MUL,A_NEG,A_MVN,A_ORR,A_ASRV,A_LSLV,A_LSRV,A_SUB,A_EOR,A_NONE,A_RORV
  83. );
  84. TOpCG2AsmOpImm: array[topcg] of TAsmOp = (
  85. A_NONE,A_MOV,A_ADD,A_AND,A_UDIV,A_SDIV,A_MUL,A_MUL,A_NEG,A_MVN,A_ORR,A_ASR,A_LSL,A_LSR,A_SUB,A_EOR,A_NONE,A_ROR
  86. );
  87. TOpCmp2AsmCond: array[topcmp] of TAsmCond = (C_NONE,C_EQ,C_GT,
  88. C_LT,C_GE,C_LE,C_NE,C_LS,C_CC,C_CS,C_HI
  89. );
  90. }
  91. implementation
  92. uses
  93. globals,verbose,systems,cutils,
  94. paramgr,fmodule,
  95. symtable,symsym,
  96. tgobj,
  97. procinfo,cpupi;
  98. const
  99. TOpCmp2AsmCond: array[TOpCmp] of TAsmCond = (
  100. C_None,
  101. C_EQ,
  102. C_None,
  103. C_LT,
  104. C_GE,
  105. C_None,
  106. C_NE,
  107. C_None,
  108. C_LTU,
  109. C_GEU,
  110. C_None
  111. );
  112. procedure tcgcpu.init_register_allocators;
  113. begin
  114. inherited init_register_allocators;
  115. rg[R_INTREGISTER]:=trgintcpu.create(R_INTREGISTER,R_SUBWHOLE,
  116. [RS_A2,RS_A3,RS_A4,RS_A5,RS_A6,RS_A7,RS_A8,RS_A9,
  117. RS_A10,RS_A11,RS_A12,RS_A13,RS_A14,RS_A15],first_int_imreg,[]);
  118. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBNONE,
  119. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,RS_F8,RS_F9,
  120. RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15],first_fpu_imreg,[]);
  121. rg[R_SPECIALREGISTER]:=trgcpu.create(R_SPECIALREGISTER,R_SUBNONE,
  122. [RS_B0,RS_B1,RS_B2,RS_B3,RS_B4,RS_B5,RS_B6,RS_B7,RS_B8,RS_B9,
  123. RS_B10,RS_B11,RS_B12,RS_B13,RS_B14,RS_B15],first_flag_imreg,[]);
  124. end;
  125. procedure tcgcpu.done_register_allocators;
  126. begin
  127. rg[R_INTREGISTER].free;
  128. rg[R_FPUREGISTER].free;
  129. rg[R_SPECIALREGISTER].free;
  130. inherited done_register_allocators;
  131. end;
  132. procedure tcgcpu.a_load_reg_reg(list : TAsmList; fromsize,tosize : tcgsize;
  133. reg1,reg2 : tregister);
  134. var
  135. conv_done : Boolean;
  136. instr : taicpu;
  137. begin
  138. if (tcgsize2size[fromsize]>32) or (tcgsize2size[tosize]>32) or (fromsize=OS_NO) or (tosize=OS_NO) then
  139. internalerror(2020030710);
  140. conv_done:=false;
  141. if tosize<>fromsize then
  142. begin
  143. conv_done:=true;
  144. if tcgsize2size[tosize]<=tcgsize2size[fromsize] then
  145. fromsize:=tosize;
  146. case fromsize of
  147. OS_8:
  148. list.concat(taicpu.op_reg_reg_const_const(A_EXTUI,reg2,reg1,0,8));
  149. OS_S8:
  150. begin
  151. if CPUXTENSA_HAS_SEXT in cpu_capabilities[current_settings.cputype] then
  152. list.concat(taicpu.op_reg_reg_const(A_SEXT,reg2,reg1,7))
  153. else
  154. begin
  155. list.concat(taicpu.op_reg_reg_const(A_SLLI,reg2,reg1,24));
  156. list.concat(taicpu.op_reg_reg_const(A_SRAI,reg2,reg2,24));
  157. end;
  158. if tosize=OS_16 then
  159. list.concat(taicpu.op_reg_reg_const_const(A_EXTUI,reg2,reg2,0,16));
  160. end;
  161. OS_16:
  162. list.concat(taicpu.op_reg_reg_const_const(A_EXTUI,reg2,reg1,0,16));
  163. OS_S16:
  164. if CPUXTENSA_HAS_SEXT in cpu_capabilities[current_settings.cputype] then
  165. list.concat(taicpu.op_reg_reg_const(A_SEXT,reg2,reg1,15))
  166. else
  167. begin
  168. list.concat(taicpu.op_reg_reg_const(A_SLLI,reg2,reg1,16));
  169. list.concat(taicpu.op_reg_reg_const(A_SRAI,reg2,reg2,16));
  170. end;
  171. else
  172. conv_done:=false;
  173. end;
  174. end;
  175. if not conv_done and (reg1<>reg2) then
  176. begin
  177. { same size, only a register mov required }
  178. instr:=taicpu.op_reg_reg(A_MOV,reg2,reg1);
  179. list.Concat(instr);
  180. { Notify the register allocator that we have written a move instruction so
  181. it can try to eliminate it. }
  182. add_move_instruction(instr);
  183. end;
  184. end;
  185. procedure tcgcpu.a_load_reg_ref(list : TAsmList; fromsize,tosize : tcgsize;
  186. reg : tregister; const ref : TReference);
  187. var
  188. op: TAsmOp;
  189. href : treference;
  190. begin
  191. if (TCGSize2Size[FromSize] >= TCGSize2Size[ToSize]) then
  192. FromSize := ToSize;
  193. case tosize of
  194. { signed integer registers }
  195. OS_8,
  196. OS_S8:
  197. op:=A_S8I;
  198. OS_16,
  199. OS_S16:
  200. op:=A_S16I;
  201. OS_32,
  202. OS_S32:
  203. op:=A_S32I;
  204. else
  205. InternalError(2020030804);
  206. end;
  207. href:=ref;
  208. if assigned(href.symbol) or
  209. (href.index<>NR_NO) or
  210. ((op=A_S8I) and ((href.offset<0) or (href.offset>255))) or
  211. ((op=A_S16I) and ((href.offset<0) or (href.offset>510) or (href.offset mod 2<>0))) or
  212. ((op=A_S32I) and ((href.offset<0) or (href.offset>1020) or (href.offset mod 4<>0))) then
  213. fixref(list,href);
  214. list.concat(taicpu.op_reg_ref(op,reg,href));
  215. end;
  216. procedure tcgcpu.a_load_ref_reg(list : TAsmList; fromsize,tosize : tcgsize;
  217. const ref : TReference; reg : tregister);
  218. var
  219. href: treference;
  220. op: TAsmOp;
  221. tmpreg: TRegister;
  222. begin
  223. case fromsize of
  224. OS_8: op:=A_L8UI;
  225. OS_16: op:=A_L16UI;
  226. OS_S8: op:=A_L8UI;
  227. OS_S16: op:=A_L16SI;
  228. OS_64,OS_S64, { This only happens if tosize is smaller than fromsize }
  229. { We can therefore only consider the low 32-bit of the 64bit value }
  230. OS_32,
  231. OS_S32: op:=A_L32I;
  232. else
  233. internalerror(2020030801);
  234. end;
  235. href:=ref;
  236. if assigned(href.symbol) or
  237. (href.index<>NR_NO) or
  238. ((op=A_L8UI) and ((href.offset<0) or (href.offset>255))) or
  239. ((op in [A_L16SI,A_L16UI]) and ((href.offset<0) or (href.offset>510) or (href.offset mod 2<>0))) or
  240. ((op=A_L32I) and ((href.offset<0) or (href.offset>1020) or (href.offset mod 4<>0))) then
  241. fixref(list,href);
  242. list.concat(taicpu.op_reg_ref(op,reg,href));
  243. if (fromsize=OS_S8) and not(tosize in [OS_S8,OS_8]) then
  244. if CPUXTENSA_HAS_SEXT in cpu_capabilities[current_settings.cputype] then
  245. list.concat(taicpu.op_reg_reg_const(A_SEXT,reg,reg,7))
  246. else
  247. begin
  248. list.concat(taicpu.op_reg_reg_const(A_SLLI,reg,reg,24));
  249. list.concat(taicpu.op_reg_reg_const(A_SRAI,reg,reg,24));
  250. end;
  251. if (fromsize<>tosize) and (not (tosize in [OS_SINT,OS_INT])) then
  252. a_load_reg_reg(list,fromsize,tosize,reg,reg);
  253. end;
  254. procedure tcgcpu.a_load_const_reg(list : TAsmList; size : tcgsize;
  255. a : tcgint; reg : tregister);
  256. var
  257. hr : treference;
  258. l : TAsmLabel;
  259. begin
  260. if (a>=-2048) and (a<=2047) then
  261. list.Concat(taicpu.op_reg_const(A_MOVI,reg,a))
  262. else
  263. begin
  264. reference_reset(hr,4,[]);
  265. current_asmdata.getjumplabel(l);
  266. cg.a_label(current_procinfo.aktlocaldata,l);
  267. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(longint(a)));
  268. hr.symbol:=l;
  269. list.concat(taicpu.op_reg_ref(A_L32R,reg,hr));
  270. end;
  271. end;
  272. procedure tcgcpu.fixref(list : TAsmList;var ref : treference);
  273. var
  274. tmpreg, tmpreg2 : tregister;
  275. tmpref : treference;
  276. l : tasmlabel;
  277. begin
  278. { create consts entry }
  279. if assigned(ref.symbol) or (ref.offset<-2048) or (ref.offset>2047) then
  280. begin
  281. reference_reset(tmpref,4,[]);
  282. current_asmdata.getjumplabel(l);
  283. cg.a_label(current_procinfo.aktlocaldata,l);
  284. tmpreg:=NR_NO;
  285. if assigned(ref.symbol) then
  286. current_procinfo.aktlocaldata.concat(tai_const.create_sym_offset(ref.symbol,ref.offset))
  287. else if ref.offset<>0 then
  288. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(ref.offset));
  289. { load consts entry }
  290. tmpreg:=getintregister(list,OS_INT);
  291. tmpref.symbol:=l;
  292. list.concat(taicpu.op_reg_ref(A_L32R,tmpreg,tmpref));
  293. if ref.base<>NR_NO then
  294. begin
  295. if ref.index<>NR_NO then
  296. begin
  297. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,tmpreg));
  298. ref.base:=tmpreg;
  299. end
  300. else
  301. ref.index:=tmpreg;
  302. end
  303. else
  304. ref.base:=tmpreg;
  305. end
  306. else if ref.offset<>0 then
  307. begin
  308. tmpreg:=getintregister(list,OS_INT);
  309. if (ref.offset>=-128) and (ref.offset<=127) then
  310. begin
  311. list.concat(taicpu.op_reg_reg_const(A_ADDI,tmpreg,ref.base,ref.offset));
  312. ref.base:=tmpreg;
  313. end
  314. else
  315. begin
  316. list.concat(taicpu.op_reg_const(A_MOVI,tmpreg,ref.offset));
  317. if ref.base<>NR_NO then
  318. begin
  319. if ref.index<>NR_NO then
  320. begin
  321. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,tmpreg));
  322. ref.base:=tmpreg;
  323. end
  324. else
  325. ref.index:=tmpreg;
  326. end
  327. else
  328. ref.base:=tmpreg;
  329. end;
  330. end;
  331. if ref.index<>NR_NO then
  332. begin
  333. if ref.base<>NR_NO then
  334. begin
  335. tmpreg:=getintregister(list,OS_INT);
  336. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,ref.index));
  337. ref.base:=tmpreg;
  338. end
  339. else
  340. ref.base:=ref.index;
  341. ref.index:=NR_NO;
  342. end;
  343. ref.offset:=0;
  344. ref.symbol:=nil;
  345. end;
  346. procedure tcgcpu.a_loadaddr_ref_reg(list : TAsmList;
  347. const ref : TReference; r : tregister);
  348. var
  349. b : byte;
  350. tmpref : treference;
  351. instr : taicpu;
  352. begin
  353. tmpref:=ref;
  354. { Be sure to have a base register }
  355. if tmpref.base=NR_NO then
  356. begin
  357. tmpref.base:=tmpref.index;
  358. tmpref.index:=NR_NO;
  359. end;
  360. if assigned(tmpref.symbol) then
  361. fixref(list,tmpref);
  362. { expect a base here if there is an index }
  363. if (tmpref.base=NR_NO) and (tmpref.index<>NR_NO) then
  364. internalerror(200312022);
  365. if tmpref.index<>NR_NO then
  366. begin
  367. a_op_reg_reg_reg(list,OP_ADD,OS_ADDR,tmpref.base,tmpref.index,r);
  368. if tmpref.offset<>0 then
  369. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,tmpref.offset,r,r);
  370. end
  371. else
  372. begin
  373. if tmpref.base=NR_NO then
  374. a_load_const_reg(list,OS_ADDR,tmpref.offset,r)
  375. else
  376. if tmpref.offset<>0 then
  377. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,tmpref.offset,tmpref.base,r)
  378. else
  379. begin
  380. instr:=taicpu.op_reg_reg(A_MOV,r,tmpref.base);
  381. list.concat(instr);
  382. add_move_instruction(instr);
  383. end;
  384. end;
  385. end;
  386. procedure tcgcpu.a_op_reg_reg(list : TAsmList; op : topcg; size : tcgsize; src,dst : tregister);
  387. var
  388. tmpreg : TRegister;
  389. begin
  390. if op = OP_NEG then
  391. begin
  392. list.concat(taicpu.op_reg_reg(A_NEG,dst,src));
  393. maybeadjustresult(list,OP_NEG,size,dst);
  394. end
  395. else if op = OP_NOT then
  396. begin
  397. tmpreg:=getintregister(list,size);
  398. list.concat(taicpu.op_reg_const(A_MOVI,tmpreg,-1));
  399. list.concat(taicpu.op_reg_reg_reg(A_XOR,dst,tmpreg,src));
  400. maybeadjustresult(list,OP_NOT,size,dst);
  401. end
  402. else
  403. a_op_reg_reg_reg(list,op,size,src,dst,dst);
  404. end;
  405. procedure tcgcpu.a_op_const_reg_reg(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister);
  406. var
  407. l1 : longint;
  408. tmpreg : TRegister;
  409. begin
  410. optimize_op_const(size, op, a);
  411. case op of
  412. OP_NONE:
  413. begin
  414. if src <> dst then
  415. a_load_reg_reg(list, size, size, src, dst);
  416. exit;
  417. end;
  418. OP_MOVE:
  419. begin
  420. a_load_const_reg(list, size, a, dst);
  421. exit;
  422. end;
  423. else
  424. ;
  425. end;
  426. { there could be added some more sophisticated optimizations }
  427. if (op in [OP_IMUL,OP_IDIV]) and (a=-1) then
  428. a_op_reg_reg(list,OP_NEG,size,src,dst)
  429. { we do this here instead in the peephole optimizer because
  430. it saves us a register }
  431. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a,l1) then
  432. a_op_const_reg_reg(list,OP_SHL,size,l1,src,dst)
  433. else if (op=OP_ADD) and (a>=-128) and (a<=127) then
  434. list.concat(taicpu.op_reg_reg_const(A_ADDI,dst,src,a))
  435. else if (op=OP_SUB) and (a>=-127) and (a<=128) then
  436. list.concat(taicpu.op_reg_reg_const(A_ADDI,dst,src,-a))
  437. else if (op=OP_SHL) and (a>=1) and (a<=31) then
  438. list.concat(taicpu.op_reg_reg_const(A_SLLI,dst,src,a))
  439. else if (op=OP_SHR) and (a>=0) and (a<=15) then
  440. list.concat(taicpu.op_reg_reg_const(A_SRLI,dst,src,a))
  441. else
  442. begin
  443. tmpreg:=getintregister(list,size);
  444. a_load_const_reg(list,size,a,tmpreg);
  445. a_op_reg_reg_reg(list,op,size,tmpreg,src,dst);
  446. end;
  447. maybeadjustresult(list,op,size,dst);
  448. end;
  449. procedure tcgcpu.a_op_const_reg(list : TAsmList; op : topcg; size : tcgsize; a : tcgint; reg : tregister);
  450. begin
  451. a_op_const_reg_reg(list,op,size,a,reg,reg);
  452. end;
  453. procedure tcgcpu.a_op_reg_reg_reg(list : TAsmList; op : topcg;
  454. size : tcgsize; src1,src2,dst : tregister);
  455. var
  456. tmpreg : TRegister;
  457. begin
  458. if op=OP_NOT then
  459. begin
  460. tmpreg:=getintregister(list,size);
  461. list.concat(taicpu.op_reg_const(A_MOVI,tmpreg,-1));
  462. maybeadjustresult(list,op,size,dst);
  463. end
  464. else if op=OP_NEG then
  465. begin
  466. list.concat(taicpu.op_reg_reg(A_NEG,dst,src1));
  467. maybeadjustresult(list,op,size,dst);
  468. end
  469. else if op in [OP_SAR,OP_SHL,OP_SHR] then
  470. begin
  471. if op=OP_SHL then
  472. list.concat(taicpu.op_reg(A_SSL,src1))
  473. else
  474. list.concat(taicpu.op_reg(A_SSR,src1));
  475. list.concat(taicpu.op_reg_reg(TOpCG2AsmOp[op],dst,src2));
  476. maybeadjustresult(list,op,size,dst);
  477. end
  478. else
  479. case op of
  480. OP_MOVE:
  481. a_load_reg_reg(list,size,size,src1,dst);
  482. else
  483. begin
  484. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],dst,src2,src1));
  485. maybeadjustresult(list,op,size,dst);
  486. end;
  487. end;
  488. end;
  489. procedure tcgcpu.a_call_name(list : TAsmList; const s : string;
  490. weak : boolean);
  491. begin
  492. if not weak then
  493. list.concat(taicpu.op_sym(txtensaprocinfo(current_procinfo).callins,current_asmdata.RefAsmSymbol(s,AT_FUNCTION)))
  494. else
  495. list.concat(taicpu.op_sym(txtensaprocinfo(current_procinfo).callins,current_asmdata.WeakRefAsmSymbol(s,AT_FUNCTION)));
  496. end;
  497. procedure tcgcpu.a_call_reg(list : TAsmList; Reg : tregister);
  498. begin
  499. list.concat(taicpu.op_reg(txtensaprocinfo(current_procinfo).callxins,reg));
  500. end;
  501. procedure tcgcpu.a_jmp_name(list : TAsmList; const s : string);
  502. var
  503. ai : taicpu;
  504. begin
  505. ai:=TAiCpu.op_sym(A_J,current_asmdata.RefAsmSymbol(s,AT_FUNCTION));
  506. ai.is_jmp:=true;
  507. list.Concat(ai);
  508. end;
  509. procedure tcgcpu.a_jmp_flags(list: TAsmList; const f: TResFlags; l: tasmlabel);
  510. var
  511. instr: taicpu;
  512. begin
  513. instr:=taicpu.op_reg_sym(A_Bcc,f.register,l);
  514. instr.condition:=flags_to_cond(f.flag);
  515. list.concat(instr);
  516. end;
  517. procedure tcgcpu.g_proc_entry(list : TAsmList; localsize : longint;
  518. nostackframe : boolean);
  519. var
  520. ref : treference;
  521. r : byte;
  522. regs : tcpuregisterset;
  523. stackmisalignment : pint;
  524. regoffset : LongInt;
  525. stack_parameters : Boolean;
  526. registerarea : PtrInt;
  527. begin
  528. LocalSize:=align(LocalSize,4);
  529. stack_parameters:=current_procinfo.procdef.stack_tainting_parameter(calleeside);
  530. { call instruction does not put anything on the stack }
  531. registerarea:=0;
  532. if not(nostackframe) then
  533. begin
  534. regs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  535. a_reg_alloc(list,NR_STACK_POINTER_REG);
  536. case target_info.abi of
  537. abi_xtensa_call0:
  538. begin
  539. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  540. Include(regs,RS_A15);
  541. if pi_do_call in current_procinfo.flags then
  542. Include(regs,RS_A0);
  543. if regs<>[] then
  544. begin
  545. for r:=RS_A0 to RS_A15 do
  546. if r in regs then
  547. inc(registerarea,4);
  548. end;
  549. inc(localsize,registerarea);
  550. if LocalSize<>0 then
  551. begin
  552. localsize:=align(localsize,current_settings.alignment.localalignmax);
  553. a_reg_alloc(list,NR_STACK_POINTER_REG);
  554. list.concat(taicpu.op_reg_reg_const(A_ADDI,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,-localsize));
  555. end;
  556. reference_reset(ref,4,[]);
  557. ref.base:=NR_STACK_POINTER_REG;
  558. ref.offset:=localsize;
  559. if ref.offset>1024 then
  560. begin
  561. if ref.offset<=1024+32512 then
  562. begin
  563. list.concat(taicpu.op_reg_reg_const(A_ADDMI,NR_A8,NR_STACK_POINTER_REG,ref.offset and $fffffc00));
  564. ref.offset:=ref.offset and $3ff;
  565. ref.base:=NR_A8;
  566. end
  567. else
  568. { fix me! }
  569. Internalerror(2020031101);
  570. end;
  571. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  572. begin
  573. dec(ref.offset,4);
  574. list.concat(taicpu.op_reg_ref(A_S32I,NR_A15,ref));
  575. a_reg_alloc(list,NR_FRAME_POINTER_REG);
  576. list.concat(taicpu.op_reg_reg(A_MOV,NR_A15,NR_STACK_POINTER_REG));
  577. end;
  578. if regs<>[] then
  579. begin
  580. for r:=RS_A14 downto RS_A0 do
  581. if r in regs then
  582. begin
  583. dec(ref.offset,4);
  584. list.concat(taicpu.op_reg_ref(A_S32I,newreg(R_INTREGISTER,r,R_SUBWHOLE),ref));
  585. end;
  586. end;
  587. end;
  588. abi_xtensa_windowed:
  589. begin
  590. if stack_parameters and (pi_estimatestacksize in current_procinfo.flags) then
  591. begin
  592. if localsize>txtensaprocinfo(current_procinfo).stackframesize then
  593. internalerror(2020031402)
  594. else
  595. localsize:=txtensaprocinfo(current_procinfo).stackframesize-registerarea;
  596. end
  597. else
  598. begin
  599. { default spill area }
  600. inc(localsize,4*4);
  601. { additional spill area? }
  602. if pi_do_call in current_procinfo.flags then
  603. inc(localsize,txtensaprocinfo(current_procinfo).maxcall*4);
  604. localsize:=align(localsize,current_settings.alignment.localalignmax);
  605. end;
  606. list.concat(taicpu.op_reg_const(A_ENTRY,NR_STACK_POINTER_REG,localsize));
  607. end;
  608. else
  609. Internalerror(2020031401);
  610. end;
  611. end;
  612. end;
  613. procedure tcgcpu.g_proc_exit(list : TAsmList; parasize : longint;
  614. nostackframe : boolean);
  615. begin
  616. case target_info.abi of
  617. abi_xtensa_windowed:
  618. list.Concat(taicpu.op_none(A_RETW));
  619. abi_xtensa_call0:
  620. list.Concat(taicpu.op_none(A_RET));
  621. else
  622. Internalerror(2020031403);
  623. end;
  624. end;
  625. procedure tcgcpu.a_cmp_const_reg_label(list: TAsmList; size: tcgsize; cmp_op: topcmp; a: tcgint; reg: tregister; l: tasmlabel);
  626. function is_b4const(v: tcgint): boolean;
  627. begin
  628. case v of
  629. -1,1,2,3,4,5,6,7,8,
  630. 10,12,16,32,64,128,256:
  631. result:=true;
  632. else
  633. result:=false;
  634. end;
  635. end;
  636. function is_b4constu(v: tcgint): boolean;
  637. begin
  638. case v of
  639. 32768,65536,
  640. 2,3,4,5,6,7,8,
  641. 10,12,16,32,64,128,256:
  642. result:=true;
  643. else
  644. result:=false;
  645. end;
  646. end;
  647. var
  648. op: TAsmCond;
  649. instr: taicpu;
  650. begin
  651. if (a=0) and (cmp_op in [OC_EQ,OC_NE,OC_LT,OC_GTE]) then
  652. begin
  653. case cmp_op of
  654. OC_EQ: op:=C_EQZ;
  655. OC_NE: op:=C_NEZ;
  656. OC_LT: op:=C_LTZ;
  657. OC_GTE: op:=C_GEZ;
  658. else
  659. Internalerror(2020030801);
  660. end;
  661. instr:=taicpu.op_reg_sym(A_Bcc,reg,l);
  662. instr.condition:=op;
  663. list.concat(instr);
  664. end
  665. else if is_b4const(a) and
  666. (cmp_op in [OC_EQ,OC_NE,OC_LT,OC_GTE]) then
  667. begin
  668. case cmp_op of
  669. OC_EQ: op:=C_EQI;
  670. OC_NE: op:=C_NEI;
  671. OC_LT: op:=C_LTI;
  672. OC_GTE: op:=C_GEI;
  673. else
  674. Internalerror(2020030801);
  675. end;
  676. instr:=taicpu.op_reg_const_sym(A_Bcc,reg,a,l);
  677. instr.condition:=op;
  678. list.concat(instr);
  679. end
  680. else if is_b4constu(a) and
  681. (cmp_op in [OC_B,OC_AE]) then
  682. begin
  683. case cmp_op of
  684. OC_B: op:=C_LTUI;
  685. OC_AE: op:=C_GEUI;
  686. else
  687. Internalerror(2020030801);
  688. end;
  689. instr:=taicpu.op_reg_const_sym(A_Bcc,reg,a,l);
  690. instr.condition:=op;
  691. list.concat(instr);
  692. end
  693. else
  694. inherited a_cmp_const_reg_label(list, size, cmp_op, a, reg, l);
  695. end;
  696. procedure tcgcpu.a_cmp_reg_reg_label(list : TAsmList; size : tcgsize;
  697. cmp_op : topcmp; reg1,reg2 : tregister; l : tasmlabel);
  698. var
  699. tmpreg: TRegister;
  700. instr: taicpu;
  701. begin
  702. if TOpCmp2AsmCond[cmp_op]=C_None then
  703. begin
  704. cmp_op:=swap_opcmp(cmp_op);
  705. tmpreg:=reg1;
  706. reg1:=reg2;
  707. reg2:=tmpreg;
  708. end;
  709. instr:=taicpu.op_reg_reg_sym(A_Bcc,reg2,reg1,l);
  710. instr.condition:=TOpCmp2AsmCond[cmp_op];
  711. list.concat(instr);
  712. end;
  713. procedure tcgcpu.a_jmp_always(list : TAsmList; l : TAsmLabel);
  714. var
  715. ai : taicpu;
  716. begin
  717. ai:=taicpu.op_sym(A_J,l);
  718. ai.is_jmp:=true;
  719. list.concat(ai);
  720. end;
  721. procedure tcgcpu.g_flags2reg(list: TAsmList; size: TCgSize; const f: tresflags; reg: TRegister);
  722. var
  723. hregister: TRegister;
  724. instr: taicpu;
  725. begin
  726. a_load_const_reg(list,size,0,reg);
  727. hregister:=getintregister(list,size);
  728. a_load_const_reg(list,size,1,hregister);
  729. instr:=taicpu.op_reg_reg_reg(A_MOV,reg,hregister,f.register);
  730. instr.condition:=flags_to_cond(f.flag);
  731. list.concat(instr);
  732. end;
  733. procedure tcgcpu.g_concatcopy_move(list: tasmlist; const Source, dest: treference; len: tcgint);
  734. var
  735. paraloc1, paraloc2, paraloc3: TCGPara;
  736. pd: tprocdef;
  737. begin
  738. pd:=search_system_proc('MOVE');
  739. paraloc1.init;
  740. paraloc2.init;
  741. paraloc3.init;
  742. paramanager.getcgtempparaloc(list, pd, 1, paraloc1);
  743. paramanager.getcgtempparaloc(list, pd, 2, paraloc2);
  744. paramanager.getcgtempparaloc(list, pd, 3, paraloc3);
  745. a_load_const_cgpara(list, OS_SINT, len, paraloc3);
  746. a_loadaddr_ref_cgpara(list, dest, paraloc2);
  747. a_loadaddr_ref_cgpara(list, Source, paraloc1);
  748. paramanager.freecgpara(list, paraloc3);
  749. paramanager.freecgpara(list, paraloc2);
  750. paramanager.freecgpara(list, paraloc1);
  751. alloccpuregisters(list, R_INTREGISTER, paramanager.get_volatile_registers_int(pocall_default));
  752. alloccpuregisters(list, R_FPUREGISTER, paramanager.get_volatile_registers_fpu(pocall_default));
  753. a_call_name(list, 'FPC_MOVE', false);
  754. dealloccpuregisters(list, R_FPUREGISTER, paramanager.get_volatile_registers_fpu(pocall_default));
  755. dealloccpuregisters(list, R_INTREGISTER, paramanager.get_volatile_registers_int(pocall_default));
  756. paraloc3.done;
  757. paraloc2.done;
  758. paraloc1.done;
  759. end;
  760. procedure tcgcpu.g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);
  761. var
  762. tmpreg1, hreg, countreg: TRegister;
  763. src, dst, src2, dst2: TReference;
  764. lab: tasmlabel;
  765. Count, count2: aint;
  766. function reference_is_reusable(const ref: treference): boolean;
  767. begin
  768. result:=(ref.base<>NR_NO) and (ref.index=NR_NO) and
  769. (ref.symbol=nil);
  770. end;
  771. begin
  772. src2:=source;
  773. fixref(list,src2);
  774. dst2:=dest;
  775. fixref(list,dst2);
  776. if len > high(longint) then
  777. internalerror(2002072704);
  778. { A call (to FPC_MOVE) requires the outgoing parameter area to be properly
  779. allocated on stack. This can only be done before tmipsprocinfo.set_first_temp_offset,
  780. i.e. before secondpass. Other internal procedures request correct stack frame
  781. by setting pi_do_call during firstpass, but for this particular one it is impossible.
  782. Therefore, if the current procedure is a leaf one, we have to leave it that way. }
  783. { anybody wants to determine a good value here :)? }
  784. if (len > 100) and
  785. assigned(current_procinfo) and
  786. (pi_do_call in current_procinfo.flags) then
  787. g_concatcopy_move(list, src2, dst2, len)
  788. else
  789. begin
  790. Count := len div 4;
  791. if (count<=4) and reference_is_reusable(src2) then
  792. src:=src2
  793. else
  794. begin
  795. reference_reset(src,sizeof(aint),[]);
  796. { load the address of src2 into src.base }
  797. src.base := GetAddressRegister(list);
  798. a_loadaddr_ref_reg(list, src2, src.base);
  799. end;
  800. if (count<=4) and reference_is_reusable(dst2) then
  801. dst:=dst2
  802. else
  803. begin
  804. reference_reset(dst,sizeof(aint),[]);
  805. { load the address of dst2 into dst.base }
  806. dst.base := GetAddressRegister(list);
  807. a_loadaddr_ref_reg(list, dst2, dst.base);
  808. end;
  809. { generate a loop }
  810. if Count > 4 then
  811. begin
  812. countreg := GetIntRegister(list, OS_INT);
  813. tmpreg1 := GetIntRegister(list, OS_INT);
  814. a_load_const_reg(list, OS_INT, Count, countreg);
  815. current_asmdata.getjumplabel(lab);
  816. a_label(list, lab);
  817. list.concat(taicpu.op_reg_ref(A_L32I, tmpreg1, src));
  818. list.concat(taicpu.op_reg_ref(A_S32I, tmpreg1, dst));
  819. list.concat(taicpu.op_reg_reg_const(A_ADDI, src.base, src.base, 4));
  820. list.concat(taicpu.op_reg_reg_const(A_ADDI, dst.base, dst.base, 4));
  821. list.concat(taicpu.op_reg_reg_const(A_ADDI, countreg, countreg, -1));
  822. a_cmp_const_reg_label(list,OS_INT,OC_GT,0,countreg,lab);
  823. { keep the registers alive }
  824. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  825. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  826. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  827. len := len mod 4;
  828. end;
  829. { unrolled loop }
  830. Count := len div 4;
  831. if Count > 0 then
  832. begin
  833. tmpreg1 := GetIntRegister(list, OS_INT);
  834. for count2 := 1 to Count do
  835. begin
  836. list.concat(taicpu.op_reg_ref(A_L32I, tmpreg1, src));
  837. list.concat(taicpu.op_reg_ref(A_S32I, tmpreg1, dst));
  838. Inc(src.offset, 4);
  839. Inc(dst.offset, 4);
  840. end;
  841. len := len mod 4;
  842. end;
  843. if (len and 4) <> 0 then
  844. begin
  845. hreg := GetIntRegister(list, OS_INT);
  846. a_load_ref_reg(list, OS_32, OS_32, src, hreg);
  847. a_load_reg_ref(list, OS_32, OS_32, hreg, dst);
  848. Inc(src.offset, 4);
  849. Inc(dst.offset, 4);
  850. end;
  851. { copy the leftovers }
  852. if (len and 2) <> 0 then
  853. begin
  854. hreg := GetIntRegister(list, OS_INT);
  855. a_load_ref_reg(list, OS_16, OS_16, src, hreg);
  856. a_load_reg_ref(list, OS_16, OS_16, hreg, dst);
  857. Inc(src.offset, 2);
  858. Inc(dst.offset, 2);
  859. end;
  860. if (len and 1) <> 0 then
  861. begin
  862. hreg := GetIntRegister(list, OS_INT);
  863. a_load_ref_reg(list, OS_8, OS_8, src, hreg);
  864. a_load_reg_ref(list, OS_8, OS_8, hreg, dst);
  865. end;
  866. end;
  867. end;
  868. procedure tcgcpu.a_loadfpu_reg_reg(list: TAsmList; fromsize,tosize: tcgsize; reg1, reg2: tregister);
  869. begin
  870. if not(fromsize in [OS_32,OS_F32]) then
  871. InternalError(2020032603);
  872. list.concat(taicpu.op_reg_reg(A_MOV_S,reg2,reg1));
  873. end;
  874. procedure tcgcpu.a_loadfpu_ref_reg(list: TAsmList; fromsize,tosize: tcgsize; const ref: treference; reg: tregister);
  875. var
  876. href: treference;
  877. begin
  878. if not(fromsize in [OS_32,OS_F32]) then
  879. InternalError(2020032602);
  880. href:=ref;
  881. if assigned(href.symbol) or
  882. (href.index<>NR_NO) or
  883. (((href.offset<0) or (href.offset>1020) or (href.offset mod 4<>0))) then
  884. fixref(list,href);
  885. list.concat(taicpu.op_reg_ref(A_LSI,reg,href));
  886. if fromsize<>tosize then
  887. a_loadfpu_reg_reg(list,fromsize,tosize,reg,reg);
  888. end;
  889. procedure tcgcpu.a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference);
  890. var
  891. href: treference;
  892. begin
  893. if not(fromsize in [OS_32,OS_F32]) then
  894. InternalError(2020032604);
  895. href:=ref;
  896. if assigned(href.symbol) or
  897. (href.index<>NR_NO) or
  898. (((href.offset<0) or (href.offset>1020) or (href.offset mod 4<>0))) then
  899. fixref(list,href);
  900. list.concat(taicpu.op_reg_ref(A_SSI,reg,href));
  901. end;
  902. procedure tcgcpu.maybeadjustresult(list : TAsmList; op : TOpCg; size : tcgsize; dst : tregister);
  903. const
  904. overflowops = [OP_MUL,OP_SHL,OP_ADD,OP_SUB,OP_NEG];
  905. begin
  906. if (op in overflowops) and
  907. (size in [OS_8,OS_S8,OS_16,OS_S16]) then
  908. a_load_reg_reg(list,OS_32,size,dst,dst);
  909. end;
  910. procedure tcg64fxtensa.a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);
  911. var
  912. signed: Boolean;
  913. tmplo, carry, tmphi, hreg: TRegister;
  914. instr: taicpu;
  915. no_carry: TAsmLabel;
  916. begin
  917. case op of
  918. OP_NEG,
  919. OP_NOT :
  920. internalerror(2020030810);
  921. else
  922. ;
  923. end;
  924. case op of
  925. OP_AND,OP_OR,OP_XOR:
  926. begin
  927. cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reglo,regsrc2.reglo,regdst.reglo);
  928. cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reghi,regsrc2.reghi,regdst.reghi);
  929. end;
  930. OP_ADD:
  931. begin
  932. signed:=(size in [OS_S64]);
  933. tmplo := cg.GetIntRegister(list,OS_S32);
  934. carry := cg.GetIntRegister(list,OS_S32);
  935. list.concat(taicpu.op_reg_reg_reg(A_ADD, tmplo, regsrc2.reglo, regsrc1.reglo));
  936. if signed then
  937. begin
  938. list.concat(taicpu.op_reg_reg_reg(A_ADD, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  939. current_asmdata.getjumplabel(no_carry);
  940. instr:=taicpu.op_reg_reg_sym(A_Bcc,tmplo, regsrc2.reglo, no_carry);
  941. instr.condition:=C_GEU;
  942. list.concat(instr);
  943. list.concat(taicpu.op_reg_reg_const(A_ADDI, regdst.reghi, regdst.reghi, 1));
  944. cg.a_label(list,no_carry);
  945. end
  946. else
  947. begin
  948. cg.a_load_const_reg(list,OS_INT,1,carry);
  949. current_asmdata.getjumplabel(no_carry);
  950. cg.a_cmp_reg_reg_label(list,OS_INT,OC_B,tmplo, regsrc2.reglo,no_carry);
  951. cg.a_load_const_reg(list,OS_INT,0,carry);
  952. cg.a_label(list,no_carry);
  953. cg.a_load_reg_reg(list,OS_INT,OS_INT,tmplo,regdst.reglo);
  954. tmphi:=cg.GetIntRegister(list,OS_INT);
  955. hreg:=cg.GetIntRegister(list,OS_INT);
  956. cg.a_load_const_reg(list,OS_INT,$80000000,hreg);
  957. // first add carry to one of the addends
  958. list.concat(taicpu.op_reg_reg_reg(A_ADD, tmphi, regsrc2.reghi, carry));
  959. cg.a_load_const_reg(list,OS_INT,1,carry);
  960. current_asmdata.getjumplabel(no_carry);
  961. cg.a_cmp_reg_reg_label(list,OS_INT,OC_B,tmphi, regsrc2.reghi,no_carry);
  962. cg.a_load_const_reg(list,OS_INT,0,carry);
  963. cg.a_label(list,no_carry);
  964. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  965. // then add another addend
  966. list.concat(taicpu.op_reg_reg_reg(A_ADD, regdst.reghi, tmphi, regsrc1.reghi));
  967. end;
  968. end;
  969. OP_SUB:
  970. begin
  971. signed:=(size in [OS_S64]);
  972. tmplo := cg.GetIntRegister(list,OS_S32);
  973. carry := cg.GetIntRegister(list,OS_S32);
  974. list.concat(taicpu.op_reg_reg_reg(A_SUB, tmplo, regsrc2.reglo, regsrc1.reglo));
  975. if signed then
  976. begin
  977. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  978. current_asmdata.getjumplabel(no_carry);
  979. instr:=taicpu.op_reg_reg_sym(A_Bcc, regsrc2.reglo, tmplo, no_carry);
  980. instr.condition:=C_GEU;
  981. list.concat(instr);
  982. list.concat(taicpu.op_reg_reg_const(A_ADDI, regdst.reghi, regdst.reghi, -1));
  983. cg.a_label(list,no_carry);
  984. end
  985. else
  986. begin
  987. cg.a_load_const_reg(list,OS_INT,1,carry);
  988. current_asmdata.getjumplabel(no_carry);
  989. cg.a_cmp_reg_reg_label(list,OS_INT,OC_B, regsrc2.reglo, tmplo, no_carry);
  990. cg.a_load_const_reg(list,OS_INT,0,carry);
  991. cg.a_label(list,no_carry);
  992. cg.a_load_reg_reg(list,OS_INT,OS_INT,tmplo,regdst.reglo);
  993. tmphi:=cg.GetIntRegister(list,OS_INT);
  994. hreg:=cg.GetIntRegister(list,OS_INT);
  995. cg.a_load_const_reg(list,OS_INT,$80000000,hreg);
  996. // first add carry to one of the addends
  997. list.concat(taicpu.op_reg_reg_reg(A_SUB, regsrc2.reghi, tmplo, carry));
  998. cg.a_load_const_reg(list,OS_INT,1,carry);
  999. current_asmdata.getjumplabel(no_carry);
  1000. cg.a_cmp_reg_reg_label(list,OS_INT,OC_B,tmphi, regsrc2.reghi,no_carry);
  1001. cg.a_load_const_reg(list,OS_INT,0,carry);
  1002. cg.a_label(list,no_carry);
  1003. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  1004. // then add another addend
  1005. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, tmphi, regsrc1.reghi));
  1006. end;
  1007. end;
  1008. else
  1009. internalerror(2020030813);
  1010. end;
  1011. end;
  1012. procedure tcg64fxtensa.a_op64_reg_reg(list : TAsmList; op : TOpCG; size : tcgsize; regsrc,regdst : tregister64);
  1013. var
  1014. tmpreg : TRegister;
  1015. instr : taicpu;
  1016. begin
  1017. case op of
  1018. OP_NEG:
  1019. begin
  1020. tmpreg:=cg.GetIntRegister(list, OS_INT);
  1021. list.concat(taicpu.op_reg_reg(A_NEG,regdst.reglo,regsrc.reglo));
  1022. list.concat(taicpu.op_reg_reg(A_NEG,regdst.reghi,regsrc.reghi));
  1023. list.concat(taicpu.op_reg_reg_const(A_ADDI,tmpreg,regdst.reghi,-1));
  1024. instr:=taicpu.op_reg_reg_reg(A_MOV,regdst.reghi,tmpreg,regdst.reglo);
  1025. instr.condition:=C_EQZ;
  1026. list.concat(instr);
  1027. end;
  1028. OP_NOT:
  1029. begin
  1030. cg.a_op_reg_reg(list,OP_NOT,OS_INT,regsrc.reglo,regdst.reglo);
  1031. cg.a_op_reg_reg(list,OP_NOT,OS_INT,regsrc.reghi,regdst.reghi);
  1032. end;
  1033. else
  1034. a_op64_reg_reg_reg(list,op,size,regsrc,regdst,regdst);
  1035. end;
  1036. end;
  1037. procedure tcg64fxtensa.a_op64_const_reg_reg(list : TAsmList; op : TOpCG; size : tcgsize; value : int64; regsrc,regdst : tregister64);
  1038. var
  1039. tmpreg,tmplo,carry,tmphi,hreg: tregister;
  1040. tmpreg64 : tregister64;
  1041. b : byte;
  1042. signed : Boolean;
  1043. no_carry : TAsmLabel;
  1044. instr : taicpu;
  1045. begin
  1046. case op of
  1047. OP_NEG,
  1048. OP_NOT :
  1049. internalerror(2020030904);
  1050. else
  1051. ;
  1052. end;
  1053. case op of
  1054. OP_AND,OP_OR,OP_XOR:
  1055. begin
  1056. cg.a_op_const_reg_reg(list,op,OS_32,aint(lo(value)),regsrc.reglo,regdst.reglo);
  1057. cg.a_op_const_reg_reg(list,op,OS_32,aint(hi(value)),regsrc.reghi,regdst.reghi);
  1058. end;
  1059. OP_ADD:
  1060. begin
  1061. { could do better here (hi(value) in 248..2047), for now we support only the simple cases }
  1062. if (value>=-2048) and (value<=2047) then
  1063. begin
  1064. signed:=(size in [OS_S64]);
  1065. tmplo := cg.GetIntRegister(list,OS_S32);
  1066. carry := cg.GetIntRegister(list,OS_S32);
  1067. list.concat(taicpu.op_reg_reg_const(A_ADDI, tmplo, regsrc.reglo, value));
  1068. if signed then
  1069. begin
  1070. list.concat(taicpu.op_reg_reg_const(A_ADDI, regdst.reghi, regsrc.reghi, 0));
  1071. current_asmdata.getjumplabel(no_carry);
  1072. instr:=taicpu.op_reg_reg_sym(A_Bcc,tmplo, regsrc.reglo, no_carry);
  1073. instr.condition:=C_GEU;
  1074. list.concat(instr);
  1075. list.concat(taicpu.op_reg_reg_const(A_ADDI, regdst.reghi, regdst.reghi, 1));
  1076. cg.a_label(list,no_carry);
  1077. end
  1078. else
  1079. begin
  1080. cg.a_load_const_reg(list,OS_INT,1,carry);
  1081. current_asmdata.getjumplabel(no_carry);
  1082. cg.a_cmp_reg_reg_label(list,OS_INT,OC_B,tmplo, regsrc.reglo,no_carry);
  1083. cg.a_load_const_reg(list,OS_INT,0,carry);
  1084. cg.a_label(list,no_carry);
  1085. cg.a_load_reg_reg(list,OS_INT,OS_INT,tmplo,regdst.reglo);
  1086. tmphi:=cg.GetIntRegister(list,OS_INT);
  1087. hreg:=cg.GetIntRegister(list,OS_INT);
  1088. cg.a_load_const_reg(list,OS_INT,$80000000,hreg);
  1089. // first add carry to one of the addends
  1090. list.concat(taicpu.op_reg_reg_reg(A_ADD, tmphi, regsrc.reghi, carry));
  1091. cg.a_load_const_reg(list,OS_INT,1,carry);
  1092. current_asmdata.getjumplabel(no_carry);
  1093. cg.a_cmp_reg_reg_label(list,OS_INT,OC_B,tmphi, regsrc.reghi,no_carry);
  1094. cg.a_load_const_reg(list,OS_INT,0,carry);
  1095. cg.a_label(list,no_carry);
  1096. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  1097. // then add another addend
  1098. list.concat(taicpu.op_reg_reg_const(A_ADDI, regdst.reghi, tmphi, 0));
  1099. end
  1100. end
  1101. else
  1102. begin
  1103. tmpreg64.reglo := cg.GetIntRegister(list,OS_S32);
  1104. tmpreg64.reghi := cg.GetIntRegister(list,OS_S32);
  1105. a_load64_const_reg(list,value,tmpreg64);
  1106. a_op64_reg_reg_reg(list,op,size,tmpreg64,regsrc,regdst);
  1107. end;
  1108. end;
  1109. OP_SUB:
  1110. begin
  1111. { for now, we take the simple approach }
  1112. tmpreg64.reglo := cg.GetIntRegister(list,OS_S32);
  1113. tmpreg64.reghi := cg.GetIntRegister(list,OS_S32);
  1114. a_load64_const_reg(list,value,tmpreg64);
  1115. a_op64_reg_reg_reg(list,op,size,tmpreg64,regsrc,regdst);
  1116. end;
  1117. else
  1118. internalerror(2020030901);
  1119. end;
  1120. end;
  1121. procedure tcg64fxtensa.a_op64_const_reg(list : TAsmList; op : TOpCG; size : tcgsize; value : int64; reg : tregister64);
  1122. begin
  1123. a_op64_const_reg_reg(list,op,size,value,reg,reg);
  1124. end;
  1125. {$warnings off}
  1126. procedure create_codegen;
  1127. begin
  1128. cg:=tcgcpu.Create;
  1129. cg64:=tcg64fxtensa.Create;
  1130. end;
  1131. end.