agarmgas.pas 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381
  1. {
  2. Copyright (c) 2003 by Florian Klaempfl
  3. This unit implements an asm for the ARM
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. { This unit implements the GNU Assembler writer for the ARM
  18. }
  19. unit agarmgas;
  20. {$i fpcdefs.inc}
  21. interface
  22. uses
  23. globtype,
  24. aasmtai,
  25. aggas,
  26. cpubase,cpuinfo;
  27. type
  28. TARMGNUAssembler=class(TGNUassembler)
  29. constructor create(smart: boolean); override;
  30. function MakeCmdLine: TCmdStr; override;
  31. procedure WriteExtraHeader; override;
  32. end;
  33. TArmInstrWriter=class(TCPUInstrWriter)
  34. procedure WriteInstruction(hp : tai);override;
  35. end;
  36. TArmAppleGNUAssembler=class(TAppleGNUassembler)
  37. constructor create(smart: boolean); override;
  38. end;
  39. const
  40. gas_shiftmode2str : array[tshiftmode] of string[3] = (
  41. '','lsl','lsr','asr','ror','rrx');
  42. const
  43. cputype_to_gas_march : array[tcputype] of string = (
  44. '', // cpu_none
  45. 'armv3',
  46. 'armv4',
  47. 'armv4t',
  48. 'armv5',
  49. 'armv5t',
  50. 'armv5te',
  51. 'armv5tej',
  52. 'armv6',
  53. 'armv6k',
  54. 'armv6t2',
  55. 'armv6z',
  56. 'armv7',
  57. 'armv7-a',
  58. 'armv7-r',
  59. 'armv7-m',
  60. 'armv7e-m');
  61. implementation
  62. uses
  63. cutils,globals,verbose,
  64. systems,
  65. assemble,
  66. aasmcpu,
  67. itcpugas,
  68. cgbase,cgutils;
  69. {****************************************************************************}
  70. { GNU Arm Assembler writer }
  71. {****************************************************************************}
  72. constructor TArmGNUAssembler.create(smart: boolean);
  73. begin
  74. inherited create(smart);
  75. InstrWriter := TArmInstrWriter.create(self);
  76. end;
  77. function TArmGNUAssembler.MakeCmdLine: TCmdStr;
  78. begin
  79. result:=inherited MakeCmdLine;
  80. if (current_settings.fputype = fpu_soft) then
  81. result:='-mfpu=softvfp '+result;
  82. if (current_settings.fputype = fpu_vfpv2) then
  83. result:='-mfpu=vfpv2 '+result;
  84. if (current_settings.fputype = fpu_vfpv3) then
  85. result:='-mfpu=vfpv3 '+result;
  86. if (current_settings.fputype = fpu_vfpv3_d16) then
  87. result:='-mfpu=vfpv3-d16 '+result;
  88. if (current_settings.fputype = fpu_fpv4_s16) then
  89. result:='-mfpu=fpv4-sp-d16 '+result;
  90. if current_settings.cputype=cpu_armv7m then
  91. result:='-march=armv7m -mthumb -mthumb-interwork '+result
  92. // EDSP instructions in RTL require armv5te at least to not generate error
  93. else if current_settings.cputype >= cpu_armv5te then
  94. result:='-march='+cputype_to_gas_march[current_settings.cputype]+' '+result;
  95. if target_info.abi = abi_eabihf then
  96. { options based on what gcc uses on debian armhf }
  97. result:='-mfloat-abi=hard -meabi=5 '+result;
  98. end;
  99. procedure TArmGNUAssembler.WriteExtraHeader;
  100. begin
  101. inherited WriteExtraHeader;
  102. if current_settings.cputype in cpu_thumb2 then
  103. AsmWriteLn(#9'.syntax unified');
  104. end;
  105. {****************************************************************************}
  106. { GNU/Apple ARM Assembler writer }
  107. {****************************************************************************}
  108. constructor TArmAppleGNUAssembler.create(smart: boolean);
  109. begin
  110. inherited create(smart);
  111. InstrWriter := TArmInstrWriter.create(self);
  112. end;
  113. {****************************************************************************}
  114. { Helper routines for Instruction Writer }
  115. {****************************************************************************}
  116. function getreferencestring(var ref : treference) : string;
  117. var
  118. s : string;
  119. begin
  120. with ref do
  121. begin
  122. {$ifdef extdebug}
  123. // if base=NR_NO then
  124. // internalerror(200308292);
  125. // if ((index<>NR_NO) or (shiftmode<>SM_None)) and ((offset<>0) or (symbol<>nil)) then
  126. // internalerror(200308293);
  127. {$endif extdebug}
  128. if assigned(symbol) then
  129. begin
  130. if (base<>NR_NO) and not(is_pc(base)) then
  131. internalerror(200309011);
  132. s:=symbol.name;
  133. if offset<0 then
  134. s:=s+tostr(offset)
  135. else if offset>0 then
  136. s:=s+'+'+tostr(offset);
  137. end
  138. else
  139. begin
  140. s:='['+gas_regname(base);
  141. if addressmode=AM_POSTINDEXED then
  142. s:=s+']';
  143. if index<>NR_NO then
  144. begin
  145. if signindex<0 then
  146. s:=s+', -'
  147. else
  148. s:=s+', ';
  149. s:=s+gas_regname(index);
  150. {RRX always rotates by 1 bit and does not take an imm}
  151. if shiftmode = SM_RRX then
  152. s:=s+', rrx'
  153. else if shiftmode <> SM_None then
  154. s:=s+', '+gas_shiftmode2str[shiftmode]+' #'+tostr(shiftimm);
  155. end
  156. else if offset<>0 then
  157. s:=s+', #'+tostr(offset);
  158. case addressmode of
  159. AM_OFFSET:
  160. s:=s+']';
  161. AM_PREINDEXED:
  162. s:=s+']!';
  163. end;
  164. end;
  165. end;
  166. getreferencestring:=s;
  167. end;
  168. function getopstr(const o:toper) : string;
  169. var
  170. hs : string;
  171. first : boolean;
  172. r : tsuperregister;
  173. begin
  174. case o.typ of
  175. top_reg:
  176. getopstr:=gas_regname(o.reg);
  177. top_shifterop:
  178. begin
  179. {RRX is special, it only rotates by 1 and does not take any shiftervalue}
  180. if o.shifterop^.shiftmode=SM_RRX then
  181. getopstr:='rrx'
  182. else if (o.shifterop^.rs<>NR_NO) and (o.shifterop^.shiftimm=0) then
  183. getopstr:=gas_shiftmode2str[o.shifterop^.shiftmode]+' '+gas_regname(o.shifterop^.rs)
  184. else if (o.shifterop^.rs=NR_NO) then
  185. getopstr:=gas_shiftmode2str[o.shifterop^.shiftmode]+' #'+tostr(o.shifterop^.shiftimm)
  186. else internalerror(200308282);
  187. end;
  188. top_const:
  189. getopstr:='#'+tostr(longint(o.val));
  190. top_regset:
  191. begin
  192. getopstr:='{';
  193. first:=true;
  194. for r:=RS_R0 to RS_R15 do
  195. if r in o.regset^ then
  196. begin
  197. if not(first) then
  198. getopstr:=getopstr+',';
  199. getopstr:=getopstr+gas_regname(newreg(o.regtyp,r,o.subreg));
  200. first:=false;
  201. end;
  202. getopstr:=getopstr+'}';
  203. if o.usermode then
  204. getopstr:=getopstr+'^';
  205. end;
  206. top_conditioncode:
  207. getopstr:=cond2str[o.cc];
  208. top_modeflags:
  209. begin
  210. getopstr:='';
  211. if mfA in o.modeflags then getopstr:=getopstr+'a';
  212. if mfI in o.modeflags then getopstr:=getopstr+'i';
  213. if mfF in o.modeflags then getopstr:=getopstr+'f';
  214. end;
  215. top_ref:
  216. if o.ref^.refaddr=addr_full then
  217. begin
  218. hs:=o.ref^.symbol.name;
  219. if o.ref^.offset>0 then
  220. hs:=hs+'+'+tostr(o.ref^.offset)
  221. else
  222. if o.ref^.offset<0 then
  223. hs:=hs+tostr(o.ref^.offset);
  224. getopstr:=hs;
  225. end
  226. else
  227. getopstr:=getreferencestring(o.ref^);
  228. top_specialreg:
  229. begin
  230. getopstr:=gas_regname(o.specialreg);
  231. if o.specialflags<>[] then
  232. begin
  233. getopstr:=getopstr+'_';
  234. if srC in o.specialflags then getopstr:=getopstr+'c';
  235. if srX in o.specialflags then getopstr:=getopstr+'x';
  236. if srF in o.specialflags then getopstr:=getopstr+'f';
  237. if srS in o.specialflags then getopstr:=getopstr+'s';
  238. end;
  239. end
  240. else
  241. internalerror(2002070604);
  242. end;
  243. end;
  244. Procedure TArmInstrWriter.WriteInstruction(hp : tai);
  245. var op: TAsmOp;
  246. postfix,s: string;
  247. i: byte;
  248. sep: string[3];
  249. begin
  250. op:=taicpu(hp).opcode;
  251. if current_settings.cputype in cpu_thumb2 then
  252. begin
  253. postfix:='';
  254. if taicpu(hp).wideformat then
  255. postfix:='.w';
  256. if taicpu(hp).ops = 0 then
  257. s:=#9+gas_op2str[op]+' '+cond2str[taicpu(hp).condition]+oppostfix2str[taicpu(hp).oppostfix]
  258. else if (taicpu(hp).opcode>=A_VABS) and (taicpu(hp).opcode<=A_VSUB) then
  259. s:=#9+gas_op2str[op]+cond2str[taicpu(hp).condition]+oppostfix2str[taicpu(hp).oppostfix]
  260. else
  261. s:=#9+gas_op2str[op]+oppostfix2str[taicpu(hp).oppostfix]+cond2str[taicpu(hp).condition]+postfix; // Conditional infixes are deprecated in unified syntax
  262. end
  263. else
  264. s:=#9+gas_op2str[op]+cond2str[taicpu(hp).condition]+oppostfix2str[taicpu(hp).oppostfix];
  265. if taicpu(hp).ops<>0 then
  266. begin
  267. sep:=#9;
  268. for i:=0 to taicpu(hp).ops-1 do
  269. begin
  270. // debug code
  271. // writeln(s);
  272. // writeln(taicpu(hp).fileinfo.line);
  273. { LDM and STM use references as first operand but they are written like a register }
  274. if (i=0) and (op in [A_LDM,A_STM,A_FSTM,A_FLDM]) then
  275. begin
  276. case taicpu(hp).oper[0]^.typ of
  277. top_ref:
  278. begin
  279. s:=s+sep+gas_regname(taicpu(hp).oper[0]^.ref^.index);
  280. if taicpu(hp).oper[0]^.ref^.addressmode=AM_PREINDEXED then
  281. s:=s+'!';
  282. end;
  283. top_reg:
  284. s:=s+sep+gas_regname(taicpu(hp).oper[0]^.reg);
  285. else
  286. internalerror(200311292);
  287. end;
  288. end
  289. { register count of SFM and LFM is written without # }
  290. else if (i=1) and (op in [A_SFM,A_LFM]) then
  291. begin
  292. case taicpu(hp).oper[1]^.typ of
  293. top_const:
  294. s:=s+sep+tostr(taicpu(hp).oper[1]^.val);
  295. else
  296. internalerror(200311292);
  297. end;
  298. end
  299. else
  300. s:=s+sep+getopstr(taicpu(hp).oper[i]^);
  301. sep:=',';
  302. end;
  303. end;
  304. owner.AsmWriteLn(s);
  305. end;
  306. const
  307. as_arm_gas_info : tasminfo =
  308. (
  309. id : as_gas;
  310. idtxt : 'AS';
  311. asmbin : 'as';
  312. asmcmd : '-o $OBJ $ASM';
  313. supported_targets : [system_arm_linux,system_arm_wince,system_arm_gba,system_arm_palmos,system_arm_nds,system_arm_embedded,system_arm_symbian];
  314. flags : [af_needar,af_smartlink_sections];
  315. labelprefix : '.L';
  316. comment : '# ';
  317. dollarsign: '$';
  318. );
  319. as_arm_gas_darwin_info : tasminfo =
  320. (
  321. id : as_darwin;
  322. idtxt : 'AS-Darwin';
  323. asmbin : 'as';
  324. asmcmd : '-o $OBJ $ASM -arch $ARCH';
  325. supported_targets : [system_arm_darwin];
  326. flags : [af_needar,af_smartlink_sections,af_supports_dwarf,af_stabs_use_function_absolute_addresses];
  327. labelprefix : 'L';
  328. comment : '# ';
  329. dollarsign: '$';
  330. );
  331. begin
  332. RegisterAssembler(as_arm_gas_info,TARMGNUAssembler);
  333. RegisterAssembler(as_arm_gas_darwin_info,TArmAppleGNUAssembler);
  334. end.