cgcpu.pas 57 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the SPARC
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,parabase,
  22. cgbase,cgutils,cgobj,cg64f32,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,cpuinfo,
  25. node,symconst,SymType,symdef,
  26. rgcpu;
  27. type
  28. TCgSparc=class(tcg)
  29. protected
  30. function IsSimpleRef(const ref:treference):boolean;
  31. public
  32. procedure init_register_allocators;override;
  33. procedure done_register_allocators;override;
  34. function getfpuregister(list:TAsmList;size:Tcgsize):Tregister;override;
  35. { sparc special, needed by cg64 }
  36. procedure make_simple_ref(list:TAsmList;var ref: treference);
  37. procedure handle_load_store(list:TAsmList;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  38. procedure handle_reg_const_reg(list:TAsmList;op:Tasmop;src:tregister;a:aint;dst:tregister);
  39. { parameter }
  40. procedure a_param_const(list:TAsmList;size:tcgsize;a:aint;const paraloc:TCGPara);override;
  41. procedure a_param_ref(list:TAsmList;sz:tcgsize;const r:TReference;const paraloc:TCGPara);override;
  42. procedure a_paramaddr_ref(list:TAsmList;const r:TReference;const paraloc:TCGPara);override;
  43. procedure a_paramfpu_reg(list : TAsmList;size : tcgsize;const r : tregister;const paraloc : TCGPara);override;
  44. procedure a_paramfpu_ref(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);override;
  45. procedure a_call_name(list:TAsmList;const s:string; weak: boolean);override;
  46. procedure a_call_reg(list:TAsmList;Reg:TRegister);override;
  47. { General purpose instructions }
  48. procedure maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  49. procedure a_op_const_reg(list:TAsmList;Op:TOpCG;size:tcgsize;a:aint;reg:TRegister);override;
  50. procedure a_op_reg_reg(list:TAsmList;Op:TOpCG;size:TCGSize;src, dst:TRegister);override;
  51. procedure a_op_const_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;a:aint;src, dst:tregister);override;
  52. procedure a_op_reg_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);override;
  53. procedure a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  54. procedure a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);override;
  55. { move instructions }
  56. procedure a_load_const_reg(list:TAsmList;size:tcgsize;a:aint;reg:tregister);override;
  57. procedure a_load_const_ref(list:TAsmList;size:tcgsize;a:aint;const ref:TReference);override;
  58. procedure a_load_reg_ref(list:TAsmList;FromSize,ToSize:TCgSize;reg:TRegister;const ref:TReference);override;
  59. procedure a_load_ref_reg(list:TAsmList;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);override;
  60. procedure a_load_reg_reg(list:TAsmList;FromSize,ToSize:TCgSize;reg1,reg2:tregister);override;
  61. procedure a_loadaddr_ref_reg(list:TAsmList;const ref:TReference;r:tregister);override;
  62. { fpu move instructions }
  63. procedure a_loadfpu_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1, reg2:tregister);override;
  64. procedure a_loadfpu_ref_reg(list:TAsmList;fromsize,tosize:tcgsize;const ref:TReference;reg:tregister);override;
  65. procedure a_loadfpu_reg_ref(list:TAsmList;fromsize,tosize:tcgsize;reg:tregister;const ref:TReference);override;
  66. { comparison operations }
  67. procedure a_cmp_const_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;a:aint;reg:tregister;l:tasmlabel);override;
  68. procedure a_cmp_reg_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);override;
  69. procedure a_jmp_always(List:TAsmList;l:TAsmLabel);override;
  70. procedure a_jmp_name(list : TAsmList;const s : string);override;
  71. procedure a_jmp_cond(list:TAsmList;cond:TOpCmp;l:tasmlabel);{ override;}
  72. procedure a_jmp_flags(list:TAsmList;const f:TResFlags;l:tasmlabel);override;
  73. procedure g_flags2reg(list:TAsmList;Size:TCgSize;const f:tresflags;reg:TRegister);override;
  74. procedure g_overflowCheck(List:TAsmList;const Loc:TLocation;def:TDef);override;
  75. procedure g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);override;
  76. procedure g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);override;
  77. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);override;
  78. procedure g_restore_registers(list:TAsmList);override;
  79. procedure g_save_registers(list : TAsmList);override;
  80. procedure g_concatcopy(list : TAsmList;const source,dest : treference;len : aint);override;
  81. procedure g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : aint);override;
  82. procedure g_concatcopy_move(list : TAsmList;const source,dest : treference;len : aint);
  83. procedure g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);override;
  84. end;
  85. TCg64Sparc=class(tcg64f32)
  86. private
  87. procedure get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp;checkoverflow : boolean);
  88. public
  89. procedure a_load64_reg_ref(list : TAsmList;reg : tregister64;const ref : treference);override;
  90. procedure a_load64_ref_reg(list : TAsmList;const ref : treference;reg : tregister64);override;
  91. procedure a_param64_ref(list : TAsmList;const r : treference;const paraloc : tcgpara);override;
  92. procedure a_op64_reg_reg(list:TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst:TRegister64);override;
  93. procedure a_op64_const_reg(list:TAsmList;op:TOpCG;size : tcgsize;value:int64;regdst:TRegister64);override;
  94. procedure a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);override;
  95. procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;
  96. procedure a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  97. procedure a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  98. end;
  99. const
  100. TOpCG2AsmOp : array[topcg] of TAsmOp=(
  101. A_NONE,A_MOV,A_ADD,A_AND,A_UDIV,A_SDIV,A_SMUL,A_UMUL,A_NEG,A_NOT,A_OR,A_SRA,A_SLL,A_SRL,A_SUB,A_XOR,A_NONE,A_NONE
  102. );
  103. TOpCG2AsmOpWithFlags : array[topcg] of TAsmOp=(
  104. A_NONE,A_MOV,A_ADDcc,A_ANDcc,A_UDIVcc,A_SDIVcc,A_SMULcc,A_UMULcc,A_NEG,A_NOT,A_ORcc,A_SRA,A_SLL,A_SRL,A_SUBcc,A_XORcc,A_NONE,A_NONE
  105. );
  106. TOpCmp2AsmCond : array[topcmp] of TAsmCond=(C_NONE,
  107. C_E,C_G,C_L,C_GE,C_LE,C_NE,C_BE,C_B,C_AE,C_A
  108. );
  109. implementation
  110. uses
  111. globals,verbose,systems,cutils,
  112. paramgr,fmodule,
  113. tgobj,
  114. procinfo,cpupi;
  115. function TCgSparc.IsSimpleRef(const ref:treference):boolean;
  116. begin
  117. if (ref.base=NR_NO) and (ref.index<>NR_NO) then
  118. InternalError(2002100804);
  119. result :=not(assigned(ref.symbol))and
  120. (((ref.index = NR_NO) and
  121. (ref.offset >= simm13lo) and
  122. (ref.offset <= simm13hi)) or
  123. ((ref.index <> NR_NO) and
  124. (ref.offset = 0)));
  125. end;
  126. procedure tcgsparc.make_simple_ref(list:TAsmList;var ref: treference);
  127. var
  128. tmpreg : tregister;
  129. tmpref : treference;
  130. begin
  131. tmpreg:=NR_NO;
  132. { Be sure to have a base register }
  133. if (ref.base=NR_NO) then
  134. begin
  135. ref.base:=ref.index;
  136. ref.index:=NR_NO;
  137. end;
  138. if (cs_create_pic in current_settings.moduleswitches) and
  139. assigned(ref.symbol) then
  140. begin
  141. tmpreg:=GetIntRegister(list,OS_INT);
  142. reference_reset(tmpref);
  143. tmpref.symbol:=ref.symbol;
  144. tmpref.refaddr:=addr_pic;
  145. if not(pi_needs_got in current_procinfo.flags) then
  146. internalerror(200501161);
  147. tmpref.index:=current_procinfo.got;
  148. list.concat(taicpu.op_ref_reg(A_LD,tmpref,tmpreg));
  149. ref.symbol:=nil;
  150. if (ref.index<>NR_NO) then
  151. begin
  152. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.index,tmpreg));
  153. ref.index:=tmpreg;
  154. end
  155. else
  156. begin
  157. if ref.base<>NR_NO then
  158. ref.index:=tmpreg
  159. else
  160. ref.base:=tmpreg;
  161. end;
  162. end;
  163. { When need to use SETHI, do it first }
  164. if assigned(ref.symbol) or
  165. (ref.offset<simm13lo) or
  166. (ref.offset>simm13hi) then
  167. begin
  168. tmpreg:=GetIntRegister(list,OS_INT);
  169. reference_reset(tmpref);
  170. tmpref.symbol:=ref.symbol;
  171. tmpref.offset:=ref.offset;
  172. tmpref.refaddr:=addr_high;
  173. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,tmpreg));
  174. if (ref.offset=0) and (ref.index=NR_NO) and
  175. (ref.base=NR_NO) then
  176. begin
  177. ref.refaddr:=addr_low;
  178. end
  179. else
  180. begin
  181. { Load the low part is left }
  182. tmpref.refaddr:=addr_low;
  183. list.concat(taicpu.op_reg_ref_reg(A_OR,tmpreg,tmpref,tmpreg));
  184. ref.offset:=0;
  185. { symbol is loaded }
  186. ref.symbol:=nil;
  187. end;
  188. if (ref.index<>NR_NO) then
  189. begin
  190. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.index,tmpreg));
  191. ref.index:=tmpreg;
  192. end
  193. else
  194. begin
  195. if ref.base<>NR_NO then
  196. ref.index:=tmpreg
  197. else
  198. ref.base:=tmpreg;
  199. end;
  200. end;
  201. if (ref.base<>NR_NO) then
  202. begin
  203. if (ref.index<>NR_NO) and
  204. ((ref.offset<>0) or assigned(ref.symbol)) then
  205. begin
  206. if tmpreg=NR_NO then
  207. tmpreg:=GetIntRegister(list,OS_INT);
  208. list.concat(taicpu.op_reg_reg_reg(A_ADD,ref.base,ref.index,tmpreg));
  209. ref.base:=tmpreg;
  210. ref.index:=NR_NO;
  211. end;
  212. end;
  213. end;
  214. procedure tcgsparc.handle_load_store(list:TAsmList;isstore:boolean;op: tasmop;reg:tregister;ref: treference);
  215. begin
  216. make_simple_ref(list,ref);
  217. if isstore then
  218. list.concat(taicpu.op_reg_ref(op,reg,ref))
  219. else
  220. list.concat(taicpu.op_ref_reg(op,ref,reg));
  221. end;
  222. procedure tcgsparc.handle_reg_const_reg(list:TAsmList;op:Tasmop;src:tregister;a:aint;dst:tregister);
  223. var
  224. tmpreg : tregister;
  225. begin
  226. if (a<simm13lo) or
  227. (a>simm13hi) then
  228. begin
  229. tmpreg:=GetIntRegister(list,OS_INT);
  230. a_load_const_reg(list,OS_INT,a,tmpreg);
  231. list.concat(taicpu.op_reg_reg_reg(op,src,tmpreg,dst));
  232. end
  233. else
  234. list.concat(taicpu.op_reg_const_reg(op,src,a,dst));
  235. end;
  236. {****************************************************************************
  237. Assembler code
  238. ****************************************************************************}
  239. procedure Tcgsparc.init_register_allocators;
  240. begin
  241. inherited init_register_allocators;
  242. if (cs_create_pic in current_settings.moduleswitches) and
  243. (pi_needs_got in current_procinfo.flags) then
  244. begin
  245. current_procinfo.got:=NR_L7;
  246. rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,
  247. [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,
  248. RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6],
  249. first_int_imreg,[]);
  250. end
  251. else
  252. rg[R_INTREGISTER]:=Trgcpu.create(R_INTREGISTER,R_SUBD,
  253. [RS_O0,RS_O1,RS_O2,RS_O3,RS_O4,RS_O5,
  254. RS_L0,RS_L1,RS_L2,RS_L3,RS_L4,RS_L5,RS_L6,RS_L7],
  255. first_int_imreg,[]);
  256. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBFS,
  257. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,
  258. RS_F8,RS_F9,RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15,
  259. RS_F16,RS_F17,RS_F18,RS_F19,RS_F20,RS_F21,RS_F22,RS_F23,
  260. RS_F24,RS_F25,RS_F26,RS_F27,RS_F28,RS_F29,RS_F30,RS_F31],
  261. first_fpu_imreg,[]);
  262. { needs at least one element for rgobj not to crash }
  263. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBNONE,
  264. [RS_L0],first_mm_imreg,[]);
  265. end;
  266. procedure Tcgsparc.done_register_allocators;
  267. begin
  268. rg[R_INTREGISTER].free;
  269. rg[R_FPUREGISTER].free;
  270. rg[R_MMREGISTER].free;
  271. inherited done_register_allocators;
  272. end;
  273. function tcgsparc.getfpuregister(list:TAsmList;size:Tcgsize):Tregister;
  274. begin
  275. if size=OS_F64 then
  276. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFD)
  277. else
  278. result:=rg[R_FPUREGISTER].getregister(list,R_SUBFS);
  279. end;
  280. procedure TCgSparc.a_param_const(list:TAsmList;size:tcgsize;a:aint;const paraloc:TCGPara);
  281. var
  282. Ref:TReference;
  283. begin
  284. paraloc.check_simple_location;
  285. case paraloc.location^.loc of
  286. LOC_REGISTER,LOC_CREGISTER:
  287. a_load_const_reg(list,size,a,paraloc.location^.register);
  288. LOC_REFERENCE:
  289. begin
  290. { Code conventions need the parameters being allocated in %o6+92 }
  291. with paraloc.location^.Reference do
  292. begin
  293. if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then
  294. InternalError(2002081104);
  295. reference_reset_base(ref,index,offset);
  296. end;
  297. a_load_const_ref(list,size,a,ref);
  298. end;
  299. else
  300. InternalError(2002122200);
  301. end;
  302. end;
  303. procedure TCgSparc.a_param_ref(list:TAsmList;sz:TCgSize;const r:TReference;const paraloc:TCGPara);
  304. var
  305. ref: treference;
  306. tmpreg:TRegister;
  307. begin
  308. paraloc.check_simple_location;
  309. with paraloc.location^ do
  310. begin
  311. case loc of
  312. LOC_REGISTER,LOC_CREGISTER :
  313. a_load_ref_reg(list,sz,sz,r,Register);
  314. LOC_REFERENCE:
  315. begin
  316. { Code conventions need the parameters being allocated in %o6+92 }
  317. with Reference do
  318. begin
  319. if (Index=NR_SP) and (Offset<Target_info.first_parm_offset) then
  320. InternalError(2002081104);
  321. reference_reset_base(ref,index,offset);
  322. end;
  323. tmpreg:=GetIntRegister(list,OS_INT);
  324. a_load_ref_reg(list,sz,sz,r,tmpreg);
  325. a_load_reg_ref(list,sz,sz,tmpreg,ref);
  326. end;
  327. else
  328. internalerror(2002081103);
  329. end;
  330. end;
  331. end;
  332. procedure TCgSparc.a_paramaddr_ref(list:TAsmList;const r:TReference;const paraloc:TCGPara);
  333. var
  334. Ref:TReference;
  335. TmpReg:TRegister;
  336. begin
  337. paraloc.check_simple_location;
  338. with paraloc.location^ do
  339. begin
  340. case loc of
  341. LOC_REGISTER,LOC_CREGISTER:
  342. a_loadaddr_ref_reg(list,r,register);
  343. LOC_REFERENCE:
  344. begin
  345. reference_reset(ref);
  346. ref.base := reference.index;
  347. ref.offset := reference.offset;
  348. tmpreg:=GetAddressRegister(list);
  349. a_loadaddr_ref_reg(list,r,tmpreg);
  350. a_load_reg_ref(list,OS_ADDR,OS_ADDR,tmpreg,ref);
  351. end;
  352. else
  353. internalerror(2002080701);
  354. end;
  355. end;
  356. end;
  357. procedure tcgsparc.a_paramfpu_ref(list : TAsmList;size : tcgsize;const ref : treference;const paraloc : TCGPara);
  358. var
  359. href,href2 : treference;
  360. hloc : pcgparalocation;
  361. begin
  362. href:=ref;
  363. hloc:=paraloc.location;
  364. while assigned(hloc) do
  365. begin
  366. case hloc^.loc of
  367. LOC_REGISTER :
  368. a_load_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  369. LOC_REFERENCE :
  370. begin
  371. reference_reset_base(href2,hloc^.reference.index,hloc^.reference.offset);
  372. a_load_ref_ref(list,hloc^.size,hloc^.size,href,href2);
  373. end;
  374. else
  375. internalerror(200408241);
  376. end;
  377. inc(href.offset,tcgsize2size[hloc^.size]);
  378. hloc:=hloc^.next;
  379. end;
  380. end;
  381. procedure tcgsparc.a_paramfpu_reg(list : TAsmList;size : tcgsize;const r : tregister;const paraloc : TCGPara);
  382. var
  383. href : treference;
  384. begin
  385. tg.GetTemp(list,TCGSize2Size[size],tt_normal,href);
  386. a_loadfpu_reg_ref(list,size,size,r,href);
  387. a_paramfpu_ref(list,size,href,paraloc);
  388. tg.Ungettemp(list,href);
  389. end;
  390. procedure TCgSparc.a_call_name(list:TAsmList;const s:string; weak: boolean);
  391. begin
  392. if not weak then
  393. list.concat(taicpu.op_sym(A_CALL,current_asmdata.RefAsmSymbol(s)))
  394. else
  395. list.concat(taicpu.op_sym(A_CALL,current_asmdata.WeakRefAsmSymbol(s)));
  396. { Delay slot }
  397. list.concat(taicpu.op_none(A_NOP));
  398. end;
  399. procedure TCgSparc.a_call_reg(list:TAsmList;Reg:TRegister);
  400. begin
  401. list.concat(taicpu.op_reg(A_CALL,reg));
  402. { Delay slot }
  403. list.concat(taicpu.op_none(A_NOP));
  404. end;
  405. {********************** load instructions ********************}
  406. procedure TCgSparc.a_load_const_reg(list : TAsmList;size : TCGSize;a : aint;reg : TRegister);
  407. begin
  408. { we don't use the set instruction here because it could be evalutated to two
  409. instructions which would cause problems with the delay slot (FK) }
  410. if (a=0) then
  411. list.concat(taicpu.op_reg(A_CLR,reg))
  412. { sethi allows to set the upper 22 bit, so we'll take full advantage of it }
  413. else if (a and aint($1fff))=0 then
  414. list.concat(taicpu.op_const_reg(A_SETHI,a shr 10,reg))
  415. else if (a>=simm13lo) and (a<=simm13hi) then
  416. list.concat(taicpu.op_const_reg(A_MOV,a,reg))
  417. else
  418. begin
  419. list.concat(taicpu.op_const_reg(A_SETHI,a shr 10,reg));
  420. list.concat(taicpu.op_reg_const_reg(A_OR,reg,a and aint($3ff),reg));
  421. end;
  422. end;
  423. procedure TCgSparc.a_load_const_ref(list : TAsmList;size : tcgsize;a : aint;const ref : TReference);
  424. begin
  425. if a=0 then
  426. a_load_reg_ref(list,size,size,NR_G0,ref)
  427. else
  428. inherited a_load_const_ref(list,size,a,ref);
  429. end;
  430. procedure TCgSparc.a_load_reg_ref(list:TAsmList;FromSize,ToSize:TCGSize;reg:tregister;const Ref:TReference);
  431. var
  432. op : tasmop;
  433. begin
  434. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  435. fromsize := tosize;
  436. if (ref.alignment<>0) and
  437. (ref.alignment<tcgsize2size[tosize]) then
  438. begin
  439. a_load_reg_ref_unaligned(list,FromSize,ToSize,reg,ref);
  440. end
  441. else
  442. begin
  443. case tosize of
  444. { signed integer registers }
  445. OS_8,
  446. OS_S8:
  447. Op:=A_STB;
  448. OS_16,
  449. OS_S16:
  450. Op:=A_STH;
  451. OS_32,
  452. OS_S32:
  453. Op:=A_ST;
  454. else
  455. InternalError(2002122100);
  456. end;
  457. handle_load_store(list,true,op,reg,ref);
  458. end;
  459. end;
  460. procedure TCgSparc.a_load_ref_reg(list:TAsmList;FromSize,ToSize:TCgSize;const ref:TReference;reg:tregister);
  461. var
  462. op : tasmop;
  463. begin
  464. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  465. fromsize := tosize;
  466. if (ref.alignment<>0) and
  467. (ref.alignment<tcgsize2size[fromsize]) then
  468. begin
  469. a_load_ref_reg_unaligned(list,FromSize,ToSize,ref,reg);
  470. end
  471. else
  472. begin
  473. case fromsize of
  474. OS_S8:
  475. Op:=A_LDSB;{Load Signed Byte}
  476. OS_8:
  477. Op:=A_LDUB;{Load Unsigned Byte}
  478. OS_S16:
  479. Op:=A_LDSH;{Load Signed Halfword}
  480. OS_16:
  481. Op:=A_LDUH;{Load Unsigned Halfword}
  482. OS_S32,
  483. OS_32:
  484. Op:=A_LD;{Load Word}
  485. OS_S64,
  486. OS_64:
  487. Op:=A_LDD;{Load a Long Word}
  488. else
  489. InternalError(2002122101);
  490. end;
  491. handle_load_store(list,false,op,reg,ref);
  492. if (fromsize=OS_S8) and
  493. (tosize=OS_16) then
  494. a_load_reg_reg(list,fromsize,tosize,reg,reg);
  495. end;
  496. end;
  497. procedure TCgSparc.a_load_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1,reg2:tregister);
  498. var
  499. instr : taicpu;
  500. begin
  501. if (tcgsize2size[fromsize] > tcgsize2size[tosize]) or
  502. ((tcgsize2size[fromsize] = tcgsize2size[tosize]) and
  503. (fromsize <> tosize)) or
  504. { needs to mask out the sign in the top 16 bits }
  505. ((fromsize = OS_S8) and
  506. (tosize = OS_16)) then
  507. case tosize of
  508. OS_8 :
  509. a_op_const_reg_reg(list,OP_AND,tosize,$ff,reg1,reg2);
  510. OS_16 :
  511. a_op_const_reg_reg(list,OP_AND,tosize,$ffff,reg1,reg2);
  512. OS_32,
  513. OS_S32 :
  514. begin
  515. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  516. list.Concat(instr);
  517. { Notify the register allocator that we have written a move instruction so
  518. it can try to eliminate it. }
  519. add_move_instruction(instr);
  520. end;
  521. OS_S8 :
  522. begin
  523. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,24,reg2));
  524. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,24,reg2));
  525. end;
  526. OS_S16 :
  527. begin
  528. list.concat(taicpu.op_reg_const_reg(A_SLL,reg1,16,reg2));
  529. list.concat(taicpu.op_reg_const_reg(A_SRA,reg2,16,reg2));
  530. end;
  531. else
  532. internalerror(2002090901);
  533. end
  534. else
  535. begin
  536. instr:=taicpu.op_reg_reg(A_MOV,reg1,reg2);
  537. list.Concat(instr);
  538. { Notify the register allocator that we have written a move instruction so
  539. it can try to eliminate it. }
  540. add_move_instruction(instr);
  541. end;
  542. end;
  543. procedure TCgSparc.a_loadaddr_ref_reg(list : TAsmList;const ref : TReference;r : tregister);
  544. var
  545. tmpref,href : treference;
  546. hreg,tmpreg : tregister;
  547. begin
  548. href:=ref;
  549. if (href.base=NR_NO) and (href.index<>NR_NO) then
  550. internalerror(200306171);
  551. if (cs_create_pic in current_settings.moduleswitches) and
  552. assigned(href.symbol) then
  553. begin
  554. tmpreg:=GetIntRegister(list,OS_ADDR);
  555. reference_reset(tmpref);
  556. tmpref.symbol:=href.symbol;
  557. tmpref.refaddr:=addr_pic;
  558. if not(pi_needs_got in current_procinfo.flags) then
  559. internalerror(200501161);
  560. tmpref.base:=current_procinfo.got;
  561. list.concat(taicpu.op_ref_reg(A_LD,tmpref,tmpreg));
  562. href.symbol:=nil;
  563. if (href.index<>NR_NO) then
  564. begin
  565. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,href.index,tmpreg));
  566. href.index:=tmpreg;
  567. end
  568. else
  569. begin
  570. if href.base<>NR_NO then
  571. href.index:=tmpreg
  572. else
  573. href.base:=tmpreg;
  574. end;
  575. end;
  576. { At least big offset (need SETHI), maybe base and maybe index }
  577. if assigned(href.symbol) or
  578. (href.offset<simm13lo) or
  579. (href.offset>simm13hi) then
  580. begin
  581. hreg:=GetAddressRegister(list);
  582. reference_reset(tmpref);
  583. tmpref.symbol := href.symbol;
  584. tmpref.offset := href.offset;
  585. tmpref.refaddr := addr_high;
  586. list.concat(taicpu.op_ref_reg(A_SETHI,tmpref,hreg));
  587. { Only the low part is left }
  588. tmpref.refaddr:=addr_low;
  589. list.concat(taicpu.op_reg_ref_reg(A_OR,hreg,tmpref,hreg));
  590. if href.base<>NR_NO then
  591. begin
  592. if href.index<>NR_NO then
  593. begin
  594. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.base,hreg));
  595. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.index,r));
  596. end
  597. else
  598. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.base,r));
  599. end
  600. else
  601. begin
  602. if hreg<>r then
  603. a_load_reg_reg(list,OS_ADDR,OS_ADDR,hreg,r);
  604. end;
  605. end
  606. else
  607. { At least small offset, maybe base and maybe index }
  608. if href.offset<>0 then
  609. begin
  610. if href.base<>NR_NO then
  611. begin
  612. if href.index<>NR_NO then
  613. begin
  614. hreg:=GetAddressRegister(list);
  615. list.concat(taicpu.op_reg_const_reg(A_ADD,href.base,href.offset,hreg));
  616. list.concat(taicpu.op_reg_reg_reg(A_ADD,hreg,href.index,r));
  617. end
  618. else
  619. list.concat(taicpu.op_reg_const_reg(A_ADD,href.base,href.offset,r));
  620. end
  621. else
  622. list.concat(taicpu.op_const_reg(A_MOV,href.offset,r));
  623. end
  624. else
  625. { Both base and index }
  626. if href.index<>NR_NO then
  627. list.concat(taicpu.op_reg_reg_reg(A_ADD,href.base,href.index,r))
  628. else
  629. { Only base }
  630. if href.base<>NR_NO then
  631. a_load_reg_reg(list,OS_ADDR,OS_ADDR,href.base,r)
  632. else
  633. { only offset, can be generated by absolute }
  634. a_load_const_reg(list,OS_ADDR,href.offset,r);
  635. end;
  636. procedure TCgSparc.a_loadfpu_reg_reg(list:TAsmList;fromsize,tosize:tcgsize;reg1, reg2:tregister);
  637. const
  638. FpuMovInstr : Array[OS_F32..OS_F64,OS_F32..OS_F64] of TAsmOp =
  639. ((A_FMOVS,A_FSTOD),(A_FDTOS,A_FMOVD));
  640. var
  641. op: TAsmOp;
  642. instr : taicpu;
  643. begin
  644. op:=fpumovinstr[fromsize,tosize];
  645. instr:=taicpu.op_reg_reg(op,reg1,reg2);
  646. list.Concat(instr);
  647. { Notify the register allocator that we have written a move instruction so
  648. it can try to eliminate it. }
  649. if (op = A_FMOVS) or
  650. (op = A_FMOVD) then
  651. add_move_instruction(instr);
  652. end;
  653. procedure TCgSparc.a_loadfpu_ref_reg(list:TAsmList;fromsize,tosize:tcgsize;const ref:TReference;reg:tregister);
  654. const
  655. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  656. (A_LDF,A_LDDF);
  657. var
  658. tmpreg: tregister;
  659. begin
  660. if (fromsize<>tosize) then
  661. begin
  662. tmpreg:=reg;
  663. reg:=getfpuregister(list,fromsize);
  664. end;
  665. handle_load_store(list,false,fpuloadinstr[fromsize],reg,ref);
  666. if (fromsize<>tosize) then
  667. a_loadfpu_reg_reg(list,fromsize,tosize,reg,tmpreg);
  668. end;
  669. procedure TCgSparc.a_loadfpu_reg_ref(list:TAsmList;fromsize,tosize:tcgsize;reg:tregister;const ref:TReference);
  670. const
  671. FpuLoadInstr : Array[OS_F32..OS_F64] of TAsmOp =
  672. (A_STF,A_STDF);
  673. var
  674. tmpreg: tregister;
  675. begin
  676. if (fromsize<>tosize) then
  677. begin
  678. tmpreg:=getfpuregister(list,tosize);
  679. a_loadfpu_reg_reg(list,fromsize,tosize,reg,tmpreg);
  680. reg:=tmpreg;
  681. end;
  682. handle_load_store(list,true,fpuloadinstr[tosize],reg,ref);
  683. end;
  684. procedure tcgsparc.maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  685. const
  686. overflowops = [OP_MUL,OP_SHL,OP_ADD,OP_SUB,OP_NOT,OP_NEG];
  687. begin
  688. if (op in overflowops) and
  689. (size in [OS_8,OS_S8,OS_16,OS_S16]) then
  690. a_load_reg_reg(list,OS_32,size,dst,dst);
  691. end;
  692. procedure TCgSparc.a_op_const_reg(list:TAsmList;Op:TOpCG;size:tcgsize;a:aint;reg:TRegister);
  693. begin
  694. if Op in [OP_NEG,OP_NOT] then
  695. internalerror(200306011);
  696. if (a=0) then
  697. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],reg,NR_G0,reg))
  698. else
  699. handle_reg_const_reg(list,TOpCG2AsmOp[op],reg,a,reg);
  700. maybeadjustresult(list,op,size,reg);
  701. end;
  702. procedure TCgSparc.a_op_reg_reg(list:TAsmList;Op:TOpCG;size:TCGSize;src, dst:TRegister);
  703. var
  704. a : aint;
  705. begin
  706. Case Op of
  707. OP_NEG :
  708. list.concat(taicpu.op_reg_reg(TOpCG2AsmOp[op],src,dst));
  709. OP_NOT :
  710. begin
  711. case size of
  712. OS_8 :
  713. a:=aint($ffffff00);
  714. OS_16 :
  715. a:=aint($ffff0000);
  716. else
  717. a:=0;
  718. end;
  719. handle_reg_const_reg(list,A_XNOR,src,a,dst);
  720. end;
  721. else
  722. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],dst,src,dst));
  723. end;
  724. maybeadjustresult(list,op,size,dst);
  725. end;
  726. procedure TCgSparc.a_op_const_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;a:aint;src, dst:tregister);
  727. var
  728. power : longInt;
  729. begin
  730. case op of
  731. OP_MUL,
  732. OP_IMUL:
  733. begin
  734. if ispowerof2(a,power) then
  735. begin
  736. { can be done with a shift }
  737. inherited a_op_const_reg_reg(list,op,size,a,src,dst);
  738. exit;
  739. end;
  740. end;
  741. OP_SUB,
  742. OP_ADD :
  743. begin
  744. if (a=0) then
  745. begin
  746. a_load_reg_reg(list,size,size,src,dst);
  747. exit;
  748. end;
  749. end;
  750. end;
  751. handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst);
  752. maybeadjustresult(list,op,size,dst);
  753. end;
  754. procedure TCgSparc.a_op_reg_reg_reg(list:TAsmList;op:TOpCg;size:tcgsize;src1, src2, dst:tregister);
  755. begin
  756. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst));
  757. maybeadjustresult(list,op,size,dst);
  758. end;
  759. procedure tcgsparc.a_op_const_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; a: aint; src, dst: tregister;setflags : boolean;var ovloc : tlocation);
  760. var
  761. power : longInt;
  762. tmpreg1,tmpreg2 : tregister;
  763. begin
  764. ovloc.loc:=LOC_VOID;
  765. case op of
  766. OP_SUB,
  767. OP_ADD :
  768. begin
  769. if (a=0) then
  770. begin
  771. a_load_reg_reg(list,size,size,src,dst);
  772. exit;
  773. end;
  774. end;
  775. end;
  776. if setflags then
  777. begin
  778. handle_reg_const_reg(list,TOpCG2AsmOpWithFlags[op],src,a,dst);
  779. case op of
  780. OP_MUL:
  781. begin
  782. tmpreg1:=GetIntRegister(list,OS_INT);
  783. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  784. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  785. ovloc.loc:=LOC_FLAGS;
  786. ovloc.resflags:=F_NE;
  787. end;
  788. OP_IMUL:
  789. begin
  790. tmpreg1:=GetIntRegister(list,OS_INT);
  791. tmpreg2:=GetIntRegister(list,OS_INT);
  792. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  793. list.concat(taicpu.op_reg_const_reg(A_SRL,dst,31,tmpreg2));
  794. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  795. ovloc.loc:=LOC_FLAGS;
  796. ovloc.resflags:=F_NE;
  797. end;
  798. end;
  799. end
  800. else
  801. handle_reg_const_reg(list,TOpCG2AsmOp[op],src,a,dst);
  802. maybeadjustresult(list,op,size,dst);
  803. end;
  804. procedure tcgsparc.a_op_reg_reg_reg_checkoverflow(list: TAsmList; op: TOpCg; size: tcgsize; src1, src2, dst: tregister;setflags : boolean;var ovloc : tlocation);
  805. var
  806. tmpreg1,tmpreg2 : tregister;
  807. begin
  808. ovloc.loc:=LOC_VOID;
  809. if setflags then
  810. begin
  811. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOpWithFlags[op],src2,src1,dst));
  812. case op of
  813. OP_MUL:
  814. begin
  815. tmpreg1:=GetIntRegister(list,OS_INT);
  816. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  817. list.concat(taicpu.op_reg_reg(A_CMP,NR_G0,tmpreg1));
  818. ovloc.loc:=LOC_FLAGS;
  819. ovloc.resflags:=F_NE;
  820. end;
  821. OP_IMUL:
  822. begin
  823. tmpreg1:=GetIntRegister(list,OS_INT);
  824. tmpreg2:=GetIntRegister(list,OS_INT);
  825. list.concat(taicpu.op_reg_reg(A_MOV,NR_Y,tmpreg1));
  826. list.concat(taicpu.op_reg_const_reg(A_SRL,dst,31,tmpreg2));
  827. list.concat(taicpu.op_reg_reg(A_CMP,tmpreg1,tmpreg2));
  828. ovloc.loc:=LOC_FLAGS;
  829. ovloc.resflags:=F_NE;
  830. end;
  831. end;
  832. end
  833. else
  834. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],src2,src1,dst));
  835. maybeadjustresult(list,op,size,dst);
  836. end;
  837. {*************** compare instructructions ****************}
  838. procedure TCgSparc.a_cmp_const_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;a:aint;reg:tregister;l:tasmlabel);
  839. begin
  840. if (a=0) then
  841. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg,NR_G0,NR_G0))
  842. else
  843. handle_reg_const_reg(list,A_SUBcc,reg,a,NR_G0);
  844. a_jmp_cond(list,cmp_op,l);
  845. end;
  846. procedure TCgSparc.a_cmp_reg_reg_label(list:TAsmList;size:tcgsize;cmp_op:topcmp;reg1,reg2:tregister;l:tasmlabel);
  847. begin
  848. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,reg2,reg1,NR_G0));
  849. a_jmp_cond(list,cmp_op,l);
  850. end;
  851. procedure TCgSparc.a_jmp_always(List:TAsmList;l:TAsmLabel);
  852. begin
  853. List.Concat(TAiCpu.op_sym(A_BA,current_asmdata.RefAsmSymbol(l.name)));
  854. { Delay slot }
  855. list.Concat(TAiCpu.Op_none(A_NOP));
  856. end;
  857. procedure tcgsparc.a_jmp_name(list : TAsmList;const s : string);
  858. begin
  859. List.Concat(TAiCpu.op_sym(A_BA,current_asmdata.RefAsmSymbol(s)));
  860. { Delay slot }
  861. list.Concat(TAiCpu.Op_none(A_NOP));
  862. end;
  863. procedure TCgSparc.a_jmp_cond(list:TAsmList;cond:TOpCmp;l:TAsmLabel);
  864. var
  865. ai:TAiCpu;
  866. begin
  867. ai:=TAiCpu.Op_sym(A_Bxx,l);
  868. ai.SetCondition(TOpCmp2AsmCond[cond]);
  869. list.Concat(ai);
  870. { Delay slot }
  871. list.Concat(TAiCpu.Op_none(A_NOP));
  872. end;
  873. procedure TCgSparc.a_jmp_flags(list:TAsmList;const f:TResFlags;l:tasmlabel);
  874. var
  875. ai : taicpu;
  876. op : tasmop;
  877. begin
  878. if f in [F_FE,F_FNE,F_FG,F_FL,F_FGE,F_FLE] then
  879. op:=A_FBxx
  880. else
  881. op:=A_Bxx;
  882. ai := Taicpu.op_sym(op,l);
  883. ai.SetCondition(flags_to_cond(f));
  884. list.Concat(ai);
  885. { Delay slot }
  886. list.Concat(TAiCpu.Op_none(A_NOP));
  887. end;
  888. procedure TCgSparc.g_flags2reg(list:TAsmList;Size:TCgSize;const f:tresflags;reg:TRegister);
  889. var
  890. hl : tasmlabel;
  891. begin
  892. current_asmdata.getjumplabel(hl);
  893. a_load_const_reg(list,size,1,reg);
  894. a_jmp_flags(list,f,hl);
  895. a_load_const_reg(list,size,0,reg);
  896. a_label(list,hl);
  897. end;
  898. procedure tcgsparc.g_overflowCheck(List:TAsmList;const Loc:TLocation;def:TDef);
  899. var
  900. l : tlocation;
  901. begin
  902. l.loc:=LOC_VOID;
  903. g_overflowCheck_loc(list,loc,def,l);
  904. end;
  905. procedure TCgSparc.g_overflowCheck_loc(List:TAsmList;const Loc:TLocation;def:TDef;ovloc : tlocation);
  906. var
  907. hl : tasmlabel;
  908. ai:TAiCpu;
  909. hflags : tresflags;
  910. begin
  911. if not(cs_check_overflow in current_settings.localswitches) then
  912. exit;
  913. current_asmdata.getjumplabel(hl);
  914. case ovloc.loc of
  915. LOC_VOID:
  916. begin
  917. if not((def.typ=pointerdef) or
  918. ((def.typ=orddef) and
  919. (torddef(def).ordtype in [u64bit,u16bit,u32bit,u8bit,uchar,pasbool]))) then
  920. begin
  921. ai:=TAiCpu.Op_sym(A_Bxx,hl);
  922. ai.SetCondition(C_NO);
  923. list.Concat(ai);
  924. { Delay slot }
  925. list.Concat(TAiCpu.Op_none(A_NOP));
  926. end
  927. else
  928. a_jmp_cond(list,OC_AE,hl);
  929. end;
  930. LOC_FLAGS:
  931. begin
  932. hflags:=ovloc.resflags;
  933. inverse_flags(hflags);
  934. cg.a_jmp_flags(list,hflags,hl);
  935. end;
  936. else
  937. internalerror(200409281);
  938. end;
  939. a_call_name(list,'FPC_OVERFLOW',false);
  940. a_label(list,hl);
  941. end;
  942. { *********** entry/exit code and address loading ************ }
  943. procedure TCgSparc.g_proc_entry(list : TAsmList;localsize : longint;nostackframe:boolean);
  944. begin
  945. if nostackframe then
  946. exit;
  947. { Althogh the SPARC architecture require only word alignment, software
  948. convention and the operating system require every stack frame to be double word
  949. aligned }
  950. LocalSize:=align(LocalSize,8);
  951. { Execute the SAVE instruction to get a new register window and create a new
  952. stack frame. In the "SAVE %i6,size,%i6" the first %i6 is related to the state
  953. before execution of the SAVE instrucion so it is the caller %i6, when the %i6
  954. after execution of that instruction is the called function stack pointer}
  955. { constant can be 13 bit signed, since it's negative, size can be max. 4096 }
  956. if LocalSize>4096 then
  957. begin
  958. a_load_const_reg(list,OS_ADDR,-LocalSize,NR_G1);
  959. list.concat(Taicpu.Op_reg_reg_reg(A_SAVE,NR_STACK_POINTER_REG,NR_G1,NR_STACK_POINTER_REG));
  960. end
  961. else
  962. list.concat(Taicpu.Op_reg_const_reg(A_SAVE,NR_STACK_POINTER_REG,-LocalSize,NR_STACK_POINTER_REG));
  963. if (cs_create_pic in current_settings.moduleswitches) and
  964. (pi_needs_got in current_procinfo.flags) then
  965. begin
  966. current_procinfo.got:=NR_L7;
  967. end;
  968. end;
  969. procedure TCgSparc.g_restore_registers(list:TAsmList);
  970. begin
  971. { The sparc port uses the sparc standard calling convetions so this function has no used }
  972. end;
  973. procedure TCgSparc.g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);
  974. var
  975. hr : treference;
  976. begin
  977. if paramanager.ret_in_param(current_procinfo.procdef.returndef,current_procinfo.procdef.proccalloption) then
  978. begin
  979. reference_reset(hr);
  980. hr.offset:=12;
  981. hr.refaddr:=addr_full;
  982. if nostackframe then
  983. begin
  984. hr.base:=NR_O7;
  985. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  986. list.concat(Taicpu.op_none(A_NOP))
  987. end
  988. else
  989. begin
  990. { We use trivial restore in the delay slot of the JMPL instruction, as we
  991. already set result onto %i0 }
  992. hr.base:=NR_I7;
  993. list.concat(taicpu.op_ref_reg(A_JMPL,hr,NR_G0));
  994. list.concat(Taicpu.op_none(A_RESTORE));
  995. end;
  996. end
  997. else
  998. begin
  999. if nostackframe then
  1000. begin
  1001. { Here we need to use RETL instead of RET so it uses %o7 }
  1002. list.concat(Taicpu.op_none(A_RETL));
  1003. list.concat(Taicpu.op_none(A_NOP))
  1004. end
  1005. else
  1006. begin
  1007. { We use trivial restore in the delay slot of the JMPL instruction, as we
  1008. already set result onto %i0 }
  1009. list.concat(Taicpu.op_none(A_RET));
  1010. list.concat(Taicpu.op_none(A_RESTORE));
  1011. end;
  1012. end;
  1013. end;
  1014. procedure TCgSparc.g_save_registers(list : TAsmList);
  1015. begin
  1016. { The sparc port uses the sparc standard calling convetions so this function has no used }
  1017. end;
  1018. { ************* concatcopy ************ }
  1019. procedure tcgsparc.g_concatcopy_move(list : TAsmList;const source,dest : treference;len : aint);
  1020. var
  1021. paraloc1,paraloc2,paraloc3 : TCGPara;
  1022. begin
  1023. paraloc1.init;
  1024. paraloc2.init;
  1025. paraloc3.init;
  1026. paramanager.getintparaloc(pocall_default,1,paraloc1);
  1027. paramanager.getintparaloc(pocall_default,2,paraloc2);
  1028. paramanager.getintparaloc(pocall_default,3,paraloc3);
  1029. paramanager.allocparaloc(list,paraloc3);
  1030. a_param_const(list,OS_INT,len,paraloc3);
  1031. paramanager.allocparaloc(list,paraloc2);
  1032. a_paramaddr_ref(list,dest,paraloc2);
  1033. paramanager.allocparaloc(list,paraloc2);
  1034. a_paramaddr_ref(list,source,paraloc1);
  1035. paramanager.freeparaloc(list,paraloc3);
  1036. paramanager.freeparaloc(list,paraloc2);
  1037. paramanager.freeparaloc(list,paraloc1);
  1038. alloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1039. alloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  1040. a_call_name(list,'FPC_MOVE',false);
  1041. dealloccpuregisters(list,R_FPUREGISTER,paramanager.get_volatile_registers_fpu(pocall_default));
  1042. dealloccpuregisters(list,R_INTREGISTER,paramanager.get_volatile_registers_int(pocall_default));
  1043. paraloc3.done;
  1044. paraloc2.done;
  1045. paraloc1.done;
  1046. end;
  1047. procedure TCgSparc.g_concatcopy(list:TAsmList;const source,dest:treference;len:aint);
  1048. var
  1049. tmpreg1,
  1050. hreg,
  1051. countreg: TRegister;
  1052. src, dst: TReference;
  1053. lab: tasmlabel;
  1054. count, count2: aint;
  1055. begin
  1056. if len>high(longint) then
  1057. internalerror(2002072704);
  1058. { anybody wants to determine a good value here :)? }
  1059. if len>100 then
  1060. g_concatcopy_move(list,source,dest,len)
  1061. else
  1062. begin
  1063. reference_reset(src);
  1064. reference_reset(dst);
  1065. { load the address of source into src.base }
  1066. src.base:=GetAddressRegister(list);
  1067. a_loadaddr_ref_reg(list,source,src.base);
  1068. { load the address of dest into dst.base }
  1069. dst.base:=GetAddressRegister(list);
  1070. a_loadaddr_ref_reg(list,dest,dst.base);
  1071. { generate a loop }
  1072. count:=len div 4;
  1073. if count>4 then
  1074. begin
  1075. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1076. { have to be set to 8. I put an Inc there so debugging may be }
  1077. { easier (should offset be different from zero here, it will be }
  1078. { easy to notice in the generated assembler }
  1079. countreg:=GetIntRegister(list,OS_INT);
  1080. tmpreg1:=GetIntRegister(list,OS_INT);
  1081. a_load_const_reg(list,OS_INT,count,countreg);
  1082. { explicitely allocate R_O0 since it can be used safely here }
  1083. { (for holding date that's being copied) }
  1084. current_asmdata.getjumplabel(lab);
  1085. a_label(list, lab);
  1086. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  1087. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  1088. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,4,src.base));
  1089. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,4,dst.base));
  1090. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  1091. a_jmp_cond(list,OC_NE,lab);
  1092. list.concat(taicpu.op_none(A_NOP));
  1093. { keep the registers alive }
  1094. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  1095. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  1096. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  1097. len := len mod 4;
  1098. end;
  1099. { unrolled loop }
  1100. count:=len div 4;
  1101. if count>0 then
  1102. begin
  1103. tmpreg1:=GetIntRegister(list,OS_INT);
  1104. for count2 := 1 to count do
  1105. begin
  1106. list.concat(taicpu.op_ref_reg(A_LD,src,tmpreg1));
  1107. list.concat(taicpu.op_reg_ref(A_ST,tmpreg1,dst));
  1108. inc(src.offset,4);
  1109. inc(dst.offset,4);
  1110. end;
  1111. len := len mod 4;
  1112. end;
  1113. if (len and 4) <> 0 then
  1114. begin
  1115. hreg:=GetIntRegister(list,OS_INT);
  1116. a_load_ref_reg(list,OS_32,OS_32,src,hreg);
  1117. a_load_reg_ref(list,OS_32,OS_32,hreg,dst);
  1118. inc(src.offset,4);
  1119. inc(dst.offset,4);
  1120. end;
  1121. { copy the leftovers }
  1122. if (len and 2) <> 0 then
  1123. begin
  1124. hreg:=GetIntRegister(list,OS_INT);
  1125. a_load_ref_reg(list,OS_16,OS_16,src,hreg);
  1126. a_load_reg_ref(list,OS_16,OS_16,hreg,dst);
  1127. inc(src.offset,2);
  1128. inc(dst.offset,2);
  1129. end;
  1130. if (len and 1) <> 0 then
  1131. begin
  1132. hreg:=GetIntRegister(list,OS_INT);
  1133. a_load_ref_reg(list,OS_8,OS_8,src,hreg);
  1134. a_load_reg_ref(list,OS_8,OS_8,hreg,dst);
  1135. end;
  1136. end;
  1137. end;
  1138. procedure tcgsparc.g_concatcopy_unaligned(list : TAsmList;const source,dest : treference;len : aint);
  1139. var
  1140. src, dst: TReference;
  1141. tmpreg1,
  1142. countreg: TRegister;
  1143. i : aint;
  1144. lab: tasmlabel;
  1145. begin
  1146. if len>31 then
  1147. g_concatcopy_move(list,source,dest,len)
  1148. else
  1149. begin
  1150. reference_reset(src);
  1151. reference_reset(dst);
  1152. { load the address of source into src.base }
  1153. src.base:=GetAddressRegister(list);
  1154. a_loadaddr_ref_reg(list,source,src.base);
  1155. { load the address of dest into dst.base }
  1156. dst.base:=GetAddressRegister(list);
  1157. a_loadaddr_ref_reg(list,dest,dst.base);
  1158. { generate a loop }
  1159. if len>4 then
  1160. begin
  1161. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1162. { have to be set to 8. I put an Inc there so debugging may be }
  1163. { easier (should offset be different from zero here, it will be }
  1164. { easy to notice in the generated assembler }
  1165. countreg:=GetIntRegister(list,OS_INT);
  1166. tmpreg1:=GetIntRegister(list,OS_INT);
  1167. a_load_const_reg(list,OS_INT,len,countreg);
  1168. { explicitely allocate R_O0 since it can be used safely here }
  1169. { (for holding date that's being copied) }
  1170. current_asmdata.getjumplabel(lab);
  1171. a_label(list, lab);
  1172. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1173. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1174. list.concat(taicpu.op_reg_const_reg(A_ADD,src.base,1,src.base));
  1175. list.concat(taicpu.op_reg_const_reg(A_ADD,dst.base,1,dst.base));
  1176. list.concat(taicpu.op_reg_const_reg(A_SUBcc,countreg,1,countreg));
  1177. a_jmp_cond(list,OC_NE,lab);
  1178. list.concat(taicpu.op_none(A_NOP));
  1179. { keep the registers alive }
  1180. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  1181. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  1182. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  1183. end
  1184. else
  1185. begin
  1186. { unrolled loop }
  1187. tmpreg1:=GetIntRegister(list,OS_INT);
  1188. for i:=1 to len do
  1189. begin
  1190. list.concat(taicpu.op_ref_reg(A_LDUB,src,tmpreg1));
  1191. list.concat(taicpu.op_reg_ref(A_STB,tmpreg1,dst));
  1192. inc(src.offset);
  1193. inc(dst.offset);
  1194. end;
  1195. end;
  1196. end;
  1197. end;
  1198. procedure tcgsparc.g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);
  1199. var
  1200. make_global : boolean;
  1201. href : treference;
  1202. begin
  1203. if not(procdef.proctypeoption in [potype_function,potype_procedure]) then
  1204. Internalerror(200006137);
  1205. if not assigned(procdef._class) or
  1206. (procdef.procoptions*[po_classmethod, po_staticmethod,
  1207. po_methodpointer, po_interrupt, po_iocheck]<>[]) then
  1208. Internalerror(200006138);
  1209. if procdef.owner.symtabletype<>ObjectSymtable then
  1210. Internalerror(200109191);
  1211. make_global:=false;
  1212. if (not current_module.is_unit) or
  1213. (procdef.owner.defowner.owner.symtabletype=globalsymtable) then
  1214. make_global:=true;
  1215. if make_global then
  1216. List.concat(Tai_symbol.Createname_global(labelname,AT_FUNCTION,0))
  1217. else
  1218. List.concat(Tai_symbol.Createname(labelname,AT_FUNCTION,0));
  1219. { set param1 interface to self }
  1220. g_adjust_self_value(list,procdef,ioffset);
  1221. if po_virtualmethod in procdef.procoptions then
  1222. begin
  1223. if (procdef.extnumber=$ffff) then
  1224. Internalerror(200006139);
  1225. { mov 0(%rdi),%rax ; load vmt}
  1226. reference_reset_base(href,NR_O0,0);
  1227. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_G1);
  1228. { jmp *vmtoffs(%eax) ; method offs }
  1229. reference_reset_base(href,NR_G1,procdef._class.vmtmethodoffset(procdef.extnumber));
  1230. list.concat(taicpu.op_ref_reg(A_LD,href,NR_G1));
  1231. list.concat(taicpu.op_reg(A_JMP,NR_G1));
  1232. end
  1233. else
  1234. begin
  1235. reference_reset_symbol(href,current_asmdata.RefAsmSymbol(procdef.mangledname),0);
  1236. href.refaddr := addr_high;
  1237. list.concat(taicpu.op_ref_reg(A_SETHI,href,NR_G1));
  1238. href.refaddr := addr_low;
  1239. list.concat(taicpu.op_reg_ref_reg(A_OR,NR_G1,href,NR_G1));
  1240. list.concat(taicpu.op_reg(A_JMP,NR_G1));
  1241. end;
  1242. { Delay slot }
  1243. list.Concat(TAiCpu.Op_none(A_NOP));
  1244. List.concat(Tai_symbol_end.Createname(labelname));
  1245. end;
  1246. {****************************************************************************
  1247. TCG64Sparc
  1248. ****************************************************************************}
  1249. procedure tcg64sparc.a_load64_reg_ref(list : TAsmList;reg : tregister64;const ref : treference);
  1250. var
  1251. tmpref: treference;
  1252. begin
  1253. { Override this function to prevent loading the reference twice }
  1254. tmpref:=ref;
  1255. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reghi,tmpref);
  1256. inc(tmpref.offset,4);
  1257. cg.a_load_reg_ref(list,OS_32,OS_32,reg.reglo,tmpref);
  1258. end;
  1259. procedure tcg64sparc.a_load64_ref_reg(list : TAsmList;const ref : treference;reg : tregister64);
  1260. var
  1261. tmpref: treference;
  1262. begin
  1263. { Override this function to prevent loading the reference twice }
  1264. tmpref:=ref;
  1265. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reghi);
  1266. inc(tmpref.offset,4);
  1267. cg.a_load_ref_reg(list,OS_32,OS_32,tmpref,reg.reglo);
  1268. end;
  1269. procedure tcg64sparc.a_param64_ref(list : TAsmList;const r : treference;const paraloc : tcgpara);
  1270. var
  1271. hreg64 : tregister64;
  1272. begin
  1273. { Override this function to prevent loading the reference twice.
  1274. Use here some extra registers, but those are optimized away by the RA }
  1275. hreg64.reglo:=cg.GetIntRegister(list,OS_32);
  1276. hreg64.reghi:=cg.GetIntRegister(list,OS_32);
  1277. a_load64_ref_reg(list,r,hreg64);
  1278. a_param64_reg(list,hreg64,paraloc);
  1279. end;
  1280. procedure TCg64Sparc.get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp;checkoverflow : boolean);
  1281. begin
  1282. case op of
  1283. OP_ADD :
  1284. begin
  1285. op1:=A_ADDCC;
  1286. if checkoverflow then
  1287. op2:=A_ADDXCC
  1288. else
  1289. op2:=A_ADDX;
  1290. end;
  1291. OP_SUB :
  1292. begin
  1293. op1:=A_SUBCC;
  1294. if checkoverflow then
  1295. op2:=A_SUBXCC
  1296. else
  1297. op2:=A_SUBX;
  1298. end;
  1299. OP_XOR :
  1300. begin
  1301. op1:=A_XOR;
  1302. op2:=A_XOR;
  1303. end;
  1304. OP_OR :
  1305. begin
  1306. op1:=A_OR;
  1307. op2:=A_OR;
  1308. end;
  1309. OP_AND :
  1310. begin
  1311. op1:=A_AND;
  1312. op2:=A_AND;
  1313. end;
  1314. else
  1315. internalerror(200203241);
  1316. end;
  1317. end;
  1318. procedure TCg64Sparc.a_op64_reg_reg(list:TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst:TRegister64);
  1319. var
  1320. op1,op2 : TAsmOp;
  1321. begin
  1322. case op of
  1323. OP_NEG :
  1324. begin
  1325. { Use the simple code: y=0-z }
  1326. list.concat(taicpu.op_reg_reg_reg(A_SUBcc,NR_G0,regsrc.reglo,regdst.reglo));
  1327. list.concat(taicpu.op_reg_reg_reg(A_SUBX,NR_G0,regsrc.reghi,regdst.reghi));
  1328. exit;
  1329. end;
  1330. OP_NOT :
  1331. begin
  1332. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reglo,NR_G0,regdst.reglo));
  1333. list.concat(taicpu.op_reg_reg_reg(A_XNOR,regsrc.reghi,NR_G0,regdst.reghi));
  1334. exit;
  1335. end;
  1336. end;
  1337. get_64bit_ops(op,op1,op2,false);
  1338. list.concat(taicpu.op_reg_reg_reg(op1,regdst.reglo,regsrc.reglo,regdst.reglo));
  1339. list.concat(taicpu.op_reg_reg_reg(op2,regdst.reghi,regsrc.reghi,regdst.reghi));
  1340. end;
  1341. procedure TCg64Sparc.a_op64_const_reg(list:TAsmList;op:TOpCG;size : tcgsize;value:int64;regdst:TRegister64);
  1342. var
  1343. op1,op2:TAsmOp;
  1344. begin
  1345. case op of
  1346. OP_NEG,
  1347. OP_NOT :
  1348. internalerror(200306017);
  1349. end;
  1350. get_64bit_ops(op,op1,op2,false);
  1351. tcgsparc(cg).handle_reg_const_reg(list,op1,regdst.reglo,aint(lo(value)),regdst.reglo);
  1352. tcgsparc(cg).handle_reg_const_reg(list,op2,regdst.reghi,aint(hi(value)),regdst.reghi);
  1353. end;
  1354. procedure tcg64sparc.a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64; regsrc,regdst : tregister64);
  1355. var
  1356. l : tlocation;
  1357. begin
  1358. a_op64_const_reg_reg_checkoverflow(list,op,size,value,regsrc,regdst,false,l);
  1359. end;
  1360. procedure tcg64sparc.a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);
  1361. var
  1362. l : tlocation;
  1363. begin
  1364. a_op64_reg_reg_reg_checkoverflow(list,op,size,regsrc1,regsrc2,regdst,false,l);
  1365. end;
  1366. procedure tcg64sparc.a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  1367. var
  1368. op1,op2:TAsmOp;
  1369. begin
  1370. case op of
  1371. OP_NEG,
  1372. OP_NOT :
  1373. internalerror(200306017);
  1374. end;
  1375. get_64bit_ops(op,op1,op2,setflags);
  1376. tcgsparc(cg).handle_reg_const_reg(list,op1,regsrc.reglo,aint(lo(value)),regdst.reglo);
  1377. tcgsparc(cg).handle_reg_const_reg(list,op2,regsrc.reghi,aint(hi(value)),regdst.reghi);
  1378. end;
  1379. procedure tcg64sparc.a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);
  1380. var
  1381. op1,op2:TAsmOp;
  1382. begin
  1383. case op of
  1384. OP_NEG,
  1385. OP_NOT :
  1386. internalerror(200306017);
  1387. end;
  1388. get_64bit_ops(op,op1,op2,setflags);
  1389. list.concat(taicpu.op_reg_reg_reg(op1,regsrc2.reglo,regsrc1.reglo,regdst.reglo));
  1390. list.concat(taicpu.op_reg_reg_reg(op2,regsrc2.reghi,regsrc1.reghi,regdst.reghi));
  1391. end;
  1392. begin
  1393. cg:=TCgSparc.Create;
  1394. cg64:=TCg64Sparc.Create;
  1395. end.