cpubase.pas 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. Contains the base types for the m68k
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. { This Unit contains the base types for the m68k
  18. }
  19. unit cpubase;
  20. {$i fpcdefs.inc}
  21. interface
  22. uses
  23. globtype,globals,
  24. strings,cutils,cclasses,aasmbase,cpuinfo,cgbase;
  25. {*****************************************************************************
  26. Assembler Opcodes
  27. *****************************************************************************}
  28. type
  29. { warning: CPU32 opcodes are not fully compatible with the MC68020. }
  30. { 68000 only opcodes }
  31. tasmop = (a_none,
  32. a_abcd,a_add,a_adda,a_addi,a_addq,a_addx,a_and,a_andi,
  33. a_asl,a_asr,a_bcc,a_bcs,a_beq,a_bge,a_bgt,a_bhi,
  34. a_ble,a_bls,a_blt,a_bmi,a_bne,a_bpl,a_bvc,a_bvs,
  35. a_bchg,a_bclr,a_bra,a_bset,a_bsr,a_btst,a_chk,
  36. a_clr,a_cmp,a_cmpa,a_cmpi,a_cmpm,a_dbcc,a_dbcs,a_dbeq,a_dbge,
  37. a_dbgt,a_dbhi,a_dble,a_dbls,a_dblt,a_dbmi,a_dbne,a_dbra,
  38. a_dbpl,a_dbt,a_dbvc,a_dbvs,a_dbf,a_divs,a_divu,
  39. a_eor,a_eori,a_exg,a_illegal,a_ext,a_jmp,a_jsr,
  40. a_lea,a_link,a_lsl,a_lsr,a_move,a_movea,a_movei,a_moveq,
  41. a_movem,a_movep,a_muls,a_mulu,a_nbcd,a_neg,a_negx,
  42. a_nop,a_not,a_or,a_ori,a_pea,a_rol,a_ror,a_roxl,
  43. a_roxr,a_rtr,a_rts,a_sbcd,a_scc,a_scs,a_seq,a_sge,
  44. a_sgt,a_shi,a_sle,a_sls,a_slt,a_smi,a_sne,
  45. a_spl,a_st,a_svc,a_svs,a_sf,a_sub,a_suba,a_subi,a_subq,
  46. a_subx,a_swap,a_tas,a_trap,a_trapv,a_tst,a_unlk,
  47. a_rte,a_reset,a_stop,
  48. { mc68010 instructions }
  49. a_bkpt,a_movec,a_moves,a_rtd,
  50. { mc68020 instructions }
  51. a_bfchg,a_bfclr,a_bfexts,a_bfextu,a_bfffo,
  52. a_bfins,a_bfset,a_bftst,a_callm,a_cas,a_cas2,
  53. a_chk2,a_cmp2,a_divsl,a_divul,a_extb,a_pack,a_rtm,
  54. a_trapcc,a_tracs,a_trapeq,a_trapf,a_trapge,a_trapgt,
  55. a_traphi,a_traple,a_trapls,a_traplt,a_trapmi,a_trapne,
  56. a_trappl,a_trapt,a_trapvc,a_trapvs,a_unpk,
  57. { mc64040 instructions }
  58. a_move16,
  59. { coldfire v4 instructions }
  60. a_mov3q,a_mvz,a_mvs,a_sats,a_byterev,a_ff1,
  61. { fpu processor instructions - directly supported }
  62. { ieee aware and misc. condition codes not supported }
  63. a_fabs,a_fadd,
  64. a_fbeq,a_fbne,a_fbngt,a_fbgt,a_fbge,a_fbnge,
  65. a_fblt,a_fbnlt,a_fble,a_fbgl,a_fbngl,a_fbgle,a_fbngle,
  66. a_fdbeq,a_fdbne,a_fdbgt,a_fdbngt,a_fdbge,a_fdbnge,
  67. a_fdblt,a_fdbnlt,a_fdble,a_fdbgl,a_fdbngl,a_fdbgle,a_fdbngle,
  68. a_fseq,a_fsne,a_fsgt,a_fsngt,a_fsge,a_fsnge,
  69. a_fslt,a_fsnlt,a_fsle,a_fsgl,a_fsngl,a_fsgle,a_fsngle,
  70. a_fcmp,a_fdiv,a_fmove,a_fmovem,
  71. a_fmul,a_fneg,a_fnop,a_fsqrt,a_fsub,a_fsgldiv,
  72. a_fsflmul,a_ftst,
  73. a_ftrapeq,a_ftrapne,a_ftrapgt,a_ftrapngt,a_ftrapge,a_ftrapnge,
  74. a_ftraplt,a_ftrapnlt,a_ftraple,a_ftrapgl,a_ftrapngl,a_ftrapgle,a_ftrapngle,
  75. { fpu instructions - indirectly supported }
  76. a_fsin,a_fcos,
  77. { protected instructions }
  78. a_cprestore,a_cpsave,
  79. { fpu unit protected instructions }
  80. { and 68030/68851 common mmu instructions }
  81. { (this may include 68040 mmu instructions) }
  82. a_frestore,a_fsave,a_pflush,a_pflusha,a_pload,a_pmove,a_ptest,
  83. { useful for assembly language output }
  84. a_label,a_dbxx,a_sxx,a_bxx,a_fsxx,a_fbxx);
  85. {# This should define the array of instructions as string }
  86. op2strtable=array[tasmop] of string[11];
  87. Const
  88. {# First value of opcode enumeration }
  89. firstop = low(tasmop);
  90. {# Last value of opcode enumeration }
  91. lastop = high(tasmop);
  92. {*****************************************************************************
  93. Registers
  94. *****************************************************************************}
  95. type
  96. { Number of registers used for indexing in tables }
  97. tregisterindex=0..{$i r68knor.inc}-1;
  98. const
  99. { Available Superregisters }
  100. {$i r68ksup.inc}
  101. RS_SP = RS_A7;
  102. R_SUBWHOLE = R_SUBNONE;
  103. { Available Registers }
  104. {$i r68kcon.inc}
  105. NR_SP = NR_A7;
  106. { Integer Super registers first and last }
  107. first_int_imreg = RS_D7+1;
  108. { Float Super register first and last }
  109. first_fpu_imreg = RS_FP7+1;
  110. { Integer Super registers first and last }
  111. first_addr_imreg = RS_SP+1;
  112. { MM Super register first and last }
  113. first_mm_supreg = 0;
  114. first_mm_imreg = 0;
  115. maxfpuregs = 8;
  116. { include regnumber_count_bsstart }
  117. {$i r68kbss.inc}
  118. regnumber_table : array[tregisterindex] of tregister = (
  119. {$i r68knum.inc}
  120. );
  121. regstabs_table : array[tregisterindex] of shortint = (
  122. {$i r68ksta.inc}
  123. );
  124. regdwarf_table : array[tregisterindex] of shortint = (
  125. { TODO: reused stabs values!}
  126. {$i r68ksta.inc}
  127. );
  128. { registers which may be destroyed by calls }
  129. VOLATILE_INTREGISTERS = [RS_D0,RS_D1];
  130. VOLATILE_FPUREGISTERS = [RS_FP0,RS_FP1];
  131. VOLATILE_ADDRESSREGISTERS = [RS_A0,RS_A1];
  132. type
  133. totherregisterset = set of tregisterindex;
  134. {*****************************************************************************
  135. Conditions
  136. *****************************************************************************}
  137. type
  138. TAsmCond=(C_None,
  139. C_CC,C_LS,C_CS,C_LT,C_EQ,C_MI,C_F,C_NE,
  140. C_GE,C_PL,C_GT,C_T,C_HI,C_VC,C_LE,C_VS
  141. );
  142. const
  143. cond2str:array[TAsmCond] of string[3]=('',
  144. 'cc','ls','cs','lt','eq','mi','f','ne',
  145. 'ge','pl','gt','t','hi','vc','le','vs'
  146. );
  147. {*****************************************************************************
  148. Flags
  149. *****************************************************************************}
  150. type
  151. TResFlags = (
  152. F_E,F_NE,
  153. F_G,F_L,F_GE,F_LE,F_C,F_NC,F_A,F_AE,F_B,F_BE,
  154. F_FE,F_FNE,
  155. F_FG,F_FL,F_FGE,F_FLE
  156. );
  157. const
  158. FloatResFlags = [F_FE..F_FLE];
  159. {*****************************************************************************
  160. Reference
  161. *****************************************************************************}
  162. type
  163. { direction of address register : }
  164. { (An) (An)+ -(An) }
  165. tdirection = (dir_none,dir_inc,dir_dec);
  166. {*****************************************************************************
  167. Operand Sizes
  168. *****************************************************************************}
  169. { S_NO = No Size of operand }
  170. { S_B = 8-bit size operand }
  171. { S_W = 16-bit size operand }
  172. { S_L = 32-bit size operand }
  173. { Floating point types }
  174. { S_FS = single type (32 bit) }
  175. { S_FD = double/64bit integer }
  176. { S_FX = Extended type }
  177. topsize = (S_NO,S_B,S_W,S_L,S_FS,S_FD,S_FX,S_IQ);
  178. {*****************************************************************************
  179. Constants
  180. *****************************************************************************}
  181. const
  182. {# maximum number of operands in assembler instruction }
  183. max_operands = 4;
  184. {*****************************************************************************
  185. Default generic sizes
  186. *****************************************************************************}
  187. {# Defines the default address size for a processor, }
  188. OS_ADDR = OS_32;
  189. {# the natural int size for a processor,
  190. has to match osuinttype/ossinttype as initialized in psystem }
  191. OS_INT = OS_32;
  192. OS_SINT = OS_S32;
  193. {# the maximum float size for a processor, }
  194. OS_FLOAT = OS_F64;
  195. {# the size of a vector register for a processor }
  196. OS_VECTOR = OS_M128;
  197. {*****************************************************************************
  198. GDB Information
  199. *****************************************************************************}
  200. {# Register indexes for stabs information, when some
  201. parameters or variables are stored in registers.
  202. Taken from m68kelf.h (DBX_REGISTER_NUMBER)
  203. from GCC 3.x source code.
  204. This is not compatible with the m68k-sun
  205. implementation.
  206. }
  207. stab_regindex : array[tregisterindex] of shortint =
  208. (
  209. {$i r68ksta.inc}
  210. );
  211. {*****************************************************************************
  212. Generic Register names
  213. *****************************************************************************}
  214. {# Stack pointer register }
  215. NR_STACK_POINTER_REG = NR_SP;
  216. RS_STACK_POINTER_REG = RS_SP;
  217. {# Frame pointer register }
  218. { Frame pointer register (initialized in tm68kprocinfo.init_framepointer) }
  219. RS_FRAME_POINTER_REG: tsuperregister = RS_NO;
  220. NR_FRAME_POINTER_REG: tregister = NR_NO;
  221. {# Register for addressing absolute data in a position independant way,
  222. such as in PIC code. The exact meaning is ABI specific. For
  223. further information look at GCC source : PIC_OFFSET_TABLE_REGNUM
  224. }
  225. { TODO: FIX ME!!! pic offset reg conflicts with frame pointer?}
  226. NR_PIC_OFFSET_REG = NR_A5;
  227. { Return address for DWARF }
  228. { TODO: just a guess!}
  229. NR_RETURN_ADDRESS_REG = NR_A0;
  230. { Results are returned in this register (32-bit values) }
  231. NR_FUNCTION_RETURN_REG = NR_D0;
  232. RS_FUNCTION_RETURN_REG = RS_D0;
  233. { Low part of 64bit return value }
  234. NR_FUNCTION_RETURN64_LOW_REG = NR_D0;
  235. RS_FUNCTION_RETURN64_LOW_REG = RS_D0;
  236. { High part of 64bit return value }
  237. NR_FUNCTION_RETURN64_HIGH_REG = NR_D1;
  238. RS_FUNCTION_RETURN64_HIGH_REG = RS_D1;
  239. { The value returned from a function is available in this register }
  240. NR_FUNCTION_RESULT_REG = NR_FUNCTION_RETURN_REG;
  241. RS_FUNCTION_RESULT_REG = RS_FUNCTION_RETURN_REG;
  242. { The lowh part of 64bit value returned from a function }
  243. NR_FUNCTION_RESULT64_LOW_REG = NR_FUNCTION_RETURN64_LOW_REG;
  244. RS_FUNCTION_RESULT64_LOW_REG = RS_FUNCTION_RETURN64_LOW_REG;
  245. { The high part of 64bit value returned from a function }
  246. NR_FUNCTION_RESULT64_HIGH_REG = NR_FUNCTION_RETURN64_HIGH_REG;
  247. RS_FUNCTION_RESULT64_HIGH_REG = RS_FUNCTION_RETURN64_HIGH_REG;
  248. {# Floating point results will be placed into this register }
  249. NR_FPU_RESULT_REG = NR_FP0;
  250. NR_DEFAULTFLAGS = NR_SR;
  251. RS_DEFAULTFLAGS = RS_SR;
  252. {*****************************************************************************
  253. GCC /ABI linking information
  254. *****************************************************************************}
  255. {# Registers which must be saved when calling a routine declared as
  256. cppdecl, cdecl, stdcall, safecall, palmossyscall. The registers
  257. saved should be the ones as defined in the target ABI and / or GCC.
  258. This value can be deduced from CALLED_USED_REGISTERS array in the
  259. GCC source.
  260. }
  261. saved_standard_registers : array[0..5] of tsuperregister = (RS_D2,RS_D3,RS_D4,RS_D5,RS_D6,RS_D7);
  262. saved_address_registers : array[0..4] of tsuperregister = (RS_A2,RS_A3,RS_A4,RS_A5,RS_A6);
  263. saved_fpu_registers : array[0..5] of tsuperregister = (RS_FP2,RS_FP3,RS_FP4,RS_FP5,RS_FP6,RS_FP7);
  264. { this is only for the generic code which is not used for this architecture }
  265. saved_mm_registers : array[0..0] of tsuperregister = (RS_INVALID);
  266. {# Required parameter alignment when calling a routine declared as
  267. stdcall and cdecl. The alignment value should be the one defined
  268. by GCC or the target ABI.
  269. The value of this constant is equal to the constant
  270. PARM_BOUNDARY / BITS_PER_UNIT in the GCC source.
  271. }
  272. std_param_align = 4; { for 32-bit version only }
  273. {*****************************************************************************
  274. CPU Dependent Constants
  275. *****************************************************************************}
  276. {*****************************************************************************
  277. Helpers
  278. *****************************************************************************}
  279. const
  280. tcgsize2opsize: Array[tcgsize] of topsize =
  281. (S_NO,S_B,S_W,S_L,S_L,S_NO,S_B,S_W,S_L,S_L,S_NO,
  282. S_FS,S_FD,S_FX,S_NO,S_NO,
  283. S_NO,S_NO,S_NO,S_NO,S_NO,S_NO,
  284. S_NO,S_NO,S_NO,S_NO,S_NO,S_NO);
  285. function is_calljmp(o:tasmop):boolean;
  286. procedure inverse_flags(var r : TResFlags);
  287. function flags_to_cond(const f: TResFlags) : TAsmCond;
  288. function cgsize2subreg(regtype: tregistertype; s:Tcgsize):Tsubregister;
  289. function reg_cgsize(const reg: tregister): tcgsize;
  290. function findreg_by_number(r:Tregister):tregisterindex;
  291. function std_regnum_search(const s:string):Tregister;
  292. function std_regname(r:Tregister):string;
  293. function isaddressregister(reg : tregister) : boolean;
  294. function isintregister(reg : tregister) : boolean;
  295. function fpuregopsize: TOpSize; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  296. function fpuregsize: aint; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  297. function isregoverlap(reg1: tregister; reg2: tregister): boolean;
  298. function inverse_cond(const c: TAsmCond): TAsmCond; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  299. function conditions_equal(const c1, c2: TAsmCond): boolean; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  300. function dwarf_reg(r:tregister):shortint;
  301. function isvalue8bit(val: tcgint): boolean;
  302. function isvalue16bit(val: tcgint): boolean;
  303. function isvalueforaddqsubq(val: tcgint): boolean;
  304. implementation
  305. uses
  306. verbose,
  307. rgbase;
  308. const
  309. std_regname_table : TRegNameTable = (
  310. {$i r68kstd.inc}
  311. );
  312. regnumber_index : array[tregisterindex] of tregisterindex = (
  313. {$i r68krni.inc}
  314. );
  315. std_regname_index : array[tregisterindex] of tregisterindex = (
  316. {$i r68ksri.inc}
  317. );
  318. {*****************************************************************************
  319. Helpers
  320. *****************************************************************************}
  321. function is_calljmp(o:tasmop):boolean;
  322. begin
  323. is_calljmp :=
  324. o in [A_BXX,A_FBXX,A_DBXX,A_BCC..A_BVS,A_DBCC..A_DBVS,A_FBEQ..A_FSNGLE,
  325. A_JSR,A_BSR,A_JMP];
  326. end;
  327. procedure inverse_flags(var r: TResFlags);
  328. const flagsinvers : array[F_E..F_FLE] of tresflags =
  329. (F_NE,F_E,
  330. F_LE,F_GE,
  331. F_L,F_G,
  332. F_NC,F_C,
  333. F_BE,F_B,
  334. F_AE,F_A,
  335. F_FNE,F_FE,
  336. F_FLE,F_FGE,
  337. F_FL,F_G);
  338. begin
  339. r:=flagsinvers[r];
  340. end;
  341. function flags_to_cond(const f: TResFlags) : TAsmCond;
  342. const flags2cond: array[tresflags] of tasmcond = (
  343. C_EQ,{F_E equal}
  344. C_NE,{F_NE not equal}
  345. C_GT,{F_G gt signed}
  346. C_LT,{F_L lt signed}
  347. C_GE,{F_GE ge signed}
  348. C_LE,{F_LE le signed}
  349. C_CS,{F_C carry set}
  350. C_CC,{F_NC carry clear}
  351. C_HI,{F_A gt unsigned}
  352. C_CC,{F_AE ge unsigned}
  353. C_CS,{F_B lt unsigned}
  354. C_LS,{F_BE le unsigned}
  355. C_EQ,{F_FEQ }
  356. C_NE,{F_FNE }
  357. C_GT,{F_FG }
  358. C_LT,{F_FL }
  359. C_GE,{F_FGE }
  360. C_LE);{F_FLE }
  361. begin
  362. flags_to_cond := flags2cond[f];
  363. end;
  364. function cgsize2subreg(regtype: tregistertype; s:Tcgsize):Tsubregister;
  365. var p: pointer;
  366. begin
  367. case s of
  368. OS_NO: begin
  369. { TODO: FIX ME!!! results in bad code generation}
  370. cgsize2subreg:=R_SUBWHOLE;
  371. end;
  372. OS_8,OS_S8:
  373. cgsize2subreg:=R_SUBWHOLE;
  374. OS_16,OS_S16:
  375. cgsize2subreg:=R_SUBWHOLE;
  376. OS_32,OS_S32:
  377. cgsize2subreg:=R_SUBWHOLE;
  378. OS_64,OS_S64:
  379. begin
  380. cgsize2subreg:=R_SUBWHOLE;
  381. end;
  382. OS_F32 :
  383. cgsize2subreg:=R_SUBFS;
  384. OS_F64 :
  385. cgsize2subreg:=R_SUBFD;
  386. {
  387. begin
  388. // is this correct? (KB)
  389. cgsize2subreg:=R_SUBNONE;
  390. end;
  391. }
  392. else begin
  393. // this supposed to be debug
  394. // p:=nil; dword(p^):=0;
  395. // internalerror(200301231);
  396. cgsize2subreg:=R_SUBWHOLE;
  397. end;
  398. end;
  399. end;
  400. function reg_cgsize(const reg: tregister): tcgsize;
  401. { 68881 & compatibles -> 80 bit }
  402. { CF FPU -> 64 bit }
  403. const
  404. fpureg_cgsize: array[boolean] of tcgsize = ( OS_F80, OS_F64 );
  405. begin
  406. case getregtype(reg) of
  407. R_ADDRESSREGISTER,
  408. R_INTREGISTER :
  409. result:=OS_32;
  410. R_FPUREGISTER :
  411. result:=fpureg_cgsize[current_settings.fputype = fpu_coldfire];
  412. else
  413. internalerror(200303181);
  414. end;
  415. end;
  416. function findreg_by_number(r:Tregister):tregisterindex;
  417. begin
  418. result:=findreg_by_number_table(r,regnumber_index);
  419. end;
  420. function std_regnum_search(const s:string):Tregister;
  421. begin
  422. result:=regnumber_table[findreg_by_name_table(s,std_regname_table,std_regname_index)];
  423. end;
  424. function std_regname(r:Tregister):string;
  425. var
  426. p : tregisterindex;
  427. begin
  428. p:=findreg_by_number_table(r,regnumber_index);
  429. if p<>0 then
  430. result:=std_regname_table[p]
  431. else
  432. result:=generic_regname(r);
  433. end;
  434. function isaddressregister(reg : tregister) : boolean; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  435. begin
  436. result:=getregtype(reg)=R_ADDRESSREGISTER;
  437. end;
  438. function isintregister(reg : tregister) : boolean; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  439. begin
  440. result:=getregtype(reg)=R_INTREGISTER;
  441. end;
  442. function fpuregopsize: TOpSize; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  443. const
  444. fpu_regopsize: array[boolean] of TOpSize = ( S_FX, S_FD );
  445. begin
  446. result:=fpu_regopsize[current_settings.fputype = fpu_coldfire];
  447. end;
  448. function fpuregsize: aint; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  449. const
  450. fpu_regsize: array[boolean] of aint = ( 12, 8 ); { S_FX is 12 bytes on '881 }
  451. begin
  452. result:=fpu_regsize[current_settings.fputype = fpu_coldfire];
  453. end;
  454. // the function returns true, if the registers overlap (subreg of the same superregister and same type)
  455. function isregoverlap(reg1: tregister; reg2: tregister): boolean;
  456. begin
  457. tregisterrec(reg1).subreg:=R_SUBNONE;
  458. tregisterrec(reg2).subreg:=R_SUBNONE;
  459. result:=reg1=reg2;
  460. end;
  461. function inverse_cond(const c: TAsmCond): TAsmCond; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  462. const
  463. inverse:array[TAsmCond] of TAsmCond=(C_None,
  464. //C_CC,C_LS,C_CS,C_LT,C_EQ,C_MI,C_F,C_NE,
  465. C_CS,C_HI,C_CC,C_GE,C_NE,C_PL,C_T,C_EQ,
  466. //C_GE,C_PL,C_GT,C_T,C_HI,C_VC,C_LE,C_VS
  467. C_LT,C_MI,C_LE,C_F,C_LS,C_VS,C_GT,C_VC
  468. );
  469. begin
  470. result := inverse[c];
  471. end;
  472. function conditions_equal(const c1, c2: TAsmCond): boolean; {$ifdef USEINLINE}inline;{$endif USEINLINE}
  473. begin
  474. result := c1 = c2;
  475. end;
  476. function dwarf_reg(r:tregister):shortint;
  477. begin
  478. result:=regdwarf_table[findreg_by_number(r)];
  479. if result=-1 then
  480. internalerror(200603251);
  481. end;
  482. { returns true if given value fits to an 8bit signed integer }
  483. function isvalue8bit(val: tcgint): boolean;
  484. begin
  485. isvalue8bit := (val >= low(shortint)) and (val <= high(shortint));
  486. end;
  487. { returns true if given value fits to a 16bit signed integer }
  488. function isvalue16bit(val: tcgint): boolean;
  489. begin
  490. isvalue16bit := (val >= low(smallint)) and (val <= high(smallint));
  491. end;
  492. { returns true if given value fits addq/subq argument, so in 1 - 8 range }
  493. function isvalueforaddqsubq(val: tcgint): boolean;
  494. begin
  495. isvalueforaddqsubq := (val >= 1) and (val <= 8);
  496. end;
  497. end.