cgcpu.pas 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the i386
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,
  22. cgbase,cgobj,cg64f32,cgx86,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,parabase,cgutils,
  25. symconst,symdef
  26. ;
  27. type
  28. tcg386 = class(tcgx86)
  29. procedure init_register_allocators;override;
  30. procedure do_register_allocation(list:TAsmList;headertai:tai);override;
  31. { passing parameter using push instead of mov }
  32. procedure a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);override;
  33. procedure a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : tcgpara);override;
  34. procedure a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);override;
  35. procedure a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);override;
  36. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);override;
  37. procedure g_copyvaluepara_openarray(list : TAsmList;const ref:treference;const lenloc:tlocation;elesize:tcgint;destreg:tregister);
  38. procedure g_releasevaluepara_openarray(list : TAsmList;const l:tlocation);
  39. procedure g_exception_reason_save(list : TAsmList; const href : treference);override;
  40. procedure g_exception_reason_save_const(list : TAsmList; const href : treference; a: tcgint);override;
  41. procedure g_exception_reason_load(list : TAsmList; const href : treference);override;
  42. procedure g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);override;
  43. procedure g_maybe_got_init(list: TAsmList); override;
  44. end;
  45. tcg64f386 = class(tcg64f32)
  46. procedure a_op64_ref_reg(list : TAsmList;op:TOpCG;size : tcgsize;const ref : treference;reg : tregister64);override;
  47. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  48. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);override;
  49. procedure a_op64_const_ref(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;const ref : treference);override;
  50. private
  51. procedure get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  52. end;
  53. procedure create_codegen;
  54. implementation
  55. uses
  56. globals,verbose,systems,cutils,
  57. paramgr,procinfo,fmodule,
  58. rgcpu,rgx86,cpuinfo;
  59. function use_push(const cgpara:tcgpara):boolean;
  60. begin
  61. result:=(not paramanager.use_fixed_stack) and
  62. assigned(cgpara.location) and
  63. (cgpara.location^.loc=LOC_REFERENCE) and
  64. (cgpara.location^.reference.index=NR_STACK_POINTER_REG);
  65. end;
  66. procedure tcg386.init_register_allocators;
  67. begin
  68. inherited init_register_allocators;
  69. if not(target_info.system in [system_i386_darwin,system_i386_iphonesim]) and
  70. (cs_create_pic in current_settings.moduleswitches) then
  71. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,[RS_EAX,RS_EDX,RS_ECX,RS_ESI,RS_EDI],first_int_imreg,[RS_EBP])
  72. else
  73. if (cs_useebp in current_settings.optimizerswitches) and assigned(current_procinfo) and (current_procinfo.framepointer<>NR_EBP) then
  74. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,[RS_EAX,RS_EDX,RS_ECX,RS_EBX,RS_ESI,RS_EDI,RS_EBP],first_int_imreg,[])
  75. else
  76. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,[RS_EAX,RS_EDX,RS_ECX,RS_EBX,RS_ESI,RS_EDI],first_int_imreg,[RS_EBP]);
  77. rg[R_MMXREGISTER]:=trgcpu.create(R_MMXREGISTER,R_SUBNONE,[RS_XMM0,RS_XMM1,RS_XMM2,RS_XMM3,RS_XMM4,RS_XMM5,RS_XMM6,RS_XMM7],first_mm_imreg,[]);
  78. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBWHOLE,[RS_XMM0,RS_XMM1,RS_XMM2,RS_XMM3,RS_XMM4,RS_XMM5,RS_XMM6,RS_XMM7],first_mm_imreg,[]);
  79. rgfpu:=Trgx86fpu.create;
  80. end;
  81. procedure tcg386.do_register_allocation(list:TAsmList;headertai:tai);
  82. begin
  83. if (pi_needs_got in current_procinfo.flags) then
  84. begin
  85. if getsupreg(current_procinfo.got) < first_int_imreg then
  86. include(rg[R_INTREGISTER].used_in_proc,getsupreg(current_procinfo.got));
  87. end;
  88. inherited do_register_allocation(list,headertai);
  89. end;
  90. procedure tcg386.a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);
  91. var
  92. pushsize : tcgsize;
  93. begin
  94. check_register_size(size,r);
  95. if use_push(cgpara) then
  96. begin
  97. cgpara.check_simple_location;
  98. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  99. pushsize:=cgpara.location^.size
  100. else
  101. pushsize:=int_cgsize(cgpara.alignment);
  102. list.concat(taicpu.op_reg(A_PUSH,tcgsize2opsize[pushsize],makeregsize(list,r,pushsize)));
  103. end
  104. else
  105. inherited a_load_reg_cgpara(list,size,r,cgpara);
  106. end;
  107. procedure tcg386.a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : tcgpara);
  108. var
  109. pushsize : tcgsize;
  110. begin
  111. if use_push(cgpara) then
  112. begin
  113. cgpara.check_simple_location;
  114. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  115. pushsize:=cgpara.location^.size
  116. else
  117. pushsize:=int_cgsize(cgpara.alignment);
  118. list.concat(taicpu.op_const(A_PUSH,tcgsize2opsize[pushsize],a));
  119. end
  120. else
  121. inherited a_load_const_cgpara(list,size,a,cgpara);
  122. end;
  123. procedure tcg386.a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);
  124. procedure pushdata(paraloc:pcgparalocation;ofs:tcgint);
  125. var
  126. pushsize : tcgsize;
  127. opsize : topsize;
  128. tmpreg : tregister;
  129. href : treference;
  130. begin
  131. if not assigned(paraloc) then
  132. exit;
  133. if (paraloc^.loc<>LOC_REFERENCE) or
  134. (paraloc^.reference.index<>NR_STACK_POINTER_REG) or
  135. (tcgsize2size[paraloc^.size]>sizeof(aint)) then
  136. internalerror(200501162);
  137. { Pushes are needed in reverse order, add the size of the
  138. current location to the offset where to load from. This
  139. prevents wrong calculations for the last location when
  140. the size is not a power of 2 }
  141. if assigned(paraloc^.next) then
  142. pushdata(paraloc^.next,ofs+tcgsize2size[paraloc^.size]);
  143. { Push the data starting at ofs }
  144. href:=r;
  145. inc(href.offset,ofs);
  146. if tcgsize2size[paraloc^.size]>cgpara.alignment then
  147. pushsize:=paraloc^.size
  148. else
  149. pushsize:=int_cgsize(cgpara.alignment);
  150. opsize:=TCgsize2opsize[pushsize];
  151. { for go32v2 we obtain OS_F32,
  152. but pushs is not valid, we need pushl }
  153. if opsize=S_FS then
  154. opsize:=S_L;
  155. if tcgsize2size[paraloc^.size]<cgpara.alignment then
  156. begin
  157. tmpreg:=getintregister(list,pushsize);
  158. a_load_ref_reg(list,paraloc^.size,pushsize,href,tmpreg);
  159. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  160. end
  161. else
  162. begin
  163. make_simple_ref(list,href);
  164. list.concat(taicpu.op_ref(A_PUSH,opsize,href));
  165. end;
  166. end;
  167. var
  168. len : tcgint;
  169. href : treference;
  170. begin
  171. { cgpara.size=OS_NO requires a copy on the stack }
  172. if use_push(cgpara) then
  173. begin
  174. { Record copy? }
  175. if (cgpara.size in [OS_NO,OS_F64]) or (size=OS_NO) then
  176. begin
  177. cgpara.check_simple_location;
  178. len:=align(cgpara.intsize,cgpara.alignment);
  179. g_stackpointer_alloc(list,len);
  180. reference_reset_base(href,NR_STACK_POINTER_REG,0,4);
  181. g_concatcopy(list,r,href,len);
  182. end
  183. else
  184. begin
  185. if tcgsize2size[cgpara.size]<>tcgsize2size[size] then
  186. internalerror(200501161);
  187. { We need to push the data in reverse order,
  188. therefor we use a recursive algorithm }
  189. pushdata(cgpara.location,0);
  190. end
  191. end
  192. else
  193. inherited a_load_ref_cgpara(list,size,r,cgpara);
  194. end;
  195. procedure tcg386.a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);
  196. var
  197. tmpreg : tregister;
  198. opsize : topsize;
  199. tmpref : treference;
  200. begin
  201. with r do
  202. begin
  203. if use_push(cgpara) then
  204. begin
  205. cgpara.check_simple_location;
  206. opsize:=tcgsize2opsize[OS_ADDR];
  207. if (segment=NR_NO) and (base=NR_NO) and (index=NR_NO) then
  208. begin
  209. if assigned(symbol) then
  210. begin
  211. if (target_info.system in [system_i386_darwin,system_i386_iphonesim]) and
  212. ((r.symbol.bind in [AB_EXTERNAL,AB_WEAK_EXTERNAL]) or
  213. (cs_create_pic in current_settings.moduleswitches)) then
  214. begin
  215. tmpreg:=getaddressregister(list);
  216. a_loadaddr_ref_reg(list,r,tmpreg);
  217. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  218. end
  219. else if cs_create_pic in current_settings.moduleswitches then
  220. begin
  221. if offset<>0 then
  222. begin
  223. tmpreg:=getaddressregister(list);
  224. a_loadaddr_ref_reg(list,r,tmpreg);
  225. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  226. end
  227. else
  228. begin
  229. reference_reset_symbol(tmpref,r.symbol,0,r.alignment);
  230. tmpref.refaddr:=addr_pic;
  231. tmpref.base:=current_procinfo.got;
  232. include(current_procinfo.flags,pi_needs_got);
  233. list.concat(taicpu.op_ref(A_PUSH,S_L,tmpref));
  234. end
  235. end
  236. else
  237. list.concat(Taicpu.Op_sym_ofs(A_PUSH,opsize,symbol,offset));
  238. end
  239. else
  240. list.concat(Taicpu.Op_const(A_PUSH,opsize,offset));
  241. end
  242. else if (segment=NR_NO) and (base=NR_NO) and (index<>NR_NO) and
  243. (offset=0) and (scalefactor=0) and (symbol=nil) then
  244. list.concat(Taicpu.Op_reg(A_PUSH,opsize,index))
  245. else if (segment=NR_NO) and (base<>NR_NO) and (index=NR_NO) and
  246. (offset=0) and (symbol=nil) then
  247. list.concat(Taicpu.Op_reg(A_PUSH,opsize,base))
  248. else
  249. begin
  250. tmpreg:=getaddressregister(list);
  251. a_loadaddr_ref_reg(list,r,tmpreg);
  252. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  253. end;
  254. end
  255. else
  256. inherited a_loadaddr_ref_cgpara(list,r,cgpara);
  257. end;
  258. end;
  259. procedure tcg386.g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);
  260. var
  261. stacksize : longint;
  262. begin
  263. { MMX needs to call EMMS }
  264. if assigned(rg[R_MMXREGISTER]) and
  265. (rg[R_MMXREGISTER].uses_registers) then
  266. list.concat(Taicpu.op_none(A_EMMS,S_NO));
  267. { remove stackframe }
  268. if not nostackframe then
  269. begin
  270. if (current_procinfo.framepointer=NR_STACK_POINTER_REG) then
  271. begin
  272. stacksize:=current_procinfo.calc_stackframe_size;
  273. if (target_info.system in [system_i386_darwin,system_i386_iphonesim]) and
  274. ((stacksize <> 0) or
  275. (pi_do_call in current_procinfo.flags) or
  276. { can't detect if a call in this case -> use nostackframe }
  277. { if you (think you) know what you are doing }
  278. (po_assembler in current_procinfo.procdef.procoptions)) then
  279. stacksize := align(stacksize+sizeof(aint),16) - sizeof(aint);
  280. if (stacksize<>0) then
  281. cg.a_op_const_reg(list,OP_ADD,OS_ADDR,stacksize,current_procinfo.framepointer);
  282. end
  283. else
  284. list.concat(Taicpu.op_none(A_LEAVE,S_NO));
  285. list.concat(tai_regalloc.dealloc(current_procinfo.framepointer,nil));
  286. end;
  287. { return from proc }
  288. if (po_interrupt in current_procinfo.procdef.procoptions) and
  289. { this messes up stack alignment }
  290. not(target_info.system in [system_i386_darwin,system_i386_iphonesim]) then
  291. begin
  292. if assigned(current_procinfo.procdef.funcretloc[calleeside].location) and
  293. (current_procinfo.procdef.funcretloc[calleeside].location^.loc=LOC_REGISTER) then
  294. begin
  295. if (getsupreg(current_procinfo.procdef.funcretloc[calleeside].location^.register)=RS_EAX) then
  296. list.concat(Taicpu.Op_const_reg(A_ADD,S_L,4,NR_ESP))
  297. else
  298. internalerror(2010053001);
  299. end
  300. else
  301. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EAX));
  302. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EBX));
  303. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_ECX));
  304. if (current_procinfo.procdef.funcretloc[calleeside].size in [OS_64,OS_S64]) and
  305. assigned(current_procinfo.procdef.funcretloc[calleeside].location) and
  306. assigned(current_procinfo.procdef.funcretloc[calleeside].location^.next) and
  307. (current_procinfo.procdef.funcretloc[calleeside].location^.next^.loc=LOC_REGISTER) then
  308. begin
  309. if (getsupreg(current_procinfo.procdef.funcretloc[calleeside].location^.next^.register)=RS_EDX) then
  310. list.concat(Taicpu.Op_const_reg(A_ADD,S_L,4,NR_ESP))
  311. else
  312. internalerror(2010053002);
  313. end
  314. else
  315. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDX));
  316. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_ESI));
  317. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDI));
  318. { .... also the segment registers }
  319. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_DS));
  320. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_ES));
  321. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_FS));
  322. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_GS));
  323. { this restores the flags }
  324. list.concat(Taicpu.Op_none(A_IRET,S_NO));
  325. end
  326. { Routines with the poclearstack flag set use only a ret }
  327. else if (current_procinfo.procdef.proccalloption in clearstack_pocalls) and
  328. (not paramanager.use_fixed_stack) then
  329. begin
  330. { complex return values are removed from stack in C code PM }
  331. { but not on win32 }
  332. { and not for safecall with hidden exceptions, because the result }
  333. { wich contains the exception is passed in EAX }
  334. if (target_info.system <> system_i386_win32) and
  335. not ((current_procinfo.procdef.proccalloption = pocall_safecall) and
  336. (tf_safecall_exceptions in target_info.flags)) and
  337. paramanager.ret_in_param(current_procinfo.procdef.returndef,
  338. current_procinfo.procdef.proccalloption) then
  339. list.concat(Taicpu.Op_const(A_RET,S_W,sizeof(aint)))
  340. else
  341. list.concat(Taicpu.Op_none(A_RET,S_NO));
  342. end
  343. { ... also routines with parasize=0 }
  344. else if (parasize=0) then
  345. list.concat(Taicpu.Op_none(A_RET,S_NO))
  346. else
  347. begin
  348. { parameters are limited to 65535 bytes because ret allows only imm16 }
  349. if (parasize>65535) then
  350. CGMessage(cg_e_parasize_too_big);
  351. list.concat(Taicpu.Op_const(A_RET,S_W,parasize));
  352. end;
  353. end;
  354. procedure tcg386.g_copyvaluepara_openarray(list : TAsmList;const ref:treference;const lenloc:tlocation;elesize:tcgint;destreg:tregister);
  355. var
  356. power,len : longint;
  357. opsize : topsize;
  358. {$ifndef __NOWINPECOFF__}
  359. again,ok : tasmlabel;
  360. {$endif}
  361. begin
  362. { get stack space }
  363. getcpuregister(list,NR_EDI);
  364. a_load_loc_reg(list,OS_INT,lenloc,NR_EDI);
  365. list.concat(Taicpu.op_reg(A_INC,S_L,NR_EDI));
  366. { Now EDI contains (high+1). Copy it to ECX for later use. }
  367. getcpuregister(list,NR_ECX);
  368. list.concat(Taicpu.op_reg_reg(A_MOV,S_L,NR_EDI,NR_ECX));
  369. if (elesize<>1) then
  370. begin
  371. if ispowerof2(elesize, power) then
  372. list.concat(Taicpu.op_const_reg(A_SHL,S_L,power,NR_EDI))
  373. else
  374. list.concat(Taicpu.op_const_reg(A_IMUL,S_L,elesize,NR_EDI));
  375. end;
  376. {$ifndef __NOWINPECOFF__}
  377. { windows guards only a few pages for stack growing, }
  378. { so we have to access every page first }
  379. if target_info.system=system_i386_win32 then
  380. begin
  381. current_asmdata.getjumplabel(again);
  382. current_asmdata.getjumplabel(ok);
  383. a_label(list,again);
  384. list.concat(Taicpu.op_const_reg(A_CMP,S_L,winstackpagesize,NR_EDI));
  385. a_jmp_cond(list,OC_B,ok);
  386. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize-4,NR_ESP));
  387. list.concat(Taicpu.op_reg(A_PUSH,S_L,NR_EDI));
  388. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize,NR_EDI));
  389. a_jmp_always(list,again);
  390. a_label(list,ok);
  391. end;
  392. {$endif __NOWINPECOFF__}
  393. { If we were probing pages, EDI=(size mod pagesize) and ESP is decremented
  394. by (size div pagesize)*pagesize, otherwise EDI=size.
  395. Either way, subtracting EDI from ESP will set ESP to desired final value. }
  396. list.concat(Taicpu.op_reg_reg(A_SUB,S_L,NR_EDI,NR_ESP));
  397. { align stack on 4 bytes }
  398. list.concat(Taicpu.op_const_reg(A_AND,S_L,aint($fffffff4),NR_ESP));
  399. { load destination, don't use a_load_reg_reg, that will add a move instruction
  400. that can confuse the reg allocator }
  401. list.concat(Taicpu.Op_reg_reg(A_MOV,S_L,NR_ESP,NR_EDI));
  402. { Allocate ESI and load it with source }
  403. getcpuregister(list,NR_ESI);
  404. a_loadaddr_ref_reg(list,ref,NR_ESI);
  405. { calculate size }
  406. len:=elesize;
  407. opsize:=S_B;
  408. if (len and 3)=0 then
  409. begin
  410. opsize:=S_L;
  411. len:=len shr 2;
  412. end
  413. else
  414. if (len and 1)=0 then
  415. begin
  416. opsize:=S_W;
  417. len:=len shr 1;
  418. end;
  419. if len>1 then
  420. begin
  421. if ispowerof2(len, power) then
  422. list.concat(Taicpu.op_const_reg(A_SHL,S_L,power,NR_ECX))
  423. else
  424. list.concat(Taicpu.op_const_reg(A_IMUL,S_L,len,NR_ECX));
  425. end;
  426. list.concat(Taicpu.op_none(A_REP,S_NO));
  427. case opsize of
  428. S_B : list.concat(Taicpu.Op_none(A_MOVSB,S_NO));
  429. S_W : list.concat(Taicpu.Op_none(A_MOVSW,S_NO));
  430. S_L : list.concat(Taicpu.Op_none(A_MOVSD,S_NO));
  431. end;
  432. ungetcpuregister(list,NR_EDI);
  433. ungetcpuregister(list,NR_ECX);
  434. ungetcpuregister(list,NR_ESI);
  435. { patch the new address, but don't use a_load_reg_reg, that will add a move instruction
  436. that can confuse the reg allocator }
  437. list.concat(Taicpu.Op_reg_reg(A_MOV,S_L,NR_ESP,destreg));
  438. end;
  439. procedure tcg386.g_releasevaluepara_openarray(list : TAsmList;const l:tlocation);
  440. begin
  441. { Nothing to release }
  442. end;
  443. procedure tcg386.g_exception_reason_save(list : TAsmList; const href : treference);
  444. begin
  445. if not paramanager.use_fixed_stack then
  446. list.concat(Taicpu.op_reg(A_PUSH,tcgsize2opsize[OS_INT],NR_FUNCTION_RESULT_REG))
  447. else
  448. inherited g_exception_reason_save(list,href);
  449. end;
  450. procedure tcg386.g_exception_reason_save_const(list : TAsmList;const href : treference; a: tcgint);
  451. begin
  452. if not paramanager.use_fixed_stack then
  453. list.concat(Taicpu.op_const(A_PUSH,tcgsize2opsize[OS_INT],a))
  454. else
  455. inherited g_exception_reason_save_const(list,href,a);
  456. end;
  457. procedure tcg386.g_exception_reason_load(list : TAsmList; const href : treference);
  458. begin
  459. if not paramanager.use_fixed_stack then
  460. begin
  461. cg.a_reg_alloc(list,NR_FUNCTION_RESULT_REG);
  462. list.concat(Taicpu.op_reg(A_POP,tcgsize2opsize[OS_INT],NR_FUNCTION_RESULT_REG))
  463. end
  464. else
  465. inherited g_exception_reason_load(list,href);
  466. end;
  467. procedure tcg386.g_maybe_got_init(list: TAsmList);
  468. var
  469. notdarwin: boolean;
  470. begin
  471. { allocate PIC register }
  472. if (cs_create_pic in current_settings.moduleswitches) and
  473. (tf_pic_uses_got in target_info.flags) and
  474. (pi_needs_got in current_procinfo.flags) then
  475. begin
  476. notdarwin:=not(target_info.system in [system_i386_darwin,system_i386_iphonesim]);
  477. { on darwin, the got register is virtual (and allocated earlier
  478. already) }
  479. if notdarwin then
  480. { ecx could be used in leaf procedures that don't use ecx to pass
  481. aparameter }
  482. current_procinfo.got:=NR_EBX;
  483. if notdarwin { needs testing before it can be enabled for non-darwin platforms
  484. and
  485. (current_settings.optimizecputype in [cpu_Pentium2,cpu_Pentium3,cpu_Pentium4]) } then
  486. begin
  487. current_module.requires_ebx_pic_helper:=true;
  488. cg.a_call_name_static(list,'fpc_geteipasebx');
  489. end
  490. else
  491. begin
  492. { call/pop is faster than call/ret/mov on Core Solo and later
  493. according to Apple's benchmarking -- and all Intel Macs
  494. have at least a Core Solo (furthermore, the i386 - Pentium 1
  495. don't have a return stack buffer) }
  496. a_call_name_static(list,current_procinfo.CurrGOTLabel.name);
  497. a_label(list,current_procinfo.CurrGotLabel);
  498. list.concat(taicpu.op_reg(A_POP,S_L,current_procinfo.got))
  499. end;
  500. if notdarwin then
  501. begin
  502. list.concat(taicpu.op_sym_ofs_reg(A_ADD,S_L,current_asmdata.RefAsmSymbol('_GLOBAL_OFFSET_TABLE_'),0,NR_PIC_OFFSET_REG));
  503. list.concat(tai_regalloc.alloc(NR_PIC_OFFSET_REG,nil));
  504. end;
  505. end;
  506. end;
  507. procedure tcg386.g_intf_wrapper(list: TAsmList; procdef: tprocdef; const labelname: string; ioffset: longint);
  508. {
  509. possible calling conventions:
  510. default stdcall cdecl pascal register
  511. default(0): OK OK OK OK OK
  512. virtual(1): OK OK OK OK OK(2)
  513. (0):
  514. set self parameter to correct value
  515. jmp mangledname
  516. (1): The wrapper code use %eax to reach the virtual method address
  517. set self to correct value
  518. move self,%eax
  519. mov 0(%eax),%eax ; load vmt
  520. jmp vmtoffs(%eax) ; method offs
  521. (2): Virtual use values pushed on stack to reach the method address
  522. so the following code be generated:
  523. set self to correct value
  524. push %ebx ; allocate space for function address
  525. push %eax
  526. mov self,%eax
  527. mov 0(%eax),%eax ; load vmt
  528. mov vmtoffs(%eax),eax ; method offs
  529. mov %eax,4(%esp)
  530. pop %eax
  531. ret 0; jmp the address
  532. }
  533. procedure getselftoeax(offs: longint);
  534. var
  535. href : treference;
  536. selfoffsetfromsp : longint;
  537. begin
  538. { mov offset(%esp),%eax }
  539. if (procdef.proccalloption<>pocall_register) then
  540. begin
  541. { framepointer is pushed for nested procs }
  542. if procdef.parast.symtablelevel>normal_function_level then
  543. selfoffsetfromsp:=2*sizeof(aint)
  544. else
  545. selfoffsetfromsp:=sizeof(aint);
  546. reference_reset_base(href,NR_ESP,selfoffsetfromsp+offs,4);
  547. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_EAX);
  548. end;
  549. end;
  550. procedure loadvmttoeax;
  551. var
  552. href : treference;
  553. begin
  554. { mov 0(%eax),%eax ; load vmt}
  555. reference_reset_base(href,NR_EAX,0,4);
  556. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_EAX);
  557. end;
  558. procedure op_oneaxmethodaddr(op: TAsmOp);
  559. var
  560. href : treference;
  561. begin
  562. if (procdef.extnumber=$ffff) then
  563. Internalerror(200006139);
  564. { call/jmp vmtoffs(%eax) ; method offs }
  565. reference_reset_base(href,NR_EAX,tobjectdef(procdef.struct).vmtmethodoffset(procdef.extnumber),4);
  566. list.concat(taicpu.op_ref(op,S_L,href));
  567. end;
  568. procedure loadmethodoffstoeax;
  569. var
  570. href : treference;
  571. begin
  572. if (procdef.extnumber=$ffff) then
  573. Internalerror(200006139);
  574. { mov vmtoffs(%eax),%eax ; method offs }
  575. reference_reset_base(href,NR_EAX,tobjectdef(procdef.struct).vmtmethodoffset(procdef.extnumber),4);
  576. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,NR_EAX);
  577. end;
  578. var
  579. lab : tasmsymbol;
  580. make_global : boolean;
  581. href : treference;
  582. begin
  583. if not(procdef.proctypeoption in [potype_function,potype_procedure]) then
  584. Internalerror(200006137);
  585. if not assigned(procdef.struct) or
  586. (procdef.procoptions*[po_classmethod, po_staticmethod,
  587. po_methodpointer, po_interrupt, po_iocheck]<>[]) then
  588. Internalerror(200006138);
  589. if procdef.owner.symtabletype<>ObjectSymtable then
  590. Internalerror(200109191);
  591. make_global:=false;
  592. if (not current_module.is_unit) or
  593. create_smartlink or
  594. (procdef.owner.defowner.owner.symtabletype=globalsymtable) then
  595. make_global:=true;
  596. if make_global then
  597. List.concat(Tai_symbol.Createname_global(labelname,AT_FUNCTION,0))
  598. else
  599. List.concat(Tai_symbol.Createname(labelname,AT_FUNCTION,0));
  600. { set param1 interface to self }
  601. g_adjust_self_value(list,procdef,ioffset);
  602. if (po_virtualmethod in procdef.procoptions) and
  603. not is_objectpascal_helper(procdef.struct) then
  604. begin
  605. if (procdef.proccalloption=pocall_register) then
  606. begin
  607. { case 2 }
  608. list.concat(taicpu.op_reg(A_PUSH,S_L,NR_EBX)); { allocate space for address}
  609. list.concat(taicpu.op_reg(A_PUSH,S_L,NR_EAX));
  610. getselftoeax(8);
  611. loadvmttoeax;
  612. loadmethodoffstoeax;
  613. { mov %eax,4(%esp) }
  614. reference_reset_base(href,NR_ESP,4,4);
  615. list.concat(taicpu.op_reg_ref(A_MOV,S_L,NR_EAX,href));
  616. { pop %eax }
  617. list.concat(taicpu.op_reg(A_POP,S_L,NR_EAX));
  618. { ret ; jump to the address }
  619. list.concat(taicpu.op_none(A_RET,S_L));
  620. end
  621. else
  622. begin
  623. { case 1 }
  624. getselftoeax(0);
  625. loadvmttoeax;
  626. op_oneaxmethodaddr(A_JMP);
  627. end;
  628. end
  629. { case 0 }
  630. else
  631. begin
  632. if (target_info.system <> system_i386_darwin) then
  633. begin
  634. lab:=current_asmdata.RefAsmSymbol(procdef.mangledname);
  635. list.concat(taicpu.op_sym(A_JMP,S_NO,lab))
  636. end
  637. else
  638. list.concat(taicpu.op_sym(A_JMP,S_NO,get_darwin_call_stub(procdef.mangledname,false)))
  639. end;
  640. List.concat(Tai_symbol_end.Createname(labelname));
  641. end;
  642. { ************* 64bit operations ************ }
  643. procedure tcg64f386.get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  644. begin
  645. case op of
  646. OP_ADD :
  647. begin
  648. op1:=A_ADD;
  649. op2:=A_ADC;
  650. end;
  651. OP_SUB :
  652. begin
  653. op1:=A_SUB;
  654. op2:=A_SBB;
  655. end;
  656. OP_XOR :
  657. begin
  658. op1:=A_XOR;
  659. op2:=A_XOR;
  660. end;
  661. OP_OR :
  662. begin
  663. op1:=A_OR;
  664. op2:=A_OR;
  665. end;
  666. OP_AND :
  667. begin
  668. op1:=A_AND;
  669. op2:=A_AND;
  670. end;
  671. else
  672. internalerror(200203241);
  673. end;
  674. end;
  675. procedure tcg64f386.a_op64_ref_reg(list : TAsmList;op:TOpCG;size : tcgsize;const ref : treference;reg : tregister64);
  676. var
  677. op1,op2 : TAsmOp;
  678. tempref : treference;
  679. begin
  680. if not(op in [OP_NEG,OP_NOT]) then
  681. begin
  682. get_64bit_ops(op,op1,op2);
  683. tempref:=ref;
  684. tcgx86(cg).make_simple_ref(list,tempref);
  685. list.concat(taicpu.op_ref_reg(op1,S_L,tempref,reg.reglo));
  686. inc(tempref.offset,4);
  687. list.concat(taicpu.op_ref_reg(op2,S_L,tempref,reg.reghi));
  688. end
  689. else
  690. begin
  691. a_load64_ref_reg(list,ref,reg);
  692. a_op64_reg_reg(list,op,size,reg,reg);
  693. end;
  694. end;
  695. procedure tcg64f386.a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);
  696. var
  697. op1,op2 : TAsmOp;
  698. begin
  699. case op of
  700. OP_NEG :
  701. begin
  702. if (regsrc.reglo<>regdst.reglo) then
  703. a_load64_reg_reg(list,regsrc,regdst);
  704. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reghi));
  705. list.concat(taicpu.op_reg(A_NEG,S_L,regdst.reglo));
  706. list.concat(taicpu.op_const_reg(A_SBB,S_L,-1,regdst.reghi));
  707. exit;
  708. end;
  709. OP_NOT :
  710. begin
  711. if (regsrc.reglo<>regdst.reglo) then
  712. a_load64_reg_reg(list,regsrc,regdst);
  713. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reghi));
  714. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reglo));
  715. exit;
  716. end;
  717. end;
  718. get_64bit_ops(op,op1,op2);
  719. list.concat(taicpu.op_reg_reg(op1,S_L,regsrc.reglo,regdst.reglo));
  720. list.concat(taicpu.op_reg_reg(op2,S_L,regsrc.reghi,regdst.reghi));
  721. end;
  722. procedure tcg64f386.a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);
  723. var
  724. op1,op2 : TAsmOp;
  725. begin
  726. case op of
  727. OP_AND,OP_OR,OP_XOR:
  728. begin
  729. cg.a_op_const_reg(list,op,OS_32,tcgint(lo(value)),reg.reglo);
  730. cg.a_op_const_reg(list,op,OS_32,tcgint(hi(value)),reg.reghi);
  731. end;
  732. OP_ADD, OP_SUB:
  733. begin
  734. // can't use a_op_const_ref because this may use dec/inc
  735. get_64bit_ops(op,op1,op2);
  736. list.concat(taicpu.op_const_reg(op1,S_L,aint(lo(value)),reg.reglo));
  737. list.concat(taicpu.op_const_reg(op2,S_L,aint(hi(value)),reg.reghi));
  738. end;
  739. else
  740. internalerror(200204021);
  741. end;
  742. end;
  743. procedure tcg64f386.a_op64_const_ref(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;const ref : treference);
  744. var
  745. op1,op2 : TAsmOp;
  746. tempref : treference;
  747. begin
  748. tempref:=ref;
  749. tcgx86(cg).make_simple_ref(list,tempref);
  750. case op of
  751. OP_AND,OP_OR,OP_XOR:
  752. begin
  753. cg.a_op_const_ref(list,op,OS_32,tcgint(lo(value)),tempref);
  754. inc(tempref.offset,4);
  755. cg.a_op_const_ref(list,op,OS_32,tcgint(hi(value)),tempref);
  756. end;
  757. OP_ADD, OP_SUB:
  758. begin
  759. get_64bit_ops(op,op1,op2);
  760. // can't use a_op_const_ref because this may use dec/inc
  761. list.concat(taicpu.op_const_ref(op1,S_L,aint(lo(value)),tempref));
  762. inc(tempref.offset,4);
  763. list.concat(taicpu.op_const_ref(op2,S_L,aint(hi(value)),tempref));
  764. end;
  765. else
  766. internalerror(200204022);
  767. end;
  768. end;
  769. procedure create_codegen;
  770. begin
  771. cg := tcg386.create;
  772. cg64 := tcg64f386.create;
  773. end;
  774. end.