cgcpu.pas 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340
  1. {
  2. Copyright (c) 2014 by Jonas Maebe
  3. This unit implements the code generator for Xtensa
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,parabase,
  22. cgbase,cgutils,cgobj,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,cpuinfo,
  25. node,symconst,SymType,symdef,
  26. rgcpu,
  27. cg64f32;
  28. type
  29. tcgcpu=class(tcg)
  30. private
  31. procedure fixref(list : TAsmList; var ref : treference);
  32. procedure g_concatcopy_move(list : tasmlist; const Source,dest : treference; len : tcgint);
  33. public
  34. procedure init_register_allocators;override;
  35. procedure done_register_allocators;override;
  36. { move instructions }
  37. procedure a_load_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister);override;
  38. procedure a_load_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister;const ref: TReference);override;
  39. procedure a_load_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: TReference; reg: tregister);override;
  40. procedure a_load_const_reg(list: TAsmList; size: tcgsize; a: tcgint; reg: tregister);override;
  41. procedure a_loadaddr_ref_reg(list: TAsmList; const ref: TReference; r: tregister);override;
  42. procedure a_op_reg_reg(list: TAsmList; op: topcg; size: tcgsize; src, dst: tregister);override;
  43. procedure a_op_const_reg(list: TAsmList; op: topcg; size: tcgsize; a: tcgint; reg: tregister);override;
  44. procedure a_op_reg_reg_reg(list: TAsmList; op: topcg; size: tcgsize; src1, src2, dst: tregister);override;
  45. procedure a_op_const_reg_reg(list : TAsmList; op : TOpCg; size : tcgsize; a : tcgint; src,dst : tregister);override;
  46. procedure a_call_name(list:TAsmList;const s:string; weak: boolean);override;
  47. procedure a_call_reg(list:TAsmList;Reg:tregister);override;
  48. procedure a_jmp_name(list: TAsmList; const s: string);override;
  49. procedure a_jmp_flags(list: TAsmList; const f: TResFlags; l: tasmlabel);override;
  50. procedure g_proc_entry(list: TAsmList; localsize: longint; nostackframe: boolean);override;
  51. procedure g_proc_exit(list: TAsmList; parasize: longint; nostackframe: boolean);override;
  52. { comparison operations }
  53. procedure a_cmp_const_reg_label(list: TAsmList; size: tcgsize; cmp_op: topcmp; a: tcgint; reg: tregister; l: tasmlabel); override;
  54. procedure a_cmp_reg_reg_label(list: TAsmList; size: tcgsize; cmp_op: topcmp; reg1, reg2: tregister; l: tasmlabel);override;
  55. procedure a_jmp_always(list: TAsmList; l: TAsmLabel);override;
  56. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: tresflags; reg: TRegister);override;
  57. procedure g_concatcopy(list : TAsmList; const source,dest : treference; len : tcgint);override;
  58. procedure a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister);override;
  59. procedure a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister);override;
  60. procedure a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference);override;
  61. procedure maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  62. procedure g_overflowcheck(list: TAsmList; const Loc:tlocation; def:tdef);override;
  63. end;
  64. tcg64fxtensa = class(tcg64f32)
  65. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  66. procedure a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);override;
  67. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);override;
  68. procedure a_op64_reg_reg_reg(list : TAsmList; op : TOpCG;size : tcgsize; regsrc1,regsrc2,regdst : tregister64);override;
  69. //procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;
  70. //procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;
  71. //procedure a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  72. //procedure a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  73. //procedure a_loadmm_intreg64_reg(list: TAsmList; mmsize: tcgsize; intreg: tregister64; mmreg: tregister);override;
  74. //procedure a_loadmm_reg_intreg64(list: TAsmList; mmsize: tcgsize; mmreg: tregister; intreg: tregister64);override;
  75. end;
  76. procedure create_codegen;
  77. const
  78. TOpCG2AsmOp: array[topcg] of TAsmOp = (
  79. A_NONE,A_MOV,A_ADD,A_AND,A_NONE,A_NONE,A_MULL,A_MULL,A_NEG,A_NONE,A_OR,A_SRA,A_SLL,A_SRL,A_SUB,A_XOR,A_NONE,A_NONE
  80. );
  81. {
  82. );TOpCG2AsmOpReg: array[topcg] of TAsmOp = (
  83. A_NONE,A_MOV,A_ADD,A_AND,A_UDIV,A_SDIV,A_MUL,A_MUL,A_NEG,A_MVN,A_ORR,A_ASRV,A_LSLV,A_LSRV,A_SUB,A_EOR,A_NONE,A_RORV
  84. );
  85. TOpCG2AsmOpImm: array[topcg] of TAsmOp = (
  86. A_NONE,A_MOV,A_ADD,A_AND,A_UDIV,A_SDIV,A_MUL,A_MUL,A_NEG,A_MVN,A_ORR,A_ASR,A_LSL,A_LSR,A_SUB,A_EOR,A_NONE,A_ROR
  87. );
  88. TOpCmp2AsmCond: array[topcmp] of TAsmCond = (C_NONE,C_EQ,C_GT,
  89. C_LT,C_GE,C_LE,C_NE,C_LS,C_CC,C_CS,C_HI
  90. );
  91. }
  92. implementation
  93. uses
  94. globals,verbose,systems,cutils,
  95. paramgr,fmodule,
  96. symtable,symsym,
  97. tgobj,
  98. procinfo,cpupi;
  99. const
  100. TOpCmp2AsmCond: array[TOpCmp] of TAsmCond = (
  101. C_None,
  102. C_EQ,
  103. C_None,
  104. C_LT,
  105. C_GE,
  106. C_None,
  107. C_NE,
  108. C_None,
  109. C_LTU,
  110. C_GEU,
  111. C_None
  112. );
  113. procedure tcgcpu.init_register_allocators;
  114. begin
  115. inherited init_register_allocators;
  116. rg[R_INTREGISTER]:=trgintcpu.create(R_INTREGISTER,R_SUBWHOLE,
  117. [RS_A2,RS_A3,RS_A4,RS_A5,RS_A6,RS_A7,RS_A8,RS_A9,
  118. RS_A10,RS_A11,RS_A12,RS_A13,RS_A14,RS_A15],first_int_imreg,[]);
  119. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBNONE,
  120. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,RS_F8,RS_F9,
  121. RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15],first_fpu_imreg,[]);
  122. rg[R_SPECIALREGISTER]:=trgcpu.create(R_SPECIALREGISTER,R_SUBNONE,
  123. [RS_B0,RS_B1,RS_B2,RS_B3,RS_B4,RS_B5,RS_B6,RS_B7,RS_B8,RS_B9,
  124. RS_B10,RS_B11,RS_B12,RS_B13,RS_B14,RS_B15],first_flag_imreg,[]);
  125. end;
  126. procedure tcgcpu.done_register_allocators;
  127. begin
  128. rg[R_INTREGISTER].free;
  129. rg[R_FPUREGISTER].free;
  130. rg[R_SPECIALREGISTER].free;
  131. inherited done_register_allocators;
  132. end;
  133. procedure tcgcpu.a_load_reg_reg(list : TAsmList; fromsize,tosize : tcgsize;
  134. reg1,reg2 : tregister);
  135. var
  136. conv_done : Boolean;
  137. instr : taicpu;
  138. begin
  139. if (tcgsize2size[fromsize]>32) or (tcgsize2size[tosize]>32) or (fromsize=OS_NO) or (tosize=OS_NO) then
  140. internalerror(2020030710);
  141. conv_done:=false;
  142. if tosize<>fromsize then
  143. begin
  144. conv_done:=true;
  145. if tcgsize2size[tosize]<=tcgsize2size[fromsize] then
  146. fromsize:=tosize;
  147. case fromsize of
  148. OS_8:
  149. list.concat(taicpu.op_reg_reg_const_const(A_EXTUI,reg2,reg1,0,8));
  150. OS_S8:
  151. begin
  152. if CPUXTENSA_HAS_SEXT in cpu_capabilities[current_settings.cputype] then
  153. list.concat(taicpu.op_reg_reg_const(A_SEXT,reg2,reg1,7))
  154. else
  155. begin
  156. list.concat(taicpu.op_reg_reg_const(A_SLLI,reg2,reg1,24));
  157. list.concat(taicpu.op_reg_reg_const(A_SRAI,reg2,reg2,24));
  158. end;
  159. if tosize=OS_16 then
  160. list.concat(taicpu.op_reg_reg_const_const(A_EXTUI,reg2,reg2,0,16));
  161. end;
  162. OS_16:
  163. list.concat(taicpu.op_reg_reg_const_const(A_EXTUI,reg2,reg1,0,16));
  164. OS_S16:
  165. if CPUXTENSA_HAS_SEXT in cpu_capabilities[current_settings.cputype] then
  166. list.concat(taicpu.op_reg_reg_const(A_SEXT,reg2,reg1,15))
  167. else
  168. begin
  169. list.concat(taicpu.op_reg_reg_const(A_SLLI,reg2,reg1,16));
  170. list.concat(taicpu.op_reg_reg_const(A_SRAI,reg2,reg2,16));
  171. end;
  172. else
  173. conv_done:=false;
  174. end;
  175. end;
  176. if not conv_done and (reg1<>reg2) then
  177. begin
  178. { same size, only a register mov required }
  179. instr:=taicpu.op_reg_reg(A_MOV,reg2,reg1);
  180. list.Concat(instr);
  181. { Notify the register allocator that we have written a move instruction so
  182. it can try to eliminate it. }
  183. add_move_instruction(instr);
  184. end;
  185. end;
  186. procedure tcgcpu.a_load_reg_ref(list : TAsmList; fromsize,tosize : tcgsize;
  187. reg : tregister; const ref : TReference);
  188. var
  189. op: TAsmOp;
  190. href : treference;
  191. begin
  192. if (TCGSize2Size[FromSize] >= TCGSize2Size[ToSize]) then
  193. FromSize := ToSize;
  194. case tosize of
  195. { signed integer registers }
  196. OS_8,
  197. OS_S8:
  198. op:=A_S8I;
  199. OS_16,
  200. OS_S16:
  201. op:=A_S16I;
  202. OS_32,
  203. OS_S32:
  204. op:=A_S32I;
  205. else
  206. InternalError(2020030804);
  207. end;
  208. href:=ref;
  209. if assigned(href.symbol) or
  210. (href.index<>NR_NO) or
  211. ((op=A_S8I) and ((href.offset<0) or (href.offset>255))) or
  212. ((op=A_S16I) and ((href.offset<0) or (href.offset>510) or (href.offset mod 2<>0))) or
  213. ((op=A_S32I) and ((href.offset<0) or (href.offset>1020) or (href.offset mod 4<>0))) then
  214. fixref(list,href);
  215. list.concat(taicpu.op_reg_ref(op,reg,href));
  216. end;
  217. procedure tcgcpu.a_load_ref_reg(list : TAsmList; fromsize,tosize : tcgsize;
  218. const ref : TReference; reg : tregister);
  219. var
  220. href: treference;
  221. op: TAsmOp;
  222. tmpreg: TRegister;
  223. begin
  224. case fromsize of
  225. OS_8: op:=A_L8UI;
  226. OS_16: op:=A_L16UI;
  227. OS_S8: op:=A_L8UI;
  228. OS_S16: op:=A_L16SI;
  229. OS_64,OS_S64, { This only happens if tosize is smaller than fromsize }
  230. { We can therefore only consider the low 32-bit of the 64bit value }
  231. OS_32,
  232. OS_S32: op:=A_L32I;
  233. else
  234. internalerror(2020030801);
  235. end;
  236. href:=ref;
  237. if assigned(href.symbol) or
  238. (href.index<>NR_NO) or
  239. ((op=A_L8UI) and ((href.offset<0) or (href.offset>255))) or
  240. ((op in [A_L16SI,A_L16UI]) and ((href.offset<0) or (href.offset>510) or (href.offset mod 2<>0))) or
  241. ((op=A_L32I) and ((href.offset<0) or (href.offset>1020) or (href.offset mod 4<>0))) then
  242. fixref(list,href);
  243. list.concat(taicpu.op_reg_ref(op,reg,href));
  244. if (fromsize=OS_S8) and not(tosize in [OS_S8,OS_8]) then
  245. if CPUXTENSA_HAS_SEXT in cpu_capabilities[current_settings.cputype] then
  246. list.concat(taicpu.op_reg_reg_const(A_SEXT,reg,reg,7))
  247. else
  248. begin
  249. list.concat(taicpu.op_reg_reg_const(A_SLLI,reg,reg,24));
  250. list.concat(taicpu.op_reg_reg_const(A_SRAI,reg,reg,24));
  251. end;
  252. if (fromsize<>tosize) and (not (tosize in [OS_SINT,OS_INT])) then
  253. a_load_reg_reg(list,fromsize,tosize,reg,reg);
  254. end;
  255. procedure tcgcpu.a_load_const_reg(list : TAsmList; size : tcgsize;
  256. a : tcgint; reg : tregister);
  257. var
  258. hr : treference;
  259. l : TAsmLabel;
  260. begin
  261. if (a>=-2048) and (a<=2047) then
  262. list.Concat(taicpu.op_reg_const(A_MOVI,reg,a))
  263. else
  264. begin
  265. reference_reset(hr,4,[]);
  266. current_asmdata.getjumplabel(l);
  267. cg.a_label(current_procinfo.aktlocaldata,l);
  268. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(longint(a)));
  269. hr.symbol:=l;
  270. list.concat(taicpu.op_reg_ref(A_L32R,reg,hr));
  271. end;
  272. end;
  273. procedure tcgcpu.fixref(list : TAsmList;var ref : treference);
  274. var
  275. tmpreg, tmpreg2 : tregister;
  276. tmpref : treference;
  277. l : tasmlabel;
  278. begin
  279. { create consts entry }
  280. if assigned(ref.symbol) or (ref.offset<-2048) or (ref.offset>2047) then
  281. begin
  282. reference_reset(tmpref,4,[]);
  283. current_asmdata.getjumplabel(l);
  284. cg.a_label(current_procinfo.aktlocaldata,l);
  285. tmpreg:=NR_NO;
  286. if assigned(ref.symbol) then
  287. current_procinfo.aktlocaldata.concat(tai_const.create_sym_offset(ref.symbol,ref.offset))
  288. else if ref.offset<>0 then
  289. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(ref.offset));
  290. { load consts entry }
  291. tmpreg:=getintregister(list,OS_INT);
  292. tmpref.symbol:=l;
  293. list.concat(taicpu.op_reg_ref(A_L32R,tmpreg,tmpref));
  294. if ref.base<>NR_NO then
  295. begin
  296. if ref.index<>NR_NO then
  297. begin
  298. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,tmpreg));
  299. ref.base:=tmpreg;
  300. end
  301. else
  302. ref.index:=tmpreg;
  303. end
  304. else
  305. ref.base:=tmpreg;
  306. end
  307. else if ref.offset<>0 then
  308. begin
  309. tmpreg:=getintregister(list,OS_INT);
  310. if (ref.offset>=-128) and (ref.offset<=127) then
  311. begin
  312. list.concat(taicpu.op_reg_reg_const(A_ADDI,tmpreg,ref.base,ref.offset));
  313. ref.base:=tmpreg;
  314. end
  315. else
  316. begin
  317. list.concat(taicpu.op_reg_const(A_MOVI,tmpreg,ref.offset));
  318. if ref.base<>NR_NO then
  319. begin
  320. if ref.index<>NR_NO then
  321. begin
  322. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,tmpreg));
  323. ref.base:=tmpreg;
  324. end
  325. else
  326. ref.index:=tmpreg;
  327. end
  328. else
  329. ref.base:=tmpreg;
  330. end;
  331. end;
  332. if ref.index<>NR_NO then
  333. begin
  334. if ref.base<>NR_NO then
  335. begin
  336. tmpreg:=getintregister(list,OS_INT);
  337. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,ref.index));
  338. ref.base:=tmpreg;
  339. end
  340. else
  341. ref.base:=ref.index;
  342. ref.index:=NR_NO;
  343. end;
  344. ref.offset:=0;
  345. ref.symbol:=nil;
  346. end;
  347. procedure tcgcpu.a_loadaddr_ref_reg(list : TAsmList;
  348. const ref : TReference; r : tregister);
  349. var
  350. b : byte;
  351. tmpref : treference;
  352. instr : taicpu;
  353. begin
  354. tmpref:=ref;
  355. { Be sure to have a base register }
  356. if tmpref.base=NR_NO then
  357. begin
  358. tmpref.base:=tmpref.index;
  359. tmpref.index:=NR_NO;
  360. end;
  361. if assigned(tmpref.symbol) then
  362. fixref(list,tmpref);
  363. { expect a base here if there is an index }
  364. if (tmpref.base=NR_NO) and (tmpref.index<>NR_NO) then
  365. internalerror(200312022);
  366. if tmpref.index<>NR_NO then
  367. begin
  368. a_op_reg_reg_reg(list,OP_ADD,OS_ADDR,tmpref.base,tmpref.index,r);
  369. if tmpref.offset<>0 then
  370. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,tmpref.offset,r,r);
  371. end
  372. else
  373. begin
  374. if tmpref.base=NR_NO then
  375. a_load_const_reg(list,OS_ADDR,tmpref.offset,r)
  376. else
  377. if tmpref.offset<>0 then
  378. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,tmpref.offset,tmpref.base,r)
  379. else
  380. begin
  381. instr:=taicpu.op_reg_reg(A_MOV,r,tmpref.base);
  382. list.concat(instr);
  383. add_move_instruction(instr);
  384. end;
  385. end;
  386. end;
  387. procedure tcgcpu.a_op_reg_reg(list : TAsmList; op : topcg; size : tcgsize; src,dst : tregister);
  388. var
  389. tmpreg : TRegister;
  390. begin
  391. if op = OP_NEG then
  392. begin
  393. list.concat(taicpu.op_reg_reg(A_NEG,dst,src));
  394. maybeadjustresult(list,OP_NEG,size,dst);
  395. end
  396. else if op = OP_NOT then
  397. begin
  398. tmpreg:=getintregister(list,size);
  399. list.concat(taicpu.op_reg_const(A_MOVI,tmpreg,-1));
  400. list.concat(taicpu.op_reg_reg_reg(A_XOR,dst,tmpreg,src));
  401. maybeadjustresult(list,OP_NOT,size,dst);
  402. end
  403. else
  404. a_op_reg_reg_reg(list,op,size,src,dst,dst);
  405. end;
  406. procedure tcgcpu.a_op_const_reg_reg(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister);
  407. var
  408. l1 : longint;
  409. tmpreg : TRegister;
  410. begin
  411. optimize_op_const(size, op, a);
  412. case op of
  413. OP_NONE:
  414. begin
  415. if src <> dst then
  416. a_load_reg_reg(list, size, size, src, dst);
  417. exit;
  418. end;
  419. OP_MOVE:
  420. begin
  421. a_load_const_reg(list, size, a, dst);
  422. exit;
  423. end;
  424. else
  425. ;
  426. end;
  427. { there could be added some more sophisticated optimizations }
  428. if (op in [OP_IMUL,OP_IDIV]) and (a=-1) then
  429. a_op_reg_reg(list,OP_NEG,size,src,dst)
  430. { we do this here instead in the peephole optimizer because
  431. it saves us a register }
  432. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a,l1) then
  433. a_op_const_reg_reg(list,OP_SHL,size,l1,src,dst)
  434. else if (op=OP_ADD) and (a>=-128) and (a<=127) then
  435. list.concat(taicpu.op_reg_reg_const(A_ADDI,dst,src,a))
  436. else if (op=OP_ADD) and (a>=-128-32768) and (a<=127+32512) then
  437. begin
  438. {$ifdef EXTDEBUG}
  439. list.concat(tai_comment.Create(strpnew('Value: '+tostr(a))));
  440. {$endif EXTDEBUG}
  441. list.concat(taicpu.op_reg_reg_const(A_ADDMI,dst,src,Smallint((a+128) and $ff00)));
  442. list.concat(taicpu.op_reg_reg_const(A_ADDI,dst,dst,Shortint(a and $ff)));
  443. end
  444. else if (op=OP_SUB) and (a>=-127) and (a<=128) then
  445. list.concat(taicpu.op_reg_reg_const(A_ADDI,dst,src,-a))
  446. else if (op=OP_SUB) and (a>=-127-32512) and (a<=128+32768) then
  447. begin
  448. {$ifdef EXTDEBUG}
  449. list.concat(tai_comment.Create(strpnew('Value: '+tostr(a))));
  450. {$endif EXTDEBUG}
  451. a:=-a;
  452. list.concat(taicpu.op_reg_reg_const(A_ADDMI,dst,src,Smallint((a+128) and $ff00)));
  453. list.concat(taicpu.op_reg_reg_const(A_ADDI,dst,dst,Shortint(a and $ff)));
  454. end
  455. else if (op=OP_SHL) and (a>=1) and (a<=31) then
  456. list.concat(taicpu.op_reg_reg_const(A_SLLI,dst,src,a))
  457. else if (op=OP_SAR) and (a>=0) and (a<=31) then
  458. list.concat(taicpu.op_reg_reg_const(A_SRAI,dst,src,a))
  459. else if (op=OP_SHR) and (a>=0) and (a<=15) then
  460. list.concat(taicpu.op_reg_reg_const(A_SRLI,dst,src,a))
  461. else if (op=OP_SHR) and (a>15) and (a<=31) then
  462. list.concat(taicpu.op_reg_reg_const_const(A_EXTUI,dst,src,a,32-a))
  463. else
  464. begin
  465. tmpreg:=getintregister(list,size);
  466. a_load_const_reg(list,size,a,tmpreg);
  467. a_op_reg_reg_reg(list,op,size,tmpreg,src,dst);
  468. end;
  469. maybeadjustresult(list,op,size,dst);
  470. end;
  471. procedure tcgcpu.a_op_const_reg(list : TAsmList; op : topcg; size : tcgsize; a : tcgint; reg : tregister);
  472. begin
  473. a_op_const_reg_reg(list,op,size,a,reg,reg);
  474. end;
  475. procedure tcgcpu.a_op_reg_reg_reg(list : TAsmList; op : topcg;
  476. size : tcgsize; src1,src2,dst : tregister);
  477. var
  478. tmpreg : TRegister;
  479. begin
  480. if op=OP_NOT then
  481. begin
  482. tmpreg:=getintregister(list,size);
  483. list.concat(taicpu.op_reg_const(A_MOVI,tmpreg,-1));
  484. maybeadjustresult(list,op,size,dst);
  485. end
  486. else if op=OP_NEG then
  487. begin
  488. list.concat(taicpu.op_reg_reg(A_NEG,dst,src1));
  489. maybeadjustresult(list,op,size,dst);
  490. end
  491. else if op in [OP_SAR,OP_SHL,OP_SHR] then
  492. begin
  493. if op=OP_SHL then
  494. list.concat(taicpu.op_reg(A_SSL,src1))
  495. else
  496. list.concat(taicpu.op_reg(A_SSR,src1));
  497. list.concat(taicpu.op_reg_reg(TOpCG2AsmOp[op],dst,src2));
  498. maybeadjustresult(list,op,size,dst);
  499. end
  500. else
  501. case op of
  502. OP_MOVE:
  503. a_load_reg_reg(list,size,size,src1,dst);
  504. else
  505. begin
  506. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],dst,src2,src1));
  507. maybeadjustresult(list,op,size,dst);
  508. end;
  509. end;
  510. end;
  511. procedure tcgcpu.a_call_name(list : TAsmList; const s : string;
  512. weak : boolean);
  513. begin
  514. if not weak then
  515. list.concat(taicpu.op_sym(txtensaprocinfo(current_procinfo).callins,current_asmdata.RefAsmSymbol(s,AT_FUNCTION)))
  516. else
  517. list.concat(taicpu.op_sym(txtensaprocinfo(current_procinfo).callins,current_asmdata.WeakRefAsmSymbol(s,AT_FUNCTION)));
  518. end;
  519. procedure tcgcpu.a_call_reg(list : TAsmList; Reg : tregister);
  520. begin
  521. list.concat(taicpu.op_reg(txtensaprocinfo(current_procinfo).callxins,reg));
  522. end;
  523. procedure tcgcpu.a_jmp_name(list : TAsmList; const s : string);
  524. var
  525. ai : taicpu;
  526. tmpreg: TRegister;
  527. begin
  528. { for now, we use A15 here, however, this is not save as it might contain an argument }
  529. ai:=TAiCpu.op_sym_reg(A_J,current_asmdata.RefAsmSymbol(s,AT_FUNCTION),NR_A15);
  530. ai.oppostfix := PF_L; // if destination is too far for J then assembler can convert to JX
  531. ai.is_jmp:=true;
  532. list.Concat(ai);
  533. end;
  534. procedure tcgcpu.a_jmp_flags(list: TAsmList; const f: TResFlags; l: tasmlabel);
  535. var
  536. instr: taicpu;
  537. begin
  538. instr:=taicpu.op_reg_sym(A_B,f.register,l);
  539. instr.condition:=flags_to_cond(f.flag);
  540. list.concat(instr);
  541. end;
  542. procedure tcgcpu.g_proc_entry(list : TAsmList; localsize : longint;
  543. nostackframe : boolean);
  544. var
  545. ref : treference;
  546. r : byte;
  547. regs : tcpuregisterset;
  548. stackmisalignment : pint;
  549. regoffset : LongInt;
  550. stack_parameters : Boolean;
  551. registerarea : PtrInt;
  552. l : TAsmLabel;
  553. begin
  554. LocalSize:=align(LocalSize,4);
  555. stack_parameters:=current_procinfo.procdef.stack_tainting_parameter(calleeside);
  556. { call instruction does not put anything on the stack }
  557. registerarea:=0;
  558. if not(nostackframe) then
  559. begin
  560. regs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  561. a_reg_alloc(list,NR_STACK_POINTER_REG);
  562. case target_info.abi of
  563. abi_xtensa_call0:
  564. begin
  565. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  566. Include(regs,RS_A15);
  567. if pi_do_call in current_procinfo.flags then
  568. Include(regs,RS_A0);
  569. if regs<>[] then
  570. begin
  571. for r:=RS_A0 to RS_A15 do
  572. if r in regs then
  573. inc(registerarea,4);
  574. end;
  575. inc(localsize,registerarea);
  576. if LocalSize<>0 then
  577. begin
  578. localsize:=align(localsize,current_settings.alignment.localalignmax);
  579. a_reg_alloc(list,NR_STACK_POINTER_REG);
  580. list.concat(taicpu.op_reg_reg_const(A_ADDI,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,-localsize));
  581. end;
  582. reference_reset(ref,4,[]);
  583. ref.base:=NR_STACK_POINTER_REG;
  584. ref.offset:=localsize;
  585. if ref.offset>1024 then
  586. begin
  587. if ref.offset<=1024+32512 then
  588. begin
  589. list.concat(taicpu.op_reg_reg_const(A_ADDMI,NR_A8,NR_STACK_POINTER_REG,ref.offset and $fffffc00));
  590. ref.offset:=ref.offset and $3ff;
  591. ref.base:=NR_A8;
  592. end
  593. else
  594. { fix me! }
  595. Internalerror(2020031101);
  596. end;
  597. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  598. begin
  599. dec(ref.offset,4);
  600. list.concat(taicpu.op_reg_ref(A_S32I,NR_A15,ref));
  601. a_reg_alloc(list,NR_FRAME_POINTER_REG);
  602. list.concat(taicpu.op_reg_reg(A_MOV,NR_A15,NR_STACK_POINTER_REG));
  603. end;
  604. if regs<>[] then
  605. begin
  606. for r:=RS_A14 downto RS_A0 do
  607. if r in regs then
  608. begin
  609. dec(ref.offset,4);
  610. list.concat(taicpu.op_reg_ref(A_S32I,newreg(R_INTREGISTER,r,R_SUBWHOLE),ref));
  611. end;
  612. end;
  613. end;
  614. abi_xtensa_windowed:
  615. begin
  616. if stack_parameters and (pi_estimatestacksize in current_procinfo.flags) then
  617. begin
  618. if localsize>txtensaprocinfo(current_procinfo).stackframesize then
  619. internalerror(2020031402)
  620. else
  621. localsize:=txtensaprocinfo(current_procinfo).stackframesize-registerarea;
  622. end
  623. else
  624. begin
  625. { default spill area }
  626. inc(localsize,4*4);
  627. { additional spill area? }
  628. if pi_do_call in current_procinfo.flags then
  629. inc(localsize,txtensaprocinfo(current_procinfo).maxcall*4);
  630. localsize:=align(localsize,current_settings.alignment.localalignmax);
  631. end;
  632. if localsize>32760 then
  633. begin
  634. list.concat(taicpu.op_reg_const(A_ENTRY,NR_STACK_POINTER_REG,32));
  635. reference_reset(ref,4,[]);
  636. current_asmdata.getjumplabel(l);
  637. cg.a_label(current_procinfo.aktlocaldata,l);
  638. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(longint(localsize-32)));
  639. ref.symbol:=l;
  640. list.concat(taicpu.op_reg_ref(A_L32R,NR_A8,ref));
  641. list.concat(taicpu.op_reg_reg_reg(A_SUB,NR_A8,NR_STACK_POINTER_REG,NR_A8));
  642. list.concat(taicpu.op_reg_reg(A_MOVSP,NR_STACK_POINTER_REG,NR_A8));
  643. end
  644. else
  645. list.concat(taicpu.op_reg_const(A_ENTRY,NR_STACK_POINTER_REG,localsize));
  646. end;
  647. else
  648. Internalerror(2020031401);
  649. end;
  650. end;
  651. end;
  652. procedure tcgcpu.g_proc_exit(list : TAsmList; parasize : longint;
  653. nostackframe : boolean);
  654. begin
  655. case target_info.abi of
  656. abi_xtensa_windowed:
  657. list.Concat(taicpu.op_none(A_RETW));
  658. abi_xtensa_call0:
  659. list.Concat(taicpu.op_none(A_RET));
  660. else
  661. Internalerror(2020031403);
  662. end;
  663. end;
  664. procedure tcgcpu.a_cmp_const_reg_label(list: TAsmList; size: tcgsize; cmp_op: topcmp; a: tcgint; reg: tregister; l: tasmlabel);
  665. function is_b4const(v: tcgint): boolean;
  666. begin
  667. case v of
  668. -1,1,2,3,4,5,6,7,8,
  669. 10,12,16,32,64,128,256:
  670. result:=true;
  671. else
  672. result:=false;
  673. end;
  674. end;
  675. function is_b4constu(v: tcgint): boolean;
  676. begin
  677. case v of
  678. 32768,65536,
  679. 2,3,4,5,6,7,8,
  680. 10,12,16,32,64,128,256:
  681. result:=true;
  682. else
  683. result:=false;
  684. end;
  685. end;
  686. var
  687. op: TAsmCond;
  688. instr: taicpu;
  689. begin
  690. if (a=0) and (cmp_op in [OC_EQ,OC_NE,OC_LT,OC_GTE]) then
  691. begin
  692. case cmp_op of
  693. OC_EQ: op:=C_EQZ;
  694. OC_NE: op:=C_NEZ;
  695. OC_LT: op:=C_LTZ;
  696. OC_GTE: op:=C_GEZ;
  697. else
  698. Internalerror(2020030801);
  699. end;
  700. instr:=taicpu.op_reg_sym(A_B,reg,l);
  701. instr.condition:=op;
  702. list.concat(instr);
  703. end
  704. else if is_b4const(a) and
  705. (cmp_op in [OC_EQ,OC_NE,OC_LT,OC_GTE]) then
  706. begin
  707. case cmp_op of
  708. OC_EQ: op:=C_EQI;
  709. OC_NE: op:=C_NEI;
  710. OC_LT: op:=C_LTI;
  711. OC_GTE: op:=C_GEI;
  712. else
  713. Internalerror(2020030801);
  714. end;
  715. instr:=taicpu.op_reg_const_sym(A_B,reg,a,l);
  716. instr.condition:=op;
  717. list.concat(instr);
  718. end
  719. else if is_b4constu(a) and
  720. (cmp_op in [OC_B,OC_AE]) then
  721. begin
  722. case cmp_op of
  723. OC_B: op:=C_LTUI;
  724. OC_AE: op:=C_GEUI;
  725. else
  726. Internalerror(2020030801);
  727. end;
  728. instr:=taicpu.op_reg_const_sym(A_B,reg,a,l);
  729. instr.condition:=op;
  730. list.concat(instr);
  731. end
  732. else
  733. inherited a_cmp_const_reg_label(list, size, cmp_op, a, reg, l);
  734. end;
  735. procedure tcgcpu.a_cmp_reg_reg_label(list : TAsmList; size : tcgsize;
  736. cmp_op : topcmp; reg1,reg2 : tregister; l : tasmlabel);
  737. var
  738. tmpreg: TRegister;
  739. instr: taicpu;
  740. begin
  741. if TOpCmp2AsmCond[cmp_op]=C_None then
  742. begin
  743. cmp_op:=swap_opcmp(cmp_op);
  744. tmpreg:=reg1;
  745. reg1:=reg2;
  746. reg2:=tmpreg;
  747. end;
  748. instr:=taicpu.op_reg_reg_sym(A_B,reg2,reg1,l);
  749. instr.condition:=TOpCmp2AsmCond[cmp_op];
  750. list.concat(instr);
  751. end;
  752. procedure tcgcpu.a_jmp_always(list : TAsmList; l : TAsmLabel);
  753. var
  754. ai : taicpu;
  755. begin
  756. if l.bind in [AB_GLOBAL] then
  757. begin
  758. { for now, we use A15 here, however, this is not save as it might contain an argument, I have not figured out a
  759. solution yet }
  760. ai:=taicpu.op_sym_reg(A_J,l,NR_A15);
  761. ai.oppostfix := PF_L;
  762. end
  763. else
  764. ai:=taicpu.op_sym(A_J,l);
  765. ai.is_jmp:=true;
  766. list.concat(ai);
  767. end;
  768. procedure tcgcpu.g_flags2reg(list: TAsmList; size: TCgSize; const f: tresflags; reg: TRegister);
  769. var
  770. hregister: TRegister;
  771. instr: taicpu;
  772. begin
  773. a_load_const_reg(list,size,0,reg);
  774. hregister:=getintregister(list,size);
  775. a_load_const_reg(list,size,1,hregister);
  776. instr:=taicpu.op_reg_reg_reg(A_MOV,reg,hregister,f.register);
  777. instr.condition:=flags_to_cond(f.flag);
  778. list.concat(instr);
  779. end;
  780. procedure tcgcpu.g_concatcopy_move(list: tasmlist; const Source, dest: treference; len: tcgint);
  781. var
  782. paraloc1, paraloc2, paraloc3: TCGPara;
  783. pd: tprocdef;
  784. begin
  785. pd:=search_system_proc('MOVE');
  786. paraloc1.init;
  787. paraloc2.init;
  788. paraloc3.init;
  789. paramanager.getcgtempparaloc(list, pd, 1, paraloc1);
  790. paramanager.getcgtempparaloc(list, pd, 2, paraloc2);
  791. paramanager.getcgtempparaloc(list, pd, 3, paraloc3);
  792. a_load_const_cgpara(list, OS_SINT, len, paraloc3);
  793. a_loadaddr_ref_cgpara(list, dest, paraloc2);
  794. a_loadaddr_ref_cgpara(list, Source, paraloc1);
  795. paramanager.freecgpara(list, paraloc3);
  796. paramanager.freecgpara(list, paraloc2);
  797. paramanager.freecgpara(list, paraloc1);
  798. alloccpuregisters(list, R_INTREGISTER, paramanager.get_volatile_registers_int(pocall_default));
  799. alloccpuregisters(list, R_FPUREGISTER, paramanager.get_volatile_registers_fpu(pocall_default));
  800. a_call_name(list, 'FPC_MOVE', false);
  801. dealloccpuregisters(list, R_FPUREGISTER, paramanager.get_volatile_registers_fpu(pocall_default));
  802. dealloccpuregisters(list, R_INTREGISTER, paramanager.get_volatile_registers_int(pocall_default));
  803. paraloc3.done;
  804. paraloc2.done;
  805. paraloc1.done;
  806. end;
  807. procedure tcgcpu.g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);
  808. var
  809. tmpreg1, hreg, countreg: TRegister;
  810. src, dst, src2, dst2: TReference;
  811. lab: tasmlabel;
  812. Count, count2: aint;
  813. function reference_is_reusable(const ref: treference): boolean;
  814. begin
  815. result:=(ref.base<>NR_NO) and (ref.index=NR_NO) and
  816. (ref.symbol=nil);
  817. end;
  818. begin
  819. src2:=source;
  820. fixref(list,src2);
  821. dst2:=dest;
  822. fixref(list,dst2);
  823. if len > high(longint) then
  824. internalerror(2002072704);
  825. { A call (to FPC_MOVE) requires the outgoing parameter area to be properly
  826. allocated on stack. This can only be done before tmipsprocinfo.set_first_temp_offset,
  827. i.e. before secondpass. Other internal procedures request correct stack frame
  828. by setting pi_do_call during firstpass, but for this particular one it is impossible.
  829. Therefore, if the current procedure is a leaf one, we have to leave it that way. }
  830. { anybody wants to determine a good value here :)? }
  831. if (len > 100) and
  832. assigned(current_procinfo) and
  833. (pi_do_call in current_procinfo.flags) then
  834. g_concatcopy_move(list, src2, dst2, len)
  835. else
  836. begin
  837. Count := len div 4;
  838. if (count<=4) and reference_is_reusable(src2) then
  839. src:=src2
  840. else
  841. begin
  842. reference_reset(src,sizeof(aint),[]);
  843. { load the address of src2 into src.base }
  844. src.base := GetAddressRegister(list);
  845. a_loadaddr_ref_reg(list, src2, src.base);
  846. end;
  847. if (count<=4) and reference_is_reusable(dst2) then
  848. dst:=dst2
  849. else
  850. begin
  851. reference_reset(dst,sizeof(aint),[]);
  852. { load the address of dst2 into dst.base }
  853. dst.base := GetAddressRegister(list);
  854. a_loadaddr_ref_reg(list, dst2, dst.base);
  855. end;
  856. { generate a loop }
  857. if Count > 4 then
  858. begin
  859. countreg := GetIntRegister(list, OS_INT);
  860. tmpreg1 := GetIntRegister(list, OS_INT);
  861. a_load_const_reg(list, OS_INT, Count, countreg);
  862. current_asmdata.getjumplabel(lab);
  863. a_label(list, lab);
  864. list.concat(taicpu.op_reg_ref(A_L32I, tmpreg1, src));
  865. list.concat(taicpu.op_reg_ref(A_S32I, tmpreg1, dst));
  866. list.concat(taicpu.op_reg_reg_const(A_ADDI, src.base, src.base, 4));
  867. list.concat(taicpu.op_reg_reg_const(A_ADDI, dst.base, dst.base, 4));
  868. list.concat(taicpu.op_reg_reg_const(A_ADDI, countreg, countreg, -1));
  869. a_cmp_const_reg_label(list,OS_INT,OC_GT,0,countreg,lab);
  870. { keep the registers alive }
  871. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  872. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  873. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  874. len := len mod 4;
  875. end;
  876. { unrolled loop }
  877. Count := len div 4;
  878. if Count > 0 then
  879. begin
  880. tmpreg1 := GetIntRegister(list, OS_INT);
  881. for count2 := 1 to Count do
  882. begin
  883. list.concat(taicpu.op_reg_ref(A_L32I, tmpreg1, src));
  884. list.concat(taicpu.op_reg_ref(A_S32I, tmpreg1, dst));
  885. Inc(src.offset, 4);
  886. Inc(dst.offset, 4);
  887. end;
  888. len := len mod 4;
  889. end;
  890. if (len and 4) <> 0 then
  891. begin
  892. hreg := GetIntRegister(list, OS_INT);
  893. a_load_ref_reg(list, OS_32, OS_32, src, hreg);
  894. a_load_reg_ref(list, OS_32, OS_32, hreg, dst);
  895. Inc(src.offset, 4);
  896. Inc(dst.offset, 4);
  897. end;
  898. { copy the leftovers }
  899. if (len and 2) <> 0 then
  900. begin
  901. hreg := GetIntRegister(list, OS_INT);
  902. a_load_ref_reg(list, OS_16, OS_16, src, hreg);
  903. a_load_reg_ref(list, OS_16, OS_16, hreg, dst);
  904. Inc(src.offset, 2);
  905. Inc(dst.offset, 2);
  906. end;
  907. if (len and 1) <> 0 then
  908. begin
  909. hreg := GetIntRegister(list, OS_INT);
  910. a_load_ref_reg(list, OS_8, OS_8, src, hreg);
  911. a_load_reg_ref(list, OS_8, OS_8, hreg, dst);
  912. end;
  913. end;
  914. end;
  915. procedure tcgcpu.a_loadfpu_reg_reg(list: TAsmList; fromsize,tosize: tcgsize; reg1, reg2: tregister);
  916. var
  917. ai: taicpu;
  918. begin
  919. if not(fromsize in [OS_32,OS_F32]) then
  920. InternalError(2020032603);
  921. ai := taicpu.op_reg_reg(A_MOV,reg2,reg1);
  922. ai.oppostfix := PF_S;
  923. list.concat(ai);
  924. end;
  925. procedure tcgcpu.a_loadfpu_ref_reg(list: TAsmList; fromsize,tosize: tcgsize; const ref: treference; reg: tregister);
  926. var
  927. href: treference;
  928. begin
  929. if not(fromsize in [OS_32,OS_F32]) then
  930. InternalError(2020032602);
  931. href:=ref;
  932. if assigned(href.symbol) or
  933. (href.index<>NR_NO) or
  934. (((href.offset<0) or (href.offset>1020) or (href.offset mod 4<>0))) then
  935. fixref(list,href);
  936. list.concat(taicpu.op_reg_ref(A_LSI,reg,href));
  937. if fromsize<>tosize then
  938. a_loadfpu_reg_reg(list,fromsize,tosize,reg,reg);
  939. end;
  940. procedure tcgcpu.a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference);
  941. var
  942. href: treference;
  943. begin
  944. if not(fromsize in [OS_32,OS_F32]) then
  945. InternalError(2020032604);
  946. href:=ref;
  947. if assigned(href.symbol) or
  948. (href.index<>NR_NO) or
  949. (((href.offset<0) or (href.offset>1020) or (href.offset mod 4<>0))) then
  950. fixref(list,href);
  951. list.concat(taicpu.op_reg_ref(A_SSI,reg,href));
  952. end;
  953. procedure tcgcpu.maybeadjustresult(list : TAsmList; op : TOpCg; size : tcgsize; dst : tregister);
  954. const
  955. overflowops = [OP_MUL,OP_SHL,OP_ADD,OP_SUB,OP_NEG];
  956. begin
  957. if (op in overflowops) and
  958. (size in [OS_8,OS_S8,OS_16,OS_S16]) then
  959. a_load_reg_reg(list,OS_32,size,dst,dst);
  960. end;
  961. procedure tcgcpu.g_overflowcheck(list: TAsmList; const Loc: tlocation; def: tdef);
  962. begin
  963. { no overflow checking yet }
  964. end;
  965. procedure tcg64fxtensa.a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);
  966. var
  967. signed: Boolean;
  968. tmplo, carry, tmphi, hreg: TRegister;
  969. instr: taicpu;
  970. no_carry: TAsmLabel;
  971. begin
  972. case op of
  973. OP_NEG,
  974. OP_NOT :
  975. internalerror(2020030810);
  976. else
  977. ;
  978. end;
  979. case op of
  980. OP_AND,OP_OR,OP_XOR:
  981. begin
  982. cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reglo,regsrc2.reglo,regdst.reglo);
  983. cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reghi,regsrc2.reghi,regdst.reghi);
  984. end;
  985. OP_ADD:
  986. begin
  987. signed:=(size in [OS_S64]);
  988. tmplo := cg.GetIntRegister(list,OS_S32);
  989. carry := cg.GetIntRegister(list,OS_S32);
  990. list.concat(taicpu.op_reg_reg_reg(A_ADD, tmplo, regsrc2.reglo, regsrc1.reglo));
  991. if signed then
  992. begin
  993. list.concat(taicpu.op_reg_reg_reg(A_ADD, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  994. current_asmdata.getjumplabel(no_carry);
  995. instr:=taicpu.op_reg_reg_sym(A_B,tmplo, regsrc2.reglo, no_carry);
  996. instr.condition:=C_GEU;
  997. list.concat(instr);
  998. list.concat(taicpu.op_reg_reg_const(A_ADDI, regdst.reghi, regdst.reghi, 1));
  999. cg.a_label(list,no_carry);
  1000. end
  1001. else
  1002. begin
  1003. cg.a_load_const_reg(list,OS_INT,1,carry);
  1004. current_asmdata.getjumplabel(no_carry);
  1005. cg.a_cmp_reg_reg_label(list,OS_INT,OC_B,tmplo, regsrc2.reglo,no_carry);
  1006. cg.a_load_const_reg(list,OS_INT,0,carry);
  1007. cg.a_label(list,no_carry);
  1008. cg.a_load_reg_reg(list,OS_INT,OS_INT,tmplo,regdst.reglo);
  1009. tmphi:=cg.GetIntRegister(list,OS_INT);
  1010. hreg:=cg.GetIntRegister(list,OS_INT);
  1011. cg.a_load_const_reg(list,OS_INT,$80000000,hreg);
  1012. // first add carry to one of the addends
  1013. list.concat(taicpu.op_reg_reg_reg(A_ADD, tmphi, regsrc2.reghi, carry));
  1014. cg.a_load_const_reg(list,OS_INT,1,carry);
  1015. current_asmdata.getjumplabel(no_carry);
  1016. cg.a_cmp_reg_reg_label(list,OS_INT,OC_B,tmphi, regsrc2.reghi,no_carry);
  1017. cg.a_load_const_reg(list,OS_INT,0,carry);
  1018. cg.a_label(list,no_carry);
  1019. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  1020. // then add another addend
  1021. list.concat(taicpu.op_reg_reg_reg(A_ADD, regdst.reghi, tmphi, regsrc1.reghi));
  1022. end;
  1023. end;
  1024. OP_SUB:
  1025. begin
  1026. signed:=(size in [OS_S64]);
  1027. tmplo := cg.GetIntRegister(list,OS_S32);
  1028. carry := cg.GetIntRegister(list,OS_S32);
  1029. list.concat(taicpu.op_reg_reg_reg(A_SUB, tmplo, regsrc2.reglo, regsrc1.reglo));
  1030. if signed then
  1031. begin
  1032. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  1033. current_asmdata.getjumplabel(no_carry);
  1034. instr:=taicpu.op_reg_reg_sym(A_B, regsrc2.reglo, tmplo, no_carry);
  1035. instr.condition:=C_GEU;
  1036. list.concat(instr);
  1037. list.concat(taicpu.op_reg_reg_const(A_ADDI, regdst.reghi, regdst.reghi, -1));
  1038. cg.a_label(list,no_carry);
  1039. end
  1040. else
  1041. begin
  1042. cg.a_load_const_reg(list,OS_INT,1,carry);
  1043. current_asmdata.getjumplabel(no_carry);
  1044. cg.a_cmp_reg_reg_label(list,OS_INT,OC_B, regsrc2.reglo, tmplo, no_carry);
  1045. cg.a_load_const_reg(list,OS_INT,0,carry);
  1046. cg.a_label(list,no_carry);
  1047. cg.a_load_reg_reg(list,OS_INT,OS_INT,tmplo,regdst.reglo);
  1048. tmphi:=cg.GetIntRegister(list,OS_INT);
  1049. hreg:=cg.GetIntRegister(list,OS_INT);
  1050. cg.a_load_const_reg(list,OS_INT,$80000000,hreg);
  1051. // first add carry to one of the addends
  1052. list.concat(taicpu.op_reg_reg_reg(A_SUB, regsrc2.reghi, tmplo, carry));
  1053. cg.a_load_const_reg(list,OS_INT,1,carry);
  1054. current_asmdata.getjumplabel(no_carry);
  1055. cg.a_cmp_reg_reg_label(list,OS_INT,OC_B,tmphi, regsrc2.reghi,no_carry);
  1056. cg.a_load_const_reg(list,OS_INT,0,carry);
  1057. cg.a_label(list,no_carry);
  1058. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  1059. // then add another addend
  1060. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, tmphi, regsrc1.reghi));
  1061. end;
  1062. end;
  1063. else
  1064. internalerror(2020030813);
  1065. end;
  1066. end;
  1067. procedure tcg64fxtensa.a_op64_reg_reg(list : TAsmList; op : TOpCG; size : tcgsize; regsrc,regdst : tregister64);
  1068. var
  1069. tmpreg : TRegister;
  1070. instr : taicpu;
  1071. begin
  1072. case op of
  1073. OP_NEG:
  1074. begin
  1075. tmpreg:=cg.GetIntRegister(list, OS_INT);
  1076. list.concat(taicpu.op_reg_reg(A_NEG,regdst.reglo,regsrc.reglo));
  1077. list.concat(taicpu.op_reg_reg(A_NEG,regdst.reghi,regsrc.reghi));
  1078. list.concat(taicpu.op_reg_reg_const(A_ADDI,tmpreg,regdst.reghi,-1));
  1079. instr:=taicpu.op_reg_reg_reg(A_MOV,regdst.reghi,tmpreg,regdst.reglo);
  1080. instr.condition:=C_EQZ;
  1081. list.concat(instr);
  1082. end;
  1083. OP_NOT:
  1084. begin
  1085. cg.a_op_reg_reg(list,OP_NOT,OS_INT,regsrc.reglo,regdst.reglo);
  1086. cg.a_op_reg_reg(list,OP_NOT,OS_INT,regsrc.reghi,regdst.reghi);
  1087. end;
  1088. else
  1089. a_op64_reg_reg_reg(list,op,size,regsrc,regdst,regdst);
  1090. end;
  1091. end;
  1092. procedure tcg64fxtensa.a_op64_const_reg_reg(list : TAsmList; op : TOpCG; size : tcgsize; value : int64; regsrc,regdst : tregister64);
  1093. var
  1094. tmpreg,tmplo,carry,tmphi,hreg: tregister;
  1095. tmpreg64 : tregister64;
  1096. b : byte;
  1097. signed : Boolean;
  1098. no_carry : TAsmLabel;
  1099. instr : taicpu;
  1100. begin
  1101. case op of
  1102. OP_NEG,
  1103. OP_NOT :
  1104. internalerror(2020030904);
  1105. else
  1106. ;
  1107. end;
  1108. case op of
  1109. OP_AND,OP_OR,OP_XOR:
  1110. begin
  1111. cg.a_op_const_reg_reg(list,op,OS_32,aint(lo(value)),regsrc.reglo,regdst.reglo);
  1112. cg.a_op_const_reg_reg(list,op,OS_32,aint(hi(value)),regsrc.reghi,regdst.reghi);
  1113. end;
  1114. OP_ADD:
  1115. begin
  1116. { could do better here (hi(value) in 248..2047), for now we support only the simple cases }
  1117. if (value>=-2048) and (value<=2047) then
  1118. begin
  1119. signed:=(size in [OS_S64]);
  1120. tmplo := cg.GetIntRegister(list,OS_S32);
  1121. carry := cg.GetIntRegister(list,OS_S32);
  1122. list.concat(taicpu.op_reg_reg_const(A_ADDI, tmplo, regsrc.reglo, value));
  1123. if signed then
  1124. begin
  1125. list.concat(taicpu.op_reg_reg_const(A_ADDI, regdst.reghi, regsrc.reghi, 0));
  1126. current_asmdata.getjumplabel(no_carry);
  1127. instr:=taicpu.op_reg_reg_sym(A_B,tmplo, regsrc.reglo, no_carry);
  1128. instr.condition:=C_GEU;
  1129. list.concat(instr);
  1130. list.concat(taicpu.op_reg_reg_const(A_ADDI, regdst.reghi, regdst.reghi, 1));
  1131. cg.a_label(list,no_carry);
  1132. end
  1133. else
  1134. begin
  1135. cg.a_load_const_reg(list,OS_INT,1,carry);
  1136. current_asmdata.getjumplabel(no_carry);
  1137. cg.a_cmp_reg_reg_label(list,OS_INT,OC_B,tmplo, regsrc.reglo,no_carry);
  1138. cg.a_load_const_reg(list,OS_INT,0,carry);
  1139. cg.a_label(list,no_carry);
  1140. cg.a_load_reg_reg(list,OS_INT,OS_INT,tmplo,regdst.reglo);
  1141. tmphi:=cg.GetIntRegister(list,OS_INT);
  1142. hreg:=cg.GetIntRegister(list,OS_INT);
  1143. cg.a_load_const_reg(list,OS_INT,$80000000,hreg);
  1144. // first add carry to one of the addends
  1145. list.concat(taicpu.op_reg_reg_reg(A_ADD, tmphi, regsrc.reghi, carry));
  1146. cg.a_load_const_reg(list,OS_INT,1,carry);
  1147. current_asmdata.getjumplabel(no_carry);
  1148. cg.a_cmp_reg_reg_label(list,OS_INT,OC_B,tmphi, regsrc.reghi,no_carry);
  1149. cg.a_load_const_reg(list,OS_INT,0,carry);
  1150. cg.a_label(list,no_carry);
  1151. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  1152. // then add another addend
  1153. list.concat(taicpu.op_reg_reg_const(A_ADDI, regdst.reghi, tmphi, 0));
  1154. end
  1155. end
  1156. else
  1157. begin
  1158. tmpreg64.reglo := cg.GetIntRegister(list,OS_S32);
  1159. tmpreg64.reghi := cg.GetIntRegister(list,OS_S32);
  1160. a_load64_const_reg(list,value,tmpreg64);
  1161. a_op64_reg_reg_reg(list,op,size,tmpreg64,regsrc,regdst);
  1162. end;
  1163. end;
  1164. OP_SUB:
  1165. begin
  1166. { for now, we take the simple approach }
  1167. tmpreg64.reglo := cg.GetIntRegister(list,OS_S32);
  1168. tmpreg64.reghi := cg.GetIntRegister(list,OS_S32);
  1169. a_load64_const_reg(list,value,tmpreg64);
  1170. a_op64_reg_reg_reg(list,op,size,tmpreg64,regsrc,regdst);
  1171. end;
  1172. else
  1173. internalerror(2020030901);
  1174. end;
  1175. end;
  1176. procedure tcg64fxtensa.a_op64_const_reg(list : TAsmList; op : TOpCG; size : tcgsize; value : int64; reg : tregister64);
  1177. begin
  1178. a_op64_const_reg_reg(list,op,size,value,reg,reg);
  1179. end;
  1180. {$warnings off}
  1181. procedure create_codegen;
  1182. begin
  1183. cg:=tcgcpu.Create;
  1184. cg64:=tcg64fxtensa.Create;
  1185. end;
  1186. end.