cpubase.pas 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776
  1. {
  2. $Id$
  3. Copyright (c) 1998-2002 by Florian Klaempfl
  4. Contains the base types for the PowerPC
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. { This Unit contains the base types for the PowerPC
  19. }
  20. unit cpubase;
  21. {$i fpcdefs.inc}
  22. interface
  23. uses
  24. strings,cutils,cclasses,aasmbase,cpuinfo,cginfo;
  25. {*****************************************************************************
  26. Assembler Opcodes
  27. *****************************************************************************}
  28. type
  29. TAsmOp=(A_None,
  30. { normal opcodes }
  31. a_add, a_add_, a_addo, a_addo_, a_addc, a_addc_, a_addco, a_addco_,
  32. a_adde, a_adde_, a_addeo, a_addeo_, a_addi, a_addic, a_addic_, a_addis,
  33. a_addme, a_addme_, a_addmeo, a_addmeo_, a_addze, a_addze_, a_addzeo,
  34. a_addzeo_, a_and, a_and_, a_andc, a_andc_, a_andi_, a_andis_, a_b,
  35. a_ba, a_bl, a_bla, a_bc, a_bca, a_bcl, a_bcla, a_bcctr, a_bcctrl, a_bclr,
  36. a_bclrl, a_cmp, a_cmpi, a_cmpl, a_cmpli, a_cntlzw, a_cntlzw_, a_crand,
  37. a_crandc, a_creqv, a_crnand, a_crnor, a_cror, a_crorc, a_crxor, a_dcba,
  38. a_dcbf, a_dcbi, a_dcbst, a_dcbt, a_divw, a_divw_, a_divwo, a_divwo_,
  39. a_divwu, a_divwu_, a_divwuo, a_divwuo_, a_eciwx, a_ecowx, a_eieio, a_eqv,
  40. a_eqv_, a_extsb, a_extsb_, a_extsh, a_extsh_, a_fabs, a_fabs_, a_fadd,
  41. a_fadd_, a_fadds, a_fadds_, a_fcmpo, a_fcmpu, a_fctiw, a_fctw_, a_fctwz,
  42. a_fctwz_, a_fdiv, a_fdiv_, a_fdivs, a_fdivs_, a_fmadd, a_fmadd_, a_fmadds,
  43. a_fmadds_, a_fmr, a_fmsub, a_fmsub_, a_fmsubs, a_fmsubs_, a_fmul, a_fmul_,
  44. a_fmuls, a_fmuls_, a_fnabs, a_fnabs_, a_fneg, a_fneg_, a_fnmadd,
  45. a_fnmadd_, a_fnmadds, a_fnmadds_, a_fnmsub, a_fnmsub_, a_fnmsubs,
  46. a_fnmsubs_, a_fres, a_fres_, a_frsp, a_frsp_, a_frsqrte, a_frsqrte_,
  47. a_fsel, a_fsel_, a_fsqrt, a_fsqrt_, a_fsqrts, a_fsqrts_, a_fsub, a_fsub_,
  48. a_fsubs, a_fsubs_, a_icbi, a_isync, a_lbz, a_lbzu, a_lbzux, a_lbzx,
  49. a_lfd, a_lfdu, a_lfdux, a_lfdx, a_lfs, a_lfsu, a_lfsux, a_lfsx, a_lha,
  50. a_lhau, a_lhaux, a_lhax, a_hbrx, a_lhz, a_lhzu, a_lhzux, a_lhzx, a_lmw,
  51. a_lswi, a_lswx, a_lwarx, a_lwbrx, a_lwz, a_lwzu, a_lwzux, a_lwzx, a_mcrf,
  52. a_mcrfs, a_mcrxr, a_lcrxe, a_mfcr, a_mffs, a_maffs_, a_mfmsr, a_mfspr, a_mfsr,
  53. a_mfsrin, a_mftb, a_mtfcrf, a_a_mtfd0, a_mtfsb1, a_mtfsf, a_mtfsf_,
  54. a_mtfsfi, a_mtfsfi_, a_mtmsr, a_mtspr, a_mtsr, a_mtsrin, a_mulhw,
  55. a_mulhw_, a_mulhwu, a_mulhwu_, a_mulli, a_mullw, a_mullw_, a_mullwo,
  56. a_mullwo_, a_nand, a_nand_, a_neg, a_neg_, a_nego, a_nego_, a_nor, a_nor_,
  57. a_or, a_or_, a_orc, a_orc_, a_ori, a_oris, a_rfi, a_rlwimi, a_rlwimi_,
  58. a_rlwinm, a_rlwinm_, a_rlwnm, a_sc, a_slw, a_slw_, a_sraw, a_sraw_,
  59. a_srawi, a_srawi_,a_srw, a_srw_, a_stb, a_stbu, a_stbux, a_stbx, a_stfd,
  60. a_stfdu, a_stfdux, a_stfdx, a_stfiwx, a_stfs, a_stfsu, a_stfsux, a_stfsx,
  61. a_sth, a_sthbrx, a_sthu, a_sthux, a_sthx, a_stmw, a_stswi, a_stswx, a_stw,
  62. a_stwbrx, a_stwx_, a_stwu, a_stwux, a_stwx, a_subf, a_subf_, a_subfo,
  63. a_subfo_, a_subfc, a_subfc_, a_subfco, a_subfco_, a_subfe, a_subfe_,
  64. a_subfeo, a_subfeo_, a_subfic, a_subfme, a_subfme_, a_subfmeo, a_subfmeo_,
  65. a_subfze, a_subfze_, a_subfzeo, a_subfzeo_, a_sync, a_tlbia, a_tlbie,
  66. a_tlbsync, a_tw, a_twi, a_xor, a_xor_, a_xori, a_xoris,
  67. { simplified mnemonics }
  68. a_subi, a_subis, a_subic, a_subic_, a_sub, a_sub_, a_subo, a_subo_,
  69. a_subc, a_subc_, a_subco, a_subco_, a_cmpwi, a_cmpw, a_cmplwi, a_cmplw,
  70. a_extlwi, a_extlwi_, a_extrwi, a_extrwi_, a_inslwi, a_inslwi_, a_insrwi,
  71. a_insrwi_, a_rotlwi, a_rotlwi_, a_rotlw, a_rotlw_, a_slwi, a_slwi_,
  72. a_srwi, a_srwi_, a_clrlwi, a_clrlwi_, a_clrrwi, a_clrrwi_, a_clrslwi,
  73. a_clrslwi_, a_blr, a_bctr, a_blrl, a_bctrl, a_crset, a_crclr, a_crmove,
  74. a_crnot, a_mt {move to special prupose reg}, a_mf {move from special purpose reg},
  75. a_nop, a_li, a_lis, a_la, a_mr, a_mr_, a_not, a_mtcr);
  76. {# This should define the array of instructions as string }
  77. op2strtable=array[tasmop] of string[8];
  78. Const
  79. {# First value of opcode enumeration }
  80. firstop = low(tasmop);
  81. {# Last value of opcode enumeration }
  82. lastop = high(tasmop);
  83. {*****************************************************************************
  84. Registers
  85. *****************************************************************************}
  86. type
  87. tregister = (R_NO,
  88. R_0,R_1,R_2,R_3,R_4,R_5,R_6,R_7,R_8,R_9,R_10,R_11,R_12,R_13,R_14,R_15,R_16,
  89. R_17,R_18,R_19,R_20,R_21,R_22,R_23,R_24,R_25,R_26,R_27,R_28,R_29,R_30,R_31,
  90. R_F0,R_F1,R_F2,R_F3,R_F4,R_F5,R_F6,R_F7,R_F8,R_F9,R_F10,R_F11,R_F12,
  91. R_F13,R_F14,R_F15,R_F16,R_F17, R_F18,R_F19,R_F20,R_F21,R_F22, R_F23,R_F24,
  92. R_F25,R_F26,R_F27,R_F28,R_F29,R_F30,R_F31,
  93. R_M0,R_M1,R_M2,R_M3,R_M4,R_M5,R_M6,R_M7,R_M8,R_M9,R_M10,R_M11,R_M12,
  94. R_M13,R_M14,R_M15,R_M16,R_M17,R_M18,R_M19,R_M20,R_M21,R_M22, R_M23,R_M24,
  95. R_M25,R_M26,R_M27,R_M28,R_M29,R_M30,R_M31,
  96. R_CR,R_CR0,R_CR1,R_CR2,R_CR3,R_CR4,R_CR5,R_CR6,R_CR7,
  97. R_XER,R_LR,R_CTR,R_FPSCR
  98. );
  99. {# Set type definition for registers }
  100. tregisterset = set of tregister;
  101. { A type to store register locations for 64 Bit values. }
  102. tregister64 = packed record
  103. reglo,reghi : tregister;
  104. end;
  105. { alias for compact code }
  106. treg64 = tregister64;
  107. {# Type definition for the array of string of register nnames }
  108. reg2strtable = array[tregister] of string[5];
  109. Const
  110. {# First register in the tregister enumeration }
  111. firstreg = low(tregister);
  112. {# Last register in the tregister enumeration }
  113. lastreg = high(tregister);
  114. R_SPR1 = R_XER;
  115. R_SPR8 = R_LR;
  116. R_SPR9 = R_CTR;
  117. R_TOC = R_2;
  118. { CR0 = 0;
  119. CR1 = 4;
  120. CR2 = 8;
  121. CR3 = 12;
  122. CR4 = 16;
  123. CR5 = 20;
  124. CR6 = 24;
  125. CR7 = 28;
  126. LT = 0;
  127. GT = 1;
  128. EQ = 2;
  129. SO = 3;
  130. FX = 4;
  131. FEX = 5;
  132. VX = 6;
  133. OX = 7;}
  134. mot_reg2str : reg2strtable = ('',
  135. 'r0','r1','r2','r3','r4','r5','r6','r7','r8','r9','r10','r11','r12','r13',
  136. 'r14','r15','r16','r17','r18','r19','r20','r21','r22','r23','r24','r25',
  137. 'r26','r27','r28','r29','r30','r31',
  138. 'F0','F1','F2','F3','F4','F5','F6','F7', 'F8','F9','F10','F11','F12',
  139. 'F13','F14','F15','F16','F17', 'F18','F19','F20','F21','F22', 'F23','F24',
  140. 'F25','F26','F27','F28','F29','F30','F31',
  141. 'M0','M1','M2','M3','M4','M5','M6','M7','M8','M9','M10','M11','M12',
  142. 'M13','M14','M15','M16','M17','M18','M19','M20','M21','M22', 'M23','M24',
  143. 'M25','M26','M27','M28','M29','M30','M31',
  144. 'CR','CR0','CR1','CR2','CR3','CR4','CR5','CR6','CR7',
  145. 'XER','LR','CTR','FPSCR'
  146. );
  147. std_reg2str : reg2strtable = ('',
  148. 'r0','r1','r2','r3','r4','r5','r6','r7','r8','r9','r10','r11','r12','r13',
  149. 'r14','r15','r16','r17','r18','r19','r20','r21','r22','r23','r24','r25',
  150. 'r26','r27','r28','r29','r30','r31',
  151. 'F0','F1','F2','F3','F4','F5','F6','F7', 'F8','F9','F10','F11','F12',
  152. 'F13','F14','F15','F16','F17', 'F18','F19','F20','F21','F22', 'F23','F24',
  153. 'F25','F26','F27','F28','F29','F30','F31',
  154. 'M0','M1','M2','M3','M4','M5','M6','M7','M8','M9','M10','M11','M12',
  155. 'M13','M14','M15','M16','M17','M18','M19','M20','M21','M22', 'M23','M24',
  156. 'M25','M26','M27','M28','M29','M30','M31',
  157. 'CR','CR0','CR1','CR2','CR3','CR4','CR5','CR6','CR7',
  158. 'XER','LR','CTR','FPSCR'
  159. );
  160. {*****************************************************************************
  161. Conditions
  162. *****************************************************************************}
  163. type
  164. TAsmCondFlag = (C_None { unconditional jumps },
  165. { conditions when not using ctr decrement etc }
  166. C_LT,C_LE,C_EQ,C_GE,C_GT,C_NL,C_NE,C_NG,C_SO,C_NS,C_UN,C_NU,
  167. { conditions when using ctr decrement etc }
  168. C_T,C_F,C_DNZ,C_DNZT,C_DNZF,C_DZ,C_DZT,C_DZF);
  169. const
  170. { these are in the XER, but when moved to CR_x they correspond with the }
  171. { bits below (still needs to be verified!!!) }
  172. C_OV = C_EQ;
  173. C_CA = C_GT;
  174. type
  175. TAsmCond = packed record
  176. case simple: boolean of
  177. false: (BO, BI: byte);
  178. true: (
  179. cond: TAsmCondFlag;
  180. case byte of
  181. 0: ();
  182. { specifies in which part of the cr the bit has to be }
  183. { tested for blt,bgt,beq,..,bnu }
  184. 1: (cr: R_CR0..R_CR7);
  185. { specifies the bit to test for bt,bf,bdz,..,bdzf }
  186. 2: (crbit: byte)
  187. );
  188. end;
  189. const
  190. AsmCondFlag2BO: Array[C_T..C_DZF] of Byte =
  191. (12,4,16,8,0,18,10,2);
  192. AsmCondFlag2BI: Array[C_LT..C_NU] of Byte =
  193. (0,1,2,0,1,0,2,1,3,3,3,3);
  194. AsmCondFlagTF: Array[TAsmCondFlag] of Boolean =
  195. (false,true,false,true,false,true,false,false,false,true,false,true,false,
  196. true,false,false,true,false,false,true,false);
  197. AsmCondFlag2Str: Array[TAsmCondFlag] of string[4] = ({cf_none}'',
  198. { conditions when not using ctr decrement etc}
  199. 'lt','le','eq','ge','gt','nl','ne','ng','so','ns','un','nu',
  200. 't','f','dnz','dzt','dnzf','dz','dzt','dzf');
  201. const
  202. CondAsmOps=3;
  203. CondAsmOp:array[0..CondAsmOps-1] of TasmOp=(
  204. A_BC, A_TW, A_TWI
  205. );
  206. {*****************************************************************************
  207. Flags
  208. *****************************************************************************}
  209. type
  210. TResFlagsEnum = (F_EQ,F_NE,F_LT,F_LE,F_GT,F_GE,F_SO,F_FX,F_FEX,F_VX,F_OX);
  211. TResFlags = record
  212. cr: R_CR0..R_CR7;
  213. flag: TResFlagsEnum;
  214. end;
  215. (*
  216. const
  217. { arrays for boolean location conversions }
  218. flag_2_cond : array[TResFlags] of TAsmCond =
  219. (C_E,C_NE,C_LT,C_LE,C_GT,C_GE,???????????????);
  220. *)
  221. {*****************************************************************************
  222. Reference
  223. *****************************************************************************}
  224. type
  225. trefoptions=(ref_none,ref_parafixup,ref_localfixup,ref_selffixup);
  226. { since we have only 16 offsets, we need to be able to specify the high }
  227. { and low 16 bits of the address of a symbol }
  228. trefsymaddr = (refs_full,refs_ha,refs_l);
  229. { reference record }
  230. preference = ^treference;
  231. treference = packed record
  232. base,
  233. index : tregister;
  234. offset : longint;
  235. symbol : tasmsymbol;
  236. symaddr : trefsymaddr;
  237. offsetfixup : longint;
  238. options : trefoptions;
  239. alignment : byte;
  240. end;
  241. { reference record }
  242. pparareference = ^tparareference;
  243. tparareference = packed record
  244. index : tregister;
  245. offset : aword;
  246. end;
  247. const
  248. symaddr2str: array[trefsymaddr] of string[3] = ('','@ha','@l');
  249. {*****************************************************************************
  250. Operand
  251. *****************************************************************************}
  252. type
  253. toptype=(top_none,top_reg,top_ref,top_const,top_symbol,top_bool);
  254. toper=record
  255. ot : longint;
  256. case typ : toptype of
  257. top_none : ();
  258. top_reg : (reg:tregister);
  259. top_ref : (ref:^treference);
  260. top_const : (val:aword);
  261. top_symbol : (sym:tasmsymbol;symofs:longint);
  262. top_bool : (b: boolean);
  263. end;
  264. {*****************************************************************************
  265. Operand Sizes
  266. *****************************************************************************}
  267. {*****************************************************************************
  268. Generic Location
  269. *****************************************************************************}
  270. type
  271. TLoc=(
  272. { added for tracking problems}
  273. LOC_INVALID,
  274. { ordinal constant }
  275. LOC_CONSTANT,
  276. { in a processor register }
  277. LOC_REGISTER,
  278. { Constant register which shouldn't be modified }
  279. LOC_CREGISTER,
  280. { FPU register}
  281. LOC_FPUREGISTER,
  282. { Constant FPU register which shouldn't be modified }
  283. LOC_CFPUREGISTER,
  284. { multimedia register }
  285. LOC_MMREGISTER,
  286. { Constant multimedia reg which shouldn't be modified }
  287. LOC_CMMREGISTER,
  288. { in memory }
  289. LOC_REFERENCE,
  290. { in memory (constant) }
  291. LOC_CREFERENCE,
  292. { boolean results only, jump to false or true label }
  293. LOC_JUMP,
  294. { boolean results only, flags are set }
  295. LOC_FLAGS
  296. );
  297. { tparamlocation describes where a parameter for a procedure is stored.
  298. References are given from the caller's point of view. The usual
  299. TLocation isn't used, because contains a lot of unnessary fields.
  300. }
  301. tparalocation = packed record
  302. { The location type where the parameter is passed, usually
  303. LOC_REFERENCE,LOC_REGISTER or LOC_FPUREGISTER
  304. }
  305. loc : TLoc;
  306. { The stack pointer must be decreased by this value before
  307. the parameter is copied to the given destination.
  308. This allows to "encode" pushes with tparalocation.
  309. On the PowerPC, this field is unsed but it is there
  310. because several generic code accesses it.
  311. }
  312. sp_fixup : longint;
  313. case TLoc of
  314. LOC_REFERENCE : (reference : tparareference);
  315. LOC_FPUREGISTER, LOC_CFPUREGISTER, LOC_MMREGISTER, LOC_CMMREGISTER,
  316. LOC_REGISTER,LOC_CREGISTER : (
  317. case longint of
  318. 1 : (register,registerhigh : tregister);
  319. { overlay a registerlow }
  320. 2 : (registerlow : tregister);
  321. { overlay a 64 Bit register type }
  322. 3 : (reg64 : tregister64);
  323. 4 : (register64 : tregister64);
  324. );
  325. end;
  326. tlocation = packed record
  327. size : TCGSize;
  328. loc : tloc;
  329. case tloc of
  330. LOC_CREFERENCE,LOC_REFERENCE : (reference : treference);
  331. LOC_CONSTANT : (
  332. case longint of
  333. 1 : (value : AWord);
  334. 2 : (valuehigh, valuelow:AWord);
  335. { overlay a complete 64 Bit value }
  336. 3 : (valueqword : qword);
  337. );
  338. LOC_FPUREGISTER, LOC_CFPUREGISTER, LOC_MMREGISTER, LOC_CMMREGISTER,
  339. LOC_REGISTER,LOC_CREGISTER : (
  340. case longint of
  341. 1 : (registerlow,registerhigh : tregister);
  342. 2 : (register : tregister);
  343. { overlay a 64 Bit register type }
  344. 3 : (reg64 : tregister64);
  345. 4 : (register64 : tregister64);
  346. );
  347. LOC_FLAGS : (resflags : tresflags);
  348. end;
  349. {*****************************************************************************
  350. Constants
  351. *****************************************************************************}
  352. const
  353. max_operands = 5;
  354. lvaluelocations = [LOC_REFERENCE, LOC_CREGISTER, LOC_CFPUREGISTER,
  355. LOC_CMMREGISTER];
  356. {# Constant defining possibly all registers which might require saving }
  357. {$warning FIX ME !!!!!!!!! }
  358. ALL_REGISTERS = [R_0..R_FPSCR];
  359. general_registers = [R_0..R_31];
  360. {# low and high of the available maximum width integer general purpose }
  361. { registers }
  362. LoGPReg = R_0;
  363. HiGPReg = R_31;
  364. {# low and high of every possible width general purpose register (same as }
  365. { above on most architctures apart from the 80x86) }
  366. LoReg = R_0;
  367. HiReg = R_31;
  368. {# Table of registers which can be allocated by the code generator
  369. internally, when generating the code.
  370. }
  371. { legend: }
  372. { xxxregs = set of all possibly used registers of that type in the code }
  373. { generator }
  374. { usableregsxxx = set of all 32bit components of registers that can be }
  375. { possible allocated to a regvar or using getregisterxxx (this }
  376. { excludes registers which can be only used for parameter }
  377. { passing on ABI's that define this) }
  378. { c_countusableregsxxx = amount of registers in the usableregsxxx set }
  379. maxintregs = 18;
  380. intregs = [R_0..R_31];
  381. usableregsint = [R_13..R_27];
  382. c_countusableregsint = 18;
  383. maxfpuregs = 31-14+1;
  384. fpuregs = [R_F0..R_F31];
  385. usableregsfpu = [R_F14..R_F31];
  386. c_countusableregsfpu = 31-14+1;
  387. mmregs = [R_M0..R_M31];
  388. usableregsmm = [R_M14..R_M31];
  389. c_countusableregsmm = 31-14+1;
  390. firstsaveintreg = R_13;
  391. lastsaveintreg = R_27;
  392. firstsavefpureg = R_F14;
  393. lastsavefpureg = R_F31;
  394. { no altivec support yet. Need to override tcgobj.a_loadmm_* first in tcgppc }
  395. firstsavemmreg = R_NO;
  396. lastsavemmreg = R_NO;
  397. maxvarregs = 18;
  398. varregs : Array [1..maxvarregs] of Tregister =
  399. (R_13,R_14,R_15,R_16,R_17,R_18,R_19,R_20,R_21,R_22,R_23,R_24,R_25,
  400. R_26,R_27,R_28,R_29,R_30);
  401. maxfpuvarregs = 31-14+1;
  402. fpuvarregs : Array [1..maxfpuvarregs] of Tregister =
  403. (R_F14,R_F15,R_F16,R_F17,R_F18,R_F19,R_F20,R_F21,R_F22,R_F23,
  404. R_F24,R_F25,R_F26,R_F27,R_F28,R_F29,R_F30,R_F31);
  405. max_param_regs_int = 8;
  406. param_regs_int: Array[1..max_param_regs_int] of tregister =
  407. (R_3,R_4,R_5,R_6,R_7,R_8,R_9,R_10);
  408. max_param_regs_fpu = 13;
  409. param_regs_fpu: Array[1..max_param_regs_fpu] of tregister =
  410. (R_F1,R_F2,R_F3,R_F4,R_F5,R_F6,R_F7,R_F8,R_F9,R_F10,R_F11,R_F12,R_F13);
  411. max_param_regs_mm = 13;
  412. param_regs_mm: Array[1..max_param_regs_mm] of tregister =
  413. (R_M1,R_M2,R_M3,R_M4,R_M5,R_M6,R_M7,R_M8,R_M9,R_M10,R_M11,R_M12,R_M13);
  414. {# Registers which are defined as scratch and no need to save across
  415. routine calls or in assembler blocks.
  416. }
  417. max_scratch_regs = 3;
  418. scratch_regs: Array[1..max_scratch_regs] of TRegister = (R_28,R_29,R_30);
  419. {*****************************************************************************
  420. Default generic sizes
  421. *****************************************************************************}
  422. {# Defines the default address size for a processor, }
  423. OS_ADDR = OS_32;
  424. {# the natural int size for a processor, }
  425. OS_INT = OS_32;
  426. {# the maximum float size for a processor, }
  427. OS_FLOAT = OS_F64;
  428. {# the size of a vector register for a processor }
  429. OS_VECTOR = OS_M128;
  430. {*****************************************************************************
  431. GDB Information
  432. *****************************************************************************}
  433. {# Register indexes for stabs information, when some
  434. parameters or variables are stored in registers.
  435. Taken from rs6000.h (DBX_REGISTER_NUMBER)
  436. from GCC 3.x source code. PowerPC has 1:1 mapping
  437. according to the order of the registers defined
  438. in GCC
  439. }
  440. stab_regindex : array[tregister] of shortint =
  441. (
  442. { R_NO }
  443. -1,
  444. { R0..R7 }
  445. 0,1,2,3,4,5,6,7,
  446. { R8..R15 }
  447. 8,9,10,11,12,13,14,15,
  448. { R16..R23 }
  449. 16,17,18,19,20,21,22,23,
  450. { R24..R32 }
  451. 24,25,26,27,28,29,30,31,
  452. { F0..F7 }
  453. 32,33,34,35,36,37,38,39,
  454. { F8..F15 }
  455. 40,41,42,43,44,45,46,47,
  456. { F16..F23 }
  457. 48,49,50,51,52,53,54,55,
  458. { F24..F31 }
  459. 56,57,58,59,60,61,62,63,
  460. { M0..M7 Multimedia registers are not supported by GCC }
  461. -1,-1,-1,-1,-1,-1,-1,-1,
  462. { M8..M15 }
  463. -1,-1,-1,-1,-1,-1,-1,-1,
  464. { M16..M23 }
  465. -1,-1,-1,-1,-1,-1,-1,-1,
  466. { M24..M31 }
  467. -1,-1,-1,-1,-1,-1,-1,-1,
  468. { CR }
  469. -1,
  470. { CR0..CR7 }
  471. 68,69,70,71,72,73,74,75,
  472. { XER }
  473. 76,
  474. { LR }
  475. 65,
  476. { CTR }
  477. 66,
  478. { FPSCR }
  479. -1
  480. );
  481. {*****************************************************************************
  482. Generic Register names
  483. *****************************************************************************}
  484. {# Stack pointer register }
  485. stack_pointer_reg = R_1;
  486. {# Frame pointer register }
  487. frame_pointer_reg = stack_pointer_reg;
  488. {# Self pointer register : contains the instance address of an
  489. object or class. }
  490. self_pointer_reg = R_9;
  491. {# Register for addressing absolute data in a position independant way,
  492. such as in PIC code. The exact meaning is ABI specific. For
  493. further information look at GCC source : PIC_OFFSET_TABLE_REGNUM
  494. Taken from GCC rs6000.h
  495. }
  496. {$warning As indicated in rs6000.h, but can't find it anywhere else!}
  497. pic_offset_reg = R_30;
  498. {# Results are returned in this register (32-bit values) }
  499. accumulator = R_3;
  500. {# Hi-Results are returned in this register (64-bit value high register) }
  501. accumulatorhigh = R_4;
  502. { WARNING: don't change to R_ST0!! See comments above implementation of }
  503. { a_loadfpu* methods in rgcpu (JM) }
  504. fpu_result_reg = R_F1;
  505. mmresultreg = R_M0;
  506. {*****************************************************************************
  507. GCC /ABI linking information
  508. *****************************************************************************}
  509. {# Registers which must be saved when calling a routine declared as
  510. cppdecl, cdecl, stdcall, safecall, palmossyscall. The registers
  511. saved should be the ones as defined in the target ABI and / or GCC.
  512. This value can be deduced from CALLED_USED_REGISTERS array in the
  513. GCC source.
  514. }
  515. std_saved_registers = [R_13..R_29];
  516. {# Required parameter alignment when calling a routine declared as
  517. stdcall and cdecl. The alignment value should be the one defined
  518. by GCC or the target ABI.
  519. The value of this constant is equal to the constant
  520. PARM_BOUNDARY / BITS_PER_UNIT in the GCC source.
  521. }
  522. std_param_align = 4; { for 32-bit version only }
  523. {*****************************************************************************
  524. CPU Dependent Constants
  525. *****************************************************************************}
  526. LinkageAreaSize = 24;
  527. { offset in the linkage area for the saved stack pointer }
  528. LA_SP = 0;
  529. { offset in the linkage area for the saved conditional register}
  530. LA_CR = 4;
  531. { offset in the linkage area for the saved link register}
  532. LA_LR = 8;
  533. { offset in the linkage area for the saved RTOC register}
  534. LA_RTOC = 20;
  535. {*****************************************************************************
  536. Helpers
  537. *****************************************************************************}
  538. function is_calljmp(o:tasmop):boolean;
  539. procedure inverse_flags(var r : TResFlags);
  540. procedure inverse_cond(const c: TAsmCond;var r : TAsmCond);
  541. function flags_to_cond(const f: TResFlags) : TAsmCond;
  542. procedure create_cond_imm(BO,BI:byte;var r : TAsmCond);
  543. procedure create_cond_norm(cond: TAsmCondFlag; cr: byte;var r : TasmCond);
  544. implementation
  545. uses
  546. verbose;
  547. {*****************************************************************************
  548. Helpers
  549. *****************************************************************************}
  550. function is_calljmp(o:tasmop):boolean;
  551. begin
  552. is_calljmp:=false;
  553. case o of
  554. A_B,A_BA,A_BL,A_BLA,A_BC,A_BCA,A_BCL,A_BCLA,A_BCCTR,A_BCCTRL,A_BCLR,
  555. A_BCLRL,A_TW,A_TWI: is_calljmp:=true;
  556. end;
  557. end;
  558. procedure inverse_flags(var r: TResFlags);
  559. const
  560. inv_flags: array[F_EQ..F_GE] of TResFlagsEnum =
  561. (F_NE,F_EQ,F_GE,F_GE,F_LE,F_LT);
  562. begin
  563. r.flag := inv_flags[r.flag];
  564. end;
  565. procedure inverse_cond(const c: TAsmCond;var r : TAsmCond);
  566. const
  567. inv_condflags:array[TAsmCondFlag] of TAsmCondFlag=(C_None,
  568. C_GE,C_GT,C_NE,C_LT,C_LE,C_LT,C_EQ,C_GT,C_NS,C_SO,C_NU,C_UN,
  569. C_F,C_T,C_DNZ,C_DNZF,C_DNZT,C_DZ,C_DZF,C_DZT);
  570. begin
  571. r := c;
  572. r.cond := inv_condflags[c.cond];
  573. end;
  574. function flags_to_cond(const f: TResFlags) : TAsmCond;
  575. const
  576. flag_2_cond: array[F_EQ..F_SO] of TAsmCondFlag =
  577. (C_EQ,C_NE,C_LT,C_LE,C_GT,C_GE,C_SO);
  578. begin
  579. if f.flag > high(flag_2_cond) then
  580. internalerror(200112301);
  581. result.simple := true;
  582. result.cr := f.cr;
  583. result.cond := flag_2_cond[f.flag];
  584. end;
  585. procedure create_cond_imm(BO,BI:byte;var r : TAsmCond);
  586. begin
  587. r.simple := false;
  588. r.bo := bo;
  589. r.bi := bi;
  590. end;
  591. procedure create_cond_norm(cond: TAsmCondFlag; cr: byte;var r : TasmCond);
  592. begin
  593. r.simple := true;
  594. r.cond := cond;
  595. case cond of
  596. C_NONE:;
  597. C_T..C_DZF: r.crbit := cr
  598. else r.cr := tregister(ord(R_CR0)+cr);
  599. end;
  600. end;
  601. end.
  602. {
  603. $Log$
  604. Revision 1.26 2002-08-12 15:08:44 carl
  605. + stab register indexes for powerpc (moved from gdb to cpubase)
  606. + tprocessor enumeration moved to cpuinfo
  607. + linker in target_info is now a class
  608. * many many updates for m68k (will soon start to compile)
  609. - removed some ifdef or correct them for correct cpu
  610. Revision 1.25 2002/08/10 17:15:06 jonas
  611. * endianess fix
  612. Revision 1.24 2002/08/06 20:55:24 florian
  613. * first part of ppc calling conventions fix
  614. Revision 1.23 2002/08/04 12:57:56 jonas
  615. * more misc. fixes, mostly constant-related
  616. Revision 1.22 2002/07/27 19:57:18 jonas
  617. * some typo corrections in the instruction tables
  618. * renamed the m* registers to v*
  619. Revision 1.21 2002/07/26 12:30:51 jonas
  620. * fixed typo in instruction table (_subco_ -> a_subco)
  621. Revision 1.20 2002/07/25 18:04:10 carl
  622. + FPURESULTREG -> FPU_RESULT_REG
  623. Revision 1.19 2002/07/13 19:38:44 florian
  624. * some more generic calling stuff fixed
  625. Revision 1.18 2002/07/11 14:41:34 florian
  626. * start of the new generic parameter handling
  627. Revision 1.17 2002/07/11 07:35:36 jonas
  628. * some available registers fixes
  629. Revision 1.16 2002/07/09 19:45:01 jonas
  630. * unarynminus and shlshr node fixed for 32bit and smaller ordinals
  631. * small fixes in the assembler writer
  632. * changed scratch registers, because they were used by the linker (r11
  633. and r12) and by the abi under linux (r31)
  634. Revision 1.15 2002/07/07 09:44:31 florian
  635. * powerpc target fixed, very simple units can be compiled
  636. Revision 1.14 2002/05/18 13:34:26 peter
  637. * readded missing revisions
  638. Revision 1.12 2002/05/14 19:35:01 peter
  639. * removed old logs and updated copyright year
  640. Revision 1.11 2002/05/14 17:28:10 peter
  641. * synchronized cpubase between powerpc and i386
  642. * moved more tables from cpubase to cpuasm
  643. * tai_align_abstract moved to tainst, cpuasm must define
  644. the tai_align class now, which may be empty
  645. Revision 1.10 2002/05/13 19:52:46 peter
  646. * a ppcppc can be build again
  647. Revision 1.9 2002/04/21 15:48:39 carl
  648. * some small updates according to i386 version
  649. Revision 1.8 2002/04/20 21:41:51 carl
  650. * renamed some constants
  651. Revision 1.7 2002/04/06 18:13:02 jonas
  652. * several powerpc-related additions and fixes
  653. }