cgcpu.pas 69 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065
  1. {
  2. Copyright (c) 1998-2012 by Florian Klaempfl and David Zhang
  3. This unit implements the code generator for MIPS
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype, parabase,
  22. cgbase, cgutils, cgobj, cg64f32, cpupara,
  23. aasmbase, aasmtai, aasmcpu, aasmdata,
  24. cpubase, cpuinfo,
  25. node, symconst, SymType, symdef,
  26. rgcpu;
  27. type
  28. TCGMIPS = class(tcg)
  29. public
  30. procedure init_register_allocators; override;
  31. procedure done_register_allocators; override;
  32. function getfpuregister(list: tasmlist; size: Tcgsize): Tregister; override;
  33. /// { needed by cg64 }
  34. procedure make_simple_ref(list: tasmlist; var ref: treference);
  35. procedure make_simple_ref_fpu(list: tasmlist; var ref: treference);
  36. procedure handle_load_store(list: tasmlist; isstore: boolean; op: tasmop; reg: tregister; ref: treference);
  37. procedure handle_load_store_fpu(list: tasmlist; isstore: boolean; op: tasmop; reg: tregister; ref: treference);
  38. procedure handle_reg_const_reg(list: tasmlist; op: Tasmop; src: tregister; a: tcgint; dst: tregister);
  39. procedure maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  40. { parameter }
  41. procedure a_load_const_cgpara(list: tasmlist; size: tcgsize; a: tcgint; const paraloc: TCGPara); override;
  42. procedure a_load_ref_cgpara(list: tasmlist; sz: tcgsize; const r: TReference; const paraloc: TCGPara); override;
  43. procedure a_loadaddr_ref_cgpara(list: tasmlist; const r: TReference; const paraloc: TCGPara); override;
  44. procedure a_loadfpu_reg_cgpara(list: tasmlist; size: tcgsize; const r: tregister; const paraloc: TCGPara); override;
  45. procedure a_loadfpu_ref_cgpara(list: tasmlist; size: tcgsize; const ref: treference; const paraloc: TCGPara); override;
  46. procedure a_call_name(list: tasmlist; const s: string; weak : boolean); override;
  47. procedure a_call_reg(list: tasmlist; Reg: TRegister); override;
  48. { General purpose instructions }
  49. procedure a_op_const_reg(list: tasmlist; Op: TOpCG; size: tcgsize; a: tcgint; reg: TRegister); override;
  50. procedure a_op_reg_reg(list: tasmlist; Op: TOpCG; size: TCGSize; src, dst: TRegister); override;
  51. procedure a_op_const_reg_reg(list: tasmlist; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister); override;
  52. procedure a_op_reg_reg_reg(list: tasmlist; op: TOpCg; size: tcgsize; src1, src2, dst: tregister); override;
  53. procedure a_op_const_reg_reg_checkoverflow(list: tasmlist; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister; setflags: boolean; var ovloc: tlocation); override;
  54. procedure a_op_reg_reg_reg_checkoverflow(list: tasmlist; op: TOpCg; size: tcgsize; src1, src2, dst: tregister; setflags: boolean; var ovloc: tlocation); override;
  55. { move instructions }
  56. procedure a_load_const_reg(list: tasmlist; size: tcgsize; a: tcgint; reg: tregister); override;
  57. procedure a_load_const_ref(list: tasmlist; size: tcgsize; a: tcgint; const ref: TReference); override;
  58. procedure a_load_reg_ref(list: tasmlist; FromSize, ToSize: TCgSize; reg: TRegister; const ref: TReference); override;
  59. procedure a_load_ref_reg(list: tasmlist; FromSize, ToSize: TCgSize; const ref: TReference; reg: tregister); override;
  60. procedure a_load_reg_reg(list: tasmlist; FromSize, ToSize: TCgSize; reg1, reg2: tregister); override;
  61. procedure a_loadaddr_ref_reg(list: tasmlist; const ref: TReference; r: tregister); override;
  62. { fpu move instructions }
  63. procedure a_loadfpu_reg_reg(list: tasmlist; fromsize, tosize: tcgsize; reg1, reg2: tregister); override;
  64. procedure a_loadfpu_ref_reg(list: tasmlist; fromsize, tosize: tcgsize; const ref: TReference; reg: tregister); override;
  65. procedure a_loadfpu_reg_ref(list: tasmlist; fromsize, tosize: tcgsize; reg: tregister; const ref: TReference); override;
  66. { comparison operations }
  67. procedure a_cmp_const_reg_label(list: tasmlist; size: tcgsize; cmp_op: topcmp; a: tcgint; reg: tregister; l: tasmlabel); override;
  68. procedure a_cmp_reg_reg_label(list: tasmlist; size: tcgsize; cmp_op: topcmp; reg1, reg2: tregister; l: tasmlabel); override;
  69. procedure a_jmp_always(List: tasmlist; l: TAsmLabel); override;
  70. procedure a_jmp_name(list: tasmlist; const s: string); override;
  71. procedure a_jmp_cond(list: tasmlist; cond: TOpCmp; l: tasmlabel); { override;}
  72. procedure g_overflowCheck(List: tasmlist; const Loc: TLocation; def: TDef); override;
  73. procedure g_overflowCheck_loc(List: tasmlist; const Loc: TLocation; def: TDef; ovloc: tlocation); override;
  74. procedure g_proc_entry(list: tasmlist; localsize: longint; nostackframe: boolean); override;
  75. procedure g_proc_exit(list: tasmlist; parasize: longint; nostackframe: boolean); override;
  76. procedure g_concatcopy(list: tasmlist; const Source, dest: treference; len: tcgint); override;
  77. procedure g_concatcopy_unaligned(list: tasmlist; const Source, dest: treference; len: tcgint); override;
  78. procedure g_concatcopy_move(list: tasmlist; const Source, dest: treference; len: tcgint);
  79. procedure g_intf_wrapper(list: tasmlist; procdef: tprocdef; const labelname: string; ioffset: longint); override;
  80. { Transform unsupported methods into Internal errors }
  81. procedure a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; size: TCGSize; src, dst: TRegister); override;
  82. procedure g_stackpointer_alloc(list : TAsmList;localsize : longint);override;
  83. end;
  84. TCg64MPSel = class(tcg64f32)
  85. public
  86. procedure a_load64_reg_ref(list: tasmlist; reg: tregister64; const ref: treference); override;
  87. procedure a_load64_ref_reg(list: tasmlist; const ref: treference; reg: tregister64); override;
  88. procedure a_load64_ref_cgpara(list: tasmlist; const r: treference; const paraloc: tcgpara); override;
  89. procedure a_op64_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; regsrc, regdst: TRegister64); override;
  90. procedure a_op64_const_reg(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regdst: TRegister64); override;
  91. procedure a_op64_const_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regsrc, regdst: tregister64); override;
  92. procedure a_op64_reg_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; regsrc1, regsrc2, regdst: tregister64); override;
  93. procedure a_op64_const_reg_reg_checkoverflow(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regsrc, regdst: tregister64; setflags: boolean; var ovloc: tlocation); override;
  94. procedure a_op64_reg_reg_reg_checkoverflow(list: tasmlist; op: TOpCG; size: tcgsize; regsrc1, regsrc2, regdst: tregister64; setflags: boolean; var ovloc: tlocation); override;
  95. end;
  96. procedure create_codegen;
  97. const
  98. TOpCmp2AsmCond : array[topcmp] of TAsmCond=(C_NONE,
  99. C_EQ,C_GT,C_LT,C_GE,C_LE,C_NE,C_LEU,C_LTU,C_GEU,C_GTU
  100. );
  101. implementation
  102. uses
  103. globals, verbose, systems, cutils,
  104. paramgr, fmodule,
  105. tgobj,
  106. procinfo, cpupi;
  107. var
  108. cgcpu_calc_stackframe_size: aint;
  109. function f_TOpCG2AsmOp(op: TOpCG; size: tcgsize): TAsmOp;
  110. begin
  111. if size = OS_32 then
  112. case op of
  113. OP_ADD: { simple addition }
  114. f_TOpCG2AsmOp := A_ADDU;
  115. OP_AND: { simple logical and }
  116. f_TOpCG2AsmOp := A_AND;
  117. OP_DIV: { simple unsigned division }
  118. f_TOpCG2AsmOp := A_DIVU;
  119. OP_IDIV: { simple signed division }
  120. f_TOpCG2AsmOp := A_DIV;
  121. OP_IMUL: { simple signed multiply }
  122. f_TOpCG2AsmOp := A_MULT;
  123. OP_MUL: { simple unsigned multiply }
  124. f_TOpCG2AsmOp := A_MULTU;
  125. OP_NEG: { simple negate }
  126. f_TOpCG2AsmOp := A_NEGU;
  127. OP_NOT: { simple logical not }
  128. f_TOpCG2AsmOp := A_NOT;
  129. OP_OR: { simple logical or }
  130. f_TOpCG2AsmOp := A_OR;
  131. OP_SAR: { arithmetic shift-right }
  132. f_TOpCG2AsmOp := A_SRA;
  133. OP_SHL: { logical shift left }
  134. f_TOpCG2AsmOp := A_SLL;
  135. OP_SHR: { logical shift right }
  136. f_TOpCG2AsmOp := A_SRL;
  137. OP_SUB: { simple subtraction }
  138. f_TOpCG2AsmOp := A_SUBU;
  139. OP_XOR: { simple exclusive or }
  140. f_TOpCG2AsmOp := A_XOR;
  141. else
  142. InternalError(2007070401);
  143. end{ case }
  144. else
  145. case op of
  146. OP_ADD: { simple addition }
  147. f_TOpCG2AsmOp := A_ADDU;
  148. OP_AND: { simple logical and }
  149. f_TOpCG2AsmOp := A_AND;
  150. OP_DIV: { simple unsigned division }
  151. f_TOpCG2AsmOp := A_DIVU;
  152. OP_IDIV: { simple signed division }
  153. f_TOpCG2AsmOp := A_DIV;
  154. OP_IMUL: { simple signed multiply }
  155. f_TOpCG2AsmOp := A_MULT;
  156. OP_MUL: { simple unsigned multiply }
  157. f_TOpCG2AsmOp := A_MULTU;
  158. OP_NEG: { simple negate }
  159. f_TOpCG2AsmOp := A_NEGU;
  160. OP_NOT: { simple logical not }
  161. f_TOpCG2AsmOp := A_NOT;
  162. OP_OR: { simple logical or }
  163. f_TOpCG2AsmOp := A_OR;
  164. OP_SAR: { arithmetic shift-right }
  165. f_TOpCG2AsmOp := A_SRA;
  166. OP_SHL: { logical shift left }
  167. f_TOpCG2AsmOp := A_SLL;
  168. OP_SHR: { logical shift right }
  169. f_TOpCG2AsmOp := A_SRL;
  170. OP_SUB: { simple subtraction }
  171. f_TOpCG2AsmOp := A_SUBU;
  172. OP_XOR: { simple exclusive or }
  173. f_TOpCG2AsmOp := A_XOR;
  174. else
  175. InternalError(2007010701);
  176. end;{ case }
  177. end;
  178. function f_TOpCG2AsmOp_ovf(op: TOpCG; size: tcgsize): TAsmOp;
  179. begin
  180. if size = OS_32 then
  181. case op of
  182. OP_ADD: { simple addition }
  183. f_TOpCG2AsmOp_ovf := A_ADD;
  184. OP_AND: { simple logical and }
  185. f_TOpCG2AsmOp_ovf := A_AND;
  186. OP_DIV: { simple unsigned division }
  187. f_TOpCG2AsmOp_ovf := A_DIVU;
  188. OP_IDIV: { simple signed division }
  189. f_TOpCG2AsmOp_ovf := A_DIV;
  190. OP_IMUL: { simple signed multiply }
  191. f_TOpCG2AsmOp_ovf := A_MULO;
  192. OP_MUL: { simple unsigned multiply }
  193. f_TOpCG2AsmOp_ovf := A_MULOU;
  194. OP_NEG: { simple negate }
  195. f_TOpCG2AsmOp_ovf := A_NEG;
  196. OP_NOT: { simple logical not }
  197. f_TOpCG2AsmOp_ovf := A_NOT;
  198. OP_OR: { simple logical or }
  199. f_TOpCG2AsmOp_ovf := A_OR;
  200. OP_SAR: { arithmetic shift-right }
  201. f_TOpCG2AsmOp_ovf := A_SRA;
  202. OP_SHL: { logical shift left }
  203. f_TOpCG2AsmOp_ovf := A_SLL;
  204. OP_SHR: { logical shift right }
  205. f_TOpCG2AsmOp_ovf := A_SRL;
  206. OP_SUB: { simple subtraction }
  207. f_TOpCG2AsmOp_ovf := A_SUB;
  208. OP_XOR: { simple exclusive or }
  209. f_TOpCG2AsmOp_ovf := A_XOR;
  210. else
  211. InternalError(2007070403);
  212. end{ case }
  213. else
  214. case op of
  215. OP_ADD: { simple addition }
  216. f_TOpCG2AsmOp_ovf := A_ADD;
  217. OP_AND: { simple logical and }
  218. f_TOpCG2AsmOp_ovf := A_AND;
  219. OP_DIV: { simple unsigned division }
  220. f_TOpCG2AsmOp_ovf := A_DIVU;
  221. OP_IDIV: { simple signed division }
  222. f_TOpCG2AsmOp_ovf := A_DIV;
  223. OP_IMUL: { simple signed multiply }
  224. f_TOpCG2AsmOp_ovf := A_MULO;
  225. OP_MUL: { simple unsigned multiply }
  226. f_TOpCG2AsmOp_ovf := A_MULOU;
  227. OP_NEG: { simple negate }
  228. f_TOpCG2AsmOp_ovf := A_NEG;
  229. OP_NOT: { simple logical not }
  230. f_TOpCG2AsmOp_ovf := A_NOT;
  231. OP_OR: { simple logical or }
  232. f_TOpCG2AsmOp_ovf := A_OR;
  233. OP_SAR: { arithmetic shift-right }
  234. f_TOpCG2AsmOp_ovf := A_SRA;
  235. OP_SHL: { logical shift left }
  236. f_TOpCG2AsmOp_ovf := A_SLL;
  237. OP_SHR: { logical shift right }
  238. f_TOpCG2AsmOp_ovf := A_SRL;
  239. OP_SUB: { simple subtraction }
  240. f_TOpCG2AsmOp_ovf := A_SUB;
  241. OP_XOR: { simple exclusive or }
  242. f_TOpCG2AsmOp_ovf := A_XOR;
  243. else
  244. InternalError(2007010703);
  245. end;{ case }
  246. end;
  247. function f_TOp64CG2AsmOp(op: TOpCG): TAsmOp;
  248. begin
  249. case op of
  250. OP_ADD: { simple addition }
  251. f_TOp64CG2AsmOp := A_DADDU;
  252. OP_AND: { simple logical and }
  253. f_TOp64CG2AsmOp := A_AND;
  254. OP_DIV: { simple unsigned division }
  255. f_TOp64CG2AsmOp := A_DDIVU;
  256. OP_IDIV: { simple signed division }
  257. f_TOp64CG2AsmOp := A_DDIV;
  258. OP_IMUL: { simple signed multiply }
  259. f_TOp64CG2AsmOp := A_DMULO;
  260. OP_MUL: { simple unsigned multiply }
  261. f_TOp64CG2AsmOp := A_DMULOU;
  262. OP_NEG: { simple negate }
  263. f_TOp64CG2AsmOp := A_DNEGU;
  264. OP_NOT: { simple logical not }
  265. f_TOp64CG2AsmOp := A_NOT;
  266. OP_OR: { simple logical or }
  267. f_TOp64CG2AsmOp := A_OR;
  268. OP_SAR: { arithmetic shift-right }
  269. f_TOp64CG2AsmOp := A_DSRA;
  270. OP_SHL: { logical shift left }
  271. f_TOp64CG2AsmOp := A_DSLL;
  272. OP_SHR: { logical shift right }
  273. f_TOp64CG2AsmOp := A_DSRL;
  274. OP_SUB: { simple subtraction }
  275. f_TOp64CG2AsmOp := A_DSUBU;
  276. OP_XOR: { simple exclusive or }
  277. f_TOp64CG2AsmOp := A_XOR;
  278. else
  279. InternalError(2007010702);
  280. end;{ case }
  281. end;
  282. procedure TCGMIPS.make_simple_ref(list: tasmlist; var ref: treference);
  283. var
  284. tmpreg, tmpreg1: tregister;
  285. tmpref: treference;
  286. begin
  287. tmpreg := NR_NO;
  288. { Be sure to have a base register }
  289. if (ref.base = NR_NO) then
  290. begin
  291. ref.base := ref.index;
  292. ref.index := NR_NO;
  293. end;
  294. if (cs_create_pic in current_settings.moduleswitches) and
  295. assigned(ref.symbol) then
  296. begin
  297. tmpreg := cg.GetIntRegister(list, OS_INT);
  298. reference_reset(tmpref,sizeof(aint));
  299. tmpref.symbol := ref.symbol;
  300. tmpref.refaddr := addr_pic;
  301. if not (pi_needs_got in current_procinfo.flags) then
  302. internalerror(200501161);
  303. tmpref.index := current_procinfo.got;
  304. list.concat(taicpu.op_reg_ref(A_LW, tmpreg, tmpref));
  305. ref.symbol := nil;
  306. if (ref.index <> NR_NO) then
  307. begin
  308. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg, ref.index, tmpreg));
  309. ref.index := tmpreg;
  310. end
  311. else
  312. begin
  313. if ref.base <> NR_NO then
  314. ref.index := tmpreg
  315. else
  316. ref.base := tmpreg;
  317. end;
  318. end;
  319. { When need to use LUI, do it first }
  320. if assigned(ref.symbol) or
  321. (ref.offset < simm16lo) or
  322. (ref.offset > simm16hi) then
  323. begin
  324. tmpreg := GetIntRegister(list, OS_INT);
  325. reference_reset(tmpref,sizeof(aint));
  326. tmpref.symbol := ref.symbol;
  327. tmpref.offset := ref.offset;
  328. tmpref.refaddr := addr_high;
  329. list.concat(taicpu.op_reg_ref(A_LUI, tmpreg, tmpref));
  330. if (ref.offset = 0) and (ref.index = NR_NO) and
  331. (ref.base = NR_NO) then
  332. begin
  333. ref.refaddr := addr_low;
  334. end
  335. else
  336. begin
  337. { Load the low part is left }
  338. tmpref.refaddr := addr_low;
  339. list.concat(taicpu.op_reg_reg_ref(A_ADDIU, tmpreg, tmpreg, tmpref));
  340. ref.offset := 0;
  341. { symbol is loaded }
  342. ref.symbol := nil;
  343. end;
  344. if (ref.index <> NR_NO) then
  345. begin
  346. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg, ref.index, tmpreg));
  347. ref.index := tmpreg;
  348. end
  349. else
  350. begin
  351. if ref.base <> NR_NO then
  352. ref.index := tmpreg
  353. else
  354. ref.base := tmpreg;
  355. end;
  356. end;
  357. if (ref.base <> NR_NO) then
  358. begin
  359. if (ref.index <> NR_NO) and (ref.offset = 0) then
  360. begin
  361. tmpreg1 := GetIntRegister(list, OS_INT);
  362. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg1, ref.base, ref.index));
  363. ref.base := tmpreg1;
  364. ref.index := NR_NO;
  365. end
  366. else if (ref.index <> NR_NO) and
  367. ((ref.offset <> 0) or assigned(ref.symbol)) then
  368. begin
  369. if tmpreg = NR_NO then
  370. tmpreg := GetIntRegister(list, OS_INT);
  371. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg, ref.base, ref.index));
  372. ref.base := tmpreg;
  373. ref.index := NR_NO;
  374. end;
  375. end;
  376. end;
  377. procedure TCGMIPS.make_simple_ref_fpu(list: tasmlist; var ref: treference);
  378. var
  379. tmpreg, tmpreg1: tregister;
  380. tmpref: treference;
  381. begin
  382. tmpreg := NR_NO;
  383. { Be sure to have a base register }
  384. if (ref.base = NR_NO) then
  385. begin
  386. ref.base := ref.index;
  387. ref.index := NR_NO;
  388. end;
  389. if (cs_create_pic in current_settings.moduleswitches) and
  390. assigned(ref.symbol) then
  391. begin
  392. tmpreg := GetIntRegister(list, OS_INT);
  393. reference_reset(tmpref,sizeof(aint));
  394. tmpref.symbol := ref.symbol;
  395. tmpref.refaddr := addr_pic;
  396. if not (pi_needs_got in current_procinfo.flags) then
  397. internalerror(200501161);
  398. tmpref.index := current_procinfo.got;
  399. list.concat(taicpu.op_reg_ref(A_LW, tmpreg, tmpref));
  400. ref.symbol := nil;
  401. if (ref.index <> NR_NO) then
  402. begin
  403. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg, ref.index, tmpreg));
  404. ref.index := tmpreg;
  405. end
  406. else
  407. begin
  408. if ref.base <> NR_NO then
  409. ref.index := tmpreg
  410. else
  411. ref.base := tmpreg;
  412. end;
  413. end;
  414. { When need to use LUI, do it first }
  415. if (not assigned(ref.symbol)) and (ref.index = NR_NO) and
  416. (ref.offset > simm16lo + 1000) and (ref.offset < simm16hi - 1000)
  417. then
  418. exit;
  419. tmpreg1 := GetIntRegister(list, OS_INT);
  420. if assigned(ref.symbol) then
  421. begin
  422. reference_reset(tmpref,sizeof(aint));
  423. tmpref.symbol := ref.symbol;
  424. tmpref.offset := ref.offset;
  425. tmpref.refaddr := addr_high;
  426. list.concat(taicpu.op_reg_ref(A_LUI, tmpreg1, tmpref));
  427. { Load the low part }
  428. tmpref.refaddr := addr_low;
  429. list.concat(taicpu.op_reg_reg_ref(A_ADDIU, tmpreg1, tmpreg1, tmpref));
  430. { symbol is loaded }
  431. ref.symbol := nil;
  432. end
  433. else
  434. list.concat(taicpu.op_reg_const(A_LI, tmpreg1, ref.offset));
  435. if (ref.index <> NR_NO) then
  436. begin
  437. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg1, ref.index, tmpreg1));
  438. ref.index := NR_NO
  439. end;
  440. if ref.base <> NR_NO then
  441. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg1, ref.base, tmpreg1));
  442. ref.base := tmpreg1;
  443. ref.offset := 0;
  444. end;
  445. procedure TCGMIPS.handle_load_store(list: tasmlist; isstore: boolean; op: tasmop; reg: tregister; ref: treference);
  446. begin
  447. make_simple_ref(list, ref);
  448. list.concat(taicpu.op_reg_ref(op, reg, ref));
  449. end;
  450. procedure TCGMIPS.handle_load_store_fpu(list: tasmlist; isstore: boolean; op: tasmop; reg: tregister; ref: treference);
  451. begin
  452. make_simple_ref_fpu(list, ref);
  453. list.concat(taicpu.op_reg_ref(op, reg, ref));
  454. end;
  455. procedure TCGMIPS.handle_reg_const_reg(list: tasmlist; op: Tasmop; src: tregister; a: tcgint; dst: tregister);
  456. var
  457. tmpreg: tregister;
  458. begin
  459. if (a < simm16lo) or
  460. (a > simm16hi) then
  461. begin
  462. tmpreg := GetIntRegister(list, OS_INT);
  463. a_load_const_reg(list, OS_INT, a, tmpreg);
  464. list.concat(taicpu.op_reg_reg_reg(op, dst, src, tmpreg));
  465. end
  466. else
  467. list.concat(taicpu.op_reg_reg_const(op, dst, src, a));
  468. end;
  469. {****************************************************************************
  470. Assembler code
  471. ****************************************************************************}
  472. procedure TCGMIPS.init_register_allocators;
  473. begin
  474. inherited init_register_allocators;
  475. if (cs_create_pic in current_settings.moduleswitches) and
  476. (pi_needs_got in current_procinfo.flags) then
  477. begin
  478. current_procinfo.got := NR_GP;
  479. rg[R_INTREGISTER] := Trgcpu.Create(R_INTREGISTER, R_SUBD,
  480. [RS_R2,RS_R3,RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,RS_R9,
  481. RS_R10,RS_R11,RS_R12,RS_R13,RS_R14,RS_R15,RS_R16,RS_R17,RS_R18,RS_R19,
  482. RS_R20,RS_R21,RS_R22,RS_R23,RS_R24,RS_R25],
  483. first_int_imreg, []);
  484. end
  485. else
  486. rg[R_INTREGISTER] := trgcpu.Create(R_INTREGISTER, R_SUBD,
  487. [RS_R2,RS_R3,RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,RS_R9,
  488. RS_R10,RS_R11,RS_R12,RS_R13,RS_R14,RS_R15,RS_R16,RS_R17,RS_R18,RS_R19,
  489. RS_R20,RS_R21,RS_R22,RS_R23,RS_R24,RS_R25],
  490. first_int_imreg, []);
  491. {
  492. rg[R_FPUREGISTER] := trgcpu.Create(R_FPUREGISTER, R_SUBFS,
  493. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,
  494. RS_F8,RS_F9,RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15,
  495. RS_F16,RS_F17,RS_F18,RS_F19,RS_F20,RS_F21,RS_F22,RS_F23,
  496. RS_F24,RS_F25,RS_F26,RS_F27,RS_F28,RS_F29,RS_F30,RS_F31],
  497. first_fpu_imreg, []);
  498. }
  499. rg[R_FPUREGISTER] := trgcpu.Create(R_FPUREGISTER, R_SUBFS,
  500. [RS_F0,RS_F2,RS_F4,RS_F6, RS_F8,RS_F10,RS_F12,RS_F14,
  501. RS_F16,RS_F18,RS_F20,RS_F22, RS_F24,RS_F26,RS_F28,RS_F30],
  502. first_fpu_imreg, []);
  503. { needs at least one element for rgobj not to crash }
  504. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBNONE,
  505. [RS_R0],first_mm_imreg,[]);
  506. end;
  507. procedure TCGMIPS.done_register_allocators;
  508. begin
  509. rg[R_INTREGISTER].Free;
  510. rg[R_FPUREGISTER].Free;
  511. rg[R_MMREGISTER].Free;
  512. inherited done_register_allocators;
  513. end;
  514. function TCGMIPS.getfpuregister(list: tasmlist; size: Tcgsize): Tregister;
  515. begin
  516. if size = OS_F64 then
  517. Result := rg[R_FPUREGISTER].getregister(list, R_SUBFD)
  518. else
  519. Result := rg[R_FPUREGISTER].getregister(list, R_SUBFS);
  520. end;
  521. procedure TCGMIPS.a_load_const_cgpara(list: tasmlist; size: tcgsize; a: tcgint; const paraloc: TCGPara);
  522. var
  523. Ref: TReference;
  524. begin
  525. paraloc.check_simple_location;
  526. paramanager.allocparaloc(list,paraloc.location);
  527. case paraloc.location^.loc of
  528. LOC_REGISTER, LOC_CREGISTER:
  529. a_load_const_reg(list, size, a, paraloc.location^.Register);
  530. LOC_REFERENCE:
  531. begin
  532. with paraloc.location^.Reference do
  533. begin
  534. if (Index = NR_SP) and (Offset < 0) then
  535. InternalError(2002081104);
  536. reference_reset_base(ref, index, offset, sizeof(aint));
  537. end;
  538. a_load_const_ref(list, size, a, ref);
  539. end;
  540. else
  541. InternalError(2002122200);
  542. end;
  543. end;
  544. procedure TCGMIPS.a_load_ref_cgpara(list: tasmlist; sz: TCgSize; const r: TReference; const paraloc: TCGPara);
  545. var
  546. href, href2: treference;
  547. hloc: pcgparalocation;
  548. begin
  549. href := r;
  550. hloc := paraloc.location;
  551. while assigned(hloc) do
  552. begin
  553. paramanager.allocparaloc(list,hloc);
  554. case hloc^.loc of
  555. LOC_REGISTER,LOC_CREGISTER:
  556. a_load_ref_reg(list, hloc^.size, hloc^.size, href, hloc^.Register);
  557. LOC_FPUREGISTER,LOC_CFPUREGISTER :
  558. a_loadfpu_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  559. LOC_REFERENCE:
  560. begin
  561. reference_reset_base(href2, hloc^.reference.index, hloc^.reference.offset, sizeof(aint));
  562. a_load_ref_ref(list, hloc^.size, hloc^.size, href, href2);
  563. end
  564. else
  565. internalerror(200408241);
  566. end;
  567. Inc(href.offset, tcgsize2size[hloc^.size]);
  568. hloc := hloc^.Next;
  569. end;
  570. end;
  571. procedure TCGMIPS.a_loadaddr_ref_cgpara(list: tasmlist; const r: TReference; const paraloc: TCGPara);
  572. var
  573. Ref: TReference;
  574. TmpReg: TRegister;
  575. begin
  576. paraloc.check_simple_location;
  577. paramanager.allocparaloc(list,paraloc.location);
  578. with paraloc.location^ do
  579. begin
  580. case loc of
  581. LOC_REGISTER, LOC_CREGISTER:
  582. a_loadaddr_ref_reg(list, r, Register);
  583. LOC_REFERENCE:
  584. begin
  585. reference_reset(ref,sizeof(aint));
  586. ref.base := reference.index;
  587. ref.offset := reference.offset;
  588. tmpreg := GetAddressRegister(list);
  589. a_loadaddr_ref_reg(list, r, tmpreg);
  590. a_load_reg_ref(list, OS_ADDR, OS_ADDR, tmpreg, ref);
  591. end;
  592. else
  593. internalerror(2002080701);
  594. end;
  595. end;
  596. end;
  597. procedure TCGMIPS.a_loadfpu_ref_cgpara(list: tasmlist; size: tcgsize; const ref: treference; const paraloc: TCGPara);
  598. var
  599. href, href2: treference;
  600. hloc: pcgparalocation;
  601. begin
  602. href := ref;
  603. hloc := paraloc.location;
  604. while assigned(hloc) do
  605. begin
  606. paramanager.allocparaloc(list,hloc);
  607. case hloc^.loc of
  608. LOC_REGISTER:
  609. a_load_ref_reg(list, hloc^.size, hloc^.size, href, hloc^.Register);
  610. LOC_FPUREGISTER,LOC_CFPUREGISTER :
  611. a_loadfpu_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  612. LOC_REFERENCE:
  613. begin
  614. reference_reset_base(href2, hloc^.reference.index, hloc^.reference.offset, sizeof(aint));
  615. a_load_ref_ref(list, hloc^.size, hloc^.size, href, href2);
  616. end;
  617. else
  618. internalerror(200408241);
  619. end;
  620. Inc(href.offset, tcgsize2size[hloc^.size]);
  621. hloc := hloc^.Next;
  622. end;
  623. end;
  624. procedure TCGMIPS.a_loadfpu_reg_cgpara(list: tasmlist; size: tcgsize; const r: tregister; const paraloc: TCGPara);
  625. var
  626. href: treference;
  627. begin
  628. tg.GetTemp(list, TCGSize2Size[size], sizeof(aint), tt_normal, href);
  629. a_loadfpu_reg_ref(list, size, size, r, href);
  630. a_loadfpu_ref_cgpara(list, size, href, paraloc);
  631. tg.Ungettemp(list, href);
  632. end;
  633. procedure TCGMIPS.a_call_name(list: tasmlist; const s: string; weak: boolean);
  634. begin
  635. list.concat(taicpu.op_sym(A_JAL,current_asmdata.RefAsmSymbol(s)));
  636. { Delay slot }
  637. list.concat(taicpu.op_none(A_NOP));
  638. end;
  639. procedure TCGMIPS.a_call_reg(list: tasmlist; Reg: TRegister);
  640. begin
  641. list.concat(taicpu.op_reg(A_JALR, reg));
  642. { Delay slot }
  643. list.concat(taicpu.op_none(A_NOP));
  644. end;
  645. {********************** load instructions ********************}
  646. procedure TCGMIPS.a_load_const_reg(list: tasmlist; size: TCGSize; a: tcgint; reg: TRegister);
  647. begin
  648. if (a = 0) then
  649. list.concat(taicpu.op_reg_reg(A_MOVE, reg, NR_R0))
  650. { LUI allows to set the upper 16 bits, so we'll take full advantage of it }
  651. else if (a and aint($ffff)) = 0 then
  652. list.concat(taicpu.op_reg_const(A_LUI, reg, aint(a) shr 16))
  653. else if (a >= simm16lo) and (a <= simm16hi) then
  654. list.concat(taicpu.op_reg_reg_const(A_ADDIU, reg, NR_R0, a))
  655. else if (a>=0) and (a <= 65535) then
  656. list.concat(taicpu.op_reg_reg_const(A_ORI, reg, NR_R0, a))
  657. else
  658. begin
  659. list.concat(taicpu.op_reg_const(A_LI, reg, aint(a) ));
  660. end;
  661. end;
  662. procedure TCGMIPS.a_load_const_ref(list: tasmlist; size: tcgsize; a: tcgint; const ref: TReference);
  663. begin
  664. if a = 0 then
  665. a_load_reg_ref(list, size, size, NR_R0, ref)
  666. else
  667. inherited a_load_const_ref(list, size, a, ref);
  668. end;
  669. procedure TCGMIPS.a_load_reg_ref(list: tasmlist; FromSize, ToSize: TCGSize; reg: tregister; const Ref: TReference);
  670. var
  671. op: tasmop;
  672. begin
  673. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  674. fromsize := tosize;
  675. case fromsize of
  676. { signed integer registers }
  677. OS_8,
  678. OS_S8:
  679. Op := A_SB;
  680. OS_16,
  681. OS_S16:
  682. Op := A_SH;
  683. OS_32,
  684. OS_S32:
  685. Op := A_SW;
  686. else
  687. InternalError(2002122100);
  688. end;
  689. handle_load_store(list, True, op, reg, ref);
  690. end;
  691. procedure TCGMIPS.a_load_ref_reg(list: tasmlist; FromSize, ToSize: TCgSize; const ref: TReference; reg: tregister);
  692. var
  693. op: tasmop;
  694. begin
  695. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  696. fromsize := tosize;
  697. case fromsize of
  698. OS_S8:
  699. Op := A_LB;{Load Signed Byte}
  700. OS_8:
  701. Op := A_LBU;{Load Unsigned Byte}
  702. OS_S16:
  703. Op := A_LH;{Load Signed Halfword}
  704. OS_16:
  705. Op := A_LHU;{Load Unsigned Halfword}
  706. OS_S32:
  707. Op := A_LW;{Load Word}
  708. OS_32:
  709. Op := A_LW;//A_LWU;{Load Unsigned Word}
  710. OS_S64,
  711. OS_64:
  712. Op := A_LD;{Load a Long Word}
  713. else
  714. InternalError(2002122101);
  715. end;
  716. handle_load_store(list, False, op, reg, ref);
  717. if (fromsize=OS_S8) and (tosize=OS_16) then
  718. a_load_reg_reg(list,fromsize,tosize,reg,reg);
  719. end;
  720. procedure TCGMIPS.a_load_reg_reg(list: tasmlist; fromsize, tosize: tcgsize; reg1, reg2: tregister);
  721. var
  722. instr: taicpu;
  723. begin
  724. if (tcgsize2size[tosize] < tcgsize2size[fromsize]) or
  725. (
  726. (tcgsize2size[tosize] = tcgsize2size[fromsize]) and (tosize <> fromsize)
  727. ) or ((fromsize = OS_S8) and
  728. (tosize = OS_16)) then
  729. begin
  730. case tosize of
  731. OS_8:
  732. a_op_const_reg_reg(list, OP_AND, tosize, $ff, reg1, reg2);
  733. OS_16:
  734. a_op_const_reg_reg(list, OP_AND, tosize, $ffff, reg1, reg2);
  735. OS_32,
  736. OS_S32:
  737. begin
  738. instr := taicpu.op_reg_reg(A_MOVE, reg2, reg1);
  739. list.Concat(instr);
  740. { Notify the register allocator that we have written a move instruction so
  741. it can try to eliminate it. }
  742. add_move_instruction(instr);
  743. end;
  744. OS_S8:
  745. begin
  746. list.concat(taicpu.op_reg_reg_const(A_SLL, reg2, reg1, 24));
  747. list.concat(taicpu.op_reg_reg_const(A_SRA, reg2, reg2, 24));
  748. end;
  749. OS_S16:
  750. begin
  751. list.concat(taicpu.op_reg_reg_const(A_SLL, reg2, reg1, 16));
  752. list.concat(taicpu.op_reg_reg_const(A_SRA, reg2, reg2, 16));
  753. end;
  754. else
  755. internalerror(2002090901);
  756. end;
  757. end
  758. else
  759. begin
  760. if reg1 <> reg2 then
  761. begin
  762. { same size, only a register mov required }
  763. instr := taicpu.op_reg_reg(A_MOVE, reg2, reg1);
  764. list.Concat(instr);
  765. // { Notify the register allocator that we have written a move instruction so
  766. // it can try to eliminate it. }
  767. add_move_instruction(instr);
  768. end;
  769. end;
  770. end;
  771. procedure TCGMIPS.a_loadaddr_ref_reg(list: tasmlist; const ref: TReference; r: tregister);
  772. var
  773. tmpref, href: treference;
  774. hreg, tmpreg: tregister;
  775. r_used: boolean;
  776. begin
  777. r_used := false;
  778. href := ref;
  779. if (href.base = NR_NO) and (href.index <> NR_NO) then
  780. internalerror(200306171);
  781. if (cs_create_pic in current_settings.moduleswitches) and
  782. assigned(href.symbol) then
  783. begin
  784. tmpreg := r; //GetIntRegister(list, OS_ADDR);
  785. r_used := true;
  786. reference_reset(tmpref,sizeof(aint));
  787. tmpref.symbol := href.symbol;
  788. tmpref.refaddr := addr_pic;
  789. if not (pi_needs_got in current_procinfo.flags) then
  790. internalerror(200501161);
  791. tmpref.base := current_procinfo.got;
  792. list.concat(taicpu.op_reg_ref(A_LW, tmpreg, tmpref));
  793. href.symbol := nil;
  794. if (href.index <> NR_NO) then
  795. begin
  796. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg, href.index, tmpreg));
  797. href.index := tmpreg;
  798. end
  799. else
  800. begin
  801. if href.base <> NR_NO then
  802. href.index := tmpreg
  803. else
  804. href.base := tmpreg;
  805. end;
  806. end;
  807. if assigned(href.symbol) or
  808. (href.offset < simm16lo) or
  809. (href.offset > simm16hi) then
  810. begin
  811. if (href.base = NR_NO) and (href.index = NR_NO) then
  812. hreg := r
  813. else
  814. hreg := GetAddressRegister(list);
  815. reference_reset(tmpref,sizeof(aint));
  816. tmpref.symbol := href.symbol;
  817. tmpref.offset := href.offset;
  818. tmpref.refaddr := addr_high;
  819. list.concat(taicpu.op_reg_ref(A_LUI, hreg, tmpref));
  820. { Only the low part is left }
  821. tmpref.refaddr := addr_low;
  822. list.concat(taicpu.op_reg_reg_ref(A_ADDIU, hreg, hreg, tmpref));
  823. if href.base <> NR_NO then
  824. begin
  825. if href.index <> NR_NO then
  826. begin
  827. list.concat(taicpu.op_reg_reg_reg(A_ADDU, hreg, href.base, hreg));
  828. list.concat(taicpu.op_reg_reg_reg(A_ADDU, r, hreg, href.index));
  829. end
  830. else
  831. list.concat(taicpu.op_reg_reg_reg(A_ADDU, r, hreg, href.base));
  832. end;
  833. end
  834. else
  835. { At least small offset, maybe base and maybe index }
  836. if (href.offset >= simm16lo) and
  837. (href.offset <= simm16hi) then
  838. begin
  839. if href.index <> NR_NO then { Both base and index }
  840. begin
  841. if href.offset = 0 then
  842. begin
  843. list.concat(taicpu.op_reg_reg_reg(A_ADDU, r, href.base, href.index));
  844. end
  845. else
  846. begin
  847. if r_used then
  848. hreg := GetAddressRegister(list)
  849. else
  850. hreg := r;
  851. list.concat(taicpu.op_reg_reg_const(A_ADDIU, hreg, href.base, href.offset));
  852. list.concat(taicpu.op_reg_reg_reg(A_ADDU, r, hreg, href.index));
  853. end
  854. end
  855. else if href.base <> NR_NO then { Only base }
  856. begin
  857. list.concat(taicpu.op_reg_reg_const(A_ADDIU, r, href.base, href.offset));
  858. end
  859. else
  860. { only offset, can be generated by absolute }
  861. a_load_const_reg(list, OS_ADDR, href.offset, r);
  862. end
  863. else
  864. internalerror(200703111);
  865. end;
  866. procedure TCGMIPS.a_loadfpu_reg_reg(list: tasmlist; fromsize, tosize: tcgsize; reg1, reg2: tregister);
  867. const
  868. FpuMovInstr: array[OS_F32..OS_F64,OS_F32..OS_F64] of TAsmOp =
  869. ((A_MOV_S, A_CVT_D_S),(A_CVT_S_D,A_MOV_D));
  870. var
  871. instr: taicpu;
  872. begin
  873. if (reg1 <> reg2) or (fromsize<>tosize) then
  874. begin
  875. instr := taicpu.op_reg_reg(fpumovinstr[fromsize,tosize], reg2, reg1);
  876. list.Concat(instr);
  877. { Notify the register allocator that we have written a move instruction so
  878. it can try to eliminate it. }
  879. if (fromsize=tosize) then
  880. add_move_instruction(instr);
  881. end;
  882. end;
  883. procedure TCGMIPS.a_loadfpu_ref_reg(list: tasmlist; fromsize, tosize: tcgsize; const ref: TReference; reg: tregister);
  884. var
  885. tmpref: treference;
  886. tmpreg: tregister;
  887. begin
  888. case fromsize of
  889. OS_F32:
  890. handle_load_store_fpu(list, False, A_LWC1, reg, ref);
  891. OS_F64:
  892. handle_load_store_fpu(list, False, A_LDC1, reg, ref);
  893. else
  894. InternalError(2007042701);
  895. end;
  896. if tosize<>fromsize then
  897. a_loadfpu_reg_reg(list,fromsize,tosize,reg,reg);
  898. end;
  899. procedure TCGMIPS.a_loadfpu_reg_ref(list: tasmlist; fromsize, tosize: tcgsize; reg: tregister; const ref: TReference);
  900. var
  901. tmpref: treference;
  902. tmpreg: tregister;
  903. begin
  904. if tosize<>fromsize then
  905. a_loadfpu_reg_reg(list,fromsize,tosize,reg,reg);
  906. case tosize of
  907. OS_F32:
  908. handle_load_store_fpu(list, True, A_SWC1, reg, ref);
  909. OS_F64:
  910. handle_load_store_fpu(list, True, A_SDC1, reg, ref);
  911. else
  912. InternalError(2007042702);
  913. end;
  914. end;
  915. procedure TCGMIPS.maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  916. const
  917. overflowops = [OP_MUL,OP_SHL,OP_ADD,OP_SUB,OP_NOT,OP_NEG];
  918. begin
  919. if (op in overflowops) and
  920. (size in [OS_8,OS_S8,OS_16,OS_S16]) then
  921. a_load_reg_reg(list,OS_32,size,dst,dst);
  922. end;
  923. procedure TCGMIPS.a_op_const_reg(list: tasmlist; Op: TOpCG; size: tcgsize; a: tcgint; reg: TRegister);
  924. var
  925. power: longint;
  926. tmpreg1: tregister;
  927. begin
  928. if ((op = OP_MUL) or (op = OP_IMUL)) then
  929. begin
  930. if ispowerof2(a, power) then
  931. begin
  932. { can be done with a shift }
  933. if power < 32 then
  934. begin
  935. list.concat(taicpu.op_reg_reg_const(A_SLL, reg, reg, power));
  936. exit;
  937. end;
  938. end;
  939. end;
  940. if ((op = OP_SUB) or (op = OP_ADD)) then
  941. begin
  942. if (a = 0) then
  943. exit;
  944. end;
  945. if Op in [OP_NEG, OP_NOT] then
  946. internalerror(200306011);
  947. if (a = 0) then
  948. begin
  949. if (Op = OP_IMUL) or (Op = OP_MUL) then
  950. list.concat(taicpu.op_reg_reg(A_MOVE, reg, NR_R0))
  951. else
  952. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp(op, size), reg, reg, NR_R0))
  953. end
  954. else
  955. begin
  956. if op = OP_IMUL then
  957. begin
  958. tmpreg1 := GetIntRegister(list, OS_INT);
  959. a_load_const_reg(list, OS_INT, a, tmpreg1);
  960. list.concat(taicpu.op_reg_reg(A_MULT, reg, tmpreg1));
  961. list.concat(taicpu.op_reg(A_MFLO, reg));
  962. end
  963. else if op = OP_MUL then
  964. begin
  965. tmpreg1 := GetIntRegister(list, OS_INT);
  966. a_load_const_reg(list, OS_INT, a, tmpreg1);
  967. list.concat(taicpu.op_reg_reg(A_MULTU, reg, tmpreg1));
  968. list.concat(taicpu.op_reg(A_MFLO, reg));
  969. end
  970. else
  971. handle_reg_const_reg(list, f_TOpCG2AsmOp(op, size), reg, a, reg);
  972. end;
  973. maybeadjustresult(list,op,size,reg);
  974. end;
  975. procedure TCGMIPS.a_op_reg_reg(list: tasmlist; Op: TOpCG; size: TCGSize; src, dst: TRegister);
  976. var
  977. a: aint;
  978. begin
  979. case Op of
  980. OP_NEG:
  981. { discard overflow checking }
  982. list.concat(taicpu.op_reg_reg(A_NEGU{A_NEG}, dst, src));
  983. OP_NOT:
  984. begin
  985. list.concat(taicpu.op_reg_reg(A_NOT, dst, src));
  986. end;
  987. else
  988. begin
  989. if op = OP_IMUL then
  990. begin
  991. list.concat(taicpu.op_reg_reg(A_MULT, dst, src));
  992. list.concat(taicpu.op_reg(A_MFLO, dst));
  993. end
  994. else if op = OP_MUL then
  995. begin
  996. list.concat(taicpu.op_reg_reg(A_MULTU, dst, src));
  997. list.concat(taicpu.op_reg(A_MFLO, dst));
  998. end
  999. else
  1000. begin
  1001. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp(op, size), dst, dst, src));
  1002. end;
  1003. end;
  1004. end;
  1005. maybeadjustresult(list,op,size,dst);
  1006. end;
  1007. procedure TCGMIPS.a_op_const_reg_reg(list: tasmlist; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister);
  1008. var
  1009. power: longint;
  1010. tmpreg1: tregister;
  1011. begin
  1012. case op of
  1013. OP_MUL,
  1014. OP_IMUL:
  1015. begin
  1016. if ispowerof2(a, power) then
  1017. begin
  1018. { can be done with a shift }
  1019. if power < 32 then
  1020. list.concat(taicpu.op_reg_reg_const(A_SLL, dst, src, power))
  1021. else
  1022. inherited a_op_const_reg_reg(list, op, size, a, src, dst);
  1023. exit;
  1024. end;
  1025. end;
  1026. OP_SUB,
  1027. OP_ADD:
  1028. begin
  1029. if (a = 0) then
  1030. begin
  1031. a_load_reg_reg(list, size, size, src, dst);
  1032. exit;
  1033. end;
  1034. end;
  1035. end;
  1036. if op = OP_IMUL then
  1037. begin
  1038. tmpreg1 := GetIntRegister(list, OS_INT);
  1039. a_load_const_reg(list, OS_INT, a, tmpreg1);
  1040. list.concat(taicpu.op_reg_reg(A_MULT, src, tmpreg1));
  1041. list.concat(taicpu.op_reg(A_MFLO, dst));
  1042. end
  1043. else if op = OP_MUL then
  1044. begin
  1045. tmpreg1 := GetIntRegister(list, OS_INT);
  1046. a_load_const_reg(list, OS_INT, a, tmpreg1);
  1047. list.concat(taicpu.op_reg_reg(A_MULTU, src, tmpreg1));
  1048. list.concat(taicpu.op_reg(A_MFLO, dst));
  1049. end
  1050. else
  1051. handle_reg_const_reg(list, f_TOpCG2AsmOp(op, size), src, a, dst);
  1052. maybeadjustresult(list,op,size,dst);
  1053. end;
  1054. procedure TCGMIPS.a_op_reg_reg_reg(list: tasmlist; op: TOpCg; size: tcgsize; src1, src2, dst: tregister);
  1055. begin
  1056. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp(op, size), dst, src2, src1));
  1057. maybeadjustresult(list,op,size,dst);
  1058. end;
  1059. procedure TCGMIPS.a_op_const_reg_reg_checkoverflow(list: tasmlist; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister; setflags: boolean; var ovloc: tlocation);
  1060. var
  1061. tmpreg1: tregister;
  1062. begin
  1063. ovloc.loc := LOC_VOID;
  1064. case op of
  1065. OP_SUB,
  1066. OP_ADD:
  1067. begin
  1068. if (a = 0) then
  1069. begin
  1070. a_load_reg_reg(list, size, size, src, dst);
  1071. exit;
  1072. end;
  1073. end;
  1074. end;{case}
  1075. case op of
  1076. OP_ADD:
  1077. begin
  1078. if setflags then
  1079. handle_reg_const_reg(list, f_TOpCG2AsmOp_ovf(op, size), src, a, dst)
  1080. else
  1081. handle_reg_const_reg(list, f_TOpCG2AsmOp(op, size), src, a, dst);
  1082. end;
  1083. OP_SUB:
  1084. begin
  1085. if setflags then
  1086. handle_reg_const_reg(list, f_TOpCG2AsmOp_ovf(op, size), src, a, dst)
  1087. else
  1088. handle_reg_const_reg(list, f_TOpCG2AsmOp(op, size), src, a, dst);
  1089. end;
  1090. OP_MUL:
  1091. begin
  1092. if setflags then
  1093. handle_reg_const_reg(list, f_TOpCG2AsmOp_ovf(op, size), src, a, dst)
  1094. else
  1095. begin
  1096. tmpreg1 := GetIntRegister(list, OS_INT);
  1097. a_load_const_reg(list, OS_INT, a, tmpreg1);
  1098. list.concat(taicpu.op_reg_reg(f_TOpCG2AsmOp(op, size),src, tmpreg1));
  1099. list.concat(taicpu.op_reg(A_MFLO, dst));
  1100. end;
  1101. end;
  1102. OP_IMUL:
  1103. begin
  1104. if setflags then
  1105. handle_reg_const_reg(list, f_TOpCG2AsmOp_ovf(op, size), src, a, dst)
  1106. else
  1107. begin
  1108. tmpreg1 := GetIntRegister(list, OS_INT);
  1109. a_load_const_reg(list, OS_INT, a, tmpreg1);
  1110. list.concat(taicpu.op_reg_reg(f_TOpCG2AsmOp(op, size),src, tmpreg1));
  1111. list.concat(taicpu.op_reg(A_MFLO, dst));
  1112. end;
  1113. end;
  1114. OP_XOR, OP_OR, OP_AND:
  1115. begin
  1116. handle_reg_const_reg(list, f_TOpCG2AsmOp_ovf(op, size), src, a, dst);
  1117. end;
  1118. else
  1119. internalerror(2007012601);
  1120. end;
  1121. maybeadjustresult(list,op,size,dst);
  1122. end;
  1123. procedure TCGMIPS.a_op_reg_reg_reg_checkoverflow(list: tasmlist; op: TOpCg; size: tcgsize; src1, src2, dst: tregister; setflags: boolean; var ovloc: tlocation);
  1124. begin
  1125. ovloc.loc := LOC_VOID;
  1126. case op of
  1127. OP_ADD:
  1128. begin
  1129. if setflags then
  1130. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp_ovf(op, size), dst, src2, src1))
  1131. else
  1132. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp(op, size), dst, src2, src1));
  1133. end;
  1134. OP_SUB:
  1135. begin
  1136. if setflags then
  1137. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp_ovf(op, size), dst, src2, src1))
  1138. else
  1139. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp(op, size), dst, src2, src1));
  1140. end;
  1141. OP_MUL:
  1142. begin
  1143. if setflags then
  1144. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp_ovf(op, size), dst, src2, src1))
  1145. else
  1146. begin
  1147. list.concat(taicpu.op_reg_reg(f_TOpCG2AsmOp(op, size), src2, src1));
  1148. list.concat(taicpu.op_reg(A_MFLO, dst));
  1149. end;
  1150. end;
  1151. OP_IMUL:
  1152. begin
  1153. if setflags then
  1154. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp_ovf(op, size), dst, src2, src1))
  1155. else
  1156. begin
  1157. list.concat(taicpu.op_reg_reg(f_TOpCG2AsmOp(op, size), src2, src1));
  1158. list.concat(taicpu.op_reg(A_MFLO, dst));
  1159. end;
  1160. end;
  1161. OP_XOR, OP_OR, OP_AND:
  1162. begin
  1163. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp_ovf(op, size), dst, src2, src1));
  1164. end;
  1165. else
  1166. internalerror(2007012602);
  1167. end;
  1168. maybeadjustresult(list,op,size,dst);
  1169. end;
  1170. {*************** compare instructructions ****************}
  1171. procedure TCGMIPS.a_cmp_const_reg_label(list: tasmlist; size: tcgsize; cmp_op: topcmp; a: tcgint; reg: tregister; l: tasmlabel);
  1172. var
  1173. tmpreg: tregister;
  1174. ai : Taicpu;
  1175. begin
  1176. if a = 0 then
  1177. tmpreg := NR_R0
  1178. else
  1179. begin
  1180. tmpreg := GetIntRegister(list, OS_INT);
  1181. list.concat(taicpu.op_reg_const(A_LI, tmpreg, a));
  1182. end;
  1183. ai := taicpu.op_reg_reg_sym(A_BC, reg, tmpreg, l);
  1184. ai.SetCondition(TOpCmp2AsmCond[cmp_op]);
  1185. list.concat(ai);
  1186. list.Concat(TAiCpu.Op_none(A_NOP));
  1187. end;
  1188. procedure TCGMIPS.a_cmp_reg_reg_label(list: tasmlist; size: tcgsize; cmp_op: topcmp; reg1, reg2: tregister; l: tasmlabel);
  1189. var
  1190. ai : Taicpu;
  1191. begin
  1192. ai := taicpu.op_reg_reg_sym(A_BC, reg2, reg1, l);
  1193. ai.SetCondition(TOpCmp2AsmCond[cmp_op]);
  1194. list.concat(ai);
  1195. list.Concat(TAiCpu.Op_none(A_NOP));
  1196. end;
  1197. procedure TCGMIPS.a_jmp_always(List: tasmlist; l: TAsmLabel);
  1198. var
  1199. ai : Taicpu;
  1200. begin
  1201. ai := taicpu.op_sym(A_BA, l);
  1202. list.concat(ai);
  1203. list.Concat(TAiCpu.Op_none(A_NOP));
  1204. end;
  1205. procedure TCGMIPS.a_jmp_name(list: tasmlist; const s: string);
  1206. begin
  1207. List.Concat(TAiCpu.op_sym(A_BA, current_asmdata.RefAsmSymbol(s)));
  1208. { Delay slot }
  1209. list.Concat(TAiCpu.Op_none(A_NOP));
  1210. end;
  1211. procedure TCGMIPS.a_jmp_cond(list: tasmlist; cond: TOpCmp; l: TAsmLabel);
  1212. begin
  1213. internalerror(200701181);
  1214. end;
  1215. procedure TCGMIPS.g_overflowCheck(List: tasmlist; const Loc: TLocation; def: TDef);
  1216. begin
  1217. // this is an empty procedure
  1218. end;
  1219. procedure TCGMIPS.g_overflowCheck_loc(List: tasmlist; const Loc: TLocation; def: TDef; ovloc: tlocation);
  1220. begin
  1221. // this is an empty procedure
  1222. end;
  1223. { *********** entry/exit code and address loading ************ }
  1224. procedure TCGMIPS.g_proc_entry(list: tasmlist; localsize: longint; nostackframe: boolean);
  1225. var
  1226. lastintoffset,lastfpuoffset,
  1227. nextoffset : aint;
  1228. i : longint;
  1229. ra_save,framesave : taicpu;
  1230. fmask,mask : dword;
  1231. saveregs : tcpuregisterset;
  1232. StoreOp : TAsmOp;
  1233. href: treference;
  1234. usesfpr, usesgpr, gotgot : boolean;
  1235. reg : Tsuperregister;
  1236. helplist : TAsmList;
  1237. begin
  1238. a_reg_alloc(list,NR_STACK_POINTER_REG);
  1239. if nostackframe then
  1240. exit;
  1241. if (TMIPSProcinfo(current_procinfo).needs_frame_pointer) then
  1242. a_reg_alloc(list,NR_FRAME_POINTER_REG);
  1243. helplist:=TAsmList.Create;
  1244. cgcpu_calc_stackframe_size := LocalSize;
  1245. reference_reset(href,0);
  1246. href.base:=NR_STACK_POINTER_REG;
  1247. usesfpr:=false;
  1248. fmask:=0;
  1249. nextoffset:=TMIPSProcInfo(current_procinfo).floatregstart;
  1250. lastfpuoffset:=LocalSize;
  1251. for reg := RS_F0 to RS_F30 do { to check: what if F30 is double? }
  1252. begin
  1253. if reg in (rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall)) then
  1254. begin
  1255. usesfpr:=true;
  1256. fmask:=fmask or (1 shl ord(reg));
  1257. href.offset:=nextoffset;
  1258. lastfpuoffset:=nextoffset;
  1259. if cs_asm_source in current_settings.globalswitches then
  1260. helplist.concat(tai_comment.Create(strpnew(std_regname(newreg(R_FPUREGISTER,reg,R_SUBFS))+' register saved.')));
  1261. helplist.concat(taicpu.op_reg_ref(A_SWC1,newreg(R_FPUREGISTER,reg,R_SUBFS),href));
  1262. inc(nextoffset,4);
  1263. end;
  1264. end;
  1265. usesgpr:=false;
  1266. mask:=0;
  1267. nextoffset:=TMIPSProcInfo(current_procinfo).intregstart;
  1268. saveregs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  1269. include(saveregs,RS_R31);
  1270. if (TMIPSProcinfo(current_procinfo).needs_frame_pointer) then
  1271. include(saveregs,RS_FRAME_POINTER_REG);
  1272. lastintoffset:=LocalSize;
  1273. framesave:=nil;
  1274. for reg:=RS_R1 to RS_R31 do
  1275. begin
  1276. if reg in saveregs then
  1277. begin
  1278. usesgpr:=true;
  1279. mask:=mask or (1 shl ord(reg));
  1280. href.offset:=nextoffset;
  1281. lastintoffset:=nextoffset;
  1282. if (reg=RS_FRAME_POINTER_REG) then
  1283. framesave:=taicpu.op_reg_ref(A_SW,newreg(R_INTREGISTER,reg,R_SUBWHOLE),href)
  1284. else if (reg=RS_R31) then
  1285. ra_save:=taicpu.op_reg_ref(A_SW,newreg(R_INTREGISTER,reg,R_SUBWHOLE),href)
  1286. else
  1287. begin
  1288. if cs_asm_source in current_settings.globalswitches then
  1289. helplist.concat(tai_comment.Create(strpnew(std_regname(newreg(R_INTREGISTER,reg,R_SUBWHOLE))+' register saved.')));
  1290. helplist.concat(taicpu.op_reg_ref(A_SW,newreg(R_INTREGISTER,reg,R_SUBWHOLE),href));
  1291. end;
  1292. inc(nextoffset,4);
  1293. end;
  1294. end;
  1295. //list.concat(Taicpu.Op_reg_reg_const(A_ADDIU,NR_FRAME_POINTER_REG,NR_STACK_POINTER_REG,current_procinfo.para_stack_size));
  1296. list.concat(Taicpu.op_none(A_P_SET_NOMIPS16));
  1297. list.concat(Taicpu.op_reg_const_reg(A_P_FRAME,current_procinfo.framepointer,LocalSize,NR_R31));
  1298. list.concat(Taicpu.op_const_const(A_P_MASK,mask,-(LocalSize-lastintoffset)));
  1299. list.concat(Taicpu.op_const_const(A_P_FMASK,Fmask,-(LocalSize-lastfpuoffset)));
  1300. list.concat(Taicpu.op_none(A_P_SET_NOREORDER));
  1301. list.concat(Taicpu.op_none(A_P_SET_NOMACRO));
  1302. if (-LocalSize >= simm16lo) and (-LocalSize <= simm16hi) then
  1303. begin
  1304. if cs_asm_source in current_settings.globalswitches then
  1305. list.concat(tai_comment.Create(strpnew('Stack register updated substract '+tostr(LocalSize)+' for local size')));
  1306. list.concat(Taicpu.Op_reg_reg_const(A_ADDIU,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,-LocalSize));
  1307. if cs_asm_source in current_settings.globalswitches then
  1308. list.concat(tai_comment.Create(strpnew('RA register saved.')));
  1309. list.concat(ra_save);
  1310. if assigned(framesave) then
  1311. begin
  1312. if cs_asm_source in current_settings.globalswitches then
  1313. list.concat(tai_comment.Create(strpnew('Frame S8/FP register saved.')));
  1314. list.concat(framesave);
  1315. list.concat(Taicpu.op_reg_reg_const(A_ADDIU,NR_FRAME_POINTER_REG,
  1316. NR_STACK_POINTER_REG,LocalSize));
  1317. end;
  1318. end
  1319. else
  1320. begin
  1321. if cs_asm_source in current_settings.globalswitches then
  1322. list.concat(tai_comment.Create(strpnew('Stack register updated substract '+tostr(LocalSize)+' for local size using R1 register')));
  1323. list.concat(Taicpu.Op_reg_const(A_LI,NR_R1,-LocalSize));
  1324. list.concat(Taicpu.Op_reg_reg_reg(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R1));
  1325. if cs_asm_source in current_settings.globalswitches then
  1326. list.concat(tai_comment.Create(strpnew('RA register saved.')));
  1327. list.concat(ra_save);
  1328. if assigned(framesave) then
  1329. begin
  1330. if cs_asm_source in current_settings.globalswitches then
  1331. list.concat(tai_comment.Create(strpnew('Frame register saved.')));
  1332. list.concat(framesave);
  1333. if cs_asm_source in current_settings.globalswitches then
  1334. list.concat(tai_comment.Create(strpnew('Frame register updated to $SP+R1 value')));
  1335. list.concat(Taicpu.op_reg_reg_reg(A_ADDU,NR_FRAME_POINTER_REG,
  1336. NR_STACK_POINTER_REG,NR_R1));
  1337. end;
  1338. end;
  1339. with TMIPSProcInfo(current_procinfo) do
  1340. begin
  1341. href.offset:=0;
  1342. //if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  1343. href.base:=NR_FRAME_POINTER_REG;
  1344. for i:=0 to MIPS_MAX_REGISTERS_USED_IN_CALL-1 do
  1345. if (register_used[i]) then
  1346. begin
  1347. reg:=parasupregs[i];
  1348. if register_offset[i]=-1 then
  1349. comment(V_warning,'Register parameter has offset -1 in TCGMIPS.g_proc_entry');
  1350. //if current_procinfo.framepointer=NR_STACK_POINTER_REG then
  1351. // href.offset:=register_offset[i]+Localsize
  1352. //else
  1353. href.offset:=register_offset[i];
  1354. {$ifdef MIPSEL}
  1355. if cs_asm_source in current_settings.globalswitches then
  1356. list.concat(tai_comment.Create(strpnew('Var '+
  1357. register_name[i]+' Register '+std_regname(newreg(R_INTREGISTER,reg,R_SUBWHOLE))
  1358. +' saved to offset '+tostr(href.offset))));
  1359. list.concat(taicpu.op_reg_ref(A_SW, newreg(R_INTREGISTER,reg,R_SUBWHOLE), href));
  1360. {$else not MIPSEL, for big endian, size matters}
  1361. case register_size[i] of
  1362. OS_8,
  1363. OS_S8:
  1364. StoreOp := A_SB;
  1365. OS_16,
  1366. OS_S16:
  1367. StoreOp := A_SH;
  1368. OS_32,
  1369. OS_NO,
  1370. OS_F32,
  1371. OS_S32:
  1372. StoreOp := A_SW;
  1373. OS_F64,
  1374. OS_64,
  1375. OS_S64:
  1376. begin
  1377. {$ifdef cpu64bitalu}
  1378. StoreOp:=A_SD;
  1379. {$else not cpu64bitalu}
  1380. StoreOp:= A_SW;
  1381. {$endif not cpu64bitalu}
  1382. end
  1383. else
  1384. internalerror(2012061801);
  1385. end;
  1386. if cs_asm_source in current_settings.globalswitches then
  1387. list.concat(tai_comment.Create(strpnew('Var '+
  1388. register_name[i]+' Register '+std_regname(newreg(R_INTREGISTER,reg,R_SUBWHOLE))
  1389. +' saved to offset '+tostr(href.offset))));
  1390. list.concat(taicpu.op_reg_ref(StoreOp, newreg(R_INTREGISTER,reg,R_SUBWHOLE), href));
  1391. {$endif}
  1392. end;
  1393. end;
  1394. if (cs_create_pic in current_settings.moduleswitches) and
  1395. (pi_needs_got in current_procinfo.flags) then
  1396. begin
  1397. current_procinfo.got := NR_GP;
  1398. end;
  1399. list.concatList(helplist);
  1400. helplist.Free;
  1401. end;
  1402. procedure TCGMIPS.g_proc_exit(list: tasmlist; parasize: longint; nostackframe: boolean);
  1403. var
  1404. href : treference;
  1405. stacksize : aint;
  1406. saveregs : tcpuregisterset;
  1407. nextoffset : aint;
  1408. reg : Tsuperregister;
  1409. begin
  1410. stacksize:=current_procinfo.calc_stackframe_size;
  1411. if nostackframe then
  1412. begin
  1413. list.concat(taicpu.op_reg(A_JR, NR_R31));
  1414. list.concat(Taicpu.op_none(A_NOP));
  1415. list.concat(Taicpu.op_none(A_P_SET_MACRO));
  1416. list.concat(Taicpu.op_none(A_P_SET_REORDER));
  1417. end
  1418. else
  1419. begin
  1420. reference_reset(href,0);
  1421. href.base:=NR_STACK_POINTER_REG;
  1422. nextoffset:=TMIPSProcInfo(current_procinfo).floatregstart;
  1423. for reg := RS_F0 to RS_F30 do
  1424. begin
  1425. if reg in (rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall)) then
  1426. begin
  1427. href.offset:=nextoffset;
  1428. list.concat(taicpu.op_reg_ref(A_LWC1,newreg(R_FPUREGISTER,reg,R_SUBFS),href));
  1429. inc(nextoffset,4);
  1430. end;
  1431. end;
  1432. nextoffset:=TMIPSProcInfo(current_procinfo).intregstart;
  1433. saveregs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  1434. include(saveregs,RS_R31);
  1435. if (TMIPSProcinfo(current_procinfo).needs_frame_pointer) then
  1436. include(saveregs,RS_FRAME_POINTER_REG);
  1437. for reg:=RS_R1 to RS_R31 do
  1438. begin
  1439. if reg in saveregs then
  1440. begin
  1441. href.offset:=nextoffset;
  1442. list.concat(taicpu.op_reg_ref(A_LW,newreg(R_INTREGISTER,reg,R_SUBWHOLE),href));
  1443. inc(nextoffset,sizeof(aint));
  1444. end;
  1445. end;
  1446. if (-stacksize >= simm16lo) and (-stacksize <= simm16hi) then
  1447. begin
  1448. list.concat(taicpu.op_reg(A_JR, NR_R31));
  1449. { correct stack pointer in the delay slot }
  1450. list.concat(Taicpu.Op_reg_reg_const(A_ADDIU, NR_STACK_POINTER_REG, NR_STACK_POINTER_REG, stacksize));
  1451. end
  1452. else
  1453. begin
  1454. a_load_const_reg(list,OS_32,stacksize,NR_R1);
  1455. list.concat(taicpu.op_reg(A_JR, NR_R31));
  1456. { correct stack pointer in the delay slot }
  1457. list.concat(taicpu.op_reg_reg_reg(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R1));
  1458. end;
  1459. list.concat(Taicpu.op_none(A_P_SET_MACRO));
  1460. list.concat(Taicpu.op_none(A_P_SET_REORDER));
  1461. end;
  1462. end;
  1463. { ************* concatcopy ************ }
  1464. procedure TCGMIPS.g_concatcopy_move(list: tasmlist; const Source, dest: treference; len: tcgint);
  1465. var
  1466. paraloc1, paraloc2, paraloc3: TCGPara;
  1467. begin
  1468. paraloc1.init;
  1469. paraloc2.init;
  1470. paraloc3.init;
  1471. paramanager.getintparaloc(pocall_default, 1, voidpointertype, paraloc1);
  1472. paramanager.getintparaloc(pocall_default, 2, voidpointertype, paraloc2);
  1473. paramanager.getintparaloc(pocall_default, 3, ptrsinttype, paraloc3);
  1474. a_load_const_cgpara(list, OS_SINT, len, paraloc3);
  1475. a_loadaddr_ref_cgpara(list, dest, paraloc2);
  1476. a_loadaddr_ref_cgpara(list, Source, paraloc1);
  1477. paramanager.freecgpara(list, paraloc3);
  1478. paramanager.freecgpara(list, paraloc2);
  1479. paramanager.freecgpara(list, paraloc1);
  1480. alloccpuregisters(list, R_INTREGISTER, paramanager.get_volatile_registers_int(pocall_default));
  1481. alloccpuregisters(list, R_FPUREGISTER, paramanager.get_volatile_registers_fpu(pocall_default));
  1482. a_call_name(list, 'FPC_MOVE', false);
  1483. dealloccpuregisters(list, R_FPUREGISTER, paramanager.get_volatile_registers_fpu(pocall_default));
  1484. dealloccpuregisters(list, R_INTREGISTER, paramanager.get_volatile_registers_int(pocall_default));
  1485. paraloc3.done;
  1486. paraloc2.done;
  1487. paraloc1.done;
  1488. end;
  1489. procedure TCGMIPS.g_concatcopy(list: tasmlist; const Source, dest: treference; len: tcgint);
  1490. var
  1491. tmpreg1, hreg, countreg: TRegister;
  1492. src, dst: TReference;
  1493. lab: tasmlabel;
  1494. Count, count2: aint;
  1495. ai : TaiCpu;
  1496. begin
  1497. if len > high(longint) then
  1498. internalerror(2002072704);
  1499. { anybody wants to determine a good value here :)? }
  1500. if len > 100 then
  1501. g_concatcopy_move(list, Source, dest, len)
  1502. else
  1503. begin
  1504. reference_reset(src,sizeof(aint));
  1505. reference_reset(dst,sizeof(aint));
  1506. { load the address of source into src.base }
  1507. src.base := GetAddressRegister(list);
  1508. a_loadaddr_ref_reg(list, Source, src.base);
  1509. { load the address of dest into dst.base }
  1510. dst.base := GetAddressRegister(list);
  1511. a_loadaddr_ref_reg(list, dest, dst.base);
  1512. { generate a loop }
  1513. Count := len div 4;
  1514. if Count > 4 then
  1515. begin
  1516. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1517. { have to be set to 8. I put an Inc there so debugging may be }
  1518. { easier (should offset be different from zero here, it will be }
  1519. { easy to notice in the generated assembler }
  1520. countreg := GetIntRegister(list, OS_INT);
  1521. tmpreg1 := GetIntRegister(list, OS_INT);
  1522. a_load_const_reg(list, OS_INT, Count, countreg);
  1523. { explicitely allocate R_O0 since it can be used safely here }
  1524. { (for holding date that's being copied) }
  1525. current_asmdata.getjumplabel(lab);
  1526. a_label(list, lab);
  1527. list.concat(taicpu.op_reg_ref(A_LW, tmpreg1, src));
  1528. list.concat(taicpu.op_reg_ref(A_SW, tmpreg1, dst));
  1529. list.concat(taicpu.op_reg_reg_const(A_ADDIU, src.base, src.base, 4));
  1530. list.concat(taicpu.op_reg_reg_const(A_ADDIU, dst.base, dst.base, 4));
  1531. list.concat(taicpu.op_reg_reg_const(A_ADDIU, countreg, countreg, -1));
  1532. //list.concat(taicpu.op_reg_sym(A_BGTZ, countreg, lab));
  1533. ai := taicpu.op_reg_reg_sym(A_BC,countreg, NR_R0, lab);
  1534. ai.setcondition(C_GT);
  1535. list.concat(ai);
  1536. list.concat(taicpu.op_none(A_NOP));
  1537. len := len mod 4;
  1538. end;
  1539. { unrolled loop }
  1540. Count := len div 4;
  1541. if Count > 0 then
  1542. begin
  1543. tmpreg1 := GetIntRegister(list, OS_INT);
  1544. for count2 := 1 to Count do
  1545. begin
  1546. list.concat(taicpu.op_reg_ref(A_LW, tmpreg1, src));
  1547. list.concat(taicpu.op_reg_ref(A_SW, tmpreg1, dst));
  1548. Inc(src.offset, 4);
  1549. Inc(dst.offset, 4);
  1550. end;
  1551. len := len mod 4;
  1552. end;
  1553. if (len and 4) <> 0 then
  1554. begin
  1555. hreg := GetIntRegister(list, OS_INT);
  1556. a_load_ref_reg(list, OS_32, OS_32, src, hreg);
  1557. a_load_reg_ref(list, OS_32, OS_32, hreg, dst);
  1558. Inc(src.offset, 4);
  1559. Inc(dst.offset, 4);
  1560. end;
  1561. { copy the leftovers }
  1562. if (len and 2) <> 0 then
  1563. begin
  1564. hreg := GetIntRegister(list, OS_INT);
  1565. a_load_ref_reg(list, OS_16, OS_16, src, hreg);
  1566. a_load_reg_ref(list, OS_16, OS_16, hreg, dst);
  1567. Inc(src.offset, 2);
  1568. Inc(dst.offset, 2);
  1569. end;
  1570. if (len and 1) <> 0 then
  1571. begin
  1572. hreg := GetIntRegister(list, OS_INT);
  1573. a_load_ref_reg(list, OS_8, OS_8, src, hreg);
  1574. a_load_reg_ref(list, OS_8, OS_8, hreg, dst);
  1575. end;
  1576. end;
  1577. end;
  1578. procedure TCGMIPS.g_concatcopy_unaligned(list: tasmlist; const Source, dest: treference; len: tcgint);
  1579. var
  1580. src, dst: TReference;
  1581. tmpreg1, countreg: TRegister;
  1582. i: aint;
  1583. lab: tasmlabel;
  1584. ai : TaiCpu;
  1585. begin
  1586. if len > 31 then
  1587. g_concatcopy_move(list, Source, dest, len)
  1588. else
  1589. begin
  1590. reference_reset(src,sizeof(aint));
  1591. reference_reset(dst,sizeof(aint));
  1592. { load the address of source into src.base }
  1593. src.base := GetAddressRegister(list);
  1594. a_loadaddr_ref_reg(list, Source, src.base);
  1595. { load the address of dest into dst.base }
  1596. dst.base := GetAddressRegister(list);
  1597. a_loadaddr_ref_reg(list, dest, dst.base);
  1598. { generate a loop }
  1599. if len > 4 then
  1600. begin
  1601. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1602. { have to be set to 8. I put an Inc there so debugging may be }
  1603. { easier (should offset be different from zero here, it will be }
  1604. { easy to notice in the generated assembler }
  1605. countreg := cg.GetIntRegister(list, OS_INT);
  1606. tmpreg1 := cg.GetIntRegister(list, OS_INT);
  1607. a_load_const_reg(list, OS_INT, len, countreg);
  1608. { explicitely allocate R_O0 since it can be used safely here }
  1609. { (for holding date that's being copied) }
  1610. current_asmdata.getjumplabel(lab);
  1611. a_label(list, lab);
  1612. list.concat(taicpu.op_reg_ref(A_LBU, tmpreg1, src));
  1613. list.concat(taicpu.op_reg_ref(A_SB, tmpreg1, dst));
  1614. list.concat(taicpu.op_reg_reg_const(A_ADDIU, src.base, src.base, 1));
  1615. list.concat(taicpu.op_reg_reg_const(A_ADDIU, dst.base, dst.base, 1));
  1616. list.concat(taicpu.op_reg_reg_const(A_ADDIU, countreg, countreg, -1));
  1617. //list.concat(taicpu.op_reg_sym(A_BGTZ, countreg, lab));
  1618. ai := taicpu.op_reg_reg_sym(A_BC,countreg, NR_R0, lab);
  1619. ai.setcondition(C_GT);
  1620. list.concat(ai);
  1621. list.concat(taicpu.op_none(A_NOP));
  1622. end
  1623. else
  1624. begin
  1625. { unrolled loop }
  1626. tmpreg1 := cg.GetIntRegister(list, OS_INT);
  1627. for i := 1 to len do
  1628. begin
  1629. list.concat(taicpu.op_reg_ref(A_LBU, tmpreg1, src));
  1630. list.concat(taicpu.op_reg_ref(A_SB, tmpreg1, dst));
  1631. Inc(src.offset);
  1632. Inc(dst.offset);
  1633. end;
  1634. end;
  1635. end;
  1636. end;
  1637. procedure TCGMIPS.g_intf_wrapper(list: tasmlist; procdef: tprocdef; const labelname: string; ioffset: longint);
  1638. procedure loadvmttor25;
  1639. var
  1640. href: treference;
  1641. begin
  1642. reference_reset_base(href, NR_R2, 0, sizeof(aint)); { return value }
  1643. cg.a_load_ref_reg(list, OS_ADDR, OS_ADDR, href, NR_R25);
  1644. end;
  1645. procedure op_onr25methodaddr;
  1646. var
  1647. href : treference;
  1648. begin
  1649. if (procdef.extnumber=$ffff) then
  1650. Internalerror(200006139);
  1651. { call/jmp vmtoffs(%eax) ; method offs }
  1652. reference_reset_base(href, NR_R25, tobjectdef(procdef.struct).vmtmethodoffset(procdef.extnumber), sizeof(aint));
  1653. cg.a_load_ref_reg(list, OS_ADDR, OS_ADDR, href, NR_R25);
  1654. list.concat(taicpu.op_reg(A_JR, NR_R25));
  1655. end;
  1656. var
  1657. make_global: boolean;
  1658. href: treference;
  1659. begin
  1660. if not(procdef.proctypeoption in [potype_function,potype_procedure]) then
  1661. Internalerror(200006137);
  1662. if not assigned(procdef.struct) or
  1663. (procdef.procoptions * [po_classmethod, po_staticmethod,
  1664. po_methodpointer, po_interrupt, po_iocheck] <> []) then
  1665. Internalerror(200006138);
  1666. if procdef.owner.symtabletype <> objectsymtable then
  1667. Internalerror(200109191);
  1668. make_global := False;
  1669. if (not current_module.is_unit) or create_smartlink or
  1670. (procdef.owner.defowner.owner.symtabletype = globalsymtable) then
  1671. make_global := True;
  1672. if make_global then
  1673. List.concat(Tai_symbol.Createname_global(labelname, AT_FUNCTION, 0))
  1674. else
  1675. List.concat(Tai_symbol.Createname(labelname, AT_FUNCTION, 0));
  1676. { set param1 interface to self }
  1677. g_adjust_self_value(list, procdef, ioffset);
  1678. if (po_virtualmethod in procdef.procoptions) and
  1679. not is_objectpascal_helper(procdef.struct) then
  1680. begin
  1681. loadvmttor25;
  1682. op_onr25methodaddr;
  1683. end
  1684. else
  1685. list.concat(taicpu.op_sym(A_J,current_asmdata.RefAsmSymbol(procdef.mangledname)));
  1686. { Delay slot }
  1687. list.Concat(TAiCpu.Op_none(A_NOP));
  1688. List.concat(Tai_symbol_end.Createname(labelname));
  1689. end;
  1690. procedure TCGMIPS.g_stackpointer_alloc(list : TAsmList;localsize : longint);
  1691. begin
  1692. Comment(V_Error,'TCgMPSel.g_stackpointer_alloc method not implemented');
  1693. end;
  1694. procedure TCGMIPS.a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; size: TCGSize; src, dst: TRegister);
  1695. begin
  1696. Comment(V_Error,'TCgMPSel.a_bit_scan_reg_reg method not implemented');
  1697. end;
  1698. {****************************************************************************
  1699. TCG64_MIPSel
  1700. ****************************************************************************}
  1701. procedure TCg64MPSel.a_load64_reg_ref(list: tasmlist; reg: tregister64; const ref: treference);
  1702. var
  1703. tmpref: treference;
  1704. tmpreg: tregister;
  1705. begin
  1706. { Override this function to prevent loading the reference twice }
  1707. if target_info.endian = endian_big then
  1708. begin
  1709. tmpreg := reg.reglo;
  1710. reg.reglo := reg.reghi;
  1711. reg.reghi := tmpreg;
  1712. end;
  1713. tmpref := ref;
  1714. cg.a_load_reg_ref(list, OS_S32, OS_S32, reg.reglo, tmpref);
  1715. Inc(tmpref.offset, 4);
  1716. cg.a_load_reg_ref(list, OS_S32, OS_S32, reg.reghi, tmpref);
  1717. end;
  1718. procedure TCg64MPSel.a_load64_ref_reg(list: tasmlist; const ref: treference; reg: tregister64);
  1719. var
  1720. tmpref: treference;
  1721. tmpreg: tregister;
  1722. begin
  1723. { Override this function to prevent loading the reference twice }
  1724. if target_info.endian = endian_big then
  1725. begin
  1726. tmpreg := reg.reglo;
  1727. reg.reglo := reg.reghi;
  1728. reg.reghi := tmpreg;
  1729. end;
  1730. tmpref := ref;
  1731. cg.a_load_ref_reg(list, OS_S32, OS_S32, tmpref, reg.reglo);
  1732. Inc(tmpref.offset, 4);
  1733. cg.a_load_ref_reg(list, OS_S32, OS_S32, tmpref, reg.reghi);
  1734. end;
  1735. procedure TCg64MPSel.a_load64_ref_cgpara(list: tasmlist; const r: treference; const paraloc: tcgpara);
  1736. var
  1737. hreg64: tregister64;
  1738. begin
  1739. { Override this function to prevent loading the reference twice.
  1740. Use here some extra registers, but those are optimized away by the RA }
  1741. hreg64.reglo := cg.GetIntRegister(list, OS_S32);
  1742. hreg64.reghi := cg.GetIntRegister(list, OS_S32);
  1743. a_load64_ref_reg(list, r, hreg64);
  1744. a_load64_reg_cgpara(list, hreg64, paraloc);
  1745. end;
  1746. procedure TCg64MPSel.a_op64_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; regsrc, regdst: TRegister64);
  1747. var
  1748. op1, op2, op_call64: TAsmOp;
  1749. tmpreg1, tmpreg2: TRegister;
  1750. begin
  1751. tmpreg1 := cg.GetIntRegister(list, OS_INT);
  1752. tmpreg2 := cg.GetIntRegister(list, OS_INT);
  1753. case op of
  1754. OP_ADD:
  1755. begin
  1756. list.concat(taicpu.op_reg_reg_reg(A_ADDU, regdst.reglo, regsrc.reglo, regdst.reglo));
  1757. list.concat(taicpu.op_reg_reg_reg(A_SLTU, tmpreg1, regdst.reglo, regsrc.reglo));
  1758. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg2, regsrc.reghi, regdst.reghi));
  1759. list.concat(taicpu.op_reg_reg_reg(A_ADDU, regdst.reghi, tmpreg1, tmpreg2));
  1760. exit;
  1761. end;
  1762. OP_AND:
  1763. begin
  1764. list.concat(taicpu.op_reg_reg_reg(A_AND, regdst.reglo, regsrc.reglo, regdst.reglo));
  1765. list.concat(taicpu.op_reg_reg_reg(A_AND, regdst.reghi, regsrc.reghi, regdst.reghi));
  1766. exit;
  1767. end;
  1768. OP_NEG:
  1769. begin
  1770. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reglo, NR_R0, regsrc.reglo));
  1771. list.concat(taicpu.op_reg_reg_reg(A_SLTU, tmpreg1, NR_R0, regdst.reglo));
  1772. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reghi, NR_R0, regsrc.reghi));
  1773. list.concat(taicpu.op_reg_reg_reg(A_SUBU, tmpreg1, regdst.reghi, tmpreg1));
  1774. list.concat(Taicpu.Op_reg_reg(A_MOVE, regdst.reghi, tmpreg1));
  1775. exit;
  1776. end;
  1777. OP_NOT:
  1778. begin
  1779. list.concat(taicpu.op_reg_reg_reg(A_NOR, regdst.reglo, NR_R0, regsrc.reglo));
  1780. list.concat(taicpu.op_reg_reg_reg(A_NOR, regdst.reghi, NR_R0, regsrc.reghi));
  1781. exit;
  1782. end;
  1783. OP_OR:
  1784. begin
  1785. list.concat(taicpu.op_reg_reg_reg(A_OR, regdst.reglo, regsrc.reglo, regdst.reglo));
  1786. list.concat(taicpu.op_reg_reg_reg(A_OR, regdst.reghi, regsrc.reghi, regdst.reghi));
  1787. exit;
  1788. end;
  1789. OP_SUB:
  1790. begin
  1791. list.concat(taicpu.op_reg_reg_reg(A_SUBU, tmpreg1, regdst.reglo, regsrc.reglo));
  1792. list.concat(taicpu.op_reg_reg_reg(A_SLTU, tmpreg2, regdst.reglo, tmpreg1));
  1793. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reghi, regdst.reghi, regsrc.reghi));
  1794. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reghi, regdst.reghi, tmpreg2));
  1795. list.concat(Taicpu.Op_reg_reg(A_MOVE, regdst.reglo, tmpreg1));
  1796. exit;
  1797. end;
  1798. OP_XOR:
  1799. begin
  1800. list.concat(taicpu.op_reg_reg_reg(A_XOR, regdst.reglo, regdst.reglo, regsrc.reglo));
  1801. list.concat(taicpu.op_reg_reg_reg(A_XOR, regdst.reghi, regsrc.reghi, regdst.reghi));
  1802. exit;
  1803. end;
  1804. else
  1805. internalerror(200306017);
  1806. end; {case}
  1807. end;
  1808. procedure TCg64MPSel.a_op64_const_reg(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regdst: TRegister64);
  1809. begin
  1810. a_op64_const_reg_reg(list, op, size, value, regdst, regdst);
  1811. end;
  1812. procedure TCg64MPSel.a_op64_const_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regsrc, regdst: tregister64);
  1813. var
  1814. l: tlocation;
  1815. begin
  1816. a_op64_const_reg_reg_checkoverflow(list, op, size, Value, regsrc, regdst, False, l);
  1817. end;
  1818. procedure TCg64MPSel.a_op64_reg_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; regsrc1, regsrc2, regdst: tregister64);
  1819. var
  1820. l: tlocation;
  1821. begin
  1822. a_op64_reg_reg_reg_checkoverflow(list, op, size, regsrc1, regsrc2, regdst, False, l);
  1823. end;
  1824. procedure TCg64MPSel.a_op64_const_reg_reg_checkoverflow(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regsrc, regdst: tregister64; setflags: boolean; var ovloc: tlocation);
  1825. var
  1826. tmpreg64: TRegister64;
  1827. begin
  1828. tmpreg64.reglo := cg.GetIntRegister(list, OS_S32);
  1829. tmpreg64.reghi := cg.GetIntRegister(list, OS_S32);
  1830. list.concat(taicpu.op_reg_const(A_LI, tmpreg64.reglo, aint(lo(Value))));
  1831. list.concat(taicpu.op_reg_const(A_LI, tmpreg64.reghi, aint(hi(Value))));
  1832. a_op64_reg_reg_reg_checkoverflow(list, op, size, tmpreg64, regsrc, regdst, False, ovloc);
  1833. end;
  1834. procedure TCg64MPSel.a_op64_reg_reg_reg_checkoverflow(list: tasmlist; op: TOpCG; size: tcgsize; regsrc1, regsrc2, regdst: tregister64; setflags: boolean; var ovloc: tlocation);
  1835. var
  1836. op1, op2: TAsmOp;
  1837. tmpreg1, tmpreg2: TRegister;
  1838. begin
  1839. case op of
  1840. OP_ADD:
  1841. begin
  1842. tmpreg1 := cg.GetIntRegister(list,OS_S32);
  1843. list.concat(taicpu.op_reg_reg_reg(A_ADDU, regdst.reglo, regsrc2.reglo, regsrc1.reglo));
  1844. list.concat(taicpu.op_reg_reg_reg(A_SLTU, tmpreg1, regdst.reglo, regsrc2.reglo));
  1845. list.concat(taicpu.op_reg_reg_reg(A_ADDU, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  1846. list.concat(taicpu.op_reg_reg_reg(A_ADDU, regdst.reghi, regdst.reghi, tmpreg1));
  1847. exit;
  1848. end;
  1849. OP_AND:
  1850. begin
  1851. list.concat(taicpu.op_reg_reg_reg(A_AND, regdst.reglo, regsrc2.reglo, regsrc1.reglo));
  1852. list.concat(taicpu.op_reg_reg_reg(A_AND, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  1853. exit;
  1854. end;
  1855. OP_OR:
  1856. begin
  1857. list.concat(taicpu.op_reg_reg_reg(A_OR, regdst.reglo, regsrc2.reglo, regsrc1.reglo));
  1858. list.concat(taicpu.op_reg_reg_reg(A_OR, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  1859. exit;
  1860. end;
  1861. OP_SUB:
  1862. begin
  1863. tmpreg1 := cg.GetIntRegister(list,OS_S32);
  1864. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reglo, regsrc2.reglo, regsrc1.reglo));
  1865. list.concat(taicpu.op_reg_reg_reg(A_SLTU, tmpreg1, regsrc2.reglo, regdst.reglo));
  1866. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  1867. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reghi, regdst.reghi, tmpreg1));
  1868. exit;
  1869. end;
  1870. OP_XOR:
  1871. begin
  1872. list.concat(taicpu.op_reg_reg_reg(A_XOR, regdst.reglo, regsrc2.reglo, regsrc1.reglo));
  1873. list.concat(taicpu.op_reg_reg_reg(A_XOR, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  1874. exit;
  1875. end;
  1876. else
  1877. internalerror(200306017);
  1878. end; {case}
  1879. end;
  1880. procedure create_codegen;
  1881. begin
  1882. cg:=TCGMIPS.Create;
  1883. cg64:=TCg64MPSel.Create;
  1884. end;
  1885. end.