rgcpu.pas 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673
  1. {
  2. Copyright (c) 1998-2003 by Florian Klaempfl
  3. This unit implements the arm specific class for the register
  4. allocator
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. unit rgcpu;
  19. {$i fpcdefs.inc}
  20. interface
  21. uses
  22. aasmbase,aasmtai,aasmsym,aasmdata,aasmcpu,
  23. cgbase,cgutils,
  24. cpubase,
  25. {$ifdef DEBUG_SPILLING}
  26. cutils,
  27. {$endif}
  28. rgobj;
  29. type
  30. trgcpu = class(trgobj)
  31. private
  32. procedure spilling_create_load_store(list: TAsmList; pos: tai; const spilltemp:treference;tempreg:tregister; is_store: boolean);
  33. public
  34. procedure do_spill_read(list: TAsmList; pos: tai; const spilltemp: treference; tempreg: tregister; orgsupreg: tsuperregister); override;
  35. procedure do_spill_written(list: TAsmList; pos: tai; const spilltemp: treference; tempreg: tregister; orgsupreg: tsuperregister); override;
  36. function do_spill_replace(list : TAsmList;instr : tai_cpu_abstract_sym;
  37. orgreg : tsuperregister;const spilltemp : treference) : boolean;override;
  38. procedure add_constraints(reg:tregister);override;
  39. function get_spill_subreg(r:tregister) : tsubregister;override;
  40. end;
  41. trgcputhumb2 = class(trgobj)
  42. private
  43. procedure SplitITBlock(list:TAsmList;pos:tai);
  44. public
  45. procedure do_spill_read(list: TAsmList; pos: tai; const spilltemp: treference; tempreg: tregister; orgsupreg: tsuperregister); override;
  46. procedure do_spill_written(list: TAsmList; pos: tai; const spilltemp: treference; tempreg: tregister; orgsupreg: tsuperregister); override;
  47. end;
  48. trgintcputhumb2 = class(trgcputhumb2)
  49. procedure add_cpu_interferences(p : tai);override;
  50. end;
  51. trgintcpu = class(trgcpu)
  52. procedure add_cpu_interferences(p : tai);override;
  53. end;
  54. trgcputhumb = class(trgcpu)
  55. end;
  56. trgintcputhumb = class(trgcputhumb)
  57. procedure add_cpu_interferences(p: tai);override;
  58. end;
  59. implementation
  60. uses
  61. verbose,globtype,globals,cpuinfo,
  62. cgobj,
  63. procinfo;
  64. procedure trgintcputhumb2.add_cpu_interferences(p: tai);
  65. var
  66. r : tregister;
  67. hr : longint;
  68. begin
  69. if p.typ=ait_instruction then
  70. begin
  71. case taicpu(p).opcode of
  72. A_CBNZ,
  73. A_CBZ:
  74. begin
  75. for hr := RS_R8 to RS_R15 do
  76. add_edge(getsupreg(taicpu(p).oper[0]^.reg), hr);
  77. end;
  78. A_ADD,
  79. A_SUB,
  80. A_AND,
  81. A_BIC,
  82. A_EOR:
  83. begin
  84. if taicpu(p).ops = 3 then
  85. begin
  86. if (taicpu(p).oper[0]^.typ = top_reg) and
  87. (taicpu(p).oper[1]^.typ = top_reg) and
  88. (taicpu(p).oper[2]^.typ in [top_reg, top_shifterop]) then
  89. begin
  90. { if d == 13 || (d == 15 && S == ‘0’) || n == 15 || m IN [13,15] then UNPREDICTABLE; }
  91. add_edge(getsupreg(taicpu(p).oper[0]^.reg), RS_R13);
  92. if taicpu(p).oppostfix <> PF_S then
  93. add_edge(getsupreg(taicpu(p).oper[0]^.reg), RS_R15);
  94. add_edge(getsupreg(taicpu(p).oper[1]^.reg), RS_R15);
  95. if (taicpu(p).oper[2]^.typ = top_shifterop) and
  96. (taicpu(p).oper[2]^.shifterop^.rs <> NR_NO) then
  97. begin
  98. add_edge(getsupreg(taicpu(p).oper[2]^.shifterop^.rs), RS_R13);
  99. add_edge(getsupreg(taicpu(p).oper[2]^.shifterop^.rs), RS_R15);
  100. end
  101. else if (taicpu(p).oper[2]^.typ = top_reg) then
  102. begin
  103. add_edge(getsupreg(taicpu(p).oper[2]^.reg), RS_R13);
  104. add_edge(getsupreg(taicpu(p).oper[2]^.reg), RS_R15);
  105. end;
  106. end;
  107. end;
  108. end;
  109. A_MLA,
  110. A_MLS,
  111. A_MUL:
  112. begin
  113. if (current_settings.cputype<cpu_armv6) and (taicpu(p).opcode<>A_MLS) then
  114. add_edge(getsupreg(taicpu(p).oper[0]^.reg),getsupreg(taicpu(p).oper[1]^.reg));
  115. add_edge(getsupreg(taicpu(p).oper[0]^.reg),RS_R13);
  116. add_edge(getsupreg(taicpu(p).oper[0]^.reg),RS_R15);
  117. add_edge(getsupreg(taicpu(p).oper[1]^.reg),RS_R13);
  118. add_edge(getsupreg(taicpu(p).oper[1]^.reg),RS_R15);
  119. add_edge(getsupreg(taicpu(p).oper[2]^.reg),RS_R13);
  120. add_edge(getsupreg(taicpu(p).oper[2]^.reg),RS_R15);
  121. if taicpu(p).opcode<>A_MUL then
  122. begin
  123. add_edge(getsupreg(taicpu(p).oper[3]^.reg),RS_R13);
  124. add_edge(getsupreg(taicpu(p).oper[3]^.reg),RS_R15);
  125. end;
  126. end;
  127. A_LDRB,
  128. A_STRB,
  129. A_STR,
  130. A_LDR,
  131. A_LDRH,
  132. A_STRH,
  133. A_LDRSB,
  134. A_LDRSH,
  135. A_LDRD,
  136. A_STRD:
  137. { don't mix up the framepointer and stackpointer with pre/post indexed operations }
  138. if (taicpu(p).oper[1]^.typ=top_ref) and
  139. (taicpu(p).oper[1]^.ref^.addressmode in [AM_PREINDEXED,AM_POSTINDEXED]) then
  140. begin
  141. add_edge(getsupreg(taicpu(p).oper[1]^.ref^.base),getsupreg(current_procinfo.framepointer));
  142. { FIXME: temp variable r is needed here to avoid Internal error 20060521 }
  143. { while compiling the compiler. }
  144. r:=NR_STACK_POINTER_REG;
  145. if current_procinfo.framepointer<>r then
  146. add_edge(getsupreg(taicpu(p).oper[1]^.ref^.base),getsupreg(r));
  147. end;
  148. else
  149. ;
  150. end;
  151. end;
  152. end;
  153. procedure trgcpu.spilling_create_load_store(list: TAsmList; pos: tai; const spilltemp:treference;tempreg:tregister; is_store: boolean);
  154. var
  155. tmpref : treference;
  156. helplist : TAsmList;
  157. hreg : tregister;
  158. immshift: byte;
  159. a: aint;
  160. begin
  161. helplist:=TAsmList.create;
  162. { load consts entry }
  163. if getregtype(tempreg)=R_INTREGISTER then
  164. hreg:=getregisterinline(helplist,[R_SUBWHOLE])
  165. else
  166. hreg:=cg.getintregister(helplist,OS_ADDR);
  167. { Lets remove the bits we can fold in later and check if the result can be easily with an add or sub }
  168. a:=abs(spilltemp.offset);
  169. if GenerateThumbCode or (getregtype(tempreg)=R_MMREGISTER) then
  170. begin
  171. {$ifdef DEBUG_SPILLING}
  172. helplist.concat(tai_comment.create(strpnew('Spilling: Use a_load_const_reg to fix spill offset')));
  173. {$endif}
  174. cg.a_load_const_reg(helplist,OS_ADDR,spilltemp.offset,hreg);
  175. cg.a_op_reg_reg(helplist,OP_ADD,OS_ADDR,current_procinfo.framepointer,hreg);
  176. reference_reset_base(tmpref,hreg,0,spilltemp.temppos,sizeof(aint),[]);
  177. end
  178. else if is_shifter_const(a and not($FFF), immshift) then
  179. if spilltemp.offset > 0 then
  180. begin
  181. {$ifdef DEBUG_SPILLING}
  182. helplist.concat(tai_comment.create(strpnew('Spilling: Use ADD to fix spill offset')));
  183. {$endif}
  184. helplist.concat(taicpu.op_reg_reg_const(A_ADD, hreg, current_procinfo.framepointer,
  185. a and not($FFF)));
  186. reference_reset_base(tmpref, hreg, a and $FFF, spilltemp.temppos, sizeof(aint),[]);
  187. end
  188. else
  189. begin
  190. {$ifdef DEBUG_SPILLING}
  191. helplist.concat(tai_comment.create(strpnew('Spilling: Use SUB to fix spill offset')));
  192. {$endif}
  193. helplist.concat(taicpu.op_reg_reg_const(A_SUB, hreg, current_procinfo.framepointer,
  194. a and not($FFF)));
  195. reference_reset_base(tmpref, hreg, -(a and $FFF), spilltemp.temppos, sizeof(aint),[]);
  196. end
  197. else
  198. begin
  199. {$ifdef DEBUG_SPILLING}
  200. helplist.concat(tai_comment.create(strpnew('Spilling: Use a_load_const_reg to fix spill offset')));
  201. {$endif}
  202. cg.a_load_const_reg(helplist,OS_ADDR,spilltemp.offset,hreg);
  203. reference_reset_base(tmpref,current_procinfo.framepointer,0,spilltemp.temppos,sizeof(aint),[]);
  204. tmpref.index:=hreg;
  205. end;
  206. if spilltemp.index<>NR_NO then
  207. internalerror(200401263);
  208. if is_store then
  209. helplist.concat(spilling_create_store(tempreg,tmpref))
  210. else
  211. helplist.concat(spilling_create_load(tmpref,tempreg));
  212. if getregtype(tempreg)=R_INTREGISTER then
  213. ungetregisterinline(helplist,hreg);
  214. list.insertlistafter(pos,helplist);
  215. helplist.free;
  216. end;
  217. function fix_spilling_offset(regtype : TRegisterType;offset : ASizeInt) : boolean;
  218. begin
  219. result:=(abs(offset)>4095) or
  220. ((regtype=R_MMREGISTER) and (abs(offset)>1020)) or
  221. ((GenerateThumbCode) and ((offset<0) or (offset>1020)));
  222. end;
  223. procedure trgcpu.do_spill_read(list: TAsmList; pos: tai; const spilltemp: treference; tempreg: tregister; orgsupreg: tsuperregister);
  224. begin
  225. { don't load spilled register between
  226. mov lr,pc
  227. mov pc,r4
  228. but before the mov lr,pc
  229. }
  230. if assigned(pos.previous) and
  231. (pos.typ=ait_instruction) and
  232. (taicpu(pos).opcode=A_MOV) and
  233. (taicpu(pos).oper[0]^.typ=top_reg) and
  234. (taicpu(pos).oper[0]^.reg=NR_R14) and
  235. (taicpu(pos).oper[1]^.typ=top_reg) and
  236. (taicpu(pos).oper[1]^.reg=NR_PC) then
  237. pos:=tai(pos.previous);
  238. if fix_spilling_offset(getregtype(tempreg),spilltemp.offset) then
  239. spilling_create_load_store(list, pos, spilltemp, tempreg, false)
  240. else
  241. inherited;
  242. end;
  243. procedure trgcpu.do_spill_written(list: TAsmList; pos: tai; const spilltemp: treference; tempreg: tregister; orgsupreg: tsuperregister);
  244. begin
  245. if fix_spilling_offset(getregtype(tempreg),spilltemp.offset) then
  246. spilling_create_load_store(list, pos, spilltemp, tempreg, true)
  247. else
  248. inherited;
  249. end;
  250. function trgcpu.do_spill_replace(list:TAsmList;instr:tai_cpu_abstract_sym;orgreg:tsuperregister;const spilltemp:treference):boolean;
  251. begin
  252. result:=false;
  253. if abs(spilltemp.offset)>4095 then
  254. exit;
  255. { ldr can't set the flags }
  256. if taicpu(instr).oppostfix=PF_S then
  257. exit;
  258. if GenerateThumbCode and
  259. (abs(spilltemp.offset)>1020) then
  260. exit;
  261. { Replace 'mov dst,orgreg' with 'ldr dst,spilltemp'
  262. and 'mov orgreg,src' with 'str dst,spilltemp' }
  263. with instr do
  264. begin
  265. if (opcode=A_MOV) and (ops=2) and (oper[1]^.typ=top_reg) and (oper[0]^.typ=top_reg) then
  266. begin
  267. if (getregtype(oper[0]^.reg)=regtype) and
  268. (get_alias(getsupreg(oper[0]^.reg))=orgreg) and
  269. (get_alias(getsupreg(oper[1]^.reg))<>orgreg) then
  270. begin
  271. { do not replace if we're on Thumb, ldr/str cannot be used with rX>r7 }
  272. if GenerateThumbCode and
  273. (getsupreg(oper[1]^.reg)>RS_R7) then
  274. exit;
  275. { str expects the register in oper[0] }
  276. instr.loadreg(0,oper[1]^.reg);
  277. instr.loadref(1,spilltemp);
  278. opcode:=A_STR;
  279. result:=true;
  280. end
  281. else if (getregtype(oper[1]^.reg)=regtype) and
  282. (get_alias(getsupreg(oper[1]^.reg))=orgreg) and
  283. (get_alias(getsupreg(oper[0]^.reg))<>orgreg) then
  284. begin
  285. { do not replace if we're on Thumb, ldr/str cannot be used with rX>r7 }
  286. if GenerateThumbCode and
  287. (getsupreg(oper[0]^.reg)>RS_R7) then
  288. exit;
  289. instr.loadref(1,spilltemp);
  290. opcode:=A_LDR;
  291. result:=true;
  292. end;
  293. end;
  294. end;
  295. end;
  296. procedure trgcpu.add_constraints(reg:tregister);
  297. var
  298. supreg,i : Tsuperregister;
  299. begin
  300. case getsubreg(reg) of
  301. { Let 32bit floats conflict with all double precision regs > 15
  302. (since these don't have 32 bit equivalents) }
  303. R_SUBFS:
  304. begin
  305. supreg:=getsupreg(reg);
  306. for i:=RS_D16 to RS_D31 do
  307. add_edge(supreg,i);
  308. { further, we cannot use the odd single registers as the register
  309. allocator cannot handle overlapping registers so far }
  310. for i in [RS_S1,RS_S3,RS_S5,RS_S7,RS_S9,RS_S11,RS_S13,RS_S15,RS_S17,RS_S19,
  311. RS_S21,RS_S23,RS_S25,RS_S27,RS_S29,RS_S31] do
  312. add_edge(supreg,i);
  313. end;
  314. else
  315. ;
  316. end;
  317. end;
  318. function trgcpu.get_spill_subreg(r:tregister) : tsubregister;
  319. begin
  320. if (getregtype(r)<>R_MMREGISTER) then
  321. result:=defaultsub
  322. else
  323. result:=getsubreg(r);
  324. end;
  325. function GetITRemainderOp(originalOp:TAsmOp;remLevels:longint;var newOp: TAsmOp;var NeedsCondSwap:boolean) : TAsmOp;
  326. const
  327. remOps : array[1..3] of array[A_ITE..A_ITTTT] of TAsmOp = (
  328. (A_IT,A_IT, A_IT,A_IT,A_IT,A_IT, A_IT,A_IT,A_IT,A_IT,A_IT,A_IT,A_IT,A_IT),
  329. (A_NONE,A_NONE, A_ITT,A_ITE,A_ITE,A_ITT, A_ITT,A_ITT,A_ITE,A_ITE,A_ITE,A_ITE,A_ITT,A_ITT),
  330. (A_NONE,A_NONE, A_NONE,A_NONE,A_NONE,A_NONE, A_ITTT,A_ITEE,A_ITET,A_ITTE,A_ITTE,A_ITET,A_ITEE,A_ITTT));
  331. newOps : array[1..3] of array[A_ITE..A_ITTTT] of TAsmOp = (
  332. (A_IT,A_IT, A_ITE,A_ITT,A_ITE,A_ITT, A_ITEE,A_ITTE,A_ITET,A_ITTT,A_ITEE,A_ITTE,A_ITET,A_ITTT),
  333. (A_NONE,A_NONE, A_IT,A_IT,A_IT,A_IT, A_ITE,A_ITT,A_ITE,A_ITT,A_ITE,A_ITT,A_ITE,A_ITT),
  334. (A_NONE,A_NONE, A_NONE,A_NONE,A_NONE,A_NONE, A_IT,A_IT,A_IT,A_IT,A_IT,A_IT,A_IT,A_IT));
  335. needsSwap: array[1..3] of array[A_ITE..A_ITTTT] of Boolean = (
  336. (true ,false, true ,true ,false,false, true ,true ,true ,true ,false,false,false,false),
  337. (false,false, true ,false,true ,false, true ,true ,false,false,true ,true ,false,false),
  338. (false,false, false,false,false,false, true ,false,true ,false,true ,false,true ,false));
  339. begin
  340. result:=remOps[remLevels][originalOp];
  341. newOp:=newOps[remLevels][originalOp];
  342. NeedsCondSwap:=needsSwap[remLevels][originalOp];
  343. end;
  344. procedure trgcputhumb2.SplitITBlock(list: TAsmList; pos: tai);
  345. var
  346. hp : tai;
  347. level,itLevel : LongInt;
  348. remOp,newOp : TAsmOp;
  349. needsSwap : boolean;
  350. begin
  351. hp:=pos;
  352. level := 0;
  353. while assigned(hp) do
  354. begin
  355. if IsIT(taicpu(hp).opcode) then
  356. break
  357. else if hp.typ=ait_instruction then
  358. inc(level);
  359. hp:=tai(hp.Previous);
  360. end;
  361. if not assigned(hp) then
  362. internalerror(2012100801); // We are supposed to have found the ITxxx instruction here
  363. if (hp.typ<>ait_instruction) or
  364. (not IsIT(taicpu(hp).opcode)) then
  365. internalerror(2012100802); // Sanity check
  366. itLevel := GetITLevels(taicpu(hp).opcode);
  367. if level=itLevel then
  368. exit; // pos was the last instruction in the IT block anyway
  369. remOp:=GetITRemainderOp(taicpu(hp).opcode,itLevel-level,newOp,needsSwap);
  370. if (remOp=A_NONE) or
  371. (newOp=A_NONE) then
  372. Internalerror(2012100803);
  373. taicpu(hp).opcode:=newOp;
  374. if needsSwap then
  375. list.InsertAfter(taicpu.op_cond(remOp,inverse_cond(taicpu(hp).oper[0]^.cc)), pos)
  376. else
  377. list.InsertAfter(taicpu.op_cond(remOp,taicpu(hp).oper[0]^.cc), pos);
  378. end;
  379. procedure trgcputhumb2.do_spill_read(list:TAsmList;pos:tai;const spilltemp:treference;tempreg:tregister;orgsupreg:tsuperregister);
  380. var
  381. tmpref : treference;
  382. helplist : TAsmList;
  383. l : tasmlabel;
  384. hreg : tregister;
  385. begin
  386. { don't load spilled register between
  387. mov lr,pc
  388. mov pc,r4
  389. but before the mov lr,pc
  390. }
  391. if assigned(pos.previous) and
  392. (pos.typ=ait_instruction) and
  393. (taicpu(pos).opcode=A_MOV) and
  394. (taicpu(pos).oper[0]^.typ=top_reg) and
  395. (taicpu(pos).oper[0]^.reg=NR_R14) and
  396. (taicpu(pos).oper[1]^.typ=top_reg) and
  397. (taicpu(pos).oper[1]^.reg=NR_PC) then
  398. pos:=tai(pos.previous);
  399. if (pos.typ=ait_instruction) and
  400. (taicpu(pos).condition<>C_None) and
  401. (taicpu(pos).opcode<>A_B) then
  402. SplitITBlock(list, pos)
  403. else if (pos.typ=ait_instruction) and
  404. IsIT(taicpu(pos).opcode) then
  405. begin
  406. if not assigned(pos.Previous) then
  407. list.InsertBefore(tai_comment.Create('Dummy'), pos);
  408. pos:=tai(pos.Previous);
  409. end;
  410. if (spilltemp.offset>4095) or (spilltemp.offset<-255) then
  411. begin
  412. helplist:=TAsmList.create;
  413. reference_reset(tmpref,sizeof(aint),[]);
  414. { create consts entry }
  415. current_asmdata.getjumplabel(l);
  416. cg.a_label(current_procinfo.aktlocaldata,l);
  417. tmpref.symboldata:=current_procinfo.aktlocaldata.last;
  418. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(spilltemp.offset));
  419. { load consts entry }
  420. if getregtype(tempreg)=R_INTREGISTER then
  421. hreg:=getregisterinline(helplist,[R_SUBWHOLE])
  422. else
  423. hreg:=cg.getintregister(helplist,OS_ADDR);
  424. tmpref.symbol:=l;
  425. tmpref.base:=NR_R15;
  426. helplist.concat(taicpu.op_reg_ref(A_LDR,hreg,tmpref));
  427. reference_reset_base(tmpref,current_procinfo.framepointer,0,ctempposinvalid,sizeof(aint),[]);
  428. tmpref.index:=hreg;
  429. if spilltemp.index<>NR_NO then
  430. internalerror(200401263);
  431. helplist.concat(spilling_create_load(tmpref,tempreg));
  432. if getregtype(tempreg)=R_INTREGISTER then
  433. ungetregisterinline(helplist,hreg);
  434. list.insertlistafter(pos,helplist);
  435. helplist.free;
  436. end
  437. else
  438. inherited;
  439. end;
  440. procedure trgcputhumb2.do_spill_written(list:TAsmList;pos:tai;const spilltemp:treference;tempreg:tregister;orgsupreg:tsuperregister);
  441. var
  442. tmpref : treference;
  443. helplist : TAsmList;
  444. l : tasmlabel;
  445. hreg : tregister;
  446. begin
  447. if (pos.typ=ait_instruction) and
  448. (taicpu(pos).condition<>C_None) and
  449. (taicpu(pos).opcode<>A_B) then
  450. SplitITBlock(list, pos)
  451. else if (pos.typ=ait_instruction) and
  452. IsIT(taicpu(pos).opcode) then
  453. begin
  454. if not assigned(pos.Previous) then
  455. list.InsertBefore(tai_comment.Create('Dummy'), pos);
  456. pos:=tai(pos.Previous);
  457. end;
  458. if (spilltemp.offset>4095) or (spilltemp.offset<-255) then
  459. begin
  460. helplist:=TAsmList.create;
  461. reference_reset(tmpref,sizeof(aint),[]);
  462. { create consts entry }
  463. current_asmdata.getjumplabel(l);
  464. cg.a_label(current_procinfo.aktlocaldata,l);
  465. tmpref.symboldata:=current_procinfo.aktlocaldata.last;
  466. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(spilltemp.offset));
  467. { load consts entry }
  468. if getregtype(tempreg)=R_INTREGISTER then
  469. hreg:=getregisterinline(helplist,[R_SUBWHOLE])
  470. else
  471. hreg:=cg.getintregister(helplist,OS_ADDR);
  472. tmpref.symbol:=l;
  473. tmpref.base:=NR_R15;
  474. helplist.concat(taicpu.op_reg_ref(A_LDR,hreg,tmpref));
  475. if spilltemp.index<>NR_NO then
  476. internalerror(200401263);
  477. reference_reset_base(tmpref,current_procinfo.framepointer,0,ctempposinvalid,sizeof(pint),[]);
  478. tmpref.index:=hreg;
  479. helplist.concat(spilling_create_store(tempreg,tmpref));
  480. if getregtype(tempreg)=R_INTREGISTER then
  481. ungetregisterinline(helplist,hreg);
  482. list.insertlistafter(pos,helplist);
  483. helplist.free;
  484. end
  485. else
  486. inherited;
  487. end;
  488. procedure trgintcpu.add_cpu_interferences(p : tai);
  489. var
  490. r : tregister;
  491. begin
  492. if p.typ=ait_instruction then
  493. begin
  494. case taicpu(p).opcode of
  495. A_MLA,
  496. A_MUL:
  497. begin
  498. if current_settings.cputype<cpu_armv6 then
  499. add_edge(getsupreg(taicpu(p).oper[0]^.reg),getsupreg(taicpu(p).oper[1]^.reg));
  500. add_edge(getsupreg(taicpu(p).oper[0]^.reg),RS_R15);
  501. add_edge(getsupreg(taicpu(p).oper[1]^.reg),RS_R15);
  502. add_edge(getsupreg(taicpu(p).oper[2]^.reg),RS_R15);
  503. if taicpu(p).opcode=A_MLA then
  504. add_edge(getsupreg(taicpu(p).oper[3]^.reg),RS_R15);
  505. end;
  506. A_UMULL,
  507. A_UMLAL,
  508. A_SMULL,
  509. A_SMLAL:
  510. begin
  511. add_edge(getsupreg(taicpu(p).oper[0]^.reg),getsupreg(taicpu(p).oper[1]^.reg));
  512. if current_settings.cputype<cpu_armv6 then
  513. begin
  514. add_edge(getsupreg(taicpu(p).oper[1]^.reg),getsupreg(taicpu(p).oper[2]^.reg));
  515. add_edge(getsupreg(taicpu(p).oper[0]^.reg),getsupreg(taicpu(p).oper[2]^.reg));
  516. end;
  517. end;
  518. A_LDRB,
  519. A_STRB,
  520. A_STR,
  521. A_LDR,
  522. A_LDRH,
  523. A_STRH:
  524. { don't mix up the framepointer and stackpointer with pre/post indexed operations }
  525. if (taicpu(p).oper[1]^.typ=top_ref) and
  526. (taicpu(p).oper[1]^.ref^.addressmode in [AM_PREINDEXED,AM_POSTINDEXED]) then
  527. begin
  528. add_edge(getsupreg(taicpu(p).oper[1]^.ref^.base),getsupreg(current_procinfo.framepointer));
  529. { FIXME: temp variable r is needed here to avoid Internal error 20060521 }
  530. { while compiling the compiler. }
  531. r:=NR_STACK_POINTER_REG;
  532. if current_procinfo.framepointer<>r then
  533. add_edge(getsupreg(taicpu(p).oper[1]^.ref^.base),getsupreg(r));
  534. end;
  535. else
  536. ;
  537. end;
  538. end;
  539. end;
  540. procedure trgintcputhumb.add_cpu_interferences(p: tai);
  541. var
  542. r : tregister;
  543. i : longint;
  544. begin
  545. if p.typ=ait_instruction then
  546. begin
  547. { prevent that the register allocator merges registers with frame/stack pointer
  548. if an instruction writes to the register }
  549. if (taicpu(p).ops>=1) and (taicpu(p).oper[0]^.typ=top_reg) and
  550. (taicpu(p).spilling_get_operation_type(0) in [operand_write,operand_readwrite]) then
  551. begin
  552. { FIXME: temp variable r is needed here to avoid Internal error 20060521 }
  553. { while compiling the compiler. }
  554. r:=NR_STACK_POINTER_REG;
  555. add_edge(getsupreg(taicpu(p).oper[0]^.reg),getsupreg(r));
  556. add_edge(getsupreg(taicpu(p).oper[0]^.reg),getsupreg(current_procinfo.framepointer));
  557. end;
  558. if (taicpu(p).ops>=2) and (taicpu(p).oper[1]^.typ=top_reg) and
  559. (taicpu(p).spilling_get_operation_type(1) in [operand_write,operand_readwrite]) then
  560. begin
  561. { FIXME: temp variable r is needed here to avoid Internal error 20060521 }
  562. { while compiling the compiler. }
  563. r:=NR_STACK_POINTER_REG;
  564. add_edge(getsupreg(taicpu(p).oper[1]^.reg),getsupreg(r));
  565. add_edge(getsupreg(taicpu(p).oper[1]^.reg),getsupreg(current_procinfo.framepointer));
  566. end;
  567. case taicpu(p).opcode of
  568. A_LDRB,
  569. A_STRB,
  570. A_STR,
  571. A_LDR,
  572. A_LDRH,
  573. A_STRH,
  574. A_LDRSB,
  575. A_LDRSH,
  576. A_LDRD,
  577. A_STRD:
  578. begin
  579. { add_edge handles precoloured registers already }
  580. for i:=RS_R8 to RS_R15 do
  581. begin
  582. add_edge(getsupreg(taicpu(p).oper[1]^.ref^.base),i);
  583. add_edge(getsupreg(taicpu(p).oper[1]^.ref^.index),i);
  584. add_edge(getsupreg(taicpu(p).oper[0]^.reg),i);
  585. end;
  586. end;
  587. else
  588. ;
  589. end;
  590. end;
  591. end;
  592. end.