aasmcpu.pas 196 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl and Peter Vreman
  3. Contains the abstract assembler implementation for the i386
  4. * Portions of this code was inspired by the NASM sources
  5. The Netwide Assembler is Copyright (c) 1996 Simon Tatham and
  6. Julian Hall. All rights reserved.
  7. This program is free software; you can redistribute it and/or modify
  8. it under the terms of the GNU General Public License as published by
  9. the Free Software Foundation; either version 2 of the License, or
  10. (at your option) any later version.
  11. This program is distributed in the hope that it will be useful,
  12. but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. GNU General Public License for more details.
  15. You should have received a copy of the GNU General Public License
  16. along with this program; if not, write to the Free Software
  17. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  18. ****************************************************************************
  19. }
  20. unit aasmcpu;
  21. {$i fpcdefs.inc}
  22. interface
  23. uses
  24. globtype,verbose,
  25. cpubase,
  26. cgbase,cgutils,
  27. aasmbase,aasmtai,aasmsym,
  28. ogbase;
  29. const
  30. { "mov reg,reg" source operand number }
  31. O_MOV_SOURCE = 0;
  32. { "mov reg,reg" destination operand number }
  33. O_MOV_DEST = 1;
  34. { Operand types }
  35. OT_NONE = $00000000;
  36. { Bits 0..7: sizes }
  37. OT_BITS8 = $00000001;
  38. OT_BITS16 = $00000002;
  39. OT_BITS32 = $00000004;
  40. OT_BITS64 = $00000008; { x86_64 and FPU }
  41. //OT_BITS128 = $10000000; { 16 byte SSE }
  42. //OT_BITS256 = $20000000; { 32 byte AVX }
  43. //OT_BITS512 = $40000000; { 64 byte AVX512 }
  44. OT_BITS128 = $20000000; { 16 byte SSE }
  45. OT_BITS256 = $40000000; { 32 byte AVX }
  46. OT_BITS512 = $80000000; { 64 byte AVX512 }
  47. OT_VECTORMASK = $1000000000; { OPTIONAL VECTORMASK AVX512}
  48. OT_VECTORZERO = $2000000000; { OPTIONAL ZERO-FLAG AVX512}
  49. OT_VECTORBCST = $4000000000; { BROADCAST-MEM-FLAG AVX512}
  50. OT_VECTORSAE = $8000000000; { OPTIONAL SAE-FLAG AVX512}
  51. OT_VECTORER = $10000000000; { OPTIONAL ER-FLAG-FLAG AVX512}
  52. OT_VECTOR_EXT = OT_VECTORMASK or OT_VECTORZERO or OT_VECTORBCST or OT_VECTORSAE or OT_VECTORER;
  53. OT_BITSB32 = OT_BITS32 or OT_VECTORBCST;
  54. OT_BITSB64 = OT_BITS64 or OT_VECTORBCST;
  55. OT_BITS80 = $00000010; { FPU only }
  56. OT_FAR = $00000020; { this means 16:16 or 16:32, like in CALL/JMP }
  57. OT_NEAR = $00000040;
  58. OT_SHORT = $00000080;
  59. { TODO: FAR/NEAR/SHORT are sizes too, they should be included into size mask,
  60. but this requires adjusting the opcode table }
  61. //OT_SIZE_MASK = $3000001F; { all the size attributes }
  62. OT_SIZE_MASK = $E000001F; { all the size attributes }
  63. OT_NON_SIZE = longint(not(longint(OT_SIZE_MASK)));
  64. { Bits 8..11: modifiers }
  65. OT_SIGNED = $00000100; { the operand need to be signed -128-127 }
  66. OT_TO = $00000200; { reverse effect in FADD, FSUB &c }
  67. OT_COLON = $00000400; { operand is followed by a colon }
  68. OT_MODIFIER_MASK = $00000F00;
  69. { Bits 12..15: type of operand }
  70. OT_REGISTER = $00001000;
  71. OT_IMMEDIATE = $00002000;
  72. OT_MEMORY = $0000C000; { always includes 'OT_REGMEM' bit as well }
  73. OT_REGMEM = $00008000; { for r/m, ie EA, operands }
  74. OT_TYPE_MASK = OT_REGISTER or OT_IMMEDIATE or OT_MEMORY or OT_REGMEM;
  75. OT_REGNORM = OT_REGISTER or OT_REGMEM; { 'normal' reg, qualifies as EA }
  76. { Bits 20..22, 24..26: register classes
  77. otf_* consts are not used alone, only to build other constants. }
  78. otf_reg_cdt = $00100000;
  79. otf_reg_gpr = $00200000;
  80. otf_reg_sreg = $00400000;
  81. otf_reg_k = $00800000;
  82. otf_reg_fpu = $01000000;
  83. otf_reg_mmx = $02000000;
  84. otf_reg_xmm = $04000000;
  85. otf_reg_ymm = $08000000;
  86. otf_reg_zmm = $10000000;
  87. otf_reg_extra_mask = $0F000000;
  88. { Bits 16..19: subclasses, meaning depends on classes field }
  89. otf_sub0 = $00010000;
  90. otf_sub1 = $00020000;
  91. otf_sub2 = $00040000;
  92. otf_sub3 = $00080000;
  93. OT_REG_SMASK = otf_sub0 or otf_sub1 or otf_sub2 or otf_sub3;
  94. //OT_REG_EXTRA_MASK = $0F000000;
  95. OT_REG_EXTRA_MASK = $1F000000;
  96. OT_REG_TYPMASK = otf_reg_cdt or otf_reg_gpr or otf_reg_sreg or otf_reg_k or otf_reg_extra_mask;
  97. { register class 0: CRx, DRx and TRx }
  98. {$ifdef x86_64}
  99. OT_REG_CDT = OT_REGISTER or otf_reg_cdt or OT_BITS64;
  100. {$else x86_64}
  101. OT_REG_CDT = OT_REGISTER or otf_reg_cdt or OT_BITS32;
  102. {$endif x86_64}
  103. OT_REG_CREG = OT_REG_CDT or otf_sub0; { CRn }
  104. OT_REG_DREG = OT_REG_CDT or otf_sub1; { DRn }
  105. OT_REG_TREG = OT_REG_CDT or otf_sub2; { TRn }
  106. OT_REG_CR4 = OT_REG_CDT or otf_sub3; { CR4 (Pentium only) }
  107. { register class 1: general-purpose registers }
  108. OT_REG_GPR = OT_REGNORM or otf_reg_gpr;
  109. OT_RM_GPR = OT_REGMEM or otf_reg_gpr;
  110. OT_REG8 = OT_REG_GPR or OT_BITS8; { 8-bit GPR }
  111. OT_REG16 = OT_REG_GPR or OT_BITS16;
  112. OT_REG32 = OT_REG_GPR or OT_BITS32;
  113. OT_REG64 = OT_REG_GPR or OT_BITS64;
  114. { GPR subclass 0: accumulator: AL, AX, EAX or RAX }
  115. OT_REG_ACCUM = OT_REG_GPR or otf_sub0;
  116. OT_REG_AL = OT_REG_ACCUM or OT_BITS8;
  117. OT_REG_AX = OT_REG_ACCUM or OT_BITS16;
  118. OT_REG_EAX = OT_REG_ACCUM or OT_BITS32;
  119. {$ifdef x86_64}
  120. OT_REG_RAX = OT_REG_ACCUM or OT_BITS64;
  121. {$endif x86_64}
  122. { GPR subclass 1: counter: CL, CX, ECX or RCX }
  123. OT_REG_COUNT = OT_REG_GPR or otf_sub1;
  124. OT_REG_CL = OT_REG_COUNT or OT_BITS8;
  125. OT_REG_CX = OT_REG_COUNT or OT_BITS16;
  126. OT_REG_ECX = OT_REG_COUNT or OT_BITS32;
  127. {$ifdef x86_64}
  128. OT_REG_RCX = OT_REG_COUNT or OT_BITS64;
  129. {$endif x86_64}
  130. { GPR subclass 2: data register: DL, DX, EDX or RDX }
  131. OT_REG_DX = OT_REG_GPR or otf_sub2 or OT_BITS16;
  132. OT_REG_EDX = OT_REG_GPR or otf_sub2 or OT_BITS32;
  133. { register class 2: Segment registers }
  134. OT_REG_SREG = OT_REGISTER or otf_reg_sreg or OT_BITS16;
  135. OT_REG_CS = OT_REG_SREG or otf_sub0; { CS }
  136. OT_REG_DESS = OT_REG_SREG or otf_sub1; { DS, ES, SS (non-CS 86 registers) }
  137. OT_REG_FSGS = OT_REG_SREG or otf_sub2; { FS, GS (386 extended registers) }
  138. { register class 3: FPU registers }
  139. OT_FPUREG = OT_REGISTER or otf_reg_fpu;
  140. OT_FPU0 = OT_FPUREG or otf_sub0; { FPU stack register zero }
  141. { register class 4: MMX (both reg and r/m) }
  142. OT_MMXREG = OT_REGNORM or otf_reg_mmx;
  143. OT_MMXRM = OT_REGMEM or otf_reg_mmx;
  144. { register class 5: XMM (both reg and r/m) }
  145. OT_XMMREG = OT_REGNORM or otf_reg_xmm;
  146. OT_XMMRM = OT_REGMEM or otf_reg_xmm;
  147. OT_XMEM32 = OT_REGNORM or otf_reg_xmm or otf_reg_gpr or OT_BITS32;
  148. OT_XMEM32_M = OT_XMEM32 or OT_VECTORMASK;
  149. OT_XMEM64 = OT_REGNORM or otf_reg_xmm or otf_reg_gpr or OT_BITS64;
  150. OT_XMEM64_M = OT_XMEM64 or OT_VECTORMASK;
  151. OT_XMMREG_M = OT_XMMREG or OT_VECTORMASK;
  152. OT_XMMREG_MZ = OT_XMMREG or OT_VECTORMASK or OT_VECTORZERO;
  153. OT_XMMRM_MZ = OT_XMMRM or OT_VECTORMASK or OT_VECTORZERO;
  154. OT_XMMREG_SAE = OT_XMMREG or OT_VECTORSAE;
  155. OT_XMMRM_SAE = OT_XMMRM or OT_VECTORSAE;
  156. OT_XMMREG_ER = OT_XMMREG or OT_VECTORER;
  157. OT_XMMRM_ER = OT_XMMRM or OT_VECTORER;
  158. { register class 5: YMM (both reg and r/m) }
  159. OT_YMMREG = OT_REGNORM or otf_reg_ymm;
  160. OT_YMMRM = OT_REGMEM or otf_reg_ymm;
  161. OT_YMEM32 = OT_REGNORM or otf_reg_ymm or otf_reg_gpr or OT_BITS32;
  162. OT_YMEM32_M = OT_YMEM32 or OT_VECTORMASK;
  163. OT_YMEM64 = OT_REGNORM or otf_reg_ymm or otf_reg_gpr or OT_BITS64;
  164. OT_YMEM64_M = OT_YMEM64 or OT_VECTORMASK;
  165. OT_YMMREG_M = OT_YMMREG or OT_VECTORMASK;
  166. OT_YMMREG_MZ = OT_YMMREG or OT_VECTORMASK or OT_VECTORZERO;
  167. OT_YMMRM_MZ = OT_YMMRM or OT_VECTORMASK or OT_VECTORZERO;
  168. OT_YMMREG_SAE = OT_YMMREG or OT_VECTORSAE;
  169. OT_YMMRM_SAE = OT_YMMRM or OT_VECTORSAE;
  170. OT_YMMREG_ER = OT_YMMREG or OT_VECTORER;
  171. OT_YMMRM_ER = OT_YMMRM or OT_VECTORER;
  172. { register class 5: ZMM (both reg and r/m) }
  173. OT_ZMMREG = OT_REGNORM or otf_reg_zmm;
  174. OT_ZMMRM = OT_REGMEM or otf_reg_zmm;
  175. OT_ZMEM32 = OT_REGNORM or otf_reg_zmm or otf_reg_gpr or OT_BITS32;
  176. OT_ZMEM32_M = OT_ZMEM32 or OT_VECTORMASK;
  177. OT_ZMEM64 = OT_REGNORM or otf_reg_zmm or otf_reg_gpr or OT_BITS64;
  178. OT_ZMEM64_M = OT_ZMEM64 or OT_VECTORMASK;
  179. OT_ZMMREG_M = OT_ZMMREG or OT_VECTORMASK;
  180. OT_ZMMREG_MZ = OT_ZMMREG or OT_VECTORMASK or OT_VECTORZERO;
  181. OT_ZMMRM_MZ = OT_ZMMRM or OT_VECTORMASK or OT_VECTORZERO;
  182. OT_ZMMREG_SAE = OT_ZMMREG or OT_VECTORSAE;
  183. OT_ZMMRM_SAE = OT_ZMMRM or OT_VECTORSAE;
  184. OT_ZMMREG_ER = OT_ZMMREG or OT_VECTORER;
  185. OT_ZMMRM_ER = OT_ZMMRM or OT_VECTORER;
  186. OT_KREG = OT_REGNORM or otf_reg_k;
  187. OT_KREG_M = OT_KREG or OT_VECTORMASK;
  188. { Vector-Memory operands }
  189. OT_VMEM_ANY = OT_XMEM32 or OT_XMEM64 or OT_YMEM32 or OT_YMEM64 or OT_ZMEM32 or OT_ZMEM64;
  190. { Memory operands }
  191. OT_MEM8 = OT_MEMORY or OT_BITS8;
  192. OT_MEM16 = OT_MEMORY or OT_BITS16;
  193. OT_MEM16_M = OT_MEM16 or OT_VECTORMASK;
  194. OT_MEM32 = OT_MEMORY or OT_BITS32;
  195. OT_MEM32_M = OT_MEMORY or OT_BITS32 or OT_VECTORMASK;
  196. OT_BMEM32 = OT_MEMORY or OT_BITS32 or OT_VECTORBCST;
  197. OT_BMEM32_SAE= OT_MEMORY or OT_BITS32 or OT_VECTORBCST or OT_VECTORSAE;
  198. OT_MEM64 = OT_MEMORY or OT_BITS64;
  199. OT_MEM64_M = OT_MEMORY or OT_BITS64 or OT_VECTORMASK;
  200. OT_BMEM64 = OT_MEMORY or OT_BITS64 or OT_VECTORBCST;
  201. OT_BMEM64_SAE= OT_MEMORY or OT_BITS64 or OT_VECTORBCST or OT_VECTORSAE;
  202. OT_MEM128 = OT_MEMORY or OT_BITS128;
  203. OT_MEM128_M = OT_MEMORY or OT_BITS128 or OT_VECTORMASK;
  204. OT_MEM256 = OT_MEMORY or OT_BITS256;
  205. OT_MEM256_M = OT_MEMORY or OT_BITS256 or OT_VECTORMASK;
  206. OT_MEM512 = OT_MEMORY or OT_BITS512;
  207. OT_MEM512_M = OT_MEMORY or OT_BITS512 or OT_VECTORMASK;
  208. OT_MEM80 = OT_MEMORY or OT_BITS80;
  209. OT_MEM_OFFS = OT_MEMORY or otf_sub0; { special type of EA }
  210. { simple [address] offset }
  211. { Matches any type of r/m operand }
  212. OT_MEMORY_ANY = OT_MEMORY or OT_RM_GPR or OT_XMMRM or OT_MMXRM or OT_YMMRM or OT_ZMMRM or OT_REG_EXTRA_MASK;
  213. { Immediate operands }
  214. OT_IMM8 = OT_IMMEDIATE or OT_BITS8;
  215. OT_IMM16 = OT_IMMEDIATE or OT_BITS16;
  216. OT_IMM32 = OT_IMMEDIATE or OT_BITS32;
  217. OT_IMM64 = OT_IMMEDIATE or OT_BITS64;
  218. OT_ONENESS = otf_sub0; { special type of immediate operand }
  219. OT_UNITY = OT_IMMEDIATE or OT_ONENESS; { for shift/rotate instructions }
  220. OTVE_VECTOR_SAE = 1 shl 8;
  221. OTVE_VECTOR_ER = 1 shl 9;
  222. OTVE_VECTOR_ZERO = 1 shl 10;
  223. OTVE_VECTOR_WRITEMASK = 1 shl 11;
  224. OTVE_VECTOR_BCST = 1 shl 12;
  225. OTVE_VECTOR_BCST2 = 0;
  226. OTVE_VECTOR_BCST4 = 1 shl 4;
  227. OTVE_VECTOR_BCST8 = 1 shl 5;
  228. OTVE_VECTOR_BCST16 = 3 shl 4;
  229. OTVE_VECTOR_RNSAE = OTVE_VECTOR_ER or 0;
  230. OTVE_VECTOR_RDSAE = OTVE_VECTOR_ER or 1 shl 6;
  231. OTVE_VECTOR_RUSAE = OTVE_VECTOR_ER or 1 shl 7;
  232. OTVE_VECTOR_RZSAE = OTVE_VECTOR_ER or 3 shl 6;
  233. OTVE_VECTOR_BCST_MASK = OTVE_VECTOR_BCST2 or OTVE_VECTOR_BCST4 or OTVE_VECTOR_BCST8 or OTVE_VECTOR_BCST16;
  234. OTVE_VECTOR_ER_MASK = OTVE_VECTOR_RNSAE or OTVE_VECTOR_RDSAE or OTVE_VECTOR_RUSAE or OTVE_VECTOR_RZSAE;
  235. OTVE_VECTOR_MASK = OTVE_VECTOR_SAE or OTVE_VECTOR_ER or OTVE_VECTOR_ZERO or OTVE_VECTOR_WRITEMASK or OTVE_VECTOR_BCST;
  236. { Size of the instruction table converted by nasmconv.pas }
  237. {$if defined(x86_64)}
  238. instabentries = {$i x8664nop.inc}
  239. {$elseif defined(i386)}
  240. instabentries = {$i i386nop.inc}
  241. {$elseif defined(i8086)}
  242. instabentries = {$i i8086nop.inc}
  243. {$endif}
  244. maxinfolen = 10;
  245. type
  246. { What an instruction can change. Needed for optimizer and spilling code.
  247. Note: The order of this enumeration is should not be changed! }
  248. TInsChange = (Ch_None,
  249. {Read from a register}
  250. Ch_REAX, Ch_RECX, Ch_REDX, Ch_REBX, Ch_RESP, Ch_REBP, Ch_RESI, Ch_REDI,
  251. {write from a register}
  252. Ch_WEAX, Ch_WECX, Ch_WEDX, Ch_WEBX, Ch_WESP, Ch_WEBP, Ch_WESI, Ch_WEDI,
  253. {read and write from/to a register}
  254. Ch_RWEAX, Ch_RWECX, Ch_RWEDX, Ch_RWEBX, Ch_RWESP, Ch_RWEBP, Ch_RWESI, Ch_RWEDI,
  255. {modify the contents of a register with the purpose of using
  256. this changed content afterwards (add/sub/..., but e.g. not rep
  257. or movsd)}
  258. Ch_MEAX, Ch_MECX, Ch_MEDX, Ch_MEBX, Ch_MESP, Ch_MEBP, Ch_MESI, Ch_MEDI,
  259. {read individual flag bits from the flags register}
  260. Ch_RCarryFlag,Ch_RParityFlag,Ch_RAuxiliaryFlag,Ch_RZeroFlag,Ch_RSignFlag,Ch_ROverflowFlag,
  261. {write individual flag bits to the flags register}
  262. Ch_WCarryFlag,Ch_WParityFlag,Ch_WAuxiliaryFlag,Ch_WZeroFlag,Ch_WSignFlag,Ch_WOverflowFlag,
  263. {set individual flag bits to 0 in the flags register}
  264. Ch_W0CarryFlag,Ch_W0ParityFlag,Ch_W0AuxiliaryFlag,Ch_W0ZeroFlag,Ch_W0SignFlag,Ch_W0OverflowFlag,
  265. {set individual flag bits to 1 in the flags register}
  266. Ch_W1CarryFlag,Ch_W1ParityFlag,Ch_W1AuxiliaryFlag,Ch_W1ZeroFlag,Ch_W1SignFlag,Ch_W1OverflowFlag,
  267. {write an undefined value to individual flag bits in the flags register}
  268. Ch_WUCarryFlag,Ch_WUParityFlag,Ch_WUAuxiliaryFlag,Ch_WUZeroFlag,Ch_WUSignFlag,Ch_WUOverflowFlag,
  269. {read and write flag bits}
  270. Ch_RWCarryFlag,Ch_RWParityFlag,Ch_RWAuxiliaryFlag,Ch_RWZeroFlag,Ch_RWSignFlag,Ch_RWOverflowFlag,
  271. {more specialized flag bits (not considered part of NR_DEFAULTFLAGS by the compiler)}
  272. Ch_RDirFlag,Ch_W0DirFlag,Ch_W1DirFlag,Ch_W0IntFlag,Ch_W1IntFlag,
  273. {instruction reads flag bits, according to its condition (used by Jcc/SETcc/CMOVcc)}
  274. Ch_RFLAGScc,
  275. {read/write/read+write the entire flags/eflags/rflags register}
  276. Ch_RFlags, Ch_WFlags, Ch_RWFlags,
  277. Ch_FPU,
  278. Ch_Rop1, Ch_Wop1, Ch_RWop1, Ch_Mop1,
  279. Ch_Rop2, Ch_Wop2, Ch_RWop2, Ch_Mop2,
  280. Ch_Rop3, Ch_WOp3, Ch_RWOp3, Ch_Mop3,
  281. Ch_Rop4, Ch_WOp4, Ch_RWOp4, Ch_Mop4,
  282. { instruction doesn't read it's input register, in case both parameters
  283. are the same register (e.g. xor eax,eax; sub eax,eax; sbb eax,eax (reads flags only), etc.) }
  284. Ch_NoReadIfEqualRegs,
  285. Ch_RMemEDI,Ch_WMemEDI,
  286. Ch_All,
  287. { x86_64 registers }
  288. Ch_RRAX, Ch_RRCX, Ch_RRDX, Ch_RRBX, Ch_RRSP, Ch_RRBP, Ch_RRSI, Ch_RRDI,
  289. Ch_WRAX, Ch_WRCX, Ch_WRDX, Ch_WRBX, Ch_WRSP, Ch_WRBP, Ch_WRSI, Ch_WRDI,
  290. Ch_RWRAX, Ch_RWRCX, Ch_RWRDX, Ch_RWRBX, Ch_RWRSP, Ch_RWRBP, Ch_RWRSI, Ch_RWRDI,
  291. Ch_MRAX, Ch_MRCX, Ch_MRDX, Ch_MRBX, Ch_MRSP, Ch_MRBP, Ch_MRSI, Ch_MRDI
  292. );
  293. TInsProp = packed record
  294. Ch : set of TInsChange;
  295. end;
  296. TMemRefSizeInfo = (msiUnknown, msiUnsupported, msiNoSize, msiNoMemRef,
  297. msiMultiple, msiMultipleMinSize8, msiMultipleMinSize16, msiMultipleMinSize32,
  298. msiMultipleMinSize64, msiMultipleMinSize128, msiMultipleminSize256, msiMultipleMinSize512,
  299. msiMemRegSize, msiMemRegx16y32, msiMemRegx16y32z64, msiMemRegx32y64, msiMemRegx32y64z128, msiMemRegx64y128, msiMemRegx64y128z256,
  300. msiMemRegx64y256, msiMemRegx64y256z512,
  301. msiMem8, msiMem16, msiMem32, msiBMem32, msiMem64, msiBMem64, msiMem128, msiMem256, msiMem512,
  302. msiXMem32, msiXMem64, msiYMem32, msiYMem64, msiZMem32, msiZMem64,
  303. msiVMemMultiple, msiVMemRegSize,
  304. msiMemRegConst128,msiMemRegConst256,msiMemRegConst512);
  305. TMemRefSizeInfoBCST = (msbUnknown, msbBCST32, msbBCST64, msbMultiple);
  306. TMemRefSizeInfoBCSTType = (btUnknown, bt1to2, bt1to4, bt1to8, bt1to16);
  307. TEVEXTupleState = (etsUnknown, etsIsTuple, etsNotTuple);
  308. TConstSizeInfo = (csiUnknown, csiMultiple, csiNoSize, csiMem8, csiMem16, csiMem32, csiMem64);
  309. TInsTabMemRefSizeInfoRec = record
  310. MemRefSize : TMemRefSizeInfo;
  311. MemRefSizeBCST : TMemRefSizeInfoBCST;
  312. BCSTXMMMultiplicator : byte;
  313. ExistsSSEAVX : boolean;
  314. ConstSize : TConstSizeInfo;
  315. BCSTTypes : Set of TMemRefSizeInfoBCSTType;
  316. end;
  317. const
  318. MemRefMultiples: set of TMemRefSizeInfo = [msiMultiple, msiMultipleMinSize8,
  319. msiMultipleMinSize16, msiMultipleMinSize32,
  320. msiMultipleMinSize64, msiMultipleMinSize128,
  321. msiMultipleMinSize256, msiMultipleMinSize512,
  322. msiVMemMultiple];
  323. MemRefSizeInfoVMems: Set of TMemRefSizeInfo = [msiXMem32, msiXMem64, msiYMem32, msiYMem64,
  324. msiZMem32, msiZMem64,
  325. msiVMemMultiple, msiVMemRegSize];
  326. InsProp : array[tasmop] of TInsProp =
  327. {$if defined(x86_64)}
  328. {$i x8664pro.inc}
  329. {$elseif defined(i386)}
  330. {$i i386prop.inc}
  331. {$elseif defined(i8086)}
  332. {$i i8086prop.inc}
  333. {$endif}
  334. type
  335. TOperandOrder = (op_intel,op_att);
  336. {Instruction flags }
  337. tinsflag = (
  338. { please keep these in order and in sync with IF_SMASK }
  339. IF_SM, { size match first two operands }
  340. IF_SM2,
  341. IF_SB, { unsized operands can't be non-byte }
  342. IF_SW, { unsized operands can't be non-word }
  343. IF_SD, { unsized operands can't be nondword }
  344. { unsized argument spec }
  345. { please keep these in order and in sync with IF_ARMASK }
  346. IF_AR0, { SB, SW, SD applies to argument 0 }
  347. IF_AR1, { SB, SW, SD applies to argument 1 }
  348. IF_AR2, { SB, SW, SD applies to argument 2 }
  349. IF_PRIV, { it's a privileged instruction }
  350. IF_SMM, { it's only valid in SMM }
  351. IF_PROT, { it's protected mode only }
  352. IF_NOX86_64, { removed instruction in x86_64 }
  353. IF_UNDOC, { it's an undocumented instruction }
  354. IF_FPU, { it's an FPU instruction }
  355. IF_MMX, { it's an MMX instruction }
  356. { it's a 3DNow! instruction }
  357. IF_3DNOW,
  358. { it's a SSE (KNI, MMX2) instruction }
  359. IF_SSE,
  360. { SSE2 instructions }
  361. IF_SSE2,
  362. { SSE3 instructions }
  363. IF_SSE3,
  364. { SSE64 instructions }
  365. IF_SSE64,
  366. { SVM instructions }
  367. IF_SVM,
  368. { SSE4 instructions }
  369. IF_SSE4,
  370. IF_SSSE3,
  371. IF_SSE41,
  372. IF_SSE42,
  373. IF_MOVBE,
  374. IF_CLMUL,
  375. IF_AVX,
  376. IF_AVX2,
  377. IF_AVX512,
  378. IF_BMI1,
  379. IF_BMI2,
  380. { Intel ADX (Multi-Precision Add-Carry Instruction Extensions) }
  381. IF_ADX,
  382. IF_16BITONLY,
  383. IF_FMA,
  384. IF_FMA4,
  385. IF_TSX,
  386. IF_RAND,
  387. IF_XSAVE,
  388. IF_PREFETCHWT1,
  389. { mask for processor level }
  390. { please keep these in order and in sync with IF_PLEVEL }
  391. IF_8086, { 8086 instruction }
  392. IF_186, { 186+ instruction }
  393. IF_286, { 286+ instruction }
  394. IF_386, { 386+ instruction }
  395. IF_486, { 486+ instruction }
  396. IF_PENT, { Pentium instruction }
  397. IF_P6, { P6 instruction }
  398. IF_KATMAI, { Katmai instructions }
  399. IF_WILLAMETTE, { Willamette instructions }
  400. IF_PRESCOTT, { Prescott instructions }
  401. IF_X86_64,
  402. IF_SANDYBRIDGE, { Sandybridge-specific instruction }
  403. IF_NEC, { NEC V20/V30 instruction }
  404. { the following are not strictly part of the processor level, because
  405. they are never used standalone, but always in combination with a
  406. separate processor level flag. Therefore, they use bits outside of
  407. IF_PLEVEL, otherwise they would mess up the processor level they're
  408. used in combination with.
  409. The following combinations are currently used:
  410. [IF_AMD, IF_P6],
  411. [IF_CYRIX, IF_486],
  412. [IF_CYRIX, IF_PENT],
  413. [IF_CYRIX, IF_P6] }
  414. IF_CYRIX, { Cyrix, Centaur or VIA-specific instruction }
  415. IF_AMD, { AMD-specific instruction }
  416. { added flags }
  417. IF_PRE, { it's a prefix instruction }
  418. IF_PASS2, { if the instruction can change in a second pass }
  419. IF_IMM4, { immediate operand is a nibble (must be in range [0..15]) }
  420. IF_IMM3, { immediate operand is a triad (must be in range [0..7]) }
  421. { avx512 flags }
  422. IF_BCST2,
  423. IF_BCST4,
  424. IF_BCST8,
  425. IF_BCST16,
  426. IF_T2, { disp8 - tuple - 2 }
  427. IF_T4, { disp8 - tuple - 4 }
  428. IF_T8, { disp8 - tuple - 8 }
  429. IF_T1S, { disp8 - tuple - 1 scalar }
  430. IF_T1S8, { disp8 - tuple - 1 scalar byte }
  431. IF_T1S16, { disp8 - tuple - 1 scalar word }
  432. IF_T1F32,
  433. IF_T1F64,
  434. IF_TMDDUP,
  435. IF_TFV, { disp8 - tuple - full vector }
  436. IF_TFVM, { disp8 - tuple - full vector memory }
  437. IF_TQVM,
  438. IF_TMEM128,
  439. IF_THV,
  440. IF_THVM,
  441. IF_TOVM
  442. );
  443. tinsflags=set of tinsflag;
  444. const
  445. IF_SMASK=[IF_SM,IF_SM2,IF_SB,IF_SW,IF_SD];
  446. IF_ARMASK=[IF_AR0,IF_AR1,IF_AR2]; { mask for unsized argument spec }
  447. IF_PLEVEL=[IF_8086..IF_NEC]; { mask for processor level }
  448. IF_TUPLEMASK=[IF_T2..IF_TOVM]; { mask for AVX512 disp8-tuples }
  449. type
  450. tinsentry=packed record
  451. opcode : tasmop;
  452. ops : byte;
  453. optypes : array[0..max_operands-1] of int64;
  454. code : array[0..maxinfolen] of char;
  455. flags : tinsflags;
  456. end;
  457. pinsentry=^tinsentry;
  458. { alignment for operator }
  459. tai_align = class(tai_align_abstract)
  460. function calculatefillbuf(var buf : tfillbuffer;executable : boolean):pchar;override;
  461. end;
  462. { taicpu }
  463. taicpu = class(tai_cpu_abstract_sym)
  464. opsize : topsize;
  465. constructor op_none(op : tasmop);
  466. constructor op_none(op : tasmop;_size : topsize);
  467. constructor op_reg(op : tasmop;_size : topsize;_op1 : tregister);
  468. constructor op_const(op : tasmop;_size : topsize;_op1 : aint);
  469. constructor op_ref(op : tasmop;_size : topsize;const _op1 : treference);
  470. constructor op_reg_reg(op : tasmop;_size : topsize;_op1,_op2 : tregister);
  471. constructor op_reg_ref(op : tasmop;_size : topsize;_op1 : tregister;const _op2 : treference);
  472. constructor op_reg_const(op:tasmop; _size: topsize; _op1: tregister; _op2: aint);
  473. constructor op_const_reg(op : tasmop;_size : topsize;_op1 : aint;_op2 : tregister);
  474. constructor op_const_const(op : tasmop;_size : topsize;_op1,_op2 : aint);
  475. constructor op_const_ref(op : tasmop;_size : topsize;_op1 : aint;const _op2 : treference);
  476. constructor op_ref_reg(op : tasmop;_size : topsize;const _op1 : treference;_op2 : tregister);
  477. constructor op_reg_reg_reg(op : tasmop;_size : topsize;_op1,_op2,_op3 : tregister);
  478. constructor op_const_reg_reg(op : tasmop;_size : topsize;_op1 : aint;_op2 : tregister;_op3 : tregister);
  479. constructor op_const_ref_reg(op : tasmop;_size : topsize;_op1 : aint;const _op2 : treference;_op3 : tregister);
  480. constructor op_ref_reg_reg(op : tasmop;_size : topsize;const _op1 : treference;_op2,_op3 : tregister);
  481. constructor op_const_reg_ref(op : tasmop;_size : topsize;_op1 : aint;_op2 : tregister;const _op3 : treference);
  482. constructor op_reg_reg_ref(op : tasmop;_size : topsize;_op1,_op2 : tregister;const _op3 : treference);
  483. constructor op_const_reg_reg_reg(op : tasmop;_size : topsize;_op1 : aint;_op2, _op3, _op4 : tregister);
  484. { this is for Jmp instructions }
  485. constructor op_cond_sym(op : tasmop;cond:TAsmCond;_size : topsize;_op1 : tasmsymbol);
  486. constructor op_sym(op : tasmop;_size : topsize;_op1 : tasmsymbol);
  487. constructor op_sym_ofs(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint);
  488. constructor op_sym_ofs_reg(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint;_op2 : tregister);
  489. constructor op_sym_ofs_ref(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint;const _op2 : treference);
  490. procedure changeopsize(siz:topsize);
  491. function GetString:string;
  492. { This is a workaround for the GAS non commutative fpu instruction braindamage.
  493. Early versions of the UnixWare assembler had a bug where some fpu instructions
  494. were reversed and GAS still keeps this "feature" for compatibility.
  495. for details: http://sourceware.org/binutils/docs/as/i386_002dBugs.html#i386_002dBugs
  496. http://bugs.debian.org/cgi-bin/bugreport.cgi?bug=372528
  497. http://en.wikibooks.org/wiki/X86_Assembly/GAS_Syntax#Caveats
  498. Since FPC is "GAS centric" due to its history it generates instructions with the same operand order so
  499. when generating output for other assemblers, the opcodes must be fixed before writing them.
  500. This function returns the fixed opcodes. Changing the opcodes permanently is no good idea
  501. because in case of smartlinking assembler is generated twice so at the second run wrong
  502. assembler is generated.
  503. }
  504. function FixNonCommutativeOpcodes: tasmop;
  505. private
  506. FOperandOrder : TOperandOrder;
  507. procedure init(_size : topsize); { this need to be called by all constructor }
  508. public
  509. { the next will reset all instructions that can change in pass 2 }
  510. procedure ResetPass1;override;
  511. procedure ResetPass2;override;
  512. function CheckIfValid:boolean;
  513. function Pass1(objdata:TObjData):longint;override;
  514. procedure Pass2(objdata:TObjData);override;
  515. procedure SetOperandOrder(order:TOperandOrder);
  516. function is_same_reg_move(regtype: Tregistertype):boolean;override;
  517. { register spilling code }
  518. function spilling_get_operation_type(opnr: longint): topertype;override;
  519. {$ifdef i8086}
  520. procedure loadsegsymbol(opidx:longint;s:tasmsymbol);
  521. {$endif i8086}
  522. property OperandOrder : TOperandOrder read FOperandOrder;
  523. private
  524. { next fields are filled in pass1, so pass2 is faster }
  525. insentry : PInsEntry;
  526. insoffset : longint;
  527. LastInsOffset : longint; { need to be public to be reset }
  528. inssize : shortint;
  529. EVEXTupleState: TEVEXTupleState; { AVX512 disp8*N }
  530. {$ifdef x86_64}
  531. rex : byte;
  532. {$endif x86_64}
  533. function InsEnd:longint;
  534. procedure create_ot(objdata:TObjData);
  535. function Matches(p:PInsEntry):boolean;
  536. function calcsize(p:PInsEntry):shortint;
  537. procedure gencode(objdata:TObjData);
  538. function NeedAddrPrefix(opidx:byte):boolean;
  539. function NeedAddrPrefix:boolean;
  540. procedure write0x66prefix(objdata:TObjData);
  541. procedure write0x67prefix(objdata:TObjData);
  542. procedure Swapoperands;
  543. function FindInsentry(objdata:TObjData):boolean;
  544. function CheckUseEVEX: boolean;
  545. procedure CheckEVEXTuple(const aInput:toper; aInsEntry: pInsentry; aIsVector128, aIsVector256, aIsVector512, aIsEVEXW1: boolean);
  546. end;
  547. function is_64_bit_ref(const ref:treference):boolean;
  548. function is_32_bit_ref(const ref:treference):boolean;
  549. function is_16_bit_ref(const ref:treference):boolean;
  550. function get_ref_address_size(const ref:treference):byte;
  551. function get_default_segment_of_ref(const ref:treference):tregister;
  552. procedure optimize_ref(var ref:treference; inlineasm: boolean);
  553. function spilling_create_load(const ref:treference;r:tregister):Taicpu;
  554. function spilling_create_store(r:tregister; const ref:treference):Taicpu;
  555. function MemRefInfo(aAsmop: TAsmOp): TInsTabMemRefSizeInfoRec;
  556. function MightHaveExtension(AsmOp : TAsmOp) : Boolean;
  557. procedure InitAsm;
  558. procedure DoneAsm;
  559. {*****************************************************************************
  560. External Symbol Chain
  561. used for agx86nsm and agx86int
  562. *****************************************************************************}
  563. type
  564. PExternChain = ^TExternChain;
  565. TExternChain = Record
  566. psym : pshortstring;
  567. is_defined : boolean;
  568. next : PExternChain;
  569. end;
  570. const
  571. FEC : PExternChain = nil;
  572. procedure AddSymbol(symname : string; defined : boolean);
  573. procedure FreeExternChainList;
  574. implementation
  575. uses
  576. cutils,
  577. globals,
  578. systems,
  579. itcpugas,
  580. cpuinfo;
  581. procedure AddSymbol(symname : string; defined : boolean);
  582. var
  583. EC : PExternChain;
  584. begin
  585. EC:=FEC;
  586. while assigned(EC) do
  587. begin
  588. if EC^.psym^=symname then
  589. begin
  590. if defined then
  591. EC^.is_defined:=true;
  592. exit;
  593. end;
  594. EC:=EC^.next;
  595. end;
  596. New(EC);
  597. EC^.next:=FEC;
  598. FEC:=EC;
  599. FEC^.psym:=stringdup(symname);
  600. FEC^.is_defined := defined;
  601. end;
  602. procedure FreeExternChainList;
  603. var
  604. EC : PExternChain;
  605. begin
  606. EC:=FEC;
  607. while assigned(EC) do
  608. begin
  609. FEC:=EC^.next;
  610. stringdispose(EC^.psym);
  611. Dispose(EC);
  612. EC:=FEC;
  613. end;
  614. end;
  615. {*****************************************************************************
  616. Instruction table
  617. *****************************************************************************}
  618. type
  619. TInsTabCache=array[TasmOp] of longint;
  620. PInsTabCache=^TInsTabCache;
  621. TInsTabMemRefSizeInfoCache=array[TasmOp] of TInsTabMemRefSizeInfoRec;
  622. PInsTabMemRefSizeInfoCache=^TInsTabMemRefSizeInfoCache;
  623. const
  624. {$if defined(x86_64)}
  625. InsTab:array[0..instabentries-1] of TInsEntry={$i x8664tab.inc}
  626. {$elseif defined(i386)}
  627. InsTab:array[0..instabentries-1] of TInsEntry={$i i386tab.inc}
  628. {$elseif defined(i8086)}
  629. InsTab:array[0..instabentries-1] of TInsEntry={$i i8086tab.inc}
  630. {$endif}
  631. var
  632. InsTabCache : PInsTabCache;
  633. InsTabMemRefSizeInfoCache: PInsTabMemRefSizeInfoCache;
  634. const
  635. {$if defined(x86_64)}
  636. { Intel style operands ! }
  637. opsize_2_type:array[0..2,topsize] of int64=(
  638. (OT_NONE,
  639. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_BITS16,OT_BITS32,OT_BITS32,OT_BITS64,OT_BITS64,OT_BITS64,
  640. OT_BITS16,OT_BITS32,OT_BITS64,
  641. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  642. OT_BITS64,
  643. OT_NEAR,OT_FAR,OT_SHORT,
  644. OT_NONE,
  645. OT_BITS128,
  646. OT_BITS256,
  647. OT_BITS512
  648. ),
  649. (OT_NONE,
  650. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_BITS8,OT_BITS8,OT_BITS16,OT_BITS8,OT_BITS16,OT_BITS32,
  651. OT_BITS16,OT_BITS32,OT_BITS64,
  652. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  653. OT_BITS64,
  654. OT_NEAR,OT_FAR,OT_SHORT,
  655. OT_NONE,
  656. OT_BITS128,
  657. OT_BITS256,
  658. OT_BITS512
  659. ),
  660. (OT_NONE,
  661. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_NONE,OT_NONE,OT_NONE,OT_NONE,OT_NONE,OT_NONE,
  662. OT_BITS16,OT_BITS32,OT_BITS64,
  663. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  664. OT_BITS64,
  665. OT_NEAR,OT_FAR,OT_SHORT,
  666. OT_NONE,
  667. OT_BITS128,
  668. OT_BITS256,
  669. OT_BITS512
  670. )
  671. );
  672. reg_ot_table : array[tregisterindex] of longint = (
  673. {$i r8664ot.inc}
  674. );
  675. {$elseif defined(i386)}
  676. { Intel style operands ! }
  677. opsize_2_type:array[0..2,topsize] of int64=(
  678. (OT_NONE,
  679. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_BITS16,OT_BITS32,OT_BITS32,
  680. OT_BITS16,OT_BITS32,OT_BITS64,
  681. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  682. OT_BITS64,
  683. OT_NEAR,OT_FAR,OT_SHORT,
  684. OT_NONE,
  685. OT_BITS128,
  686. OT_BITS256,
  687. OT_BITS512
  688. ),
  689. (OT_NONE,
  690. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_BITS8,OT_BITS8,OT_BITS16,
  691. OT_BITS16,OT_BITS32,OT_BITS64,
  692. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  693. OT_BITS64,
  694. OT_NEAR,OT_FAR,OT_SHORT,
  695. OT_NONE,
  696. OT_BITS128,
  697. OT_BITS256,
  698. OT_BITS512
  699. ),
  700. (OT_NONE,
  701. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_NONE,OT_NONE,OT_NONE,
  702. OT_BITS16,OT_BITS32,OT_BITS64,
  703. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  704. OT_BITS64,
  705. OT_NEAR,OT_FAR,OT_SHORT,
  706. OT_NONE,
  707. OT_BITS128,
  708. OT_BITS256,
  709. OT_BITS512
  710. )
  711. );
  712. reg_ot_table : array[tregisterindex] of longint = (
  713. {$i r386ot.inc}
  714. );
  715. {$elseif defined(i8086)}
  716. { Intel style operands ! }
  717. opsize_2_type:array[0..2,topsize] of int64=(
  718. (OT_NONE,
  719. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_BITS16,OT_BITS32,OT_BITS32,
  720. OT_BITS16,OT_BITS32,OT_BITS64,
  721. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  722. OT_BITS64,
  723. OT_NEAR,OT_FAR,OT_SHORT,
  724. OT_NONE,
  725. OT_BITS128,
  726. OT_BITS256,
  727. OT_BITS512
  728. ),
  729. (OT_NONE,
  730. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_BITS8,OT_BITS8,OT_BITS16,
  731. OT_BITS16,OT_BITS32,OT_BITS64,
  732. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  733. OT_BITS64,
  734. OT_NEAR,OT_FAR,OT_SHORT,
  735. OT_NONE,
  736. OT_BITS128,
  737. OT_BITS256,
  738. OT_BITS512
  739. ),
  740. (OT_NONE,
  741. OT_BITS8,OT_BITS16,OT_BITS32,OT_BITS64,OT_NONE,OT_NONE,OT_NONE,
  742. OT_BITS16,OT_BITS32,OT_BITS64,
  743. OT_BITS32,OT_BITS64,OT_BITS80,OT_BITS64,OT_NONE,
  744. OT_BITS64,
  745. OT_NEAR,OT_FAR,OT_SHORT,
  746. OT_NONE,
  747. OT_BITS128,
  748. OT_BITS256,
  749. OT_BITS512
  750. )
  751. );
  752. reg_ot_table : array[tregisterindex] of longint = (
  753. {$i r8086ot.inc}
  754. );
  755. {$endif}
  756. function MemRefInfo(aAsmop: TAsmOp): TInsTabMemRefSizeInfoRec;
  757. begin
  758. result := InsTabMemRefSizeInfoCache^[aAsmop];
  759. end;
  760. function MightHaveExtension(AsmOp : TAsmOp): Boolean;
  761. var
  762. i,j: LongInt;
  763. insentry: pinsentry;
  764. begin
  765. Result:=true;
  766. i:=InsTabCache^[AsmOp];
  767. if i>=0 then
  768. begin
  769. insentry:=@instab[i];
  770. while insentry^.opcode=AsmOp do
  771. begin
  772. for j:=0 to insentry^.ops-1 do
  773. begin
  774. if (insentry^.optypes[j] and OT_VECTOR_EXT)<>0 then
  775. exit;
  776. end;
  777. inc(i);
  778. insentry:=@instab[i];
  779. end;
  780. end;
  781. Result:=false;
  782. end;
  783. { Operation type for spilling code }
  784. type
  785. toperation_type_table=array[tasmop,0..Max_Operands] of topertype;
  786. var
  787. operation_type_table : ^toperation_type_table;
  788. {****************************************************************************
  789. TAI_ALIGN
  790. ****************************************************************************}
  791. function tai_align.calculatefillbuf(var buf : tfillbuffer;executable : boolean):pchar;
  792. const
  793. { Updated according to
  794. Software Optimization Guide for AMD Family 15h Processors, Verison 3.08, January 2014
  795. and
  796. Intel 64 and IA-32 Architectures Software Developer’s Manual
  797. Volume 2B: Instruction Set Reference, N-Z, January 2015
  798. }
  799. alignarray_cmovcpus:array[0..10] of string[11]=(
  800. #$66#$66#$66#$0F#$1F#$84#$00#$00#$00#$00#$00,
  801. #$66#$66#$0F#$1F#$84#$00#$00#$00#$00#$00,
  802. #$66#$0F#$1F#$84#$00#$00#$00#$00#$00,
  803. #$0F#$1F#$84#$00#$00#$00#$00#$00,
  804. #$0F#$1F#$80#$00#$00#$00#$00,
  805. #$66#$0F#$1F#$44#$00#$00,
  806. #$0F#$1F#$44#$00#$00,
  807. #$0F#$1F#$40#$00,
  808. #$0F#$1F#$00,
  809. #$66#$90,
  810. #$90);
  811. {$ifdef i8086}
  812. alignarray:array[0..5] of string[8]=(
  813. #$90#$90#$90#$90#$90#$90#$90,
  814. #$90#$90#$90#$90#$90#$90,
  815. #$90#$90#$90#$90,
  816. #$90#$90#$90,
  817. #$90#$90,
  818. #$90);
  819. {$else i8086}
  820. alignarray:array[0..5] of string[8]=(
  821. #$8D#$B4#$26#$00#$00#$00#$00,
  822. #$8D#$B6#$00#$00#$00#$00,
  823. #$8D#$74#$26#$00,
  824. #$8D#$76#$00,
  825. #$89#$F6,
  826. #$90);
  827. {$endif i8086}
  828. var
  829. bufptr : pchar;
  830. j : longint;
  831. localsize: byte;
  832. begin
  833. inherited calculatefillbuf(buf,executable);
  834. if not(use_op) and executable then
  835. begin
  836. bufptr:=pchar(@buf);
  837. { fillsize may still be used afterwards, so don't modify }
  838. { e.g. writebytes(hp.calculatefillbuf(buf)^,hp.fillsize) }
  839. localsize:=fillsize;
  840. while (localsize>0) do
  841. begin
  842. {$ifndef i8086}
  843. if CPUX86_HAS_CMOV in cpu_capabilities[current_settings.cputype] then
  844. begin
  845. for j:=low(alignarray_cmovcpus) to high(alignarray_cmovcpus) do
  846. if (localsize>=length(alignarray_cmovcpus[j])) then
  847. break;
  848. move(alignarray_cmovcpus[j][1],bufptr^,length(alignarray_cmovcpus[j]));
  849. inc(bufptr,length(alignarray_cmovcpus[j]));
  850. dec(localsize,length(alignarray_cmovcpus[j]));
  851. end
  852. else
  853. {$endif not i8086}
  854. begin
  855. for j:=low(alignarray) to high(alignarray) do
  856. if (localsize>=length(alignarray[j])) then
  857. break;
  858. move(alignarray[j][1],bufptr^,length(alignarray[j]));
  859. inc(bufptr,length(alignarray[j]));
  860. dec(localsize,length(alignarray[j]));
  861. end
  862. end;
  863. end;
  864. calculatefillbuf:=pchar(@buf);
  865. end;
  866. {*****************************************************************************
  867. Taicpu Constructors
  868. *****************************************************************************}
  869. procedure taicpu.changeopsize(siz:topsize);
  870. begin
  871. opsize:=siz;
  872. end;
  873. procedure taicpu.init(_size : topsize);
  874. begin
  875. { default order is att }
  876. FOperandOrder:=op_att;
  877. segprefix:=NR_NO;
  878. opsize:=_size;
  879. insentry:=nil;
  880. LastInsOffset:=-1;
  881. InsOffset:=0;
  882. InsSize:=0;
  883. EVEXTupleState := etsUnknown;
  884. end;
  885. constructor taicpu.op_none(op : tasmop);
  886. begin
  887. inherited create(op);
  888. init(S_NO);
  889. end;
  890. constructor taicpu.op_none(op : tasmop;_size : topsize);
  891. begin
  892. inherited create(op);
  893. init(_size);
  894. end;
  895. constructor taicpu.op_reg(op : tasmop;_size : topsize;_op1 : tregister);
  896. begin
  897. inherited create(op);
  898. init(_size);
  899. ops:=1;
  900. loadreg(0,_op1);
  901. end;
  902. constructor taicpu.op_const(op : tasmop;_size : topsize;_op1 : aint);
  903. begin
  904. inherited create(op);
  905. init(_size);
  906. ops:=1;
  907. loadconst(0,_op1);
  908. end;
  909. constructor taicpu.op_ref(op : tasmop;_size : topsize;const _op1 : treference);
  910. begin
  911. inherited create(op);
  912. init(_size);
  913. ops:=1;
  914. loadref(0,_op1);
  915. end;
  916. constructor taicpu.op_reg_reg(op : tasmop;_size : topsize;_op1,_op2 : tregister);
  917. begin
  918. inherited create(op);
  919. init(_size);
  920. ops:=2;
  921. loadreg(0,_op1);
  922. loadreg(1,_op2);
  923. end;
  924. constructor taicpu.op_reg_const(op:tasmop; _size: topsize; _op1: tregister; _op2: aint);
  925. begin
  926. inherited create(op);
  927. init(_size);
  928. ops:=2;
  929. loadreg(0,_op1);
  930. loadconst(1,_op2);
  931. end;
  932. constructor taicpu.op_reg_ref(op : tasmop;_size : topsize;_op1 : tregister;const _op2 : treference);
  933. begin
  934. inherited create(op);
  935. init(_size);
  936. ops:=2;
  937. loadreg(0,_op1);
  938. loadref(1,_op2);
  939. end;
  940. constructor taicpu.op_const_reg(op : tasmop;_size : topsize;_op1 : aint;_op2 : tregister);
  941. begin
  942. inherited create(op);
  943. init(_size);
  944. ops:=2;
  945. loadconst(0,_op1);
  946. loadreg(1,_op2);
  947. end;
  948. constructor taicpu.op_const_const(op : tasmop;_size : topsize;_op1,_op2 : aint);
  949. begin
  950. inherited create(op);
  951. init(_size);
  952. ops:=2;
  953. loadconst(0,_op1);
  954. loadconst(1,_op2);
  955. end;
  956. constructor taicpu.op_const_ref(op : tasmop;_size : topsize;_op1 : aint;const _op2 : treference);
  957. begin
  958. inherited create(op);
  959. init(_size);
  960. ops:=2;
  961. loadconst(0,_op1);
  962. loadref(1,_op2);
  963. end;
  964. constructor taicpu.op_ref_reg(op : tasmop;_size : topsize;const _op1 : treference;_op2 : tregister);
  965. begin
  966. inherited create(op);
  967. init(_size);
  968. ops:=2;
  969. loadref(0,_op1);
  970. loadreg(1,_op2);
  971. end;
  972. constructor taicpu.op_reg_reg_reg(op : tasmop;_size : topsize;_op1,_op2,_op3 : tregister);
  973. begin
  974. inherited create(op);
  975. init(_size);
  976. ops:=3;
  977. loadreg(0,_op1);
  978. loadreg(1,_op2);
  979. loadreg(2,_op3);
  980. end;
  981. constructor taicpu.op_const_reg_reg(op : tasmop;_size : topsize;_op1 : aint;_op2 : tregister;_op3 : tregister);
  982. begin
  983. inherited create(op);
  984. init(_size);
  985. ops:=3;
  986. loadconst(0,_op1);
  987. loadreg(1,_op2);
  988. loadreg(2,_op3);
  989. end;
  990. constructor taicpu.op_ref_reg_reg(op : tasmop;_size : topsize;const _op1 : treference;_op2,_op3 : tregister);
  991. begin
  992. inherited create(op);
  993. init(_size);
  994. ops:=3;
  995. loadref(0,_op1);
  996. loadreg(1,_op2);
  997. loadreg(2,_op3);
  998. end;
  999. constructor taicpu.op_const_ref_reg(op : tasmop;_size : topsize;_op1 : aint;const _op2 : treference;_op3 : tregister);
  1000. begin
  1001. inherited create(op);
  1002. init(_size);
  1003. ops:=3;
  1004. loadconst(0,_op1);
  1005. loadref(1,_op2);
  1006. loadreg(2,_op3);
  1007. end;
  1008. constructor taicpu.op_const_reg_ref(op : tasmop;_size : topsize;_op1 : aint;_op2 : tregister;const _op3 : treference);
  1009. begin
  1010. inherited create(op);
  1011. init(_size);
  1012. ops:=3;
  1013. loadconst(0,_op1);
  1014. loadreg(1,_op2);
  1015. loadref(2,_op3);
  1016. end;
  1017. constructor taicpu.op_reg_reg_ref(op : tasmop;_size : topsize;_op1,_op2 : tregister;const _op3 : treference);
  1018. begin
  1019. inherited create(op);
  1020. init(_size);
  1021. ops:=3;
  1022. loadreg(0,_op1);
  1023. loadreg(1,_op2);
  1024. loadref(2,_op3);
  1025. end;
  1026. constructor taicpu.op_const_reg_reg_reg(op : tasmop; _size : topsize; _op1 : aint; _op2, _op3, _op4 : tregister);
  1027. begin
  1028. inherited create(op);
  1029. init(_size);
  1030. ops:=4;
  1031. loadconst(0,_op1);
  1032. loadreg(1,_op2);
  1033. loadreg(2,_op3);
  1034. loadreg(3,_op4);
  1035. end;
  1036. constructor taicpu.op_cond_sym(op : tasmop;cond:TAsmCond;_size : topsize;_op1 : tasmsymbol);
  1037. begin
  1038. inherited create(op);
  1039. init(_size);
  1040. condition:=cond;
  1041. ops:=1;
  1042. loadsymbol(0,_op1,0);
  1043. end;
  1044. constructor taicpu.op_sym(op : tasmop;_size : topsize;_op1 : tasmsymbol);
  1045. begin
  1046. inherited create(op);
  1047. init(_size);
  1048. ops:=1;
  1049. loadsymbol(0,_op1,0);
  1050. end;
  1051. constructor taicpu.op_sym_ofs(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint);
  1052. begin
  1053. inherited create(op);
  1054. init(_size);
  1055. ops:=1;
  1056. loadsymbol(0,_op1,_op1ofs);
  1057. end;
  1058. constructor taicpu.op_sym_ofs_reg(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint;_op2 : tregister);
  1059. begin
  1060. inherited create(op);
  1061. init(_size);
  1062. ops:=2;
  1063. loadsymbol(0,_op1,_op1ofs);
  1064. loadreg(1,_op2);
  1065. end;
  1066. constructor taicpu.op_sym_ofs_ref(op : tasmop;_size : topsize;_op1 : tasmsymbol;_op1ofs:longint;const _op2 : treference);
  1067. begin
  1068. inherited create(op);
  1069. init(_size);
  1070. ops:=2;
  1071. loadsymbol(0,_op1,_op1ofs);
  1072. loadref(1,_op2);
  1073. end;
  1074. function taicpu.GetString:string;
  1075. var
  1076. i : longint;
  1077. s : string;
  1078. regnr: string;
  1079. addsize : boolean;
  1080. begin
  1081. s:='['+std_op2str[opcode];
  1082. for i:=0 to ops-1 do
  1083. begin
  1084. with oper[i]^ do
  1085. begin
  1086. if i=0 then
  1087. s:=s+' '
  1088. else
  1089. s:=s+',';
  1090. { type }
  1091. addsize:=false;
  1092. regnr := '';
  1093. if getregtype(reg) = R_MMREGISTER then
  1094. str(getsupreg(reg),regnr);
  1095. if (ot and OT_XMMREG)=OT_XMMREG then
  1096. s:=s+'xmmreg' + regnr
  1097. else
  1098. if (ot and OT_YMMREG)=OT_YMMREG then
  1099. s:=s+'ymmreg' + regnr
  1100. else
  1101. if (ot and OT_ZMMREG)=OT_ZMMREG then
  1102. s:=s+'zmmreg' + regnr
  1103. else
  1104. if (ot and OT_REG_EXTRA_MASK)=OT_MMXREG then
  1105. s:=s+'mmxreg'
  1106. else
  1107. if (ot and OT_REG_EXTRA_MASK)=OT_FPUREG then
  1108. s:=s+'fpureg'
  1109. else
  1110. if (ot and OT_REGISTER)=OT_REGISTER then
  1111. begin
  1112. s:=s+'reg';
  1113. addsize:=true;
  1114. end
  1115. else
  1116. if (ot and OT_IMMEDIATE)=OT_IMMEDIATE then
  1117. begin
  1118. s:=s+'imm';
  1119. addsize:=true;
  1120. end
  1121. else
  1122. if (ot and OT_MEMORY)=OT_MEMORY then
  1123. begin
  1124. s:=s+'mem';
  1125. addsize:=true;
  1126. end
  1127. else
  1128. s:=s+'???';
  1129. { size }
  1130. if addsize then
  1131. begin
  1132. if (ot and OT_BITS8)<>0 then
  1133. s:=s+'8'
  1134. else
  1135. if (ot and OT_BITS16)<>0 then
  1136. s:=s+'16'
  1137. else
  1138. if (ot and OT_BITS32)<>0 then
  1139. s:=s+'32'
  1140. else
  1141. if (ot and OT_BITS64)<>0 then
  1142. s:=s+'64'
  1143. else
  1144. if (ot and OT_BITS128)<>0 then
  1145. s:=s+'128'
  1146. else
  1147. if (ot and OT_BITS256)<>0 then
  1148. s:=s+'256'
  1149. else
  1150. if (ot and OT_BITS512)<>0 then
  1151. s:=s+'512'
  1152. else
  1153. s:=s+'??';
  1154. { signed }
  1155. if (ot and OT_SIGNED)<>0 then
  1156. s:=s+'s';
  1157. end;
  1158. if vopext <> 0 then
  1159. begin
  1160. str(vopext and $07, regnr);
  1161. if vopext and OTVE_VECTOR_WRITEMASK = OTVE_VECTOR_WRITEMASK then
  1162. s := s + ' {k' + regnr + '}';
  1163. if vopext and OTVE_VECTOR_ZERO = OTVE_VECTOR_ZERO then
  1164. s := s + ' {z}';
  1165. if vopext and OTVE_VECTOR_SAE = OTVE_VECTOR_SAE then
  1166. s := s + ' {sae}';
  1167. if vopext and OTVE_VECTOR_BCST = OTVE_VECTOR_BCST then
  1168. case vopext and OTVE_VECTOR_BCST_MASK of
  1169. OTVE_VECTOR_BCST2: s := s + ' {1to2}';
  1170. OTVE_VECTOR_BCST4: s := s + ' {1to4}';
  1171. OTVE_VECTOR_BCST8: s := s + ' {1to8}';
  1172. OTVE_VECTOR_BCST16: s := s + ' {1to16}';
  1173. end;
  1174. if vopext and OTVE_VECTOR_ER = OTVE_VECTOR_ER then
  1175. case vopext and OTVE_VECTOR_ER_MASK of
  1176. OTVE_VECTOR_RNSAE: s := s + ' {rn-sae}';
  1177. OTVE_VECTOR_RDSAE: s := s + ' {rd-sae}';
  1178. OTVE_VECTOR_RUSAE: s := s + ' {ru-sae}';
  1179. OTVE_VECTOR_RZSAE: s := s + ' {rz-sae}';
  1180. end;
  1181. end;
  1182. end;
  1183. end;
  1184. GetString:=s+']';
  1185. end;
  1186. procedure taicpu.Swapoperands;
  1187. var
  1188. p : POper;
  1189. begin
  1190. { Fix the operands which are in AT&T style and we need them in Intel style }
  1191. case ops of
  1192. 0,1:
  1193. ;
  1194. 2 : begin
  1195. { 0,1 -> 1,0 }
  1196. p:=oper[0];
  1197. oper[0]:=oper[1];
  1198. oper[1]:=p;
  1199. end;
  1200. 3 : begin
  1201. { 0,1,2 -> 2,1,0 }
  1202. p:=oper[0];
  1203. oper[0]:=oper[2];
  1204. oper[2]:=p;
  1205. end;
  1206. 4 : begin
  1207. { 0,1,2,3 -> 3,2,1,0 }
  1208. p:=oper[0];
  1209. oper[0]:=oper[3];
  1210. oper[3]:=p;
  1211. p:=oper[1];
  1212. oper[1]:=oper[2];
  1213. oper[2]:=p;
  1214. end;
  1215. else
  1216. internalerror(201108141);
  1217. end;
  1218. end;
  1219. procedure taicpu.SetOperandOrder(order:TOperandOrder);
  1220. begin
  1221. if FOperandOrder<>order then
  1222. begin
  1223. Swapoperands;
  1224. FOperandOrder:=order;
  1225. end;
  1226. end;
  1227. function taicpu.FixNonCommutativeOpcodes: tasmop;
  1228. begin
  1229. result:=opcode;
  1230. { we need ATT order }
  1231. SetOperandOrder(op_att);
  1232. if (
  1233. (ops=2) and
  1234. (oper[0]^.typ=top_reg) and
  1235. (oper[1]^.typ=top_reg) and
  1236. { if the first is ST and the second is also a register
  1237. it is necessarily ST1 .. ST7 }
  1238. ((oper[0]^.reg=NR_ST) or
  1239. (oper[0]^.reg=NR_ST0))
  1240. ) or
  1241. { ((ops=1) and
  1242. (oper[0]^.typ=top_reg) and
  1243. (oper[0]^.reg in [R_ST1..R_ST7])) or}
  1244. (ops=0) then
  1245. begin
  1246. if opcode=A_FSUBR then
  1247. result:=A_FSUB
  1248. else if opcode=A_FSUB then
  1249. result:=A_FSUBR
  1250. else if opcode=A_FDIVR then
  1251. result:=A_FDIV
  1252. else if opcode=A_FDIV then
  1253. result:=A_FDIVR
  1254. else if opcode=A_FSUBRP then
  1255. result:=A_FSUBP
  1256. else if opcode=A_FSUBP then
  1257. result:=A_FSUBRP
  1258. else if opcode=A_FDIVRP then
  1259. result:=A_FDIVP
  1260. else if opcode=A_FDIVP then
  1261. result:=A_FDIVRP;
  1262. end;
  1263. if (
  1264. (ops=1) and
  1265. (oper[0]^.typ=top_reg) and
  1266. (getregtype(oper[0]^.reg)=R_FPUREGISTER) and
  1267. (oper[0]^.reg<>NR_ST)
  1268. ) then
  1269. begin
  1270. if opcode=A_FSUBRP then
  1271. result:=A_FSUBP
  1272. else if opcode=A_FSUBP then
  1273. result:=A_FSUBRP
  1274. else if opcode=A_FDIVRP then
  1275. result:=A_FDIVP
  1276. else if opcode=A_FDIVP then
  1277. result:=A_FDIVRP;
  1278. end;
  1279. end;
  1280. {*****************************************************************************
  1281. Assembler
  1282. *****************************************************************************}
  1283. type
  1284. ea = packed record
  1285. sib_present : boolean;
  1286. bytes : byte;
  1287. size : byte;
  1288. modrm : byte;
  1289. sib : byte;
  1290. {$ifdef x86_64}
  1291. rex : byte;
  1292. {$endif x86_64}
  1293. end;
  1294. procedure taicpu.create_ot(objdata:TObjData);
  1295. {
  1296. this function will also fix some other fields which only needs to be once
  1297. }
  1298. var
  1299. i,l,relsize : longint;
  1300. currsym : TObjSymbol;
  1301. begin
  1302. if ops=0 then
  1303. exit;
  1304. { update oper[].ot field }
  1305. for i:=0 to ops-1 do
  1306. with oper[i]^ do
  1307. begin
  1308. case typ of
  1309. top_reg :
  1310. begin
  1311. ot:=reg_ot_table[findreg_by_number(reg)];
  1312. end;
  1313. top_ref :
  1314. begin
  1315. if (ref^.refaddr in [addr_no{$ifdef x86_64},addr_tpoff{$endif x86_64}{$ifdef i386},addr_ntpoff{$endif i386}])
  1316. {$ifdef i386}
  1317. or (
  1318. (ref^.refaddr in [addr_pic,addr_tlsgd]) and
  1319. ((ref^.base<>NR_NO) or (ref^.index<>NR_NO))
  1320. )
  1321. {$endif i386}
  1322. {$ifdef x86_64}
  1323. or (
  1324. (ref^.refaddr in [addr_pic,addr_pic_no_got,addr_tlsgd]) and
  1325. (ref^.base<>NR_NO)
  1326. )
  1327. {$endif x86_64}
  1328. then
  1329. begin
  1330. { create ot field }
  1331. if (reg_ot_table[findreg_by_number(ref^.base)] and OT_REG_GPR = OT_REG_GPR) and
  1332. ((reg_ot_table[findreg_by_number(ref^.index)] = OT_XMMREG) or
  1333. (reg_ot_table[findreg_by_number(ref^.index)] = OT_YMMREG) or
  1334. (reg_ot_table[findreg_by_number(ref^.index)] = OT_ZMMREG)
  1335. ) then
  1336. // AVX2 - vector-memory-referenz (e.g. vgatherdpd xmm0, [rax xmm1], xmm2)
  1337. ot := (reg_ot_table[findreg_by_number(ref^.base)] and OT_REG_GPR) or
  1338. (reg_ot_table[findreg_by_number(ref^.index)])
  1339. else if (ref^.base = NR_NO) and
  1340. ((reg_ot_table[findreg_by_number(ref^.index)] = OT_XMMREG) or
  1341. (reg_ot_table[findreg_by_number(ref^.index)] = OT_YMMREG) or
  1342. (reg_ot_table[findreg_by_number(ref^.index)] = OT_ZMMREG)
  1343. ) then
  1344. // AVX2 - vector-memory-referenz without base-register (e.g. vgatherdpd xmm0, [xmm1], xmm2)
  1345. ot := (OT_REG_GPR) or
  1346. (reg_ot_table[findreg_by_number(ref^.index)])
  1347. else if (ot and OT_SIZE_MASK)=0 then
  1348. ot:=OT_MEMORY_ANY or opsize_2_type[i,opsize]
  1349. else
  1350. ot:=OT_MEMORY_ANY or (ot and OT_SIZE_MASK);
  1351. if (ref^.base=NR_NO) and (ref^.index=NR_NO) then
  1352. ot:=ot or OT_MEM_OFFS;
  1353. { fix scalefactor }
  1354. if (ref^.index=NR_NO) then
  1355. ref^.scalefactor:=0
  1356. else
  1357. if (ref^.scalefactor=0) then
  1358. ref^.scalefactor:=1;
  1359. end
  1360. else
  1361. begin
  1362. { Jumps use a relative offset which can be 8bit,
  1363. for other opcodes we always need to generate the full
  1364. 32bit address }
  1365. if assigned(objdata) and
  1366. is_jmp then
  1367. begin
  1368. currsym:=objdata.symbolref(ref^.symbol);
  1369. l:=ref^.offset;
  1370. {$push}
  1371. {$r-,q-} { disable also overflow as address returns a qword for x86_64 }
  1372. if assigned(currsym) then
  1373. inc(l,currsym.address);
  1374. {$pop}
  1375. { when it is a forward jump we need to compensate the
  1376. offset of the instruction since the previous time,
  1377. because the symbol address is then still using the
  1378. 'old-style' addressing.
  1379. For backwards jumps this is not required because the
  1380. address of the symbol is already adjusted to the
  1381. new offset }
  1382. if (l>InsOffset) and (LastInsOffset<>-1) then
  1383. inc(l,InsOffset-LastInsOffset);
  1384. { instruction size will then always become 2 (PFV) }
  1385. relsize:=(InsOffset+2)-l;
  1386. if (relsize>=-128) and (relsize<=127) and
  1387. (
  1388. not assigned(currsym) or
  1389. (currsym.objsection=objdata.currobjsec)
  1390. ) then
  1391. ot:=OT_IMM8 or OT_SHORT
  1392. else
  1393. {$ifdef i8086}
  1394. ot:=OT_IMM16 or OT_NEAR;
  1395. {$else i8086}
  1396. ot:=OT_IMM32 or OT_NEAR;
  1397. {$endif i8086}
  1398. end
  1399. else
  1400. {$ifdef i8086}
  1401. if opsize=S_FAR then
  1402. ot:=OT_IMM16 or OT_FAR
  1403. else
  1404. ot:=OT_IMM16 or OT_NEAR;
  1405. {$else i8086}
  1406. ot:=OT_IMM32 or OT_NEAR;
  1407. {$endif i8086}
  1408. end;
  1409. end;
  1410. top_local :
  1411. begin
  1412. if (ot and OT_SIZE_MASK)=0 then
  1413. ot:=OT_MEMORY or opsize_2_type[i,opsize]
  1414. else
  1415. ot:=OT_MEMORY or (ot and OT_SIZE_MASK);
  1416. end;
  1417. top_const :
  1418. begin
  1419. // if opcode is a SSE or AVX-instruction then we need a
  1420. // special handling (opsize can different from const-size)
  1421. // (e.g. "pextrw reg/m16, xmmreg, imm8" =>> opsize (16 bit), const-size (8 bit)
  1422. if (InsTabMemRefSizeInfoCache^[opcode].ExistsSSEAVX) and
  1423. (not(InsTabMemRefSizeInfoCache^[opcode].ConstSize in [csiMultiple, csiUnknown])) then
  1424. begin
  1425. case InsTabMemRefSizeInfoCache^[opcode].ConstSize of
  1426. csiNoSize: ot := ot and OT_NON_SIZE or OT_IMMEDIATE;
  1427. csiMem8: ot := ot and OT_NON_SIZE or OT_IMMEDIATE or OT_BITS8;
  1428. csiMem16: ot := ot and OT_NON_SIZE or OT_IMMEDIATE or OT_BITS16;
  1429. csiMem32: ot := ot and OT_NON_SIZE or OT_IMMEDIATE or OT_BITS32;
  1430. csiMem64: ot := ot and OT_NON_SIZE or OT_IMMEDIATE or OT_BITS64;
  1431. else
  1432. ;
  1433. end;
  1434. end
  1435. else
  1436. begin
  1437. { allow 2nd, 3rd or 4th operand being a constant and expect no size for shuf* etc. }
  1438. { further, allow AAD and AAM with imm. operand }
  1439. if (opsize=S_NO) and not((i in [1,2,3])
  1440. {$ifndef x86_64}
  1441. or ((i=0) and (opcode in [A_AAD,A_AAM]))
  1442. {$endif x86_64}
  1443. ) then
  1444. message(asmr_e_invalid_opcode_and_operand);
  1445. if
  1446. {$ifdef i8086}
  1447. (longint(val)>=-128) and (val<=127) then
  1448. {$else i8086}
  1449. (opsize<>S_W) and
  1450. (aint(val)>=-128) and (val<=127) then
  1451. {$endif not i8086}
  1452. ot:=OT_IMM8 or OT_SIGNED
  1453. else
  1454. ot:=OT_IMMEDIATE or opsize_2_type[i,opsize];
  1455. if (val=1) and (i=1) then
  1456. ot := ot or OT_ONENESS;
  1457. end;
  1458. end;
  1459. top_none :
  1460. begin
  1461. { generated when there was an error in the
  1462. assembler reader. It never happends when generating
  1463. assembler }
  1464. end;
  1465. else
  1466. internalerror(200402266);
  1467. end;
  1468. end;
  1469. end;
  1470. function taicpu.InsEnd:longint;
  1471. begin
  1472. InsEnd:=InsOffset+InsSize;
  1473. end;
  1474. function taicpu.Matches(p:PInsEntry):boolean;
  1475. { * IF_SM stands for Size Match: any operand whose size is not
  1476. * explicitly specified by the template is `really' intended to be
  1477. * the same size as the first size-specified operand.
  1478. * Non-specification is tolerated in the input instruction, but
  1479. * _wrong_ specification is not.
  1480. *
  1481. * IF_SM2 invokes Size Match on only the first _two_ operands, for
  1482. * three-operand instructions such as SHLD: it implies that the
  1483. * first two operands must match in size, but that the third is
  1484. * required to be _unspecified_.
  1485. *
  1486. * IF_SB invokes Size Byte: operands with unspecified size in the
  1487. * template are really bytes, and so no non-byte specification in
  1488. * the input instruction will be tolerated. IF_SW similarly invokes
  1489. * Size Word, and IF_SD invokes Size Doubleword.
  1490. *
  1491. * (The default state if neither IF_SM nor IF_SM2 is specified is
  1492. * that any operand with unspecified size in the template is
  1493. * required to have unspecified size in the instruction too...)
  1494. }
  1495. var
  1496. insot,
  1497. currot: int64;
  1498. i,j,asize,oprs : longint;
  1499. insflags:tinsflags;
  1500. vopext: int64;
  1501. siz : array[0..max_operands-1] of longint;
  1502. begin
  1503. result:=false;
  1504. { Check the opcode and operands }
  1505. if (p^.opcode<>opcode) or (p^.ops<>ops) then
  1506. exit;
  1507. {$ifdef i8086}
  1508. { On i8086, we need to skip the i386+ version of Jcc near, if the target
  1509. cpu is earlier than 386. There's another entry, later in the table for
  1510. i8086, which simulates it with i8086 instructions:
  1511. JNcc short +3
  1512. JMP near target }
  1513. if (p^.opcode=A_Jcc) and (current_settings.cputype<cpu_386) and
  1514. (IF_386 in p^.flags) then
  1515. exit;
  1516. {$endif i8086}
  1517. for i:=0 to p^.ops-1 do
  1518. begin
  1519. insot:=p^.optypes[i];
  1520. currot:=oper[i]^.ot;
  1521. { Check the operand flags }
  1522. if (insot and (not currot) and OT_NON_SIZE)<>0 then
  1523. exit;
  1524. // IGNORE VECTOR-MEMORY-SIZE
  1525. if insot and OT_TYPE_MASK = OT_MEMORY then
  1526. insot := insot and not(int64(OT_BITS128 or OT_BITS256 or OT_BITS512));
  1527. { Check if the passed operand size matches with one of
  1528. the supported operand sizes }
  1529. if ((insot and OT_SIZE_MASK)<>0) and
  1530. ((insot and currot and OT_SIZE_MASK)<>(currot and OT_SIZE_MASK)) then
  1531. exit;
  1532. { "far" matches only with "far" }
  1533. if (insot and OT_FAR)<>(currot and OT_FAR) then
  1534. exit;
  1535. end;
  1536. { Check operand sizes }
  1537. insflags:=p^.flags;
  1538. if (insflags*IF_SMASK)<>[] then
  1539. begin
  1540. { as default an untyped size can get all the sizes, this is different
  1541. from nasm, but else we need to do a lot checking which opcodes want
  1542. size or not with the automatic size generation }
  1543. asize:=-1;
  1544. if IF_SB in insflags then
  1545. asize:=OT_BITS8
  1546. else if IF_SW in insflags then
  1547. asize:=OT_BITS16
  1548. else if IF_SD in insflags then
  1549. asize:=OT_BITS32;
  1550. if insflags*IF_ARMASK<>[] then
  1551. begin
  1552. siz[0]:=-1;
  1553. siz[1]:=-1;
  1554. siz[2]:=-1;
  1555. if IF_AR0 in insflags then
  1556. siz[0]:=asize
  1557. else if IF_AR1 in insflags then
  1558. siz[1]:=asize
  1559. else if IF_AR2 in insflags then
  1560. siz[2]:=asize
  1561. else
  1562. internalerror(2017092101);
  1563. end
  1564. else
  1565. begin
  1566. siz[0]:=asize;
  1567. siz[1]:=asize;
  1568. siz[2]:=asize;
  1569. end;
  1570. if insflags*[IF_SM,IF_SM2]<>[] then
  1571. begin
  1572. if IF_SM2 in insflags then
  1573. oprs:=2
  1574. else
  1575. oprs:=p^.ops;
  1576. for i:=0 to oprs-1 do
  1577. if ((p^.optypes[i] and OT_SIZE_MASK) <> 0) then
  1578. begin
  1579. for j:=0 to oprs-1 do
  1580. siz[j]:=p^.optypes[i] and OT_SIZE_MASK;
  1581. break;
  1582. end;
  1583. end
  1584. else
  1585. oprs:=2;
  1586. { Check operand sizes }
  1587. for i:=0 to p^.ops-1 do
  1588. begin
  1589. insot:=p^.optypes[i];
  1590. currot:=oper[i]^.ot;
  1591. if ((insot and OT_SIZE_MASK)=0) and
  1592. ((currot and OT_SIZE_MASK and (not siz[i]))<>0) and
  1593. { Immediates can always include smaller size }
  1594. ((currot and OT_IMMEDIATE)=0) and
  1595. (((insot and OT_SIZE_MASK) or siz[i])<(currot and OT_SIZE_MASK)) then
  1596. exit;
  1597. if (insot and OT_FAR)<>(currot and OT_FAR) then
  1598. exit;
  1599. end;
  1600. end;
  1601. if (InsTabMemRefSizeInfoCache^[opcode].MemRefSize in MemRefMultiples) and
  1602. (InsTabMemRefSizeInfoCache^[opcode].ExistsSSEAVX) then
  1603. begin
  1604. for i:=0 to p^.ops-1 do
  1605. begin
  1606. insot:=p^.optypes[i];
  1607. if ((insot and (OT_XMMRM or OT_REG_EXTRA_MASK)) = OT_XMMRM) OR
  1608. ((insot and (OT_YMMRM or OT_REG_EXTRA_MASK)) = OT_YMMRM) OR
  1609. ((insot and (OT_ZMMRM or OT_REG_EXTRA_MASK)) = OT_ZMMRM) then
  1610. begin
  1611. if (insot and OT_SIZE_MASK) = 0 then
  1612. begin
  1613. case insot and (OT_XMMRM or OT_YMMRM or OT_ZMMRM or OT_REG_EXTRA_MASK) of
  1614. OT_XMMRM: insot := insot or OT_BITS128;
  1615. OT_YMMRM: insot := insot or OT_BITS256;
  1616. OT_ZMMRM: insot := insot or OT_BITS512;
  1617. else
  1618. ;
  1619. end;
  1620. end;
  1621. end;
  1622. currot:=oper[i]^.ot;
  1623. { Check the operand flags }
  1624. if (insot and (not currot) and OT_NON_SIZE)<>0 then
  1625. exit;
  1626. { Check if the passed operand size matches with one of
  1627. the supported operand sizes }
  1628. if ((insot and OT_SIZE_MASK)<>0) and
  1629. ((insot and currot and OT_SIZE_MASK)<>(currot and OT_SIZE_MASK)) then
  1630. exit;
  1631. end;
  1632. end;
  1633. if (InsTabMemRefSizeInfoCache^[opcode].ExistsSSEAVX) then
  1634. begin
  1635. for i:=0 to p^.ops-1 do
  1636. begin
  1637. // check vectoroperand-extention e.g. {k1} {z}
  1638. vopext := 0;
  1639. if (oper[i]^.vopext and OTVE_VECTOR_WRITEMASK) = OTVE_VECTOR_WRITEMASK then
  1640. begin
  1641. vopext := vopext or OT_VECTORMASK;
  1642. if (oper[i]^.vopext and OTVE_VECTOR_ZERO) = OTVE_VECTOR_ZERO then
  1643. vopext := vopext or OT_VECTORZERO;
  1644. end;
  1645. if (oper[i]^.vopext and OTVE_VECTOR_BCST) = OTVE_VECTOR_BCST then
  1646. begin
  1647. vopext := vopext or OT_VECTORBCST;
  1648. if (InsTabMemRefSizeInfoCache^[opcode].BCSTTypes <> []) then
  1649. begin
  1650. // any opcodes needs a special handling
  1651. // default broadcast calculation is
  1652. // bmem32
  1653. // xmmreg: {1to4}
  1654. // ymmreg: {1to8}
  1655. // zmmreg: {1to16}
  1656. // bmem64
  1657. // xmmreg: {1to2}
  1658. // ymmreg: {1to4}
  1659. // zmmreg: {1to8}
  1660. // in any opcodes not exists a mmregister
  1661. // e.g. vfpclasspd k1, [RAX] {1to8}, 0
  1662. // =>> check flags
  1663. case oper[i]^.vopext and (OTVE_VECTOR_BCST2 or OTVE_VECTOR_BCST4 or OTVE_VECTOR_BCST8 or OTVE_VECTOR_BCST16) of
  1664. OTVE_VECTOR_BCST2: if not(IF_BCST2 in p^.flags) then exit;
  1665. OTVE_VECTOR_BCST4: if not(IF_BCST4 in p^.flags) then exit;
  1666. OTVE_VECTOR_BCST8: if not(IF_BCST8 in p^.flags) then exit;
  1667. OTVE_VECTOR_BCST16: if not(IF_BCST16 in p^.flags) then exit;
  1668. else exit;
  1669. end;
  1670. end;
  1671. end;
  1672. if (oper[i]^.vopext and OTVE_VECTOR_ER) = OTVE_VECTOR_ER then
  1673. vopext := vopext or OT_VECTORER;
  1674. if (oper[i]^.vopext and OTVE_VECTOR_SAE) = OTVE_VECTOR_SAE then
  1675. vopext := vopext or OT_VECTORSAE;
  1676. if p^.optypes[i] and vopext <> vopext then
  1677. exit;
  1678. end;
  1679. end;
  1680. result:=true;
  1681. end;
  1682. procedure taicpu.ResetPass1;
  1683. begin
  1684. { we need to reset everything here, because the choosen insentry
  1685. can be invalid for a new situation where the previously optimized
  1686. insentry is not correct }
  1687. InsEntry:=nil;
  1688. InsSize:=0;
  1689. LastInsOffset:=-1;
  1690. end;
  1691. procedure taicpu.ResetPass2;
  1692. begin
  1693. { we are here in a second pass, check if the instruction can be optimized }
  1694. if assigned(InsEntry) and
  1695. (IF_PASS2 in InsEntry^.flags) then
  1696. begin
  1697. InsEntry:=nil;
  1698. InsSize:=0;
  1699. end;
  1700. LastInsOffset:=-1;
  1701. end;
  1702. function taicpu.CheckIfValid:boolean;
  1703. begin
  1704. result:=FindInsEntry(nil);
  1705. end;
  1706. function taicpu.FindInsentry(objdata:TObjData):boolean;
  1707. var
  1708. i : longint;
  1709. begin
  1710. result:=false;
  1711. { Things which may only be done once, not when a second pass is done to
  1712. optimize }
  1713. if (Insentry=nil) or (IF_PASS2 in InsEntry^.flags) then
  1714. begin
  1715. current_filepos:=fileinfo;
  1716. { We need intel style operands }
  1717. SetOperandOrder(op_intel);
  1718. { create the .ot fields }
  1719. create_ot(objdata);
  1720. { set the file postion }
  1721. end
  1722. else
  1723. begin
  1724. { we've already an insentry so it's valid }
  1725. result:=true;
  1726. exit;
  1727. end;
  1728. { Lookup opcode in the table }
  1729. InsSize:=-1;
  1730. i:=instabcache^[opcode];
  1731. if i=-1 then
  1732. begin
  1733. Message1(asmw_e_opcode_not_in_table,gas_op2str[opcode]);
  1734. exit;
  1735. end;
  1736. insentry:=@instab[i];
  1737. while (insentry^.opcode=opcode) do
  1738. begin
  1739. if matches(insentry) then
  1740. begin
  1741. result:=true;
  1742. exit;
  1743. end;
  1744. inc(insentry);
  1745. end;
  1746. Message1(asmw_e_invalid_opcode_and_operands,GetString);
  1747. { No instruction found, set insentry to nil and inssize to -1 }
  1748. insentry:=nil;
  1749. inssize:=-1;
  1750. end;
  1751. function taicpu.CheckUseEVEX: boolean;
  1752. var
  1753. i: integer;
  1754. begin
  1755. result := false;
  1756. for i := 0 to ops - 1 do
  1757. begin
  1758. if (oper[i]^.typ=top_reg) and
  1759. (getregtype(oper[i]^.reg) = R_MMREGISTER) then
  1760. if getsupreg(oper[i]^.reg)>=16 then
  1761. result := true;
  1762. if (oper[i]^.vopext and OTVE_VECTOR_MASK) <> 0 then
  1763. result := true;
  1764. end;
  1765. end;
  1766. procedure taicpu.CheckEVEXTuple(const aInput:toper; aInsEntry: pInsentry; aIsVector128, aIsVector256, aIsVector512, aIsEVEXW1: boolean);
  1767. var
  1768. i: integer;
  1769. tuplesize: integer;
  1770. memsize: integer;
  1771. begin
  1772. if EVEXTupleState = etsUnknown then
  1773. begin
  1774. EVEXTupleState := etsNotTuple;
  1775. if aInsEntry^.Flags * IF_TUPLEMASK <> [] then
  1776. begin
  1777. tuplesize := 0;
  1778. if IF_TFV in aInsEntry^.Flags then
  1779. begin
  1780. for i := 0 to aInsEntry^.ops - 1 do
  1781. if (aInsEntry^.optypes[i] and OT_BMEM32 = OT_BMEM32) then
  1782. begin
  1783. tuplesize := 4;
  1784. break;
  1785. end
  1786. else if (aInsEntry^.optypes[i] and OT_BMEM64 = OT_BMEM64) then
  1787. begin
  1788. tuplesize := 8;
  1789. break;
  1790. end
  1791. else if (aInsEntry^.optypes[i] and OT_MEMORY = OT_MEMORY) then
  1792. begin
  1793. if aIsVector512 then tuplesize := 64
  1794. else if aIsVector256 then tuplesize := 32
  1795. else tuplesize := 16;
  1796. break;
  1797. end
  1798. else if (aInsEntry^.optypes[i] and OT_REGNORM = OT_REGMEM) then
  1799. begin
  1800. if aIsVector512 then tuplesize := 64
  1801. else if aIsVector256 then tuplesize := 32
  1802. else tuplesize := 16;
  1803. break;
  1804. end;
  1805. end
  1806. else if IF_THV in aInsEntry^.Flags then
  1807. begin
  1808. for i := 0 to aInsEntry^.ops - 1 do
  1809. if (aInsEntry^.optypes[i] and OT_BMEM32 = OT_BMEM32) then
  1810. begin
  1811. tuplesize := 4;
  1812. break;
  1813. end
  1814. else if (aInsEntry^.optypes[i] and OT_REGNORM = OT_REGMEM) then
  1815. begin
  1816. if aIsVector512 then tuplesize := 32
  1817. else if aIsVector256 then tuplesize := 16
  1818. else tuplesize := 8;
  1819. break;
  1820. end
  1821. end
  1822. else if IF_TFVM in aInsEntry^.Flags then
  1823. begin
  1824. if aIsVector512 then tuplesize := 64
  1825. else if aIsVector256 then tuplesize := 32
  1826. else tuplesize := 16;
  1827. end
  1828. else
  1829. begin
  1830. memsize := 0;
  1831. for i := 0 to aInsEntry^.ops - 1 do
  1832. begin
  1833. if aInsEntry^.optypes[i] and (OT_REGNORM or OT_MEMORY) = OT_REGMEM then
  1834. begin
  1835. case aInsEntry^.optypes[i] and (OT_BITS32 or OT_BITS64) of
  1836. OT_BITS32: begin
  1837. memsize := 32;
  1838. break;
  1839. end;
  1840. OT_BITS64: begin
  1841. memsize := 64;
  1842. break;
  1843. end;
  1844. end;
  1845. end
  1846. else
  1847. case aInsEntry^.optypes[i] and (OT_MEM8 or OT_MEM16 or OT_MEM32 or OT_MEM64) of
  1848. OT_MEM8: begin
  1849. memsize := 8;
  1850. break;
  1851. end;
  1852. OT_MEM16: begin
  1853. memsize := 16;
  1854. break;
  1855. end;
  1856. OT_MEM32: begin
  1857. memsize := 32;
  1858. break;
  1859. end;
  1860. OT_MEM64: //if aIsEVEXW1 then
  1861. begin
  1862. memsize := 64;
  1863. break;
  1864. end;
  1865. end;
  1866. end;
  1867. if IF_T1S in aInsEntry^.Flags then
  1868. begin
  1869. case memsize of
  1870. 8: tuplesize := 1;
  1871. 16: tuplesize := 2;
  1872. else if aIsEVEXW1 then tuplesize := 8
  1873. else tuplesize := 4;
  1874. end;
  1875. end
  1876. else if IF_T1S8 in aInsEntry^.Flags then tuplesize := 1
  1877. else if IF_T1S16 in aInsEntry^.Flags then tuplesize := 2
  1878. else if IF_T1F32 in aInsEntry^.Flags then tuplesize := 4
  1879. else if IF_T1F64 in aInsEntry^.Flags then tuplesize := 8
  1880. else if IF_T2 in aInsEntry^.Flags then
  1881. begin
  1882. case aIsEVEXW1 of
  1883. false: tuplesize := 8;
  1884. else if aIsVector256 or aIsVector512 then tuplesize := 16;
  1885. end;
  1886. end
  1887. else if IF_T4 in aInsEntry^.Flags then
  1888. begin
  1889. case aIsEVEXW1 of
  1890. false: if aIsVector256 or aIsVector512 then tuplesize := 16;
  1891. else if aIsVector512 then tuplesize := 32;
  1892. end;
  1893. end
  1894. else if IF_T8 in aInsEntry^.Flags then
  1895. begin
  1896. case aIsEVEXW1 of
  1897. false: if aIsVector512 then tuplesize := 32;
  1898. else
  1899. Internalerror(2019081003);
  1900. end;
  1901. end
  1902. else if IF_THVM in aInsEntry^.Flags then
  1903. begin
  1904. tuplesize := 8; // default 128bit-vectorlength
  1905. if aIsVector256 then tuplesize := 16
  1906. else if aIsVector512 then tuplesize := 32;
  1907. end
  1908. else if IF_TQVM in aInsEntry^.Flags then
  1909. begin
  1910. tuplesize := 4; // default 128bit-vectorlength
  1911. if aIsVector256 then tuplesize := 8
  1912. else if aIsVector512 then tuplesize := 16;
  1913. end
  1914. else if IF_TOVM in aInsEntry^.Flags then
  1915. begin
  1916. tuplesize := 2; // default 128bit-vectorlength
  1917. if aIsVector256 then tuplesize := 4
  1918. else if aIsVector512 then tuplesize := 8;
  1919. end
  1920. else if IF_TMEM128 in aInsEntry^.Flags then tuplesize := 16
  1921. else if IF_TMDDUP in aInsEntry^.Flags then
  1922. begin
  1923. tuplesize := 8; // default 128bit-vectorlength
  1924. if aIsVector256 then tuplesize := 32
  1925. else if aIsVector512 then tuplesize := 64;
  1926. end;
  1927. end;
  1928. if tuplesize > 0 then
  1929. begin
  1930. if aInput.typ = top_ref then
  1931. begin
  1932. if (aInput.ref^.offset <> 0) and
  1933. ((aInput.ref^.offset mod tuplesize) = 0) and
  1934. (abs(aInput.ref^.offset) div tuplesize <= 127) then
  1935. begin
  1936. aInput.ref^.offset := aInput.ref^.offset div tuplesize;
  1937. EVEXTupleState := etsIsTuple;
  1938. end;
  1939. end;
  1940. end;
  1941. end;
  1942. end;
  1943. end;
  1944. function taicpu.Pass1(objdata:TObjData):longint;
  1945. begin
  1946. Pass1:=0;
  1947. { Save the old offset and set the new offset }
  1948. InsOffset:=ObjData.CurrObjSec.Size;
  1949. { Error? }
  1950. if (Insentry=nil) and (InsSize=-1) then
  1951. exit;
  1952. { set the file postion }
  1953. current_filepos:=fileinfo;
  1954. { Get InsEntry }
  1955. if FindInsEntry(ObjData) then
  1956. begin
  1957. { Calculate instruction size }
  1958. InsSize:=calcsize(insentry);
  1959. if segprefix<>NR_NO then
  1960. inc(InsSize);
  1961. if NeedAddrPrefix then
  1962. inc(InsSize);
  1963. { Fix opsize if size if forced }
  1964. if insentry^.flags*[IF_SB,IF_SW,IF_SD]<>[] then
  1965. begin
  1966. if insentry^.flags*IF_ARMASK=[] then
  1967. begin
  1968. if IF_SB in insentry^.flags then
  1969. begin
  1970. if opsize=S_NO then
  1971. opsize:=S_B;
  1972. end
  1973. else if IF_SW in insentry^.flags then
  1974. begin
  1975. if opsize=S_NO then
  1976. opsize:=S_W;
  1977. end
  1978. else if IF_SD in insentry^.flags then
  1979. begin
  1980. if opsize=S_NO then
  1981. opsize:=S_L;
  1982. end;
  1983. end;
  1984. end;
  1985. LastInsOffset:=InsOffset;
  1986. Pass1:=InsSize;
  1987. exit;
  1988. end;
  1989. LastInsOffset:=-1;
  1990. end;
  1991. const
  1992. segprefixes: array[NR_ES..NR_GS] of Byte=(
  1993. // es cs ss ds fs gs
  1994. $26, $2E, $36, $3E, $64, $65
  1995. );
  1996. procedure taicpu.Pass2(objdata:TObjData);
  1997. begin
  1998. { error in pass1 ? }
  1999. if insentry=nil then
  2000. exit;
  2001. current_filepos:=fileinfo;
  2002. { Segment override }
  2003. if (segprefix>=NR_ES) and (segprefix<=NR_GS) then
  2004. begin
  2005. {$ifdef i8086}
  2006. if (objdata.CPUType<>cpu_none) and (objdata.CPUType<cpu_386) and
  2007. ((segprefix=NR_FS) or (segprefix=NR_GS)) then
  2008. Message(asmw_e_instruction_not_supported_by_cpu);
  2009. {$endif i8086}
  2010. objdata.writebytes(segprefixes[segprefix],1);
  2011. { fix the offset for GenNode }
  2012. inc(InsOffset);
  2013. end
  2014. else if segprefix<>NR_NO then
  2015. InternalError(201001071);
  2016. { Address size prefix? }
  2017. if NeedAddrPrefix then
  2018. begin
  2019. write0x67prefix(objdata);
  2020. { fix the offset for GenNode }
  2021. inc(InsOffset);
  2022. end;
  2023. { Generate the instruction }
  2024. GenCode(objdata);
  2025. end;
  2026. function is_64_bit_ref(const ref:treference):boolean;
  2027. begin
  2028. {$if defined(x86_64)}
  2029. result:=not is_32_bit_ref(ref);
  2030. {$elseif defined(i386) or defined(i8086)}
  2031. result:=false;
  2032. {$endif}
  2033. end;
  2034. function is_32_bit_ref(const ref:treference):boolean;
  2035. begin
  2036. {$if defined(x86_64)}
  2037. result:=(ref.refaddr=addr_no) and
  2038. (ref.base<>NR_RIP) and
  2039. (
  2040. ((ref.index<>NR_NO) and (getsubreg(ref.index)=R_SUBD)) or
  2041. ((ref.base<>NR_NO) and (getsubreg(ref.base)=R_SUBD))
  2042. );
  2043. {$elseif defined(i386) or defined(i8086)}
  2044. result:=not is_16_bit_ref(ref);
  2045. {$endif}
  2046. end;
  2047. function is_16_bit_ref(const ref:treference):boolean;
  2048. var
  2049. ir,br : Tregister;
  2050. isub,bsub : tsubregister;
  2051. begin
  2052. if (ref.index<>NR_NO) and (getregtype(ref.index)=R_MMREGISTER) then
  2053. exit(false);
  2054. ir:=ref.index;
  2055. br:=ref.base;
  2056. isub:=getsubreg(ir);
  2057. bsub:=getsubreg(br);
  2058. { it's a direct address }
  2059. if (br=NR_NO) and (ir=NR_NO) then
  2060. begin
  2061. {$ifdef i8086}
  2062. result:=true;
  2063. {$else i8086}
  2064. result:=false;
  2065. {$endif}
  2066. end
  2067. else
  2068. { it's an indirection }
  2069. begin
  2070. result := ((ir<>NR_NO) and (isub=R_SUBW)) or
  2071. ((br<>NR_NO) and (bsub=R_SUBW));
  2072. end;
  2073. end;
  2074. function get_ref_address_size(const ref:treference):byte;
  2075. begin
  2076. if is_64_bit_ref(ref) then
  2077. result:=64
  2078. else if is_32_bit_ref(ref) then
  2079. result:=32
  2080. else if is_16_bit_ref(ref) then
  2081. result:=16
  2082. else
  2083. internalerror(2017101601);
  2084. end;
  2085. function get_default_segment_of_ref(const ref:treference):tregister;
  2086. begin
  2087. { for 16-bit registers, we allow base and index to be swapped, that's
  2088. why we also we check whether ref.index=NR_BP. For 32-bit registers,
  2089. however, index=NR_EBP is encoded differently than base=NR_EBP and has
  2090. a different default segment. }
  2091. if (ref.base=NR_BP) or (ref.index=NR_BP) or
  2092. (ref.base=NR_EBP) or (ref.base=NR_ESP)
  2093. {$ifdef x86_64}
  2094. or (ref.base=NR_RBP) or (ref.base=NR_RSP)
  2095. {$endif x86_64}
  2096. then
  2097. result:=NR_SS
  2098. else
  2099. result:=NR_DS;
  2100. end;
  2101. procedure optimize_ref(var ref:treference; inlineasm: boolean);
  2102. var
  2103. ss_equals_ds: boolean;
  2104. tmpreg: TRegister;
  2105. begin
  2106. {$ifdef x86_64}
  2107. { x86_64 in long mode ignores all segment base, limit and access rights
  2108. checks for the DS, ES and SS registers, so we can set ss_equals_ds to
  2109. true (and thus, perform stronger optimizations on the reference),
  2110. regardless of whether this is inline asm or not (so, even if the user
  2111. is doing tricks by loading different values into DS and SS, it still
  2112. doesn't matter while the processor is in long mode) }
  2113. ss_equals_ds:=True;
  2114. {$else x86_64}
  2115. { for i8086 and i386 inline asm, we assume SS<>DS, even if we're
  2116. compiling for a memory model, where SS=DS, because the user might be
  2117. doing something tricky with the segment registers (and may have
  2118. temporarily set them differently) }
  2119. if inlineasm then
  2120. ss_equals_ds:=False
  2121. else
  2122. ss_equals_ds:=segment_regs_equal(NR_DS,NR_SS);
  2123. {$endif x86_64}
  2124. { remove redundant segment overrides }
  2125. if (ref.segment<>NR_NO) and
  2126. ((inlineasm and (ref.segment=get_default_segment_of_ref(ref))) or
  2127. ((not inlineasm) and (segment_regs_equal(ref.segment,get_default_segment_of_ref(ref))))) then
  2128. ref.segment:=NR_NO;
  2129. if not is_16_bit_ref(ref) then
  2130. begin
  2131. { Switching index to base position gives shorter assembler instructions.
  2132. Converting index*2 to base+index also gives shorter instructions. }
  2133. if (ref.base=NR_NO) and (ref.index<>NR_NO) and (ref.scalefactor<=2) and
  2134. (ss_equals_ds or (ref.segment<>NR_NO) or (ref.index<>NR_EBP))
  2135. { do not mess with tls references, they have the (,reg,1) format on purpose
  2136. else the linker cannot resolve/replace them }
  2137. {$ifdef i386} and (ref.refaddr<>addr_tlsgd) {$endif i386} then
  2138. begin
  2139. ref.base:=ref.index;
  2140. if ref.scalefactor=2 then
  2141. ref.scalefactor:=1
  2142. else
  2143. begin
  2144. ref.index:=NR_NO;
  2145. ref.scalefactor:=0;
  2146. end;
  2147. end;
  2148. { Switching rBP+reg to reg+rBP sometimes gives shorter instructions (if there's no offset)
  2149. On x86_64 this also works for switching r13+reg to reg+r13. }
  2150. if ((ref.base=NR_EBP) {$ifdef x86_64}or (ref.base=NR_RBP) or (ref.base=NR_R13) or (ref.base=NR_R13D){$endif}) and
  2151. (ref.index<>NR_NO) and
  2152. (ref.index<>NR_EBP) and {$ifdef x86_64}(ref.index<>NR_RBP) and (ref.index<>NR_R13) and (ref.index<>NR_R13D) and{$endif}
  2153. (ref.scalefactor<=1) and (ref.offset=0) and (ref.refaddr=addr_no) and
  2154. (ss_equals_ds or (ref.segment<>NR_NO)) then
  2155. begin
  2156. tmpreg:=ref.base;
  2157. ref.base:=ref.index;
  2158. ref.index:=tmpreg;
  2159. end;
  2160. end;
  2161. { remove redundant segment overrides again }
  2162. if (ref.segment<>NR_NO) and
  2163. ((inlineasm and (ref.segment=get_default_segment_of_ref(ref))) or
  2164. ((not inlineasm) and (segment_regs_equal(ref.segment,get_default_segment_of_ref(ref))))) then
  2165. ref.segment:=NR_NO;
  2166. end;
  2167. function taicpu.NeedAddrPrefix(opidx: byte): boolean;
  2168. begin
  2169. {$if defined(x86_64)}
  2170. result:=(oper[opidx]^.typ=top_ref) and is_32_bit_ref(oper[opidx]^.ref^);
  2171. {$elseif defined(i386)}
  2172. result:=(oper[opidx]^.typ=top_ref) and is_16_bit_ref(oper[opidx]^.ref^);
  2173. {$elseif defined(i8086)}
  2174. result:=(oper[opidx]^.typ=top_ref) and is_32_bit_ref(oper[opidx]^.ref^);
  2175. {$endif}
  2176. end;
  2177. function taicpu.NeedAddrPrefix:boolean;
  2178. var
  2179. i: Integer;
  2180. begin
  2181. for i:=0 to ops-1 do
  2182. if needaddrprefix(i) then
  2183. exit(true);
  2184. result:=false;
  2185. end;
  2186. procedure badreg(r:Tregister);
  2187. begin
  2188. Message1(asmw_e_invalid_register,generic_regname(r));
  2189. end;
  2190. function regval(r:Tregister):byte;
  2191. const
  2192. intsupreg2opcode: array[0..7] of byte=
  2193. // ax cx dx bx si di bp sp -- in x86reg.dat
  2194. // ax cx dx bx sp bp si di -- needed order
  2195. (0, 1, 2, 3, 6, 7, 5, 4);
  2196. maxsupreg: array[tregistertype] of tsuperregister=
  2197. {$ifdef x86_64}
  2198. (0, 16, 9, 8, 32, 32, 8, 0, 0, 0);
  2199. {$else x86_64}
  2200. (0, 8, 9, 8, 8, 32, 8, 0, 0, 0);
  2201. {$endif x86_64}
  2202. var
  2203. rs: tsuperregister;
  2204. rt: tregistertype;
  2205. begin
  2206. rs:=getsupreg(r);
  2207. rt:=getregtype(r);
  2208. if (rs>=maxsupreg[rt]) then
  2209. badreg(r);
  2210. result:=rs and 7;
  2211. if (rt=R_INTREGISTER) then
  2212. begin
  2213. if (rs<8) then
  2214. result:=intsupreg2opcode[rs];
  2215. if getsubreg(r)=R_SUBH then
  2216. inc(result,4);
  2217. end;
  2218. end;
  2219. {$if defined(x86_64)}
  2220. function rexbits(r: tregister): byte;
  2221. begin
  2222. result:=0;
  2223. case getregtype(r) of
  2224. R_INTREGISTER:
  2225. if (getsupreg(r)>=RS_R8) then
  2226. { Either B,X or R bits can be set, depending on register role in instruction.
  2227. Set all three bits here, caller will discard unnecessary ones. }
  2228. result:=result or $47
  2229. else if (getsubreg(r)=R_SUBL) and
  2230. (getsupreg(r) in [RS_RDI,RS_RSI,RS_RBP,RS_RSP]) then
  2231. result:=result or $40
  2232. else if (getsubreg(r)=R_SUBH) then
  2233. { Not an actual REX bit, used to detect incompatible usage of
  2234. AH/BH/CH/DH }
  2235. result:=result or $80;
  2236. R_MMREGISTER:
  2237. //if getsupreg(r)>=RS_XMM8 then
  2238. // AVX512 = 32 register
  2239. // rexbit = 0 => MMRegister 0..7 or 16..23
  2240. // rexbit = 1 => MMRegister 8..15 or 24..31
  2241. if (getsupreg(r) and $08) = $08 then
  2242. result:=result or $47;
  2243. else
  2244. ;
  2245. end;
  2246. end;
  2247. function process_ea_ref_64_32(const input:toper;var output:ea;rfield:longint; uselargeoffset: boolean):boolean;
  2248. var
  2249. sym : tasmsymbol;
  2250. md,s : byte;
  2251. base,index,scalefactor,
  2252. o : longint;
  2253. ir,br : Tregister;
  2254. isub,bsub : tsubregister;
  2255. begin
  2256. result:=false;
  2257. ir:=input.ref^.index;
  2258. br:=input.ref^.base;
  2259. isub:=getsubreg(ir);
  2260. bsub:=getsubreg(br);
  2261. s:=input.ref^.scalefactor;
  2262. o:=input.ref^.offset;
  2263. sym:=input.ref^.symbol;
  2264. //if ((ir<>NR_NO) and (getregtype(ir)<>R_INTREGISTER)) or
  2265. // ((br<>NR_NO) and (br<>NR_RIP) and (getregtype(br)<>R_INTREGISTER)) then
  2266. if ((ir<>NR_NO) and (getregtype(ir)=R_MMREGISTER) and (br<>NR_NO) and (getregtype(br)<>R_INTREGISTER)) or // vector memory (AVX2)
  2267. ((ir<>NR_NO) and (getregtype(ir)<>R_INTREGISTER) and (getregtype(ir)<>R_MMREGISTER)) or
  2268. ((br<>NR_NO) and (br<>NR_RIP) and (getregtype(br)<>R_INTREGISTER)) then
  2269. internalerror(200301081);
  2270. { it's direct address }
  2271. if (br=NR_NO) and (ir=NR_NO) then
  2272. begin
  2273. output.sib_present:=true;
  2274. output.bytes:=4;
  2275. output.modrm:=4 or (rfield shl 3);
  2276. output.sib:=$25;
  2277. end
  2278. else if (br=NR_RIP) and (ir=NR_NO) then
  2279. begin
  2280. { rip based }
  2281. output.sib_present:=false;
  2282. output.bytes:=4;
  2283. output.modrm:=5 or (rfield shl 3);
  2284. end
  2285. else
  2286. { it's an indirection }
  2287. begin
  2288. if ((br=NR_RIP) and (ir<>NR_NO)) or
  2289. (ir=NR_RIP) then
  2290. message(asmw_e_illegal_use_of_rip);
  2291. { 16 bit? }
  2292. if ((ir<>NR_NO) and (isub in [R_SUBMMX,R_SUBMMY,R_SUBMMZ]) and
  2293. (br<>NR_NO) and (bsub=R_SUBQ)
  2294. ) then
  2295. begin
  2296. // vector memory (AVX2) =>> ignore
  2297. end
  2298. else if ((ir<>NR_NO) and (isub<>R_SUBQ) and (isub<>R_SUBD)) or
  2299. ((br<>NR_NO) and (bsub<>R_SUBQ) and (bsub<>R_SUBD)) then
  2300. begin
  2301. message(asmw_e_16bit_32bit_not_supported);
  2302. end;
  2303. { wrong, for various reasons }
  2304. if (ir=NR_ESP) or ((s<>1) and (s<>2) and (s<>4) and (s<>8) and (ir<>NR_NO)) then
  2305. exit;
  2306. output.rex:=output.rex or (rexbits(br) and $F1) or (rexbits(ir) and $F2);
  2307. result:=true;
  2308. { base }
  2309. case br of
  2310. NR_R8D,
  2311. NR_EAX,
  2312. NR_R8,
  2313. NR_RAX : base:=0;
  2314. NR_R9D,
  2315. NR_ECX,
  2316. NR_R9,
  2317. NR_RCX : base:=1;
  2318. NR_R10D,
  2319. NR_EDX,
  2320. NR_R10,
  2321. NR_RDX : base:=2;
  2322. NR_R11D,
  2323. NR_EBX,
  2324. NR_R11,
  2325. NR_RBX : base:=3;
  2326. NR_R12D,
  2327. NR_ESP,
  2328. NR_R12,
  2329. NR_RSP : base:=4;
  2330. NR_R13D,
  2331. NR_EBP,
  2332. NR_R13,
  2333. NR_NO,
  2334. NR_RBP : base:=5;
  2335. NR_R14D,
  2336. NR_ESI,
  2337. NR_R14,
  2338. NR_RSI : base:=6;
  2339. NR_R15D,
  2340. NR_EDI,
  2341. NR_R15,
  2342. NR_RDI : base:=7;
  2343. else
  2344. exit;
  2345. end;
  2346. { index }
  2347. case ir of
  2348. NR_R8D,
  2349. NR_EAX,
  2350. NR_R8,
  2351. NR_RAX,
  2352. NR_XMM0,
  2353. NR_XMM8,
  2354. NR_XMM16,
  2355. NR_XMM24,
  2356. NR_YMM0,
  2357. NR_YMM8,
  2358. NR_YMM16,
  2359. NR_YMM24,
  2360. NR_ZMM0,
  2361. NR_ZMM8,
  2362. NR_ZMM16,
  2363. NR_ZMM24: index:=0;
  2364. NR_R9D,
  2365. NR_ECX,
  2366. NR_R9,
  2367. NR_RCX,
  2368. NR_XMM1,
  2369. NR_XMM9,
  2370. NR_XMM17,
  2371. NR_XMM25,
  2372. NR_YMM1,
  2373. NR_YMM9,
  2374. NR_YMM17,
  2375. NR_YMM25,
  2376. NR_ZMM1,
  2377. NR_ZMM9,
  2378. NR_ZMM17,
  2379. NR_ZMM25: index:=1;
  2380. NR_R10D,
  2381. NR_EDX,
  2382. NR_R10,
  2383. NR_RDX,
  2384. NR_XMM2,
  2385. NR_XMM10,
  2386. NR_XMM18,
  2387. NR_XMM26,
  2388. NR_YMM2,
  2389. NR_YMM10,
  2390. NR_YMM18,
  2391. NR_YMM26,
  2392. NR_ZMM2,
  2393. NR_ZMM10,
  2394. NR_ZMM18,
  2395. NR_ZMM26: index:=2;
  2396. NR_R11D,
  2397. NR_EBX,
  2398. NR_R11,
  2399. NR_RBX,
  2400. NR_XMM3,
  2401. NR_XMM11,
  2402. NR_XMM19,
  2403. NR_XMM27,
  2404. NR_YMM3,
  2405. NR_YMM11,
  2406. NR_YMM19,
  2407. NR_YMM27,
  2408. NR_ZMM3,
  2409. NR_ZMM11,
  2410. NR_ZMM19,
  2411. NR_ZMM27: index:=3;
  2412. NR_R12D,
  2413. NR_ESP,
  2414. NR_R12,
  2415. NR_NO,
  2416. NR_XMM4,
  2417. NR_XMM12,
  2418. NR_XMM20,
  2419. NR_XMM28,
  2420. NR_YMM4,
  2421. NR_YMM12,
  2422. NR_YMM20,
  2423. NR_YMM28,
  2424. NR_ZMM4,
  2425. NR_ZMM12,
  2426. NR_ZMM20,
  2427. NR_ZMM28: index:=4;
  2428. NR_R13D,
  2429. NR_EBP,
  2430. NR_R13,
  2431. NR_RBP,
  2432. NR_XMM5,
  2433. NR_XMM13,
  2434. NR_XMM21,
  2435. NR_XMM29,
  2436. NR_YMM5,
  2437. NR_YMM13,
  2438. NR_YMM21,
  2439. NR_YMM29,
  2440. NR_ZMM5,
  2441. NR_ZMM13,
  2442. NR_ZMM21,
  2443. NR_ZMM29: index:=5;
  2444. NR_R14D,
  2445. NR_ESI,
  2446. NR_R14,
  2447. NR_RSI,
  2448. NR_XMM6,
  2449. NR_XMM14,
  2450. NR_XMM22,
  2451. NR_XMM30,
  2452. NR_YMM6,
  2453. NR_YMM14,
  2454. NR_YMM22,
  2455. NR_YMM30,
  2456. NR_ZMM6,
  2457. NR_ZMM14,
  2458. NR_ZMM22,
  2459. NR_ZMM30: index:=6;
  2460. NR_R15D,
  2461. NR_EDI,
  2462. NR_R15,
  2463. NR_RDI,
  2464. NR_XMM7,
  2465. NR_XMM15,
  2466. NR_XMM23,
  2467. NR_XMM31,
  2468. NR_YMM7,
  2469. NR_YMM15,
  2470. NR_YMM23,
  2471. NR_YMM31,
  2472. NR_ZMM7,
  2473. NR_ZMM15,
  2474. NR_ZMM23,
  2475. NR_ZMM31: index:=7;
  2476. else
  2477. exit;
  2478. end;
  2479. case s of
  2480. 0,
  2481. 1 : scalefactor:=0;
  2482. 2 : scalefactor:=1;
  2483. 4 : scalefactor:=2;
  2484. 8 : scalefactor:=3;
  2485. else
  2486. exit;
  2487. end;
  2488. { If rbp or r13 is used we must always include an offset }
  2489. if (br=NR_NO) or
  2490. ((br<>NR_RBP) and (br<>NR_R13) and (br<>NR_EBP) and (br<>NR_R13D) and (o=0) and (sym=nil)) then
  2491. md:=0
  2492. else
  2493. if ((o>=-128) and (o<=127) and (sym=nil) and (not(uselargeoffset) or (o = 0))) then
  2494. md:=1
  2495. else
  2496. md:=2;
  2497. if (br=NR_NO) or (md=2) then
  2498. output.bytes:=4
  2499. else
  2500. output.bytes:=md;
  2501. { SIB needed ? }
  2502. if (ir=NR_NO) and (br<>NR_RSP) and (br<>NR_R12) and (br<>NR_ESP) and (br<>NR_R12D) then
  2503. begin
  2504. output.sib_present:=false;
  2505. output.modrm:=(md shl 6) or (rfield shl 3) or base;
  2506. end
  2507. else
  2508. begin
  2509. output.sib_present:=true;
  2510. output.modrm:=(md shl 6) or (rfield shl 3) or 4;
  2511. output.sib:=(scalefactor shl 6) or (index shl 3) or base;
  2512. end;
  2513. end;
  2514. output.size:=1+ord(output.sib_present)+output.bytes;
  2515. result:=true;
  2516. end;
  2517. {$elseif defined(i386) or defined(i8086)}
  2518. function process_ea_ref_32(const input:toper;out output:ea;rfield:longint; uselargeoffset: boolean):boolean;
  2519. var
  2520. sym : tasmsymbol;
  2521. md,s : byte;
  2522. base,index,scalefactor,
  2523. o : longint;
  2524. ir,br : Tregister;
  2525. isub,bsub : tsubregister;
  2526. begin
  2527. result:=false;
  2528. if ((input.ref^.index<>NR_NO) and (getregtype(input.ref^.index)=R_MMREGISTER) and (input.ref^.base<>NR_NO) and (getregtype(input.ref^.base)<>R_INTREGISTER)) or // vector memory (AVX2)
  2529. ((input.ref^.index<>NR_NO) and (getregtype(input.ref^.index)<>R_INTREGISTER) and (getregtype(input.ref^.index)<>R_MMREGISTER)) or
  2530. ((input.ref^.base<>NR_NO) and (getregtype(input.ref^.base)<>R_INTREGISTER)) then
  2531. internalerror(200301081);
  2532. ir:=input.ref^.index;
  2533. br:=input.ref^.base;
  2534. isub:=getsubreg(ir);
  2535. bsub:=getsubreg(br);
  2536. s:=input.ref^.scalefactor;
  2537. o:=input.ref^.offset;
  2538. sym:=input.ref^.symbol;
  2539. { it's direct address }
  2540. if (br=NR_NO) and (ir=NR_NO) then
  2541. begin
  2542. { it's a pure offset }
  2543. output.sib_present:=false;
  2544. output.bytes:=4;
  2545. output.modrm:=5 or (rfield shl 3);
  2546. end
  2547. else
  2548. { it's an indirection }
  2549. begin
  2550. { 16 bit address? }
  2551. if ((ir<>NR_NO) and (isub in [R_SUBMMX,R_SUBMMY,R_SUBMMZ]) and
  2552. (br<>NR_NO) and (bsub=R_SUBD)
  2553. ) then
  2554. begin
  2555. // vector memory (AVX2) =>> ignore
  2556. end
  2557. else if ((ir<>NR_NO) and (isub<>R_SUBD)) or
  2558. ((br<>NR_NO) and (bsub<>R_SUBD)) then
  2559. message(asmw_e_16bit_not_supported);
  2560. {$ifdef OPTEA}
  2561. { make single reg base }
  2562. if (br=NR_NO) and (s=1) then
  2563. begin
  2564. br:=ir;
  2565. ir:=NR_NO;
  2566. end;
  2567. { convert [3,5,9]*EAX to EAX+[2,4,8]*EAX }
  2568. if (br=NR_NO) and
  2569. (((s=2) and (ir<>NR_ESP)) or
  2570. (s=3) or (s=5) or (s=9)) then
  2571. begin
  2572. br:=ir;
  2573. dec(s);
  2574. end;
  2575. { swap ESP into base if scalefactor is 1 }
  2576. if (s=1) and (ir=NR_ESP) then
  2577. begin
  2578. ir:=br;
  2579. br:=NR_ESP;
  2580. end;
  2581. {$endif OPTEA}
  2582. { wrong, for various reasons }
  2583. if (ir=NR_ESP) or ((s<>1) and (s<>2) and (s<>4) and (s<>8) and (ir<>NR_NO)) then
  2584. exit;
  2585. { base }
  2586. case br of
  2587. NR_EAX : base:=0;
  2588. NR_ECX : base:=1;
  2589. NR_EDX : base:=2;
  2590. NR_EBX : base:=3;
  2591. NR_ESP : base:=4;
  2592. NR_NO,
  2593. NR_EBP : base:=5;
  2594. NR_ESI : base:=6;
  2595. NR_EDI : base:=7;
  2596. else
  2597. exit;
  2598. end;
  2599. { index }
  2600. case ir of
  2601. NR_EAX,
  2602. NR_XMM0,
  2603. NR_YMM0,
  2604. NR_ZMM0: index:=0;
  2605. NR_ECX,
  2606. NR_XMM1,
  2607. NR_YMM1,
  2608. NR_ZMM1: index:=1;
  2609. NR_EDX,
  2610. NR_XMM2,
  2611. NR_YMM2,
  2612. NR_ZMM2: index:=2;
  2613. NR_EBX,
  2614. NR_XMM3,
  2615. NR_YMM3,
  2616. NR_ZMM3: index:=3;
  2617. NR_NO,
  2618. NR_XMM4,
  2619. NR_YMM4,
  2620. NR_ZMM4: index:=4;
  2621. NR_EBP,
  2622. NR_XMM5,
  2623. NR_YMM5,
  2624. NR_ZMM5: index:=5;
  2625. NR_ESI,
  2626. NR_XMM6,
  2627. NR_YMM6,
  2628. NR_ZMM6: index:=6;
  2629. NR_EDI,
  2630. NR_XMM7,
  2631. NR_YMM7,
  2632. NR_ZMM7: index:=7;
  2633. else
  2634. exit;
  2635. end;
  2636. case s of
  2637. 0,
  2638. 1 : scalefactor:=0;
  2639. 2 : scalefactor:=1;
  2640. 4 : scalefactor:=2;
  2641. 8 : scalefactor:=3;
  2642. else
  2643. exit;
  2644. end;
  2645. if (br=NR_NO) or
  2646. ((br<>NR_EBP) and (o=0) and (sym=nil)) then
  2647. md:=0
  2648. else
  2649. if ((o>=-128) and (o<=127) and (sym=nil) and (not(uselargeoffset) or (o = 0))) then
  2650. md:=1
  2651. else
  2652. md:=2;
  2653. if (br=NR_NO) or (md=2) then
  2654. output.bytes:=4
  2655. else
  2656. output.bytes:=md;
  2657. { SIB needed ? }
  2658. if (ir=NR_NO) and (br<>NR_ESP) then
  2659. begin
  2660. output.sib_present:=false;
  2661. output.modrm:=(longint(md) shl 6) or (rfield shl 3) or base;
  2662. end
  2663. else
  2664. begin
  2665. output.sib_present:=true;
  2666. output.modrm:=(longint(md) shl 6) or (rfield shl 3) or 4;
  2667. output.sib:=(scalefactor shl 6) or (index shl 3) or base;
  2668. end;
  2669. end;
  2670. if output.sib_present then
  2671. output.size:=2+output.bytes
  2672. else
  2673. output.size:=1+output.bytes;
  2674. result:=true;
  2675. end;
  2676. procedure maybe_swap_index_base(var br,ir:Tregister);
  2677. var
  2678. tmpreg: Tregister;
  2679. begin
  2680. if ((br=NR_NO) or (br=NR_SI) or (br=NR_DI)) and
  2681. ((ir=NR_NO) or (ir=NR_BP) or (ir=NR_BX)) then
  2682. begin
  2683. tmpreg:=br;
  2684. br:=ir;
  2685. ir:=tmpreg;
  2686. end;
  2687. end;
  2688. function process_ea_ref_16(const input:toper;out output:ea;rfield:longint; uselargeoffset: boolean):boolean;
  2689. var
  2690. sym : tasmsymbol;
  2691. md,s : byte;
  2692. base,
  2693. o : longint;
  2694. ir,br : Tregister;
  2695. isub,bsub : tsubregister;
  2696. begin
  2697. result:=false;
  2698. if ((input.ref^.index<>NR_NO) and (getregtype(input.ref^.index)<>R_INTREGISTER)) or
  2699. ((input.ref^.base<>NR_NO) and (getregtype(input.ref^.base)<>R_INTREGISTER)) then
  2700. internalerror(200301081);
  2701. ir:=input.ref^.index;
  2702. br:=input.ref^.base;
  2703. isub:=getsubreg(ir);
  2704. bsub:=getsubreg(br);
  2705. s:=input.ref^.scalefactor;
  2706. o:=input.ref^.offset;
  2707. sym:=input.ref^.symbol;
  2708. { it's a direct address }
  2709. if (br=NR_NO) and (ir=NR_NO) then
  2710. begin
  2711. { it's a pure offset }
  2712. output.bytes:=2;
  2713. output.modrm:=6 or (rfield shl 3);
  2714. end
  2715. else
  2716. { it's an indirection }
  2717. begin
  2718. { 32 bit address? }
  2719. if ((ir<>NR_NO) and (isub<>R_SUBW)) or
  2720. ((br<>NR_NO) and (bsub<>R_SUBW)) then
  2721. message(asmw_e_32bit_not_supported);
  2722. { scalefactor can only be 1 in 16-bit addresses }
  2723. if (s<>1) and (ir<>NR_NO) then
  2724. exit;
  2725. maybe_swap_index_base(br,ir);
  2726. if (br=NR_BX) and (ir=NR_SI) then
  2727. base:=0
  2728. else if (br=NR_BX) and (ir=NR_DI) then
  2729. base:=1
  2730. else if (br=NR_BP) and (ir=NR_SI) then
  2731. base:=2
  2732. else if (br=NR_BP) and (ir=NR_DI) then
  2733. base:=3
  2734. else if (br=NR_NO) and (ir=NR_SI) then
  2735. base:=4
  2736. else if (br=NR_NO) and (ir=NR_DI) then
  2737. base:=5
  2738. else if (br=NR_BP) and (ir=NR_NO) then
  2739. base:=6
  2740. else if (br=NR_BX) and (ir=NR_NO) then
  2741. base:=7
  2742. else
  2743. exit;
  2744. if (base<>6) and (o=0) and (sym=nil) then
  2745. md:=0
  2746. else if ((o>=-128) and (o<=127) and (sym=nil) and (not(uselargeoffset) or (o = 0))) then
  2747. md:=1
  2748. else
  2749. md:=2;
  2750. output.bytes:=md;
  2751. output.modrm:=(longint(md) shl 6) or (rfield shl 3) or base;
  2752. end;
  2753. output.size:=1+output.bytes;
  2754. output.sib_present:=false;
  2755. result:=true;
  2756. end;
  2757. {$endif}
  2758. function process_ea(const input:toper;out output:ea;rfield:longint; uselargeoffset: boolean):boolean;
  2759. var
  2760. rv : byte;
  2761. begin
  2762. result:=false;
  2763. fillchar(output,sizeof(output),0);
  2764. {Register ?}
  2765. if (input.typ=top_reg) then
  2766. begin
  2767. rv:=regval(input.reg);
  2768. output.modrm:=$c0 or (rfield shl 3) or rv;
  2769. output.size:=1;
  2770. {$ifdef x86_64}
  2771. output.rex:=output.rex or (rexbits(input.reg) and $F1);
  2772. {$endif x86_64}
  2773. result:=true;
  2774. exit;
  2775. end;
  2776. {No register, so memory reference.}
  2777. if input.typ<>top_ref then
  2778. internalerror(200409263);
  2779. {$if defined(x86_64)}
  2780. result:=process_ea_ref_64_32(input,output,rfield, uselargeoffset);
  2781. {$elseif defined(i386) or defined(i8086)}
  2782. if is_16_bit_ref(input.ref^) then
  2783. result:=process_ea_ref_16(input,output,rfield, uselargeoffset)
  2784. else
  2785. result:=process_ea_ref_32(input,output,rfield, uselargeoffset);
  2786. {$endif}
  2787. end;
  2788. function taicpu.calcsize(p:PInsEntry):shortint;
  2789. var
  2790. codes : pchar;
  2791. c : byte;
  2792. len : shortint;
  2793. ea_data : ea;
  2794. exists_evex: boolean;
  2795. exists_vex: boolean;
  2796. exists_vex_extension: boolean;
  2797. exists_prefix_66: boolean;
  2798. exists_prefix_F2: boolean;
  2799. exists_prefix_F3: boolean;
  2800. exists_l256: boolean;
  2801. exists_l512: boolean;
  2802. exists_EVEXW1: boolean;
  2803. {$ifdef x86_64}
  2804. omit_rexw : boolean;
  2805. {$endif x86_64}
  2806. begin
  2807. len:=0;
  2808. codes:=@p^.code[0];
  2809. exists_vex := false;
  2810. exists_vex_extension := false;
  2811. exists_prefix_66 := false;
  2812. exists_prefix_F2 := false;
  2813. exists_prefix_F3 := false;
  2814. exists_evex := false;
  2815. exists_l256 := false;
  2816. exists_l512 := false;
  2817. exists_EVEXW1 := false;
  2818. {$ifdef x86_64}
  2819. rex:=0;
  2820. omit_rexw:=false;
  2821. {$endif x86_64}
  2822. repeat
  2823. c:=ord(codes^);
  2824. inc(codes);
  2825. case c of
  2826. &0 :
  2827. break;
  2828. &1,&2,&3 :
  2829. begin
  2830. inc(codes,c);
  2831. inc(len,c);
  2832. end;
  2833. &10,&11,&12 :
  2834. begin
  2835. {$ifdef x86_64}
  2836. rex:=rex or (rexbits(oper[c-&10]^.reg) and $F1);
  2837. {$endif x86_64}
  2838. inc(codes);
  2839. inc(len);
  2840. end;
  2841. &13,&23 :
  2842. begin
  2843. inc(codes);
  2844. inc(len);
  2845. end;
  2846. &4,&5,&6,&7 :
  2847. begin
  2848. if opsize={$ifdef i8086}S_L{$else}S_W{$endif} then
  2849. inc(len,2)
  2850. else
  2851. inc(len);
  2852. end;
  2853. &14,&15,&16,
  2854. &20,&21,&22,
  2855. &24,&25,&26,&27,
  2856. &50,&51,&52 :
  2857. inc(len);
  2858. &30,&31,&32,
  2859. &37,
  2860. &60,&61,&62 :
  2861. inc(len,2);
  2862. &34,&35,&36:
  2863. begin
  2864. {$ifdef i8086}
  2865. inc(len,2);
  2866. {$else i8086}
  2867. if opsize=S_Q then
  2868. inc(len,8)
  2869. else
  2870. inc(len,4);
  2871. {$endif i8086}
  2872. end;
  2873. &44,&45,&46:
  2874. inc(len,sizeof(pint));
  2875. &54,&55,&56:
  2876. inc(len,8);
  2877. &40,&41,&42,
  2878. &70,&71,&72,
  2879. &254,&255,&256 :
  2880. inc(len,4);
  2881. &64,&65,&66:
  2882. {$ifdef i8086}
  2883. inc(len,2);
  2884. {$else i8086}
  2885. inc(len,4);
  2886. {$endif i8086}
  2887. &74,&75,&76,&77: ; // ignore vex-coded operand-idx
  2888. &320,&321,&322 :
  2889. begin
  2890. case (oper[c-&320]^.ot and OT_SIZE_MASK) of
  2891. {$if defined(i386) or defined(x86_64)}
  2892. OT_BITS16 :
  2893. {$elseif defined(i8086)}
  2894. OT_BITS32 :
  2895. {$endif}
  2896. inc(len);
  2897. {$ifdef x86_64}
  2898. OT_BITS64:
  2899. begin
  2900. rex:=rex or $48;
  2901. end;
  2902. {$endif x86_64}
  2903. end;
  2904. end;
  2905. &310 :
  2906. {$if defined(x86_64)}
  2907. { every insentry with code 0310 must be marked with NOX86_64 }
  2908. InternalError(2011051301);
  2909. {$elseif defined(i386)}
  2910. inc(len);
  2911. {$elseif defined(i8086)}
  2912. {nothing};
  2913. {$endif}
  2914. &311 :
  2915. {$if defined(x86_64) or defined(i8086)}
  2916. inc(len)
  2917. {$endif x86_64 or i8086}
  2918. ;
  2919. &324 :
  2920. {$ifndef i8086}
  2921. inc(len)
  2922. {$endif not i8086}
  2923. ;
  2924. &326 :
  2925. begin
  2926. {$ifdef x86_64}
  2927. rex:=rex or $48;
  2928. {$endif x86_64}
  2929. end;
  2930. &312,
  2931. &323,
  2932. &327,
  2933. &331,&332: ;
  2934. &325:
  2935. {$ifdef i8086}
  2936. inc(len)
  2937. {$endif i8086}
  2938. ;
  2939. &333:
  2940. begin
  2941. inc(len);
  2942. exists_prefix_F2 := true;
  2943. end;
  2944. &334:
  2945. begin
  2946. inc(len);
  2947. exists_prefix_F3 := true;
  2948. end;
  2949. &361:
  2950. begin
  2951. {$ifndef i8086}
  2952. inc(len);
  2953. exists_prefix_66 := true;
  2954. {$endif not i8086}
  2955. end;
  2956. &335:
  2957. {$ifdef x86_64}
  2958. omit_rexw:=true
  2959. {$endif x86_64}
  2960. ;
  2961. &336,
  2962. &337: {nothing};
  2963. &100..&227 :
  2964. begin
  2965. {$ifdef x86_64}
  2966. if (c<&177) then
  2967. begin
  2968. if (oper[c and 7]^.typ=top_reg) then
  2969. begin
  2970. rex:=rex or (rexbits(oper[c and 7]^.reg) and $F4);
  2971. end;
  2972. end;
  2973. {$endif x86_64}
  2974. if (oper[(c shr 3) and 7]^.typ = top_ref) and
  2975. (oper[(c shr 3) and 7]^.ref^.offset <> 0) then
  2976. begin
  2977. if (exists_vex and exists_evex and CheckUseEVEX) or
  2978. (not(exists_vex) and exists_evex) then
  2979. begin
  2980. CheckEVEXTuple(oper[(c shr 3) and 7]^, p, not(exists_l256 or exists_l512), exists_l256, exists_l512, exists_EVEXW1);
  2981. //const aInput:toper; aInsEntry: pInsentry; aIsVector128, aIsVector256, aIsVector512, aIsEVEXW1: boolean);
  2982. end;
  2983. end;
  2984. if process_ea(oper[(c shr 3) and 7]^, ea_data, 0, EVEXTupleState = etsNotTuple) then
  2985. inc(len,ea_data.size)
  2986. else Message(asmw_e_invalid_effective_address);
  2987. {$ifdef x86_64}
  2988. rex:=rex or ea_data.rex;
  2989. {$endif x86_64}
  2990. end;
  2991. &350:
  2992. begin
  2993. exists_evex := true;
  2994. end;
  2995. &351: exists_l512 := true; // EVEX length bit 512
  2996. &352: exists_EVEXW1 := true; // EVEX W1
  2997. &362: // VEX prefix for AVX (length = 2 or 3 bytes, dependens on REX.XBW or opcode-prefix ($0F38 or $0F3A))
  2998. // =>> DEFAULT = 2 Bytes
  2999. begin
  3000. //if not(exists_vex) then
  3001. //begin
  3002. // inc(len, 2);
  3003. //end;
  3004. exists_vex := true;
  3005. end;
  3006. &363: // REX.W = 1
  3007. // =>> VEX prefix length = 3
  3008. begin
  3009. if not(exists_vex_extension) then
  3010. begin
  3011. //inc(len);
  3012. exists_vex_extension := true;
  3013. end;
  3014. end;
  3015. &364: exists_l256 := true; // VEX length bit 256
  3016. &366, // operand 2 (ymmreg) encoded immediate byte (bit 4-7)
  3017. &367: inc(len); // operand 3 (ymmreg) encoded immediate byte (bit 4-7)
  3018. &370: // VEX-Extension prefix $0F
  3019. // ignore for calculating length
  3020. ;
  3021. &371, // VEX-Extension prefix $0F38
  3022. &372: // VEX-Extension prefix $0F3A
  3023. begin
  3024. if not(exists_vex_extension) then
  3025. begin
  3026. //inc(len);
  3027. exists_vex_extension := true;
  3028. end;
  3029. end;
  3030. &300,&301,&302:
  3031. begin
  3032. {$if defined(x86_64) or defined(i8086)}
  3033. if (oper[c and 3]^.ot and OT_SIZE_MASK)=OT_BITS32 then
  3034. inc(len);
  3035. {$endif x86_64 or i8086}
  3036. end;
  3037. else
  3038. InternalError(200603141);
  3039. end;
  3040. until false;
  3041. {$ifdef x86_64}
  3042. if ((rex and $80)<>0) and ((rex and $4F)<>0) then
  3043. Message(asmw_e_bad_reg_with_rex);
  3044. rex:=rex and $4F; { reset extra bits in upper nibble }
  3045. if omit_rexw then
  3046. begin
  3047. if rex=$48 then { remove rex entirely? }
  3048. rex:=0
  3049. else
  3050. rex:=rex and $F7;
  3051. end;
  3052. if not(exists_vex or exists_evex) then
  3053. begin
  3054. if rex<>0 then
  3055. Inc(len);
  3056. end;
  3057. {$endif}
  3058. if exists_evex and
  3059. exists_vex then
  3060. begin
  3061. if CheckUseEVEX then
  3062. begin
  3063. inc(len, 4);
  3064. end
  3065. else
  3066. begin
  3067. inc(len, 2);
  3068. if exists_vex_extension then inc(len);
  3069. {$ifdef x86_64}
  3070. if not(exists_vex_extension) then
  3071. if rex and $0B <> 0 then inc(len); // REX.WXB <> 0 =>> needed VEX-Extension
  3072. {$endif x86_64}
  3073. end;
  3074. if exists_prefix_66 then dec(len);
  3075. if exists_prefix_F2 then dec(len);
  3076. if exists_prefix_F3 then dec(len);
  3077. end
  3078. else if exists_evex then
  3079. begin
  3080. inc(len, 4);
  3081. if exists_prefix_66 then dec(len);
  3082. if exists_prefix_F2 then dec(len);
  3083. if exists_prefix_F3 then dec(len);
  3084. end
  3085. else
  3086. begin
  3087. if exists_vex then
  3088. begin
  3089. inc(len,2);
  3090. if exists_prefix_66 then dec(len);
  3091. if exists_prefix_F2 then dec(len);
  3092. if exists_prefix_F3 then dec(len);
  3093. if exists_vex_extension then inc(len);
  3094. {$ifdef x86_64}
  3095. if not(exists_vex_extension) then
  3096. if rex and $0B <> 0 then inc(len); // REX.WXB <> 0 =>> needed VEX-Extension
  3097. {$endif x86_64}
  3098. end;
  3099. end;
  3100. calcsize:=len;
  3101. end;
  3102. procedure taicpu.write0x66prefix(objdata:TObjData);
  3103. const
  3104. b66: Byte=$66;
  3105. begin
  3106. {$ifdef i8086}
  3107. if (objdata.CPUType<>cpu_none) and (objdata.CPUType<cpu_386) then
  3108. Message(asmw_e_instruction_not_supported_by_cpu);
  3109. {$endif i8086}
  3110. objdata.writebytes(b66,1);
  3111. end;
  3112. procedure taicpu.write0x67prefix(objdata:TObjData);
  3113. const
  3114. b67: Byte=$67;
  3115. begin
  3116. {$ifdef i8086}
  3117. if (objdata.CPUType<>cpu_none) and (objdata.CPUType<cpu_386) then
  3118. Message(asmw_e_instruction_not_supported_by_cpu);
  3119. {$endif i8086}
  3120. objdata.writebytes(b67,1);
  3121. end;
  3122. procedure taicpu.gencode(objdata: TObjData);
  3123. {
  3124. * the actual codes (C syntax, i.e. octal):
  3125. * \0 - terminates the code. (Unless it's a literal of course.)
  3126. * \1, \2, \3 - that many literal bytes follow in the code stream
  3127. * \4, \6 - the POP/PUSH (respectively) codes for CS, DS, ES, SS
  3128. * (POP is never used for CS) depending on operand 0
  3129. * \5, \7 - the second byte of POP/PUSH codes for FS, GS, depending
  3130. * on operand 0
  3131. * \10, \11, \12 - a literal byte follows in the code stream, to be added
  3132. * to the register value of operand 0, 1 or 2
  3133. * \13 - a literal byte follows in the code stream, to be added
  3134. * to the condition code value of the instruction.
  3135. * \14, \15, \16 - a signed byte immediate operand, from operand 0, 1 or 2
  3136. * \20, \21, \22 - a byte immediate operand, from operand 0, 1 or 2
  3137. * \23 - a literal byte follows in the code stream, to be added
  3138. * to the inverted condition code value of the instruction
  3139. * (inverted version of \13).
  3140. * \24, \25, \26, \27 - an unsigned byte immediate operand, from operand 0, 1, 2 or 3
  3141. * \30, \31, \32 - a word immediate operand, from operand 0, 1 or 2
  3142. * \34, \35, \36 - select between \3[012] and \4[012] depending on 16/32 bit
  3143. * assembly mode or the address-size override on the operand
  3144. * \37 - a word constant, from the _segment_ part of operand 0
  3145. * \40, \41, \42 - a long immediate operand, from operand 0, 1 or 2
  3146. * \44, \45, \46 - select between \3[012], \4[012] or \5[456] depending
  3147. on the address size of instruction
  3148. * \50, \51, \52 - a byte relative operand, from operand 0, 1 or 2
  3149. * \54, \55, \56 - a qword immediate, from operand 0, 1 or 2
  3150. * \60, \61, \62 - a word relative operand, from operand 0, 1 or 2
  3151. * \64, \65, \66 - select between \6[012] and \7[012] depending on 16/32 bit
  3152. * assembly mode or the address-size override on the operand
  3153. * \70, \71, \72 - a long relative operand, from operand 0, 1 or 2
  3154. * \74, \75, \76 - a vex-coded vector operand, from operand 0, 1 or 2
  3155. * \1ab - a ModRM, calculated on EA in operand a, with the spare
  3156. * field the register value of operand b.
  3157. * \2ab - a ModRM, calculated on EA in operand a, with the spare
  3158. * field equal to digit b.
  3159. * \254,\255,\256 - a signed 32-bit immediate to be extended to 64 bits
  3160. * \300,\301,\302 - might be an 0x67, depending on the address size of
  3161. * the memory reference in operand x.
  3162. * \310 - indicates fixed 16-bit address size, i.e. optional 0x67.
  3163. * \311 - indicates fixed 32-bit address size, i.e. optional 0x67.
  3164. * \312 - (disassembler only) invalid with non-default address size.
  3165. * \320,\321,\322 - might be an 0x66 or 0x48 byte, depending on the operand
  3166. * size of operand x.
  3167. * \324 - indicates fixed 16-bit operand size, i.e. optional 0x66.
  3168. * \325 - indicates fixed 32-bit operand size, i.e. optional 0x66.
  3169. * \326 - indicates fixed 64-bit operand size, i.e. optional 0x48.
  3170. * \327 - indicates that this instruction is only valid when the
  3171. * operand size is the default (instruction to disassembler,
  3172. * generates no code in the assembler)
  3173. * \331 - instruction not valid with REP prefix. Hint for
  3174. * disassembler only; for SSE instructions.
  3175. * \332 - disassemble a rep (0xF3 byte) prefix as repe not rep.
  3176. * \333 - 0xF3 prefix for SSE instructions
  3177. * \334 - 0xF2 prefix for SSE instructions
  3178. * \335 - Indicates 64-bit operand size with REX.W not necessary / 64-bit scalar vector operand size
  3179. * \336 - Indicates 32-bit scalar vector operand size
  3180. * \337 - Indicates 64-bit scalar vector operand size
  3181. * \350 - EVEX prefix for AVX instructions
  3182. * \351 - EVEX Vector length 512
  3183. * \352 - EVEX W1
  3184. * \361 - 0x66 prefix for SSE instructions
  3185. * \362 - VEX prefix for AVX instructions
  3186. * \363 - VEX W1
  3187. * \364 - VEX Vector length 256
  3188. * \366 - operand 2 (ymmreg,zmmreg) encoded in bit 4-7 of the immediate byte
  3189. * \367 - operand 3 (ymmreg,zmmreg) encoded in bit 4-7 of the immediate byte
  3190. * \370 - VEX 0F-FLAG
  3191. * \371 - VEX 0F38-FLAG
  3192. * \372 - VEX 0F3A-FLAG
  3193. }
  3194. var
  3195. {$ifdef i8086}
  3196. currval : longint;
  3197. {$else i8086}
  3198. currval : aint;
  3199. {$endif i8086}
  3200. currsym : tobjsymbol;
  3201. currrelreloc,
  3202. currabsreloc,
  3203. currabsreloc32 : TObjRelocationType;
  3204. {$ifdef x86_64}
  3205. rexwritten : boolean;
  3206. {$endif x86_64}
  3207. procedure getvalsym(opidx:longint);
  3208. begin
  3209. case oper[opidx]^.typ of
  3210. top_ref :
  3211. begin
  3212. currval:=oper[opidx]^.ref^.offset;
  3213. currsym:=ObjData.symbolref(oper[opidx]^.ref^.symbol);
  3214. {$ifdef i8086}
  3215. if oper[opidx]^.ref^.refaddr=addr_seg then
  3216. begin
  3217. currrelreloc:=RELOC_SEGREL;
  3218. currabsreloc:=RELOC_SEG;
  3219. currabsreloc32:=RELOC_SEG;
  3220. end
  3221. else if oper[opidx]^.ref^.refaddr=addr_dgroup then
  3222. begin
  3223. currrelreloc:=RELOC_DGROUPREL;
  3224. currabsreloc:=RELOC_DGROUP;
  3225. currabsreloc32:=RELOC_DGROUP;
  3226. end
  3227. else if oper[opidx]^.ref^.refaddr=addr_fardataseg then
  3228. begin
  3229. currrelreloc:=RELOC_FARDATASEGREL;
  3230. currabsreloc:=RELOC_FARDATASEG;
  3231. currabsreloc32:=RELOC_FARDATASEG;
  3232. end
  3233. else
  3234. {$endif i8086}
  3235. {$ifdef i386}
  3236. if (oper[opidx]^.ref^.refaddr=addr_pic) and
  3237. (tf_pic_uses_got in target_info.flags) then
  3238. begin
  3239. currrelreloc:=RELOC_PLT32;
  3240. currabsreloc:=RELOC_GOT32;
  3241. currabsreloc32:=RELOC_GOT32;
  3242. end
  3243. else if oper[opidx]^.ref^.refaddr=addr_ntpoff then
  3244. begin
  3245. currrelreloc:=RELOC_NTPOFF;
  3246. currabsreloc:=RELOC_NTPOFF;
  3247. currabsreloc32:=RELOC_NTPOFF;
  3248. end
  3249. else if oper[opidx]^.ref^.refaddr=addr_tlsgd then
  3250. begin
  3251. currrelreloc:=RELOC_TLSGD;
  3252. currabsreloc:=RELOC_TLSGD;
  3253. currabsreloc32:=RELOC_TLSGD;
  3254. end
  3255. else
  3256. {$endif i386}
  3257. {$ifdef x86_64}
  3258. if oper[opidx]^.ref^.refaddr=addr_pic then
  3259. begin
  3260. currrelreloc:=RELOC_PLT32;
  3261. currabsreloc:=RELOC_GOTPCREL;
  3262. currabsreloc32:=RELOC_GOTPCREL;
  3263. end
  3264. else if oper[opidx]^.ref^.refaddr=addr_pic_no_got then
  3265. begin
  3266. currrelreloc:=RELOC_RELATIVE;
  3267. currabsreloc:=RELOC_RELATIVE;
  3268. currabsreloc32:=RELOC_RELATIVE;
  3269. end
  3270. else if oper[opidx]^.ref^.refaddr=addr_tpoff then
  3271. begin
  3272. currrelreloc:=RELOC_TPOFF;
  3273. currabsreloc:=RELOC_TPOFF;
  3274. currabsreloc32:=RELOC_TPOFF;
  3275. end
  3276. else if oper[opidx]^.ref^.refaddr=addr_tlsgd then
  3277. begin
  3278. currrelreloc:=RELOC_TLSGD;
  3279. currabsreloc:=RELOC_TLSGD;
  3280. currabsreloc32:=RELOC_TLSGD;
  3281. end
  3282. else
  3283. {$endif x86_64}
  3284. begin
  3285. currrelreloc:=RELOC_RELATIVE;
  3286. currabsreloc:=RELOC_ABSOLUTE;
  3287. currabsreloc32:=RELOC_ABSOLUTE32;
  3288. end;
  3289. end;
  3290. top_const :
  3291. begin
  3292. {$ifdef i8086}
  3293. currval:=longint(oper[opidx]^.val);
  3294. {$else i8086}
  3295. currval:=aint(oper[opidx]^.val);
  3296. {$endif i8086}
  3297. currsym:=nil;
  3298. currabsreloc:=RELOC_ABSOLUTE;
  3299. currabsreloc32:=RELOC_ABSOLUTE32;
  3300. end;
  3301. else
  3302. Message(asmw_e_immediate_or_reference_expected);
  3303. end;
  3304. end;
  3305. {$ifdef x86_64}
  3306. procedure maybewriterex;
  3307. begin
  3308. if (rex<>0) and not(rexwritten) then
  3309. begin
  3310. rexwritten:=true;
  3311. objdata.writebytes(rex,1);
  3312. end;
  3313. end;
  3314. {$endif x86_64}
  3315. procedure objdata_writereloc(Data:TRelocDataInt;len:aword;p:TObjSymbol;Reloctype:TObjRelocationType);
  3316. begin
  3317. {$ifdef i386}
  3318. { Special case of '_GLOBAL_OFFSET_TABLE_'
  3319. which needs a special relocation type R_386_GOTPC }
  3320. if assigned (p) and
  3321. (p.name='_GLOBAL_OFFSET_TABLE_') and
  3322. (tf_pic_uses_got in target_info.flags) then
  3323. begin
  3324. { nothing else than a 4 byte relocation should occur
  3325. for GOT }
  3326. if len<>4 then
  3327. Message1(asmw_e_invalid_opcode_and_operands,GetString);
  3328. Reloctype:=RELOC_GOTPC;
  3329. { We need to add the offset of the relocation
  3330. of _GLOBAL_OFFSET_TABLE symbol within
  3331. the current instruction }
  3332. inc(data,objdata.currobjsec.size-insoffset);
  3333. end;
  3334. {$endif i386}
  3335. objdata.writereloc(data,len,p,Reloctype);
  3336. end;
  3337. const
  3338. CondVal:array[TAsmCond] of byte=($0,
  3339. $7, $3, $2, $6, $2, $4, $F, $D, $C, $E, $6, $2,
  3340. $3, $7, $3, $5, $E, $C, $D, $F, $1, $B, $9, $5,
  3341. $0, $A, $A, $B, $8, $4);
  3342. var
  3343. i: integer;
  3344. c : byte;
  3345. pb : pbyte;
  3346. codes : pchar;
  3347. bytes : array[0..3] of byte;
  3348. rfield,
  3349. data,s,opidx : longint;
  3350. ea_data : ea;
  3351. relsym : TObjSymbol;
  3352. needed_VEX_Extension: boolean;
  3353. needed_VEX: boolean;
  3354. needed_EVEX: boolean;
  3355. needed_VSIB: boolean;
  3356. opmode: integer;
  3357. VEXvvvv: byte;
  3358. VEXmmmmm: byte;
  3359. VEXw : byte;
  3360. VEXpp : byte;
  3361. VEXll : byte;
  3362. EVEXvvvv: byte;
  3363. EVEXpp: byte;
  3364. EVEXr: byte;
  3365. EVEXx: byte;
  3366. EVEXv: byte;
  3367. EVEXll: byte;
  3368. EVEXw1: byte;
  3369. EVEXz : byte;
  3370. EVEXaaa : byte;
  3371. EVEXb : byte;
  3372. EVEXmm : byte;
  3373. begin
  3374. { safety check }
  3375. if objdata.currobjsec.size<>longword(insoffset) then
  3376. internalerror(200130121);
  3377. { those variables are initialized inside local procedures, the dfa cannot handle this yet }
  3378. currsym:=nil;
  3379. currabsreloc:=RELOC_NONE;
  3380. currabsreloc32:=RELOC_NONE;
  3381. currrelreloc:=RELOC_NONE;
  3382. currval:=0;
  3383. { check instruction's processor level }
  3384. { todo: maybe adapt and enable this code for i386 and x86_64 as well }
  3385. {$ifdef i8086}
  3386. if objdata.CPUType<>cpu_none then
  3387. begin
  3388. if IF_8086 in insentry^.flags then
  3389. else if IF_186 in insentry^.flags then
  3390. begin
  3391. if objdata.CPUType<cpu_186 then
  3392. Message(asmw_e_instruction_not_supported_by_cpu);
  3393. end
  3394. else if IF_286 in insentry^.flags then
  3395. begin
  3396. if objdata.CPUType<cpu_286 then
  3397. Message(asmw_e_instruction_not_supported_by_cpu);
  3398. end
  3399. else if IF_386 in insentry^.flags then
  3400. begin
  3401. if objdata.CPUType<cpu_386 then
  3402. Message(asmw_e_instruction_not_supported_by_cpu);
  3403. end
  3404. else if IF_486 in insentry^.flags then
  3405. begin
  3406. if objdata.CPUType<cpu_486 then
  3407. Message(asmw_e_instruction_not_supported_by_cpu);
  3408. end
  3409. else if IF_PENT in insentry^.flags then
  3410. begin
  3411. if objdata.CPUType<cpu_Pentium then
  3412. Message(asmw_e_instruction_not_supported_by_cpu);
  3413. end
  3414. else if IF_P6 in insentry^.flags then
  3415. begin
  3416. if objdata.CPUType<cpu_Pentium2 then
  3417. Message(asmw_e_instruction_not_supported_by_cpu);
  3418. end
  3419. else if IF_KATMAI in insentry^.flags then
  3420. begin
  3421. if objdata.CPUType<cpu_Pentium3 then
  3422. Message(asmw_e_instruction_not_supported_by_cpu);
  3423. end
  3424. else if insentry^.flags*[IF_WILLAMETTE,IF_PRESCOTT]<>[] then
  3425. begin
  3426. if objdata.CPUType<cpu_Pentium4 then
  3427. Message(asmw_e_instruction_not_supported_by_cpu);
  3428. end
  3429. else if IF_NEC in insentry^.flags then
  3430. begin
  3431. { the NEC V20/V30 extensions are incompatible with 386+, due to overlapping opcodes }
  3432. if objdata.CPUType>=cpu_386 then
  3433. Message(asmw_e_instruction_not_supported_by_cpu);
  3434. end
  3435. else if IF_SANDYBRIDGE in insentry^.flags then
  3436. begin
  3437. { todo: handle these properly }
  3438. end;
  3439. end;
  3440. {$endif i8086}
  3441. { load data to write }
  3442. codes:=insentry^.code;
  3443. {$ifdef x86_64}
  3444. rexwritten:=false;
  3445. {$endif x86_64}
  3446. { Force word push/pop for registers }
  3447. if (opsize={$ifdef i8086}S_L{$else}S_W{$endif}) and ((codes[0]=#4) or (codes[0]=#6) or
  3448. ((codes[0]=#1) and ((codes[2]=#5) or (codes[2]=#7)))) then
  3449. write0x66prefix(objdata);
  3450. // needed VEX Prefix (for AVX etc.)
  3451. needed_VEX := false;
  3452. needed_EVEX := false;
  3453. needed_VEX_Extension := false;
  3454. needed_VSIB := false;
  3455. opmode := -1;
  3456. VEXvvvv := 0;
  3457. VEXmmmmm := 0;
  3458. VEXll := 0;
  3459. VEXw := 0;
  3460. VEXpp := 0;
  3461. EVEXpp := 0;
  3462. EVEXvvvv := 0;
  3463. EVEXr := 0;
  3464. EVEXx := 0;
  3465. EVEXv := 0;
  3466. EVEXll := 0;
  3467. EVEXw1 := 0;
  3468. EVEXz := 0;
  3469. EVEXaaa := 0;
  3470. EVEXb := 0;
  3471. EVEXmm := 0;
  3472. repeat
  3473. c:=ord(codes^);
  3474. inc(codes);
  3475. case c of
  3476. &0: break;
  3477. &1,
  3478. &2,
  3479. &3: inc(codes,c);
  3480. &10,
  3481. &11,
  3482. &12: inc(codes, 1);
  3483. &74: opmode := 0;
  3484. &75: opmode := 1;
  3485. &76: opmode := 2;
  3486. &100..&227: begin
  3487. // AVX 512 - EVEX
  3488. // check operands
  3489. if (c shr 6) = 1 then
  3490. begin
  3491. opidx := c and 7;
  3492. if ops > opidx then
  3493. begin
  3494. if (oper[opidx]^.typ=top_reg) then
  3495. if getsupreg(oper[opidx]^.reg) and $10 = $0 then EVEXr := 1;
  3496. end
  3497. end
  3498. else EVEXr := 1; // modrm:reg not used =>> 1
  3499. opidx := (c shr 3) and 7;
  3500. if ops > opidx then
  3501. case oper[opidx]^.typ of
  3502. top_reg: if getsupreg(oper[opidx]^.reg) and $10 = $0 then EVEXx := 1;
  3503. top_ref: begin
  3504. if getsupreg(oper[opidx]^.ref^.index) and $08 = $0 then EVEXx := 1;
  3505. if getsubreg(oper[opidx]^.ref^.index) in [R_SUBMMX,R_SUBMMY,R_SUBMMZ] then
  3506. begin
  3507. // VSIB memory addresing
  3508. if getsupreg(oper[opidx]^.ref^.index) and $10 = $0 then EVEXv := 1; // VECTOR-Index
  3509. needed_VSIB := true;
  3510. end;
  3511. end;
  3512. else
  3513. Internalerror(2019081004);
  3514. end;
  3515. end;
  3516. &333: begin
  3517. VEXvvvv := VEXvvvv OR $02; // set SIMD-prefix $F3
  3518. VEXpp := $02; // set SIMD-prefix $F3
  3519. EVEXpp := $02; // set SIMD-prefix $F3
  3520. end;
  3521. &334: begin
  3522. VEXvvvv := VEXvvvv OR $03; // set SIMD-prefix $F2
  3523. VEXpp := $03; // set SIMD-prefix $F2
  3524. EVEXpp := $03; // set SIMD-prefix $F2
  3525. end;
  3526. &350: needed_EVEX := true; // AVX512 instruction or AVX128/256/512-instruction (depended on operands [x,y,z]mm16..)
  3527. &351: EVEXll := $02; // vectorlength = 512 bits AND no scalar
  3528. &352: EVEXw1 := $01;
  3529. &361: begin
  3530. VEXvvvv := VEXvvvv OR $01; // set SIMD-prefix $66
  3531. VEXpp := $01; // set SIMD-prefix $66
  3532. EVEXpp := $01; // set SIMD-prefix $66
  3533. end;
  3534. &362: needed_VEX := true;
  3535. &363: begin
  3536. needed_VEX_Extension := true;
  3537. VEXvvvv := VEXvvvv OR (1 shl 7); // set REX.W
  3538. VEXw := 1;
  3539. end;
  3540. &364: begin
  3541. VEXvvvv := VEXvvvv OR $04; // vectorlength = 256 bits AND no scalar
  3542. VEXll := $01;
  3543. EVEXll := $01;
  3544. end;
  3545. &366,
  3546. &367: begin
  3547. opidx:=c-&364; { 0366->operand 2, 0367->operand 3 }
  3548. if (ops > opidx) and
  3549. (oper[opidx]^.typ=top_reg) and
  3550. ((oper[opidx]^.ot and OT_REG_EXTRA_MASK = otf_reg_xmm) or
  3551. (oper[opidx]^.ot and OT_REG_EXTRA_MASK = otf_reg_ymm) or
  3552. (oper[opidx]^.ot and OT_REG_EXTRA_MASK = otf_reg_zmm)) then
  3553. if (getsupreg(oper[opidx]^.reg) and $10 = $0) then EVEXx := 1;
  3554. end;
  3555. &370: begin
  3556. VEXmmmmm := VEXmmmmm OR $01; // set leading opcode byte $0F
  3557. EVEXmm := $01;
  3558. end;
  3559. &371: begin
  3560. needed_VEX_Extension := true;
  3561. VEXmmmmm := VEXmmmmm OR $02; // set leading opcode byte $0F38
  3562. EVEXmm := $02;
  3563. end;
  3564. &372: begin
  3565. needed_VEX_Extension := true;
  3566. VEXmmmmm := VEXmmmmm OR $03; // set leading opcode byte $0F3A
  3567. EVEXmm := $03;
  3568. end;
  3569. end;
  3570. until false;
  3571. {$ifndef x86_64}
  3572. EVEXv := 1;
  3573. EVEXx := 1;
  3574. EVEXr := 1;
  3575. {$endif}
  3576. if needed_VEX or needed_EVEX then
  3577. begin
  3578. if (opmode > ops) or
  3579. (opmode < -1) then
  3580. begin
  3581. Internalerror(777100);
  3582. end
  3583. else if opmode = -1 then
  3584. begin
  3585. VEXvvvv := VEXvvvv or ($0F shl 3); // set VEXvvvv bits (bits 6-3) to 1
  3586. EVEXvvvv := $0F;
  3587. {$ifdef x86_64}
  3588. if not(needed_vsib) then EVEXv := 1;
  3589. {$endif x86_64}
  3590. end
  3591. else if oper[opmode]^.typ = top_reg then
  3592. begin
  3593. VEXvvvv := VEXvvvv or ((not(regval(oper[opmode]^.reg)) and $07) shl 3);
  3594. EVEXvvvv := not(regval(oper[opmode]^.reg)) and $07;
  3595. {$ifdef x86_64}
  3596. if rexbits(oper[opmode]^.reg) = 0 then VEXvvvv := VEXvvvv or (1 shl 6);
  3597. if rexbits(oper[opmode]^.reg) = 0 then EVEXvvvv := EVEXvvvv or (1 shl 3);
  3598. if getsupreg(oper[opmode]^.reg) and $10 = 0 then EVEXv := 1;
  3599. {$else}
  3600. VEXvvvv := VEXvvvv or (1 shl 6);
  3601. EVEXvvvv := EVEXvvvv or (1 shl 3);
  3602. {$endif x86_64}
  3603. end
  3604. else Internalerror(777101);
  3605. if not(needed_VEX_Extension) then
  3606. begin
  3607. {$ifdef x86_64}
  3608. if rex and $0B <> 0 then needed_VEX_Extension := true;
  3609. {$endif x86_64}
  3610. end;
  3611. //TG
  3612. if needed_EVEX and needed_VEX then
  3613. begin
  3614. needed_EVEX := false;
  3615. if CheckUseEVEX then
  3616. begin
  3617. // EVEX-Flags r,v,x indicate extended-MMregister
  3618. // Flag = 0 =>> [x,y,z]mm16..[x,y,z]mm31
  3619. // Flag = 1 =>> [x,y,z]mm00..[x,y,z]mm15
  3620. needed_EVEX := true;
  3621. needed_VEX := false;
  3622. needed_VEX_Extension := false;
  3623. end;
  3624. end;
  3625. if needed_EVEX then
  3626. begin
  3627. EVEXaaa:= 0;
  3628. EVEXz := 0;
  3629. for i := 0 to ops - 1 do
  3630. if (oper[i]^.vopext and OTVE_VECTOR_MASK) <> 0 then
  3631. begin
  3632. if oper[i]^.vopext and OTVE_VECTOR_WRITEMASK = OTVE_VECTOR_WRITEMASK then
  3633. begin
  3634. EVEXaaa := oper[i]^.vopext and $07;
  3635. if oper[i]^.vopext and OTVE_VECTOR_ZERO = OTVE_VECTOR_ZERO then EVEXz := 1;
  3636. end;
  3637. if oper[i]^.vopext and OTVE_VECTOR_BCST = OTVE_VECTOR_BCST then
  3638. begin
  3639. EVEXb := 1;
  3640. end;
  3641. // flag EVEXb is multiple use (broadcast, sae and er)
  3642. if oper[i]^.vopext and OTVE_VECTOR_SAE = OTVE_VECTOR_SAE then
  3643. begin
  3644. EVEXb := 1;
  3645. end;
  3646. if oper[i]^.vopext and OTVE_VECTOR_ER = OTVE_VECTOR_ER then
  3647. begin
  3648. EVEXb := 1;
  3649. case oper[i]^.vopext and OTVE_VECTOR_ER_MASK of
  3650. OTVE_VECTOR_RNSAE: EVEXll := 0;
  3651. OTVE_VECTOR_RDSAE: EVEXll := 1;
  3652. OTVE_VECTOR_RUSAE: EVEXll := 2;
  3653. OTVE_VECTOR_RZSAE: EVEXll := 3;
  3654. else EVEXll := 0;
  3655. end;
  3656. end;
  3657. end;
  3658. bytes[0] := $62;
  3659. bytes[1] := ((EVEXmm and $03) shl 0) or
  3660. {$ifdef x86_64}
  3661. ((not(rex) and $05) shl 5) or
  3662. {$else}
  3663. (($05) shl 5) or
  3664. {$endif x86_64}
  3665. ((EVEXr and $01) shl 4) or
  3666. ((EVEXx and $01) shl 6);
  3667. bytes[2] := ((EVEXpp and $03) shl 0) or
  3668. ((1 and $01) shl 2) or // fixed in AVX512
  3669. ((EVEXvvvv and $0F) shl 3) or
  3670. ((EVEXw1 and $01) shl 7);
  3671. bytes[3] := ((EVEXaaa and $07) shl 0) or
  3672. ((EVEXv and $01) shl 3) or
  3673. ((EVEXb and $01) shl 4) or
  3674. ((EVEXll and $03) shl 5) or
  3675. ((EVEXz and $01) shl 7);
  3676. objdata.writebytes(bytes,4);
  3677. end
  3678. else if needed_VEX_Extension then
  3679. begin
  3680. // VEX-Prefix-Length = 3 Bytes
  3681. {$ifdef x86_64}
  3682. VEXmmmmm := VEXmmmmm or ((not(rex) and $07) shl 5); // set REX.rxb
  3683. VEXvvvv := VEXvvvv or ((rex and $08) shl 7); // set REX.w
  3684. {$else}
  3685. VEXmmmmm := VEXmmmmm or (7 shl 5); //
  3686. {$endif x86_64}
  3687. bytes[0]:=$C4;
  3688. bytes[1]:=VEXmmmmm;
  3689. bytes[2]:=VEXvvvv;
  3690. objdata.writebytes(bytes,3);
  3691. end
  3692. else
  3693. begin
  3694. // VEX-Prefix-Length = 2 Bytes
  3695. {$ifdef x86_64}
  3696. if rex and $04 = 0 then
  3697. {$endif x86_64}
  3698. begin
  3699. VEXvvvv := VEXvvvv or (1 shl 7);
  3700. end;
  3701. bytes[0]:=$C5;
  3702. bytes[1]:=VEXvvvv;
  3703. objdata.writebytes(bytes,2);
  3704. end;
  3705. end
  3706. else
  3707. begin
  3708. needed_VEX_Extension := false;
  3709. opmode := -1;
  3710. end;
  3711. if not(needed_EVEX) then
  3712. begin
  3713. for opidx := 0 to ops - 1 do
  3714. begin
  3715. if ops > opidx then
  3716. if (oper[opidx]^.typ=top_reg) and
  3717. (getregtype(oper[opidx]^.reg) = R_MMREGISTER) then
  3718. if getsupreg(oper[opidx]^.reg) and $10 = $10 then
  3719. begin
  3720. Message1(asmw_e_invalid_opcode_and_operands,GetString);
  3721. break;
  3722. end;
  3723. //badreg(oper[opidx]^.reg);
  3724. end;
  3725. end;
  3726. { load data to write }
  3727. codes:=insentry^.code;
  3728. repeat
  3729. c:=ord(codes^);
  3730. inc(codes);
  3731. case c of
  3732. &0 :
  3733. break;
  3734. &1,&2,&3 :
  3735. begin
  3736. {$ifdef x86_64}
  3737. if not(needed_VEX or needed_EVEX) then // TG
  3738. maybewriterex;
  3739. {$endif x86_64}
  3740. objdata.writebytes(codes^,c);
  3741. inc(codes,c);
  3742. end;
  3743. &4,&6 :
  3744. begin
  3745. case oper[0]^.reg of
  3746. NR_CS:
  3747. bytes[0]:=$e;
  3748. NR_NO,
  3749. NR_DS:
  3750. bytes[0]:=$1e;
  3751. NR_ES:
  3752. bytes[0]:=$6;
  3753. NR_SS:
  3754. bytes[0]:=$16;
  3755. else
  3756. internalerror(777004);
  3757. end;
  3758. if c=&4 then
  3759. inc(bytes[0]);
  3760. objdata.writebytes(bytes,1);
  3761. end;
  3762. &5,&7 :
  3763. begin
  3764. case oper[0]^.reg of
  3765. NR_FS:
  3766. bytes[0]:=$a0;
  3767. NR_GS:
  3768. bytes[0]:=$a8;
  3769. else
  3770. internalerror(777005);
  3771. end;
  3772. if c=&5 then
  3773. inc(bytes[0]);
  3774. objdata.writebytes(bytes,1);
  3775. end;
  3776. &10,&11,&12 :
  3777. begin
  3778. {$ifdef x86_64}
  3779. if not(needed_VEX or needed_EVEX) then // TG
  3780. maybewriterex;
  3781. {$endif x86_64}
  3782. bytes[0]:=ord(codes^)+regval(oper[c-&10]^.reg);
  3783. inc(codes);
  3784. objdata.writebytes(bytes,1);
  3785. end;
  3786. &13 :
  3787. begin
  3788. bytes[0]:=ord(codes^)+condval[condition];
  3789. inc(codes);
  3790. objdata.writebytes(bytes,1);
  3791. end;
  3792. &14,&15,&16 :
  3793. begin
  3794. getvalsym(c-&14);
  3795. if (currval<-128) or (currval>127) then
  3796. Message2(asmw_e_value_exceeds_bounds,'signed byte',tostr(currval));
  3797. if assigned(currsym) then
  3798. objdata_writereloc(currval,1,currsym,currabsreloc)
  3799. else
  3800. objdata.writebytes(currval,1);
  3801. end;
  3802. &20,&21,&22 :
  3803. begin
  3804. getvalsym(c-&20);
  3805. if (currval<-256) or (currval>255) then
  3806. Message2(asmw_e_value_exceeds_bounds,'byte',tostr(currval));
  3807. if assigned(currsym) then
  3808. objdata_writereloc(currval,1,currsym,currabsreloc)
  3809. else
  3810. objdata.writebytes(currval,1);
  3811. end;
  3812. &23 :
  3813. begin
  3814. bytes[0]:=ord(codes^)+condval[inverse_cond(condition)];
  3815. inc(codes);
  3816. objdata.writebytes(bytes,1);
  3817. end;
  3818. &24,&25,&26,&27 :
  3819. begin
  3820. getvalsym(c-&24);
  3821. if IF_IMM3 in insentry^.flags then
  3822. begin
  3823. if (currval<0) or (currval>7) then
  3824. Message2(asmw_e_value_exceeds_bounds,'unsigned triad',tostr(currval));
  3825. end
  3826. else if IF_IMM4 in insentry^.flags then
  3827. begin
  3828. if (currval<0) or (currval>15) then
  3829. Message2(asmw_e_value_exceeds_bounds,'unsigned nibble',tostr(currval));
  3830. end
  3831. else
  3832. if (currval<0) or (currval>255) then
  3833. Message2(asmw_e_value_exceeds_bounds,'unsigned byte',tostr(currval));
  3834. if assigned(currsym) then
  3835. objdata_writereloc(currval,1,currsym,currabsreloc)
  3836. else
  3837. objdata.writebytes(currval,1);
  3838. end;
  3839. &30,&31,&32 : // 030..032
  3840. begin
  3841. getvalsym(c-&30);
  3842. {$ifndef i8086}
  3843. { currval is an aint so this cannot happen on i8086 and causes only a warning }
  3844. if (currval<-65536) or (currval>65535) then
  3845. Message2(asmw_e_value_exceeds_bounds,'word',tostr(currval));
  3846. {$endif i8086}
  3847. if assigned(currsym)
  3848. {$ifdef i8086}
  3849. or (currabsreloc in [RELOC_DGROUP,RELOC_FARDATASEG])
  3850. {$endif i8086}
  3851. then
  3852. objdata_writereloc(currval,2,currsym,currabsreloc)
  3853. else
  3854. objdata.writebytes(currval,2);
  3855. end;
  3856. &34,&35,&36 : // 034..036
  3857. { !!! These are intended (and used in opcode table) to select depending
  3858. on address size, *not* operand size. Works by coincidence only. }
  3859. begin
  3860. getvalsym(c-&34);
  3861. {$ifdef i8086}
  3862. if assigned(currsym) then
  3863. objdata_writereloc(currval,2,currsym,currabsreloc)
  3864. else
  3865. objdata.writebytes(currval,2);
  3866. {$else i8086}
  3867. if opsize=S_Q then
  3868. begin
  3869. if assigned(currsym) then
  3870. objdata_writereloc(currval,8,currsym,currabsreloc)
  3871. else
  3872. objdata.writebytes(currval,8);
  3873. end
  3874. else
  3875. begin
  3876. if assigned(currsym) then
  3877. objdata_writereloc(currval,4,currsym,currabsreloc32)
  3878. else
  3879. objdata.writebytes(currval,4);
  3880. end
  3881. {$endif i8086}
  3882. end;
  3883. &40,&41,&42 : // 040..042
  3884. begin
  3885. getvalsym(c-&40);
  3886. if assigned(currsym)
  3887. {$ifdef i8086}
  3888. or (currabsreloc in [RELOC_DGROUP,RELOC_FARDATASEG])
  3889. {$endif i8086}
  3890. then
  3891. objdata_writereloc(currval,4,currsym,currabsreloc32)
  3892. else
  3893. objdata.writebytes(currval,4);
  3894. end;
  3895. &44,&45,&46 :// 044..046 - select between word/dword/qword depending on
  3896. begin // address size (we support only default address sizes).
  3897. getvalsym(c-&44);
  3898. {$if defined(x86_64)}
  3899. if assigned(currsym) then
  3900. objdata_writereloc(currval,8,currsym,currabsreloc)
  3901. else
  3902. objdata.writebytes(currval,8);
  3903. {$elseif defined(i386)}
  3904. if assigned(currsym) then
  3905. objdata_writereloc(currval,4,currsym,currabsreloc32)
  3906. else
  3907. objdata.writebytes(currval,4);
  3908. {$elseif defined(i8086)}
  3909. if assigned(currsym) then
  3910. objdata_writereloc(currval,2,currsym,currabsreloc)
  3911. else
  3912. objdata.writebytes(currval,2);
  3913. {$endif}
  3914. end;
  3915. &50,&51,&52 : // 050..052 - byte relative operand
  3916. begin
  3917. getvalsym(c-&50);
  3918. data:=currval-insend;
  3919. {$push}
  3920. {$r-,q-} { disable also overflow as address returns a qword for x86_64 }
  3921. if assigned(currsym) then
  3922. inc(data,currsym.address);
  3923. {$pop}
  3924. if (data>127) or (data<-128) then
  3925. Message1(asmw_e_short_jmp_out_of_range,tostr(data));
  3926. objdata.writebytes(data,1);
  3927. end;
  3928. &54,&55,&56: // 054..056 - qword immediate operand
  3929. begin
  3930. getvalsym(c-&54);
  3931. if assigned(currsym) then
  3932. objdata_writereloc(currval,8,currsym,currabsreloc)
  3933. else
  3934. objdata.writebytes(currval,8);
  3935. end;
  3936. &60,&61,&62 :
  3937. begin
  3938. getvalsym(c-&60);
  3939. {$ifdef i8086}
  3940. if assigned(currsym) then
  3941. objdata_writereloc(currval,2,currsym,currrelreloc)
  3942. else
  3943. objdata_writereloc(currval-insend,2,nil,currabsreloc)
  3944. {$else i8086}
  3945. InternalError(777006);
  3946. {$endif i8086}
  3947. end;
  3948. &64,&65,&66 : // 064..066 - select between 16/32 address mode, but we support only 32 (only 16 on i8086)
  3949. begin
  3950. getvalsym(c-&64);
  3951. {$ifdef i8086}
  3952. if assigned(currsym) then
  3953. objdata_writereloc(currval,2,currsym,currrelreloc)
  3954. else
  3955. objdata_writereloc(currval-insend,2,nil,currabsreloc)
  3956. {$else i8086}
  3957. if assigned(currsym) then
  3958. objdata_writereloc(currval,4,currsym,currrelreloc)
  3959. else
  3960. objdata_writereloc(currval-insend,4,nil,currabsreloc32)
  3961. {$endif i8086}
  3962. end;
  3963. &70,&71,&72 : // 070..072 - long relative operand
  3964. begin
  3965. getvalsym(c-&70);
  3966. if assigned(currsym) then
  3967. objdata_writereloc(currval,4,currsym,currrelreloc)
  3968. else
  3969. objdata_writereloc(currval-insend,4,nil,currabsreloc32)
  3970. end;
  3971. &74,&75,&76 : ; // 074..076 - vex-coded vector operand
  3972. // ignore
  3973. &254,&255,&256 : // 0254..0256 - dword implicitly sign-extended to 64-bit (x86_64 only)
  3974. begin
  3975. getvalsym(c-&254);
  3976. {$ifdef x86_64}
  3977. { for i386 as aint type is longint the
  3978. following test is useless }
  3979. if (currval<low(longint)) or (currval>high(longint)) then
  3980. Message2(asmw_e_value_exceeds_bounds,'signed dword',tostr(currval));
  3981. {$endif x86_64}
  3982. if assigned(currsym) then
  3983. objdata_writereloc(currval,4,currsym,currabsreloc32)
  3984. else
  3985. objdata.writebytes(currval,4);
  3986. end;
  3987. &300,&301,&302:
  3988. begin
  3989. {$if defined(x86_64) or defined(i8086)}
  3990. if (oper[c and 3]^.ot and OT_SIZE_MASK)=OT_BITS32 then
  3991. write0x67prefix(objdata);
  3992. {$endif x86_64 or i8086}
  3993. end;
  3994. &310 : { fixed 16-bit addr }
  3995. {$if defined(x86_64)}
  3996. { every insentry having code 0310 must be marked with NOX86_64 }
  3997. InternalError(2011051302);
  3998. {$elseif defined(i386)}
  3999. write0x67prefix(objdata);
  4000. {$elseif defined(i8086)}
  4001. {nothing};
  4002. {$endif}
  4003. &311 : { fixed 32-bit addr }
  4004. {$if defined(x86_64) or defined(i8086)}
  4005. write0x67prefix(objdata)
  4006. {$endif x86_64 or i8086}
  4007. ;
  4008. &320,&321,&322 :
  4009. begin
  4010. case oper[c-&320]^.ot and OT_SIZE_MASK of
  4011. {$if defined(i386) or defined(x86_64)}
  4012. OT_BITS16 :
  4013. {$elseif defined(i8086)}
  4014. OT_BITS32 :
  4015. {$endif}
  4016. write0x66prefix(objdata);
  4017. {$ifndef x86_64}
  4018. OT_BITS64 :
  4019. Message(asmw_e_64bit_not_supported);
  4020. {$endif x86_64}
  4021. end;
  4022. end;
  4023. &323 : {no action needed};
  4024. &325:
  4025. {$ifdef i8086}
  4026. write0x66prefix(objdata);
  4027. {$else i8086}
  4028. {no action needed};
  4029. {$endif i8086}
  4030. &324,
  4031. &361:
  4032. begin
  4033. {$ifndef i8086}
  4034. if not(needed_VEX or needed_EVEX) then
  4035. write0x66prefix(objdata);
  4036. {$endif not i8086}
  4037. end;
  4038. &326 :
  4039. begin
  4040. {$ifndef x86_64}
  4041. Message(asmw_e_64bit_not_supported);
  4042. {$endif x86_64}
  4043. end;
  4044. &333 :
  4045. begin
  4046. if not(needed_VEX or needed_EVEX) then
  4047. begin
  4048. bytes[0]:=$f3;
  4049. objdata.writebytes(bytes,1);
  4050. end;
  4051. end;
  4052. &334 :
  4053. begin
  4054. if not(needed_VEX or needed_EVEX) then
  4055. begin
  4056. bytes[0]:=$f2;
  4057. objdata.writebytes(bytes,1);
  4058. end;
  4059. end;
  4060. &335:
  4061. ;
  4062. &336: ; // indicates 32-bit scalar vector operand {no action needed}
  4063. &337: ; // indicates 64-bit scalar vector operand {no action needed}
  4064. &312,
  4065. &327,
  4066. &331,&332 :
  4067. begin
  4068. { these are dissambler hints or 32 bit prefixes which
  4069. are not needed }
  4070. end;
  4071. &362..&364: ; // VEX flags =>> nothing todo
  4072. &366, &367:
  4073. begin
  4074. opidx:=c-&364; { 0366->operand 2, 0367->operand 3 }
  4075. if (needed_VEX or needed_EVEX) and
  4076. (ops=4) and
  4077. (oper[opidx]^.typ=top_reg) and
  4078. (
  4079. ((oper[opidx]^.ot and OT_REG_EXTRA_MASK)=otf_reg_xmm) or
  4080. ((oper[opidx]^.ot and OT_REG_EXTRA_MASK)=otf_reg_ymm) or
  4081. ((oper[opidx]^.ot and OT_REG_EXTRA_MASK)=otf_reg_zmm)
  4082. ) then
  4083. begin
  4084. bytes[0] := ((getsupreg(oper[opidx]^.reg) and 15) shl 4);
  4085. objdata.writebytes(bytes,1);
  4086. end
  4087. else
  4088. Internalerror(2014032001);
  4089. end;
  4090. &350..&352: ; // EVEX flags =>> nothing todo
  4091. &370..&372: ; // VEX flags =>> nothing todo
  4092. &37:
  4093. begin
  4094. {$ifdef i8086}
  4095. if assigned(currsym) then
  4096. objdata_writereloc(0,2,currsym,RELOC_SEG)
  4097. else
  4098. InternalError(2015041503);
  4099. {$else i8086}
  4100. InternalError(777006);
  4101. {$endif i8086}
  4102. end;
  4103. else
  4104. begin
  4105. { rex should be written at this point }
  4106. {$ifdef x86_64}
  4107. if not(needed_VEX or needed_EVEX) then // TG
  4108. if (rex<>0) and not(rexwritten) then
  4109. internalerror(200603191);
  4110. {$endif x86_64}
  4111. if (c>=&100) and (c<=&227) then // 0100..0227
  4112. begin
  4113. if (c<&177) then // 0177
  4114. begin
  4115. if (oper[c and 7]^.typ=top_reg) then
  4116. rfield:=regval(oper[c and 7]^.reg)
  4117. else
  4118. rfield:=regval(oper[c and 7]^.ref^.base);
  4119. end
  4120. else
  4121. rfield:=c and 7;
  4122. opidx:=(c shr 3) and 7;
  4123. if not process_ea(oper[opidx]^,ea_data,rfield, EVEXTupleState = etsNotTuple) then
  4124. Message(asmw_e_invalid_effective_address);
  4125. pb:=@bytes[0];
  4126. pb^:=ea_data.modrm;
  4127. inc(pb);
  4128. if ea_data.sib_present then
  4129. begin
  4130. pb^:=ea_data.sib;
  4131. inc(pb);
  4132. end;
  4133. s:=pb-@bytes[0];
  4134. objdata.writebytes(bytes,s);
  4135. case ea_data.bytes of
  4136. 0 : ;
  4137. 1 :
  4138. begin
  4139. if (oper[opidx]^.ot and OT_MEMORY)=OT_MEMORY then
  4140. begin
  4141. currsym:=objdata.symbolref(oper[opidx]^.ref^.symbol);
  4142. {$ifdef i386}
  4143. if (oper[opidx]^.ref^.refaddr=addr_pic) and
  4144. (tf_pic_uses_got in target_info.flags) then
  4145. currabsreloc:=RELOC_GOT32
  4146. else
  4147. {$endif i386}
  4148. {$ifdef x86_64}
  4149. if oper[opidx]^.ref^.refaddr=addr_pic then
  4150. currabsreloc:=RELOC_GOTPCREL
  4151. else
  4152. {$endif x86_64}
  4153. currabsreloc:=RELOC_ABSOLUTE;
  4154. objdata_writereloc(oper[opidx]^.ref^.offset,1,currsym,currabsreloc);
  4155. end
  4156. else
  4157. begin
  4158. bytes[0]:=oper[opidx]^.ref^.offset;
  4159. objdata.writebytes(bytes,1);
  4160. end;
  4161. inc(s);
  4162. end;
  4163. 2,4 :
  4164. begin
  4165. currsym:=objdata.symbolref(oper[opidx]^.ref^.symbol);
  4166. currval:=oper[opidx]^.ref^.offset;
  4167. {$ifdef x86_64}
  4168. if oper[opidx]^.ref^.refaddr=addr_pic then
  4169. currabsreloc:=RELOC_GOTPCREL
  4170. else if oper[opidx]^.ref^.refaddr=addr_tlsgd then
  4171. currabsreloc:=RELOC_TLSGD
  4172. else if oper[opidx]^.ref^.refaddr=addr_tpoff then
  4173. currabsreloc:=RELOC_TPOFF
  4174. else
  4175. if oper[opidx]^.ref^.base=NR_RIP then
  4176. begin
  4177. currabsreloc:=RELOC_RELATIVE;
  4178. { Adjust reloc value by number of bytes following the displacement,
  4179. but not if displacement is specified by literal constant }
  4180. if Assigned(currsym) then
  4181. Dec(currval,InsEnd-objdata.CurrObjSec.Size-ea_data.bytes);
  4182. end
  4183. else
  4184. {$endif x86_64}
  4185. {$ifdef i386}
  4186. if (oper[opidx]^.ref^.refaddr=addr_pic) and
  4187. (tf_pic_uses_got in target_info.flags) then
  4188. currabsreloc:=RELOC_GOT32
  4189. else if oper[opidx]^.ref^.refaddr=addr_tlsgd then
  4190. currabsreloc:=RELOC_TLSGD
  4191. else if oper[opidx]^.ref^.refaddr=addr_ntpoff then
  4192. currabsreloc:=RELOC_NTPOFF
  4193. else
  4194. {$endif i386}
  4195. {$ifdef i8086}
  4196. if ea_data.bytes=2 then
  4197. currabsreloc:=RELOC_ABSOLUTE
  4198. else
  4199. {$endif i8086}
  4200. currabsreloc:=RELOC_ABSOLUTE32;
  4201. if (currabsreloc in [RELOC_ABSOLUTE32{$ifdef i8086},RELOC_ABSOLUTE{$endif}]) and
  4202. (Assigned(oper[opidx]^.ref^.relsymbol)) then
  4203. begin
  4204. relsym:=objdata.symbolref(oper[opidx]^.ref^.relsymbol);
  4205. if relsym.objsection=objdata.CurrObjSec then
  4206. begin
  4207. currval:=objdata.CurrObjSec.size+ea_data.bytes-relsym.offset+currval;
  4208. {$ifdef i8086}
  4209. if ea_data.bytes=4 then
  4210. currabsreloc:=RELOC_RELATIVE32
  4211. else
  4212. {$endif i8086}
  4213. currabsreloc:=RELOC_RELATIVE;
  4214. end
  4215. else
  4216. begin
  4217. currabsreloc:=RELOC_PIC_PAIR;
  4218. currval:=relsym.offset;
  4219. end;
  4220. end;
  4221. objdata_writereloc(currval,ea_data.bytes,currsym,currabsreloc);
  4222. inc(s,ea_data.bytes);
  4223. end;
  4224. end;
  4225. end
  4226. else
  4227. InternalError(777007);
  4228. end;
  4229. end;
  4230. until false;
  4231. end;
  4232. function taicpu.is_same_reg_move(regtype: Tregistertype):boolean;
  4233. begin
  4234. result:=(((opcode=A_MOV) or (opcode=A_XCHG)) and
  4235. (regtype = R_INTREGISTER) and
  4236. (ops=2) and
  4237. (oper[0]^.typ=top_reg) and
  4238. (oper[1]^.typ=top_reg) and
  4239. (oper[0]^.reg=oper[1]^.reg)
  4240. ) or
  4241. ({ checking the opcodes is a long "or" chain, so check first the registers which is more selective }
  4242. ((regtype = R_MMREGISTER) and
  4243. (ops=2) and
  4244. (oper[0]^.typ=top_reg) and
  4245. (oper[1]^.typ=top_reg) and
  4246. (oper[0]^.reg=oper[1]^.reg)) and
  4247. (
  4248. (opcode=A_MOVSS) or (opcode=A_MOVSD) or
  4249. (opcode=A_MOVQ) or (opcode=A_MOVD) or
  4250. (opcode=A_MOVAPS) or (opcode=A_MOVAPD) or
  4251. (opcode=A_MOVUPS) or (opcode=A_MOVUPD) or
  4252. (opcode=A_MOVDQA) or (opcode=A_MOVDQU) or
  4253. (opcode=A_VMOVSS) or (opcode=A_VMOVSD) or
  4254. (opcode=A_VMOVQ) or (opcode=A_VMOVD) or
  4255. (opcode=A_VMOVAPS) or (opcode=A_VMOVAPD) or
  4256. (opcode=A_VMOVUPS) or (opcode=A_VMOVUPD) or
  4257. (opcode=A_VMOVDQA) or (opcode=A_VMOVDQU)
  4258. )
  4259. );
  4260. end;
  4261. procedure build_spilling_operation_type_table;
  4262. var
  4263. opcode : tasmop;
  4264. begin
  4265. new(operation_type_table);
  4266. fillchar(operation_type_table^,sizeof(toperation_type_table),byte(operand_read));
  4267. for opcode:=low(tasmop) to high(tasmop) do
  4268. with InsProp[opcode] do
  4269. begin
  4270. if Ch_Rop1 in Ch then
  4271. operation_type_table^[opcode,0]:=operand_read;
  4272. if Ch_Wop1 in Ch then
  4273. operation_type_table^[opcode,0]:=operand_write;
  4274. if [Ch_RWop1,Ch_Mop1]*Ch<>[] then
  4275. operation_type_table^[opcode,0]:=operand_readwrite;
  4276. if Ch_Rop2 in Ch then
  4277. operation_type_table^[opcode,1]:=operand_read;
  4278. if Ch_Wop2 in Ch then
  4279. operation_type_table^[opcode,1]:=operand_write;
  4280. if [Ch_RWop2,Ch_Mop2]*Ch<>[] then
  4281. operation_type_table^[opcode,1]:=operand_readwrite;
  4282. if Ch_Rop3 in Ch then
  4283. operation_type_table^[opcode,2]:=operand_read;
  4284. if Ch_Wop3 in Ch then
  4285. operation_type_table^[opcode,2]:=operand_write;
  4286. if [Ch_RWop3,Ch_Mop3]*Ch<>[] then
  4287. operation_type_table^[opcode,2]:=operand_readwrite;
  4288. if Ch_Rop4 in Ch then
  4289. operation_type_table^[opcode,3]:=operand_read;
  4290. if Ch_Wop4 in Ch then
  4291. operation_type_table^[opcode,3]:=operand_write;
  4292. if [Ch_RWop4,Ch_Mop4]*Ch<>[] then
  4293. operation_type_table^[opcode,3]:=operand_readwrite;
  4294. end;
  4295. end;
  4296. function taicpu.spilling_get_operation_type(opnr: longint): topertype;
  4297. begin
  4298. { the information in the instruction table is made for the string copy
  4299. operation MOVSD so hack here (FK)
  4300. VMOVSS and VMOVSD has two and three operand flavours, this cannot modelled by x86ins.dat
  4301. so fix it here (FK)
  4302. }
  4303. if ((opcode=A_MOVSD) or (opcode=A_VMOVSS) or (opcode=A_VMOVSD)) and (ops=2) then
  4304. begin
  4305. case opnr of
  4306. 0:
  4307. result:=operand_read;
  4308. 1:
  4309. result:=operand_write;
  4310. else
  4311. internalerror(200506055);
  4312. end
  4313. end
  4314. { IMUL has 1, 2 and 3-operand forms }
  4315. else if opcode=A_IMUL then
  4316. begin
  4317. case ops of
  4318. 1:
  4319. if opnr=0 then
  4320. result:=operand_read
  4321. else
  4322. internalerror(2014011802);
  4323. 2:
  4324. begin
  4325. case opnr of
  4326. 0:
  4327. result:=operand_read;
  4328. 1:
  4329. result:=operand_readwrite;
  4330. else
  4331. internalerror(2014011803);
  4332. end;
  4333. end;
  4334. 3:
  4335. begin
  4336. case opnr of
  4337. 0,1:
  4338. result:=operand_read;
  4339. 2:
  4340. result:=operand_write;
  4341. else
  4342. internalerror(2014011804);
  4343. end;
  4344. end;
  4345. else
  4346. internalerror(2014011805);
  4347. end;
  4348. end
  4349. else
  4350. result:=operation_type_table^[opcode,opnr];
  4351. end;
  4352. function spilling_create_load(const ref:treference;r:tregister):Taicpu;
  4353. var
  4354. tmpref: treference;
  4355. begin
  4356. tmpref:=ref;
  4357. {$ifdef i8086}
  4358. if tmpref.segment=NR_SS then
  4359. tmpref.segment:=NR_NO;
  4360. {$endif i8086}
  4361. case getregtype(r) of
  4362. R_INTREGISTER :
  4363. begin
  4364. if getsubreg(r)=R_SUBH then
  4365. inc(tmpref.offset);
  4366. { we don't need special code here for 32 bit loads on x86_64, since
  4367. those will automatically zero-extend the upper 32 bits. }
  4368. result:=taicpu.op_ref_reg(A_MOV,reg2opsize(r),tmpref,r);
  4369. end;
  4370. R_MMREGISTER :
  4371. if current_settings.fputype in fpu_avx_instructionsets then
  4372. case getsubreg(r) of
  4373. R_SUBMMD:
  4374. result:=taicpu.op_ref_reg(A_VMOVSD,S_NO,tmpref,r);
  4375. R_SUBMMS:
  4376. result:=taicpu.op_ref_reg(A_VMOVSS,S_NO,tmpref,r);
  4377. R_SUBQ,
  4378. R_SUBMMWHOLE:
  4379. result:=taicpu.op_ref_reg(A_VMOVQ,S_NO,tmpref,r);
  4380. R_SUBMMX:
  4381. result:=taicpu.op_ref_reg(A_VMOVDQU,S_NO,tmpref,r);
  4382. else
  4383. internalerror(200506043);
  4384. end
  4385. else
  4386. case getsubreg(r) of
  4387. R_SUBMMD:
  4388. result:=taicpu.op_ref_reg(A_MOVSD,S_NO,tmpref,r);
  4389. R_SUBMMS:
  4390. result:=taicpu.op_ref_reg(A_MOVSS,S_NO,tmpref,r);
  4391. R_SUBQ,
  4392. R_SUBMMWHOLE:
  4393. result:=taicpu.op_ref_reg(A_MOVQ,S_NO,tmpref,r);
  4394. R_SUBMMX:
  4395. result:=taicpu.op_ref_reg(A_MOVDQA,S_NO,tmpref,r);
  4396. else
  4397. internalerror(200506043);
  4398. end;
  4399. else
  4400. internalerror(200401041);
  4401. end;
  4402. end;
  4403. function spilling_create_store(r:tregister; const ref:treference):Taicpu;
  4404. var
  4405. size: topsize;
  4406. tmpref: treference;
  4407. begin
  4408. tmpref:=ref;
  4409. {$ifdef i8086}
  4410. if tmpref.segment=NR_SS then
  4411. tmpref.segment:=NR_NO;
  4412. {$endif i8086}
  4413. case getregtype(r) of
  4414. R_INTREGISTER :
  4415. begin
  4416. if getsubreg(r)=R_SUBH then
  4417. inc(tmpref.offset);
  4418. size:=reg2opsize(r);
  4419. {$ifdef x86_64}
  4420. { even if it's a 32 bit reg, we still have to spill 64 bits
  4421. because we often perform 64 bit operations on them }
  4422. if (size=S_L) then
  4423. begin
  4424. size:=S_Q;
  4425. r:=newreg(getregtype(r),getsupreg(r),R_SUBWHOLE);
  4426. end;
  4427. {$endif x86_64}
  4428. result:=taicpu.op_reg_ref(A_MOV,size,r,tmpref);
  4429. end;
  4430. R_MMREGISTER :
  4431. if current_settings.fputype in fpu_avx_instructionsets then
  4432. case getsubreg(r) of
  4433. R_SUBMMD:
  4434. result:=taicpu.op_reg_ref(A_VMOVSD,S_NO,r,tmpref);
  4435. R_SUBMMS:
  4436. result:=taicpu.op_reg_ref(A_VMOVSS,S_NO,r,tmpref);
  4437. R_SUBQ,
  4438. R_SUBMMWHOLE:
  4439. result:=taicpu.op_reg_ref(A_VMOVQ,S_NO,r,tmpref);
  4440. else
  4441. internalerror(200506042);
  4442. end
  4443. else
  4444. case getsubreg(r) of
  4445. R_SUBMMD:
  4446. result:=taicpu.op_reg_ref(A_MOVSD,S_NO,r,tmpref);
  4447. R_SUBMMS:
  4448. result:=taicpu.op_reg_ref(A_MOVSS,S_NO,r,tmpref);
  4449. R_SUBQ,
  4450. R_SUBMMWHOLE:
  4451. result:=taicpu.op_reg_ref(A_MOVQ,S_NO,r,tmpref);
  4452. else
  4453. internalerror(200506042);
  4454. end;
  4455. else
  4456. internalerror(200401041);
  4457. end;
  4458. end;
  4459. {$ifdef i8086}
  4460. procedure taicpu.loadsegsymbol(opidx:longint;s:tasmsymbol);
  4461. var
  4462. r: treference;
  4463. begin
  4464. reference_reset_symbol(r,s,0,1,[]);
  4465. r.refaddr:=addr_seg;
  4466. loadref(opidx,r);
  4467. end;
  4468. {$endif i8086}
  4469. {*****************************************************************************
  4470. Instruction table
  4471. *****************************************************************************}
  4472. procedure BuildInsTabCache;
  4473. var
  4474. i : longint;
  4475. begin
  4476. new(instabcache);
  4477. FillChar(instabcache^,sizeof(tinstabcache),$ff);
  4478. i:=0;
  4479. while (i<InsTabEntries) do
  4480. begin
  4481. if InsTabCache^[InsTab[i].OPcode]=-1 then
  4482. InsTabCache^[InsTab[i].OPcode]:=i;
  4483. inc(i);
  4484. end;
  4485. end;
  4486. procedure BuildInsTabMemRefSizeInfoCache;
  4487. var
  4488. AsmOp: TasmOp;
  4489. i,j: longint;
  4490. insentry : PInsEntry;
  4491. MRefInfo: TMemRefSizeInfo;
  4492. SConstInfo: TConstSizeInfo;
  4493. actRegSize: int64;
  4494. actMemSize: int64;
  4495. actConstSize: int64;
  4496. actRegCount: integer;
  4497. actMemCount: integer;
  4498. actConstCount: integer;
  4499. actRegTypes : int64;
  4500. actRegMemTypes: int64;
  4501. NewRegSize: int64;
  4502. actVMemCount : integer;
  4503. actVMemTypes : int64;
  4504. RegMMXSizeMask: int64;
  4505. RegXMMSizeMask: int64;
  4506. RegYMMSizeMask: int64;
  4507. RegZMMSizeMask: int64;
  4508. RegMMXConstSizeMask: int64;
  4509. RegXMMConstSizeMask: int64;
  4510. RegYMMConstSizeMask: int64;
  4511. RegZMMConstSizeMask: int64;
  4512. RegBCSTSizeMask: int64;
  4513. RegBCSTXMMSizeMask: int64;
  4514. RegBCSTYMMSizeMask: int64;
  4515. RegBCSTZMMSizeMask: int64;
  4516. ExistsMemRef : boolean;
  4517. bitcount : integer;
  4518. ExistsCode336 : boolean;
  4519. ExistsCode337 : boolean;
  4520. ExistsSSEAVXReg : boolean;
  4521. function bitcnt(aValue: int64): integer;
  4522. var
  4523. i: integer;
  4524. begin
  4525. result := 0;
  4526. for i := 0 to 63 do
  4527. begin
  4528. if (aValue mod 2) = 1 then
  4529. begin
  4530. inc(result);
  4531. end;
  4532. aValue := aValue shr 1;
  4533. end;
  4534. end;
  4535. begin
  4536. new(InsTabMemRefSizeInfoCache);
  4537. FillChar(InsTabMemRefSizeInfoCache^,sizeof(TInsTabMemRefSizeInfoCache),0);
  4538. for AsmOp := low(TAsmOp) to high(TAsmOp) do
  4539. begin
  4540. i := InsTabCache^[AsmOp];
  4541. if i >= 0 then
  4542. begin
  4543. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiUnknown;
  4544. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSizeBCST := msbUnknown;
  4545. InsTabMemRefSizeInfoCache^[AsmOp].BCSTXMMMultiplicator := 0;
  4546. InsTabMemRefSizeInfoCache^[AsmOp].ConstSize := csiUnknown;
  4547. InsTabMemRefSizeInfoCache^[AsmOp].ExistsSSEAVX := false;
  4548. InsTabMemRefSizeInfoCache^[AsmOp].BCSTTypes := [];
  4549. insentry:=@instab[i];
  4550. RegMMXSizeMask := 0;
  4551. RegXMMSizeMask := 0;
  4552. RegYMMSizeMask := 0;
  4553. RegZMMSizeMask := 0;
  4554. RegMMXConstSizeMask := 0;
  4555. RegXMMConstSizeMask := 0;
  4556. RegYMMConstSizeMask := 0;
  4557. RegZMMConstSizeMask := 0;
  4558. RegBCSTSizeMask:= 0;
  4559. RegBCSTXMMSizeMask := 0;
  4560. RegBCSTYMMSizeMask := 0;
  4561. RegBCSTZMMSizeMask := 0;
  4562. ExistsMemRef := false;
  4563. while (insentry^.opcode=AsmOp) do
  4564. begin
  4565. MRefInfo := msiUnknown;
  4566. actRegSize := 0;
  4567. actRegCount := 0;
  4568. actRegTypes := 0;
  4569. NewRegSize := 0;
  4570. actMemSize := 0;
  4571. actMemCount := 0;
  4572. actRegMemTypes := 0;
  4573. actVMemCount := 0;
  4574. actVMemTypes := 0;
  4575. actConstSize := 0;
  4576. actConstCount := 0;
  4577. ExistsCode336 := false; // indicate fixed operand size 32 bit
  4578. ExistsCode337 := false; // indicate fixed operand size 64 bit
  4579. ExistsSSEAVXReg := false;
  4580. // parse insentry^.code for &336 and &337
  4581. // &336 (octal) = 222 (decimal) == fixed operand size 32 bit
  4582. // &337 (octal) = 223 (decimal) == fixed operand size 64 bit
  4583. for i := low(insentry^.code) to high(insentry^.code) do
  4584. begin
  4585. case insentry^.code[i] of
  4586. #222: ExistsCode336 := true;
  4587. #223: ExistsCode337 := true;
  4588. #0,#1,#2,#3: break;
  4589. end;
  4590. end;
  4591. for i := 0 to insentry^.ops -1 do
  4592. begin
  4593. if (insentry^.optypes[i] and OT_REGISTER) = OT_REGISTER then
  4594. case insentry^.optypes[i] and (OT_XMMREG or OT_YMMREG or OT_ZMMREG or OT_KREG or OT_REG_EXTRA_MASK) of
  4595. OT_XMMREG,
  4596. OT_YMMREG,
  4597. OT_ZMMREG: ExistsSSEAVXReg := true;
  4598. else;
  4599. end;
  4600. end;
  4601. for j := 0 to insentry^.ops -1 do
  4602. begin
  4603. if ((insentry^.optypes[j] and OT_XMEM32) = OT_XMEM32) OR
  4604. ((insentry^.optypes[j] and OT_XMEM64) = OT_XMEM64) OR
  4605. ((insentry^.optypes[j] and OT_YMEM32) = OT_YMEM32) OR
  4606. ((insentry^.optypes[j] and OT_YMEM64) = OT_YMEM64) OR
  4607. ((insentry^.optypes[j] and OT_ZMEM32) = OT_ZMEM32) OR
  4608. ((insentry^.optypes[j] and OT_ZMEM64) = OT_ZMEM64) then
  4609. begin
  4610. inc(actVMemCount);
  4611. case insentry^.optypes[j] and (OT_XMEM32 OR OT_XMEM64 OR OT_YMEM32 OR OT_YMEM64 OR OT_ZMEM32 OR OT_ZMEM64) of
  4612. OT_XMEM32: actVMemTypes := actVMemTypes or OT_XMEM32;
  4613. OT_XMEM64: actVMemTypes := actVMemTypes or OT_XMEM64;
  4614. OT_YMEM32: actVMemTypes := actVMemTypes or OT_YMEM32;
  4615. OT_YMEM64: actVMemTypes := actVMemTypes or OT_YMEM64;
  4616. OT_ZMEM32: actVMemTypes := actVMemTypes or OT_ZMEM32;
  4617. OT_ZMEM64: actVMemTypes := actVMemTypes or OT_ZMEM64;
  4618. else InternalError(777206);
  4619. end;
  4620. end
  4621. else if (insentry^.optypes[j] and OT_REGISTER) = OT_REGISTER then
  4622. begin
  4623. inc(actRegCount);
  4624. NewRegSize := (insentry^.optypes[j] and OT_SIZE_MASK);
  4625. if NewRegSize = 0 then
  4626. begin
  4627. case insentry^.optypes[j] and (OT_MMXREG or OT_XMMREG or OT_YMMREG or OT_ZMMREG or OT_KREG or OT_REG_EXTRA_MASK) of
  4628. OT_MMXREG: begin
  4629. NewRegSize := OT_BITS64;
  4630. end;
  4631. OT_XMMREG: begin
  4632. NewRegSize := OT_BITS128;
  4633. InsTabMemRefSizeInfoCache^[AsmOp].ExistsSSEAVX := true;
  4634. end;
  4635. OT_YMMREG: begin
  4636. NewRegSize := OT_BITS256;
  4637. InsTabMemRefSizeInfoCache^[AsmOp].ExistsSSEAVX := true;
  4638. end;
  4639. OT_ZMMREG: begin
  4640. NewRegSize := OT_BITS512;
  4641. InsTabMemRefSizeInfoCache^[AsmOp].ExistsSSEAVX := true;
  4642. end;
  4643. OT_KREG: begin
  4644. InsTabMemRefSizeInfoCache^[AsmOp].ExistsSSEAVX := true;
  4645. end;
  4646. else NewRegSize := not(0);
  4647. end;
  4648. end;
  4649. actRegSize := actRegSize or NewRegSize;
  4650. actRegTypes := actRegTypes or (insentry^.optypes[j] and (OT_MMXREG or OT_XMMREG or OT_YMMREG or OT_ZMMREG or OT_KREG or OT_REG_EXTRA_MASK));
  4651. end
  4652. else if ((insentry^.optypes[j] and OT_MEMORY) <> 0) then
  4653. begin
  4654. inc(actMemCount);
  4655. if ExistsSSEAVXReg and ExistsCode336 then
  4656. actMemSize := actMemSize or OT_BITS32
  4657. else if ExistsSSEAVXReg and ExistsCode337 then
  4658. actMemSize := actMemSize or OT_BITS64
  4659. else
  4660. actMemSize:=actMemSize or (insentry^.optypes[j] and (OT_SIZE_MASK OR OT_VECTORBCST));
  4661. if (insentry^.optypes[j] and OT_REGMEM) = OT_REGMEM then
  4662. begin
  4663. actRegMemTypes := actRegMemTypes or insentry^.optypes[j];
  4664. end;
  4665. end
  4666. else if ((insentry^.optypes[j] and OT_IMMEDIATE) = OT_IMMEDIATE) then
  4667. begin
  4668. inc(actConstCount);
  4669. actConstSize := actConstSize or (insentry^.optypes[j] and OT_SIZE_MASK);
  4670. end
  4671. end;
  4672. if actConstCount > 0 then
  4673. begin
  4674. case actConstSize of
  4675. 0: SConstInfo := csiNoSize;
  4676. OT_BITS8: SConstInfo := csiMem8;
  4677. OT_BITS16: SConstInfo := csiMem16;
  4678. OT_BITS32: SConstInfo := csiMem32;
  4679. OT_BITS64: SConstInfo := csiMem64;
  4680. else SConstInfo := csiMultiple;
  4681. end;
  4682. if InsTabMemRefSizeInfoCache^[AsmOp].ConstSize = csiUnknown then
  4683. begin
  4684. InsTabMemRefSizeInfoCache^[AsmOp].ConstSize := SConstInfo;
  4685. end
  4686. else if InsTabMemRefSizeInfoCache^[AsmOp].ConstSize <> SConstInfo then
  4687. begin
  4688. InsTabMemRefSizeInfoCache^[AsmOp].ConstSize := csiMultiple;
  4689. end;
  4690. end;
  4691. if actVMemCount > 0 then
  4692. begin
  4693. if actVMemCount = 1 then
  4694. begin
  4695. if actVMemTypes > 0 then
  4696. begin
  4697. case actVMemTypes of
  4698. OT_XMEM32: MRefInfo := msiXMem32;
  4699. OT_XMEM64: MRefInfo := msiXMem64;
  4700. OT_YMEM32: MRefInfo := msiYMem32;
  4701. OT_YMEM64: MRefInfo := msiYMem64;
  4702. OT_ZMEM32: MRefInfo := msiZMem32;
  4703. OT_ZMEM64: MRefInfo := msiZMem64;
  4704. else InternalError(777208);
  4705. end;
  4706. case actRegTypes of
  4707. OT_XMMREG: case MRefInfo of
  4708. msiXMem32,
  4709. msiXMem64: RegXMMSizeMask := RegXMMSizeMask or OT_BITS128;
  4710. msiYMem32,
  4711. msiYMem64: RegXMMSizeMask := RegXMMSizeMask or OT_BITS256;
  4712. msiZMem32,
  4713. msiZMem64: RegXMMSizeMask := RegXMMSizeMask or OT_BITS512;
  4714. else InternalError(777210);
  4715. end;
  4716. OT_YMMREG: case MRefInfo of
  4717. msiXMem32,
  4718. msiXMem64: RegYMMSizeMask := RegYMMSizeMask or OT_BITS128;
  4719. msiYMem32,
  4720. msiYMem64: RegYMMSizeMask := RegYMMSizeMask or OT_BITS256;
  4721. msiZMem32,
  4722. msiZMem64: RegYMMSizeMask := RegYMMSizeMask or OT_BITS512;
  4723. else InternalError(777211);
  4724. end;
  4725. OT_ZMMREG: case MRefInfo of
  4726. msiXMem32,
  4727. msiXMem64: RegZMMSizeMask := RegZMMSizeMask or OT_BITS128;
  4728. msiYMem32,
  4729. msiYMem64: RegZMMSizeMask := RegZMMSizeMask or OT_BITS256;
  4730. msiZMem32,
  4731. msiZMem64: RegZMMSizeMask := RegZMMSizeMask or OT_BITS512;
  4732. else InternalError(777211);
  4733. end;
  4734. //else InternalError(777209);
  4735. end;
  4736. if InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize = msiUnknown then
  4737. begin
  4738. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := MRefInfo;
  4739. end
  4740. else if InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize <> MRefInfo then
  4741. begin
  4742. if InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize in [msiXMem32, msiXMem64, msiYMem32, msiYMem64, msiZMem32, msiZMem64] then
  4743. begin
  4744. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiVMemMultiple;
  4745. end
  4746. else if InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize <> msiVMemMultiple then InternalError(777212);
  4747. end;
  4748. end;
  4749. end
  4750. else InternalError(777207);
  4751. end
  4752. else
  4753. begin
  4754. if (actMemCount=2) and ((AsmOp=A_MOVS) or (AsmOp=A_CMPS)) then actMemCount:=1;
  4755. ExistsMemRef := ExistsMemRef or (actMemCount > 0);
  4756. case actMemCount of
  4757. 0: ; // nothing todo
  4758. 1: begin
  4759. MRefInfo := msiUnknown;
  4760. if not(ExistsCode336 or ExistsCode337) then
  4761. case actRegMemTypes and (OT_MMXRM or OT_XMMRM or OT_YMMRM or OT_ZMMRM or OT_REG_EXTRA_MASK) of
  4762. OT_MMXRM: actMemSize := actMemSize or OT_BITS64;
  4763. OT_XMMRM: actMemSize := actMemSize or OT_BITS128;
  4764. OT_YMMRM: actMemSize := actMemSize or OT_BITS256;
  4765. OT_ZMMRM: actMemSize := actMemSize or OT_BITS512;
  4766. end;
  4767. case actMemSize of
  4768. 0: MRefInfo := msiNoSize;
  4769. OT_BITS8: MRefInfo := msiMem8;
  4770. OT_BITS16: MRefInfo := msiMem16;
  4771. OT_BITS32: MRefInfo := msiMem32;
  4772. OT_BITSB32: MRefInfo := msiBMem32;
  4773. OT_BITS64: MRefInfo := msiMem64;
  4774. OT_BITSB64: MRefInfo := msiBMem64;
  4775. OT_BITS128: MRefInfo := msiMem128;
  4776. OT_BITS256: MRefInfo := msiMem256;
  4777. OT_BITS512: MRefInfo := msiMem512;
  4778. OT_BITS80,
  4779. OT_FAR,
  4780. OT_NEAR,
  4781. OT_SHORT: ; // ignore
  4782. else
  4783. begin
  4784. bitcount := bitcnt(actMemSize);
  4785. if bitcount > 1 then MRefInfo := msiMultiple
  4786. else InternalError(777203);
  4787. end;
  4788. end;
  4789. if InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize = msiUnknown then
  4790. begin
  4791. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := MRefInfo;
  4792. end
  4793. else
  4794. begin
  4795. // ignore broadcast-memory
  4796. if not(MRefInfo in [msiBMem32, msiBMem64]) then
  4797. begin
  4798. if InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize <> MRefInfo then
  4799. begin
  4800. with InsTabMemRefSizeInfoCache^[AsmOp] do
  4801. begin
  4802. if ((MemRefSize in [msiMem8, msiMULTIPLEMinSize8]) OR (MRefInfo = msiMem8)) then MemRefSize := msiMultipleMinSize8
  4803. else if ((MemRefSize in [ msiMem16, msiMULTIPLEMinSize16]) OR (MRefInfo = msiMem16)) then MemRefSize := msiMultipleMinSize16
  4804. else if ((MemRefSize in [ msiMem32, msiMULTIPLEMinSize32]) OR (MRefInfo = msiMem32)) then MemRefSize := msiMultipleMinSize32
  4805. else if ((MemRefSize in [ msiMem64, msiMULTIPLEMinSize64]) OR (MRefInfo = msiMem64)) then MemRefSize := msiMultipleMinSize64
  4806. else if ((MemRefSize in [msiMem128, msiMULTIPLEMinSize128]) OR (MRefInfo = msiMem128)) then MemRefSize := msiMultipleMinSize128
  4807. else if ((MemRefSize in [msiMem256, msiMULTIPLEMinSize256]) OR (MRefInfo = msiMem256)) then MemRefSize := msiMultipleMinSize256
  4808. else if ((MemRefSize in [msiMem512, msiMULTIPLEMinSize512]) OR (MRefInfo = msiMem512)) then MemRefSize := msiMultipleMinSize512
  4809. else MemRefSize := msiMultiple;
  4810. end;
  4811. end;
  4812. end;
  4813. end;
  4814. //if not(MRefInfo in [msiBMem32, msiBMem64]) and (actRegCount > 0) then
  4815. if actRegCount > 0 then
  4816. begin
  4817. if MRefInfo in [msiBMem32, msiBMem64] then
  4818. begin
  4819. if IF_BCST2 in insentry^.flags then InsTabMemRefSizeInfoCache^[AsmOp].BCSTTypes := InsTabMemRefSizeInfoCache^[AsmOp].BCSTTypes + [bt1to2];
  4820. if IF_BCST4 in insentry^.flags then InsTabMemRefSizeInfoCache^[AsmOp].BCSTTypes := InsTabMemRefSizeInfoCache^[AsmOp].BCSTTypes + [bt1to4];
  4821. if IF_BCST8 in insentry^.flags then InsTabMemRefSizeInfoCache^[AsmOp].BCSTTypes := InsTabMemRefSizeInfoCache^[AsmOp].BCSTTypes + [bt1to8];
  4822. if IF_BCST16 in insentry^.flags then InsTabMemRefSizeInfoCache^[AsmOp].BCSTTypes := InsTabMemRefSizeInfoCache^[AsmOp].BCSTTypes + [bt1to16];
  4823. //InsTabMemRefSizeInfoCache^[AsmOp].BCSTTypes
  4824. // BROADCAST - OPERAND
  4825. RegBCSTSizeMask := RegBCSTSizeMask or actMemSize;
  4826. case actRegTypes and (OT_XMMREG or OT_YMMREG or OT_ZMMREG or OT_REG_EXTRA_MASK) of
  4827. OT_XMMREG: RegBCSTXMMSizeMask := RegBCSTXMMSizeMask or actMemSize;
  4828. OT_YMMREG: RegBCSTYMMSizeMask := RegBCSTYMMSizeMask or actMemSize;
  4829. OT_ZMMREG: RegBCSTZMMSizeMask := RegBCSTZMMSizeMask or actMemSize;
  4830. else begin
  4831. RegBCSTXMMSizeMask := not(0);
  4832. RegBCSTYMMSizeMask := not(0);
  4833. RegBCSTZMMSizeMask := not(0);
  4834. end;
  4835. end;
  4836. end
  4837. else
  4838. case actRegTypes and (OT_MMXREG or OT_XMMREG or OT_YMMREG or OT_ZMMREG or OT_REG_EXTRA_MASK) of
  4839. OT_MMXREG: if actConstCount > 0 then RegMMXConstSizeMask := RegMMXConstSizeMask or actMemSize
  4840. else RegMMXSizeMask := RegMMXSizeMask or actMemSize;
  4841. OT_XMMREG: if actConstCount > 0 then RegXMMConstSizeMask := RegXMMConstSizeMask or actMemSize
  4842. else RegXMMSizeMask := RegXMMSizeMask or actMemSize;
  4843. OT_YMMREG: if actConstCount > 0 then RegYMMConstSizeMask := RegYMMConstSizeMask or actMemSize
  4844. else RegYMMSizeMask := RegYMMSizeMask or actMemSize;
  4845. OT_ZMMREG: if actConstCount > 0 then RegZMMConstSizeMask := RegZMMConstSizeMask or actMemSize
  4846. else RegZMMSizeMask := RegZMMSizeMask or actMemSize;
  4847. else begin
  4848. RegMMXSizeMask := not(0);
  4849. RegXMMSizeMask := not(0);
  4850. RegYMMSizeMask := not(0);
  4851. RegZMMSizeMask := not(0);
  4852. RegMMXConstSizeMask := not(0);
  4853. RegXMMConstSizeMask := not(0);
  4854. RegYMMConstSizeMask := not(0);
  4855. RegZMMConstSizeMask := not(0);
  4856. end;
  4857. end;
  4858. end
  4859. else
  4860. end
  4861. else InternalError(777202);
  4862. end;
  4863. end;
  4864. inc(insentry);
  4865. end;
  4866. if InsTabMemRefSizeInfoCache^[AsmOp].ExistsSSEAVX then
  4867. begin
  4868. case RegBCSTSizeMask of
  4869. 0: ; // ignore;
  4870. OT_BITSB32: begin
  4871. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSizeBCST := msbBCST32;
  4872. InsTabMemRefSizeInfoCache^[AsmOp].BCSTXMMMultiplicator := 4;
  4873. end;
  4874. OT_BITSB64: begin
  4875. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSizeBCST := msbBCST64;
  4876. InsTabMemRefSizeInfoCache^[AsmOp].BCSTXMMMultiplicator := 2;
  4877. end;
  4878. else begin
  4879. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSizeBCST := msbMultiple;
  4880. end;
  4881. end;
  4882. end;
  4883. if (InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize in MemRefMultiples) and
  4884. (InsTabMemRefSizeInfoCache^[AsmOp].ExistsSSEAVX)then
  4885. begin
  4886. if InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize = msiVMemMultiple then
  4887. begin
  4888. if ((RegXMMSizeMask = OT_BITS128) or (RegXMMSizeMask = 0)) and
  4889. ((RegYMMSizeMask = OT_BITS256) or (RegYMMSizeMask = 0)) and
  4890. ((RegZMMSizeMask = OT_BITS512) or (RegZMMSizeMask = 0)) and
  4891. ((RegXMMSizeMask or RegYMMSizeMask or RegZMMSizeMask) <> 0) then
  4892. begin
  4893. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiVMemRegSize;
  4894. end;
  4895. end
  4896. else if (RegMMXSizeMask or RegMMXConstSizeMask) <> 0 then
  4897. begin
  4898. if ((RegMMXSizeMask or RegMMXConstSizeMask) = OT_BITS64) and
  4899. ((RegXMMSizeMask or RegXMMConstSizeMask) = OT_BITS128) and
  4900. ((RegYMMSizeMask or RegYMMConstSizeMask) = 0) and
  4901. ((RegZMMSizeMask or RegZMMConstSizeMask) = 0) then
  4902. begin
  4903. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiMemRegSize;
  4904. end;
  4905. end
  4906. else if (((RegXMMSizeMask or RegXMMConstSizeMask) = OT_BITS128) or ((RegXMMSizeMask or RegXMMConstSizeMask) = 0)) and
  4907. (((RegYMMSizeMask or RegYMMConstSizeMask) = OT_BITS256) or ((RegYMMSizeMask or RegYMMConstSizeMask) = 0)) and
  4908. (((RegZMMSizeMask or RegZMMConstSizeMask) = OT_BITS512) or ((RegZMMSizeMask or RegZMMConstSizeMask) = 0)) and
  4909. (((RegXMMSizeMask or RegXMMConstSizeMask or
  4910. RegYMMSizeMask or RegYMMConstSizeMask or
  4911. RegZMMSizeMask or RegZMMConstSizeMask)) <> 0) then
  4912. begin
  4913. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiMemRegSize;
  4914. end
  4915. else if (RegXMMSizeMask or RegXMMConstSizeMask = OT_BITS16) and
  4916. (RegYMMSizeMask or RegYMMConstSizeMask = OT_BITS32) and
  4917. (RegZMMSizeMask or RegZMMConstSizeMask = 0) then
  4918. begin
  4919. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiMemRegx16y32;
  4920. end
  4921. else if (RegXMMSizeMask or RegXMMConstSizeMask = OT_BITS16) and
  4922. (RegYMMSizeMask or RegYMMConstSizeMask = OT_BITS32) and
  4923. (RegZMMSizeMask or RegZMMConstSizeMask = OT_BITS64) then
  4924. begin
  4925. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiMemRegx16y32z64;
  4926. end
  4927. else if ((RegXMMSizeMask or RegXMMConstSizeMask) = OT_BITS32) and
  4928. ((RegYMMSizeMask or RegYMMConstSizeMask) = OT_BITS64) then
  4929. begin
  4930. if ((RegZMMSizeMask or RegZMMConstSizeMask) = 0) then
  4931. begin
  4932. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiMemRegx32y64;
  4933. end
  4934. else if ((RegZMMSizeMask or RegZMMConstSizeMask) = OT_BITS128) then
  4935. begin
  4936. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiMemRegx32y64z128;
  4937. end;
  4938. end
  4939. else if ((RegXMMSizeMask or RegXMMConstSizeMask) = OT_BITS64) and
  4940. ((RegYMMSizeMask or RegYMMConstSizeMask) = OT_BITS128) and
  4941. ((RegZMMSizeMask or RegZMMConstSizeMask) = 0) then
  4942. begin
  4943. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiMemRegx64y128;
  4944. end
  4945. else if ((RegXMMSizeMask or RegXMMConstSizeMask) = OT_BITS64) and
  4946. ((RegYMMSizeMask or RegYMMConstSizeMask) = OT_BITS128) and
  4947. ((RegZMMSizeMask or RegZMMConstSizeMask) = OT_BITS256) then
  4948. begin
  4949. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiMemRegx64y128z256;
  4950. end
  4951. else if ((RegXMMSizeMask or RegXMMConstSizeMask) = OT_BITS64) and
  4952. ((RegYMMSizeMask or RegYMMConstSizeMask) = OT_BITS256) and
  4953. ((RegZMMSizeMask or RegZMMConstSizeMask) = 0) then
  4954. begin
  4955. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiMemRegx64y256;
  4956. end
  4957. else if ((RegXMMSizeMask or RegXMMConstSizeMask) = OT_BITS64) and
  4958. ((RegYMMSizeMask or RegYMMConstSizeMask) = OT_BITS256) and
  4959. ((RegZMMSizeMask or RegZMMConstSizeMask) = OT_BITS512) then
  4960. begin
  4961. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiMemRegx64y256z512;
  4962. end
  4963. else if ((RegXMMConstSizeMask = 0) or (RegXMMConstSizeMask = OT_BITS128)) and
  4964. ((RegYMMConstSizeMask = 0) or (RegYMMConstSizeMask = OT_BITS256)) and
  4965. ((RegZMMConstSizeMask = 0) or (RegZMMConstSizeMask = OT_BITS512)) and
  4966. ((RegXMMConstSizeMask or RegYMMConstSizeMask or RegZMMConstSizeMask) <> 0) and
  4967. (
  4968. ((RegXMMSizeMask or RegYMMSizeMask or RegZMMSizeMask) = OT_BITS128) or
  4969. ((RegXMMSizeMask or RegYMMSizeMask or RegZMMSizeMask) = OT_BITS256) or
  4970. ((RegXMMSizeMask or RegYMMSizeMask or RegZMMSizeMask) = OT_BITS512)
  4971. ) then
  4972. begin
  4973. case RegXMMSizeMask or RegYMMSizeMask or RegZMMSizeMask of
  4974. OT_BITS128: InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiMemRegConst128;
  4975. OT_BITS256: InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiMemRegConst256;
  4976. OT_BITS512: InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiMemRegConst512;
  4977. else InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiMultiple;
  4978. end;
  4979. end
  4980. else
  4981. begin
  4982. if not(
  4983. (AsmOp = A_CVTSI2SS) or
  4984. (AsmOp = A_CVTSI2SD) or
  4985. (AsmOp = A_CVTPD2DQ) or
  4986. (AsmOp = A_VCVTPD2DQ) or
  4987. (AsmOp = A_VCVTPD2PS) or
  4988. (AsmOp = A_VCVTSI2SD) or
  4989. (AsmOp = A_VCVTSI2SS) or
  4990. (AsmOp = A_VCVTTPD2DQ) or
  4991. (AsmOp = A_VCVTPD2UDQ) or
  4992. (AsmOp = A_VCVTQQ2PS) or
  4993. (AsmOp = A_VCVTTPD2UDQ) or
  4994. (AsmOp = A_VCVTUQQ2PS) or
  4995. (AsmOp = A_VCVTUSI2SD) or
  4996. (AsmOp = A_VCVTUSI2SS) or
  4997. // TODO check
  4998. (AsmOp = A_VCMPSS)
  4999. ) then
  5000. InternalError(777205);
  5001. end;
  5002. end
  5003. else if (InsTabMemRefSizeInfoCache^[AsmOp].ExistsSSEAVX) and
  5004. (InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize = msiUnknown) and
  5005. (not(ExistsMemRef)) then
  5006. begin
  5007. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiNoMemRef;
  5008. end;
  5009. end;
  5010. end;
  5011. for AsmOp := low(TAsmOp) to high(TAsmOp) do
  5012. begin
  5013. // only supported intructiones with SSE- or AVX-operands
  5014. if not(InsTabMemRefSizeInfoCache^[AsmOp].ExistsSSEAVX) then
  5015. begin
  5016. InsTabMemRefSizeInfoCache^[AsmOp].MemRefSize := msiUnknown;
  5017. InsTabMemRefSizeInfoCache^[AsmOp].ConstSize := csiUnknown;
  5018. end;
  5019. end;
  5020. end;
  5021. procedure InitAsm;
  5022. begin
  5023. build_spilling_operation_type_table;
  5024. if not assigned(instabcache) then
  5025. BuildInsTabCache;
  5026. if not assigned(InsTabMemRefSizeInfoCache) then
  5027. BuildInsTabMemRefSizeInfoCache;
  5028. end;
  5029. procedure DoneAsm;
  5030. begin
  5031. if assigned(operation_type_table) then
  5032. begin
  5033. dispose(operation_type_table);
  5034. operation_type_table:=nil;
  5035. end;
  5036. if assigned(instabcache) then
  5037. begin
  5038. dispose(instabcache);
  5039. instabcache:=nil;
  5040. end;
  5041. if assigned(InsTabMemRefSizeInfoCache) then
  5042. begin
  5043. dispose(InsTabMemRefSizeInfoCache);
  5044. InsTabMemRefSizeInfoCache:=nil;
  5045. end;
  5046. end;
  5047. begin
  5048. cai_align:=tai_align;
  5049. cai_cpu:=taicpu;
  5050. end.