cgcpu.pas 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. This unit implements the code generator for the i386
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,
  22. cgbase,cgobj,cg64f32,cgx86,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,parabase,cgutils,
  25. symconst,symdef,symsym
  26. ;
  27. type
  28. tcg386 = class(tcgx86)
  29. procedure init_register_allocators;override;
  30. { passing parameter using push instead of mov }
  31. procedure a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);override;
  32. procedure a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : tcgpara);override;
  33. procedure a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);override;
  34. procedure a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);override;
  35. procedure g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);override;
  36. procedure g_copyvaluepara_openarray(list : TAsmList;const ref:treference;const lenloc:tlocation;elesize:tcgint;destreg:tregister);
  37. procedure g_releasevaluepara_openarray(list : TAsmList;const l:tlocation);
  38. procedure g_maybe_got_init(list: TAsmList); override;
  39. end;
  40. tcg64f386 = class(tcg64f32)
  41. procedure a_op64_ref_reg(list : TAsmList;op:TOpCG;size : tcgsize;const ref : treference;reg : tregister64);override;
  42. procedure a_op64_reg_ref(list : TAsmList;op:TOpCG;size : tcgsize;reg : tregister64; const ref: treference);override;
  43. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  44. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);override;
  45. procedure a_op64_const_ref(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;const ref : treference);override;
  46. procedure a_op64_ref(list : TAsmList;op:TOpCG;size : tcgsize;const ref: treference);override;
  47. private
  48. procedure get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  49. end;
  50. procedure create_codegen;
  51. implementation
  52. uses
  53. globals,verbose,systems,cutils,
  54. paramgr,procinfo,fmodule,
  55. rgcpu,rgx86,cpuinfo;
  56. function use_push(const cgpara:tcgpara):boolean;
  57. begin
  58. result:=(not paramanager.use_fixed_stack) and
  59. assigned(cgpara.location) and
  60. (cgpara.location^.loc=LOC_REFERENCE) and
  61. (cgpara.location^.reference.index=NR_STACK_POINTER_REG);
  62. end;
  63. procedure tcg386.init_register_allocators;
  64. begin
  65. inherited init_register_allocators;
  66. if (cs_useebp in current_settings.optimizerswitches) and assigned(current_procinfo) and (current_procinfo.framepointer<>NR_EBP) then
  67. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,[RS_EAX,RS_EDX,RS_ECX,RS_EBX,RS_ESI,RS_EDI,RS_EBP],first_int_imreg,[])
  68. else
  69. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,[RS_EAX,RS_EDX,RS_ECX,RS_EBX,RS_ESI,RS_EDI],first_int_imreg,[RS_EBP]);
  70. rg[R_MMXREGISTER]:=trgcpu.create(R_MMXREGISTER,R_SUBNONE,[RS_XMM0,RS_XMM1,RS_XMM2,RS_XMM3,RS_XMM4,RS_XMM5,RS_XMM6,RS_XMM7],first_mm_imreg,[]);
  71. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBWHOLE,[RS_XMM0,RS_XMM1,RS_XMM2,RS_XMM3,RS_XMM4,RS_XMM5,RS_XMM6,RS_XMM7],first_mm_imreg,[]);
  72. rgfpu:=Trgx86fpu.create;
  73. end;
  74. procedure tcg386.a_load_reg_cgpara(list : TAsmList;size : tcgsize;r : tregister;const cgpara : tcgpara);
  75. var
  76. pushsize : tcgsize;
  77. begin
  78. check_register_size(size,r);
  79. if use_push(cgpara) then
  80. begin
  81. cgpara.check_simple_location;
  82. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  83. pushsize:=cgpara.location^.size
  84. else
  85. pushsize:=int_cgsize(cgpara.alignment);
  86. list.concat(taicpu.op_reg(A_PUSH,tcgsize2opsize[pushsize],makeregsize(list,r,pushsize)));
  87. end
  88. else
  89. inherited a_load_reg_cgpara(list,size,r,cgpara);
  90. end;
  91. procedure tcg386.a_load_const_cgpara(list : TAsmList;size : tcgsize;a : tcgint;const cgpara : tcgpara);
  92. var
  93. pushsize : tcgsize;
  94. begin
  95. if use_push(cgpara) then
  96. begin
  97. cgpara.check_simple_location;
  98. if tcgsize2size[cgpara.location^.size]>cgpara.alignment then
  99. pushsize:=cgpara.location^.size
  100. else
  101. pushsize:=int_cgsize(cgpara.alignment);
  102. list.concat(taicpu.op_const(A_PUSH,tcgsize2opsize[pushsize],a));
  103. end
  104. else
  105. inherited a_load_const_cgpara(list,size,a,cgpara);
  106. end;
  107. procedure tcg386.a_load_ref_cgpara(list : TAsmList;size : tcgsize;const r : treference;const cgpara : tcgpara);
  108. procedure pushdata(paraloc:pcgparalocation;ofs:tcgint);
  109. var
  110. pushsize : tcgsize;
  111. opsize : topsize;
  112. tmpreg : tregister;
  113. href : treference;
  114. begin
  115. if not assigned(paraloc) then
  116. exit;
  117. if (paraloc^.loc<>LOC_REFERENCE) or
  118. (paraloc^.reference.index<>NR_STACK_POINTER_REG) or
  119. (tcgsize2size[paraloc^.size]>sizeof(aint)) then
  120. internalerror(200501162);
  121. { Pushes are needed in reverse order, add the size of the
  122. current location to the offset where to load from. This
  123. prevents wrong calculations for the last location when
  124. the size is not a power of 2 }
  125. if assigned(paraloc^.next) then
  126. pushdata(paraloc^.next,ofs+tcgsize2size[paraloc^.size]);
  127. { Push the data starting at ofs }
  128. href:=r;
  129. inc(href.offset,ofs);
  130. if tcgsize2size[paraloc^.size]>cgpara.alignment then
  131. pushsize:=paraloc^.size
  132. else
  133. pushsize:=int_cgsize(cgpara.alignment);
  134. opsize:=TCgsize2opsize[pushsize];
  135. { for go32v2 we obtain OS_F32,
  136. but pushs is not valid, we need pushl }
  137. if opsize=S_FS then
  138. opsize:=S_L;
  139. if tcgsize2size[paraloc^.size]<cgpara.alignment then
  140. begin
  141. tmpreg:=getintregister(list,pushsize);
  142. a_load_ref_reg(list,paraloc^.size,pushsize,href,tmpreg);
  143. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  144. end
  145. else
  146. begin
  147. make_simple_ref(list,href);
  148. list.concat(taicpu.op_ref(A_PUSH,opsize,href));
  149. end;
  150. end;
  151. var
  152. len : tcgint;
  153. href : treference;
  154. begin
  155. { cgpara.size=OS_NO requires a copy on the stack }
  156. if use_push(cgpara) then
  157. begin
  158. { Record copy? }
  159. if (cgpara.size=OS_NO) or (size=OS_NO) then
  160. begin
  161. cgpara.check_simple_location;
  162. len:=align(cgpara.intsize,cgpara.alignment);
  163. g_stackpointer_alloc(list,len);
  164. reference_reset_base(href,NR_STACK_POINTER_REG,0,ctempposinvalid,4,[]);
  165. g_concatcopy(list,r,href,len);
  166. end
  167. else
  168. begin
  169. if tcgsize2size[cgpara.size]<>tcgsize2size[size] then
  170. internalerror(200501161);
  171. if (cgpara.size=OS_F64) then
  172. begin
  173. href:=r;
  174. make_simple_ref(list,href);
  175. inc(href.offset,4);
  176. list.concat(taicpu.op_ref(A_PUSH,S_L,href));
  177. dec(href.offset,4);
  178. list.concat(taicpu.op_ref(A_PUSH,S_L,href));
  179. end
  180. else
  181. { We need to push the data in reverse order,
  182. therefor we use a recursive algorithm }
  183. pushdata(cgpara.location,0);
  184. end
  185. end
  186. else
  187. begin
  188. href:=r;
  189. make_simple_ref(list,href);
  190. inherited a_load_ref_cgpara(list,size,href,cgpara);
  191. end;
  192. end;
  193. procedure tcg386.a_loadaddr_ref_cgpara(list : TAsmList;const r : treference;const cgpara : tcgpara);
  194. var
  195. tmpreg : tregister;
  196. opsize : topsize;
  197. tmpref,dirref : treference;
  198. begin
  199. dirref:=r;
  200. { this could probably done in a more optimized way, but for now this
  201. is sufficent }
  202. make_direct_ref(list,dirref);
  203. with dirref do
  204. begin
  205. if use_push(cgpara) then
  206. begin
  207. cgpara.check_simple_location;
  208. opsize:=tcgsize2opsize[OS_ADDR];
  209. if (segment=NR_NO) and (base=NR_NO) and (index=NR_NO) then
  210. begin
  211. if assigned(symbol) then
  212. begin
  213. if (target_info.system in [system_i386_darwin,system_i386_iphonesim]) and
  214. ((dirref.symbol.bind in [AB_EXTERNAL,AB_WEAK_EXTERNAL]) or
  215. (cs_create_pic in current_settings.moduleswitches)) then
  216. begin
  217. tmpreg:=getaddressregister(list);
  218. a_loadaddr_ref_reg(list,dirref,tmpreg);
  219. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  220. end
  221. else if cs_create_pic in current_settings.moduleswitches then
  222. begin
  223. if offset<>0 then
  224. begin
  225. tmpreg:=getaddressregister(list);
  226. a_loadaddr_ref_reg(list,dirref,tmpreg);
  227. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  228. end
  229. else
  230. begin
  231. reference_reset_symbol(tmpref,dirref.symbol,0,sizeof(pint),[]);
  232. tmpref.refaddr:=addr_pic;
  233. tmpref.base:=current_procinfo.got;
  234. include(current_procinfo.flags,pi_needs_got);
  235. list.concat(taicpu.op_ref(A_PUSH,S_L,tmpref));
  236. end
  237. end
  238. else
  239. list.concat(Taicpu.Op_sym_ofs(A_PUSH,opsize,symbol,offset));
  240. end
  241. else
  242. list.concat(Taicpu.Op_const(A_PUSH,opsize,offset));
  243. end
  244. else if (segment=NR_NO) and (base=NR_NO) and (index<>NR_NO) and
  245. (offset=0) and (scalefactor=0) and (symbol=nil) then
  246. list.concat(Taicpu.Op_reg(A_PUSH,opsize,index))
  247. else if (segment=NR_NO) and (base<>NR_NO) and (index=NR_NO) and
  248. (offset=0) and (symbol=nil) then
  249. list.concat(Taicpu.Op_reg(A_PUSH,opsize,base))
  250. else
  251. begin
  252. tmpreg:=getaddressregister(list);
  253. a_loadaddr_ref_reg(list,dirref,tmpreg);
  254. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  255. end;
  256. end
  257. else
  258. inherited a_loadaddr_ref_cgpara(list,dirref,cgpara);
  259. end;
  260. end;
  261. procedure tcg386.g_proc_exit(list : TAsmList;parasize:longint;nostackframe:boolean);
  262. procedure increase_sp(a : tcgint);
  263. var
  264. href : treference;
  265. begin
  266. reference_reset_base(href,NR_STACK_POINTER_REG,a,ctempposinvalid,0,[]);
  267. { normally, lea is a better choice than an add }
  268. list.concat(Taicpu.op_ref_reg(A_LEA,TCGSize2OpSize[OS_ADDR],href,NR_STACK_POINTER_REG));
  269. end;
  270. begin
  271. { MMX needs to call EMMS }
  272. if assigned(rg[R_MMXREGISTER]) and
  273. (rg[R_MMXREGISTER].uses_registers) then
  274. list.concat(Taicpu.op_none(A_EMMS,S_NO));
  275. { remove stackframe }
  276. if not(nostackframe) and
  277. { we do not need an exit stack frame when we never return
  278. * the final ret is left so the peephole optimizer can easily do call/ret -> jmp or call conversions
  279. * the entry stack frame must be normally generated because the subroutine could be still left by
  280. an exception and then the unwinding code might need to restore the registers stored by the entry code
  281. }
  282. not(po_noreturn in current_procinfo.procdef.procoptions) then
  283. begin
  284. if (current_procinfo.framepointer=NR_STACK_POINTER_REG) or
  285. (current_procinfo.procdef.proctypeoption=potype_exceptfilter) then
  286. begin
  287. if current_procinfo.final_localsize<>0 then
  288. increase_sp(current_procinfo.final_localsize);
  289. if (not paramanager.use_fixed_stack) then
  290. internal_restore_regs(list,true);
  291. if (current_procinfo.procdef.proctypeoption=potype_exceptfilter) then
  292. list.concat(Taicpu.op_reg(A_POP,tcgsize2opsize[OS_ADDR],NR_FRAME_POINTER_REG));
  293. current_asmdata.asmcfi.cfa_def_cfa_offset(list,sizeof(pint));
  294. end
  295. else
  296. begin
  297. if (not paramanager.use_fixed_stack) then
  298. internal_restore_regs(list,not (pi_has_stack_allocs in current_procinfo.flags));
  299. generate_leave(list);
  300. end;
  301. list.concat(tai_regalloc.dealloc(current_procinfo.framepointer,nil));
  302. end;
  303. if pi_uses_ymm in current_procinfo.flags then
  304. list.Concat(taicpu.op_none(A_VZEROUPPER));
  305. { return from proc }
  306. if po_interrupt in current_procinfo.procdef.procoptions then
  307. begin
  308. if assigned(current_procinfo.procdef.funcretloc[calleeside].location) and
  309. (current_procinfo.procdef.funcretloc[calleeside].location^.loc=LOC_REGISTER) then
  310. begin
  311. if (getsupreg(current_procinfo.procdef.funcretloc[calleeside].location^.register)=RS_EAX) then
  312. list.concat(Taicpu.Op_const_reg(A_ADD,S_L,4,NR_ESP))
  313. else
  314. internalerror(2010053001);
  315. end
  316. else
  317. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EAX));
  318. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EBX));
  319. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_ECX));
  320. if (current_procinfo.procdef.funcretloc[calleeside].size in [OS_64,OS_S64]) and
  321. assigned(current_procinfo.procdef.funcretloc[calleeside].location) and
  322. assigned(current_procinfo.procdef.funcretloc[calleeside].location^.next) and
  323. (current_procinfo.procdef.funcretloc[calleeside].location^.next^.loc=LOC_REGISTER) then
  324. begin
  325. if (getsupreg(current_procinfo.procdef.funcretloc[calleeside].location^.next^.register)=RS_EDX) then
  326. list.concat(Taicpu.Op_const_reg(A_ADD,S_L,4,NR_ESP))
  327. else
  328. internalerror(2010053002);
  329. end
  330. else
  331. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDX));
  332. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_ESI));
  333. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDI));
  334. { .... also the segment registers }
  335. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_DS));
  336. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_ES));
  337. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_FS));
  338. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_GS));
  339. { this restores the flags }
  340. list.concat(Taicpu.Op_none(A_IRET,S_NO));
  341. end
  342. { Routines with the poclearstack flag set use only a ret }
  343. else if (current_procinfo.procdef.proccalloption in clearstack_pocalls) and
  344. (not paramanager.use_fixed_stack) then
  345. begin
  346. { complex return values are removed from stack in C code PM }
  347. { but not on win32 }
  348. { and not for safecall with hidden exceptions, because the result }
  349. { wich contains the exception is passed in EAX }
  350. if ((target_info.system <> system_i386_win32) or
  351. (target_info.abi=abi_old_win32_gnu)) and
  352. not ((current_procinfo.procdef.proccalloption = pocall_safecall) and
  353. (tf_safecall_exceptions in target_info.flags)) and
  354. paramanager.ret_in_param(current_procinfo.procdef.returndef,
  355. current_procinfo.procdef) then
  356. list.concat(Taicpu.Op_const(A_RET,S_W,sizeof(aint)))
  357. else
  358. list.concat(Taicpu.Op_none(A_RET,S_NO));
  359. end
  360. { ... also routines with parasize=0 }
  361. else if (parasize=0) then
  362. list.concat(Taicpu.Op_none(A_RET,S_NO))
  363. else
  364. begin
  365. { parameters are limited to 65535 bytes because ret allows only imm16 }
  366. if (parasize>65535) then
  367. CGMessage(cg_e_parasize_too_big);
  368. list.concat(Taicpu.Op_const(A_RET,S_W,parasize));
  369. end;
  370. end;
  371. procedure tcg386.g_copyvaluepara_openarray(list : TAsmList;const ref:treference;const lenloc:tlocation;elesize:tcgint;destreg:tregister);
  372. var
  373. power : longint;
  374. opsize : topsize;
  375. {$ifndef __NOWINPECOFF__}
  376. again,ok : tasmlabel;
  377. {$endif}
  378. begin
  379. { get stack space }
  380. getcpuregister(list,NR_EDI);
  381. a_load_loc_reg(list,OS_INT,lenloc,NR_EDI);
  382. list.concat(Taicpu.op_reg(A_INC,S_L,NR_EDI));
  383. { Now EDI contains (high+1). }
  384. { special case handling for elesize=8, 4 and 2:
  385. set ECX = (high+1) instead of ECX = (high+1)*elesize.
  386. In the case of elesize=4 and 2, this allows us to avoid the SHR later.
  387. In the case of elesize=8, we can later use a SHL ECX, 1 instead of
  388. SHR ECX, 2 which is one byte shorter. }
  389. if (elesize=8) or (elesize=4) or (elesize=2) then
  390. begin
  391. { Now EDI contains (high+1). Copy it to ECX for later use. }
  392. getcpuregister(list,NR_ECX);
  393. list.concat(Taicpu.op_reg_reg(A_MOV,S_L,NR_EDI,NR_ECX));
  394. end;
  395. { EDI := EDI * elesize }
  396. if (elesize<>1) then
  397. begin
  398. if ispowerof2(elesize, power) then
  399. list.concat(Taicpu.op_const_reg(A_SHL,S_L,power,NR_EDI))
  400. else
  401. list.concat(Taicpu.op_const_reg(A_IMUL,S_L,elesize,NR_EDI));
  402. end;
  403. if (elesize<>8) and (elesize<>4) and (elesize<>2) then
  404. begin
  405. { Now EDI contains (high+1)*elesize. Copy it to ECX for later use. }
  406. getcpuregister(list,NR_ECX);
  407. list.concat(Taicpu.op_reg_reg(A_MOV,S_L,NR_EDI,NR_ECX));
  408. end;
  409. {$ifndef __NOWINPECOFF__}
  410. { windows guards only a few pages for stack growing, }
  411. { so we have to access every page first }
  412. if target_info.system=system_i386_win32 then
  413. begin
  414. current_asmdata.getjumplabel(again);
  415. current_asmdata.getjumplabel(ok);
  416. a_label(list,again);
  417. list.concat(Taicpu.op_const_reg(A_CMP,S_L,winstackpagesize,NR_EDI));
  418. a_jmp_cond(list,OC_B,ok);
  419. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize-4,NR_ESP));
  420. list.concat(Taicpu.op_reg(A_PUSH,S_L,NR_EDI));
  421. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize,NR_EDI));
  422. a_jmp_always(list,again);
  423. a_label(list,ok);
  424. end;
  425. {$endif __NOWINPECOFF__}
  426. { If we were probing pages, EDI=(size mod pagesize) and ESP is decremented
  427. by (size div pagesize)*pagesize, otherwise EDI=size.
  428. Either way, subtracting EDI from ESP will set ESP to desired final value. }
  429. list.concat(Taicpu.op_reg_reg(A_SUB,S_L,NR_EDI,NR_ESP));
  430. { align stack on 4 bytes }
  431. list.concat(Taicpu.op_const_reg(A_AND,S_L,aint($fffffff4),NR_ESP));
  432. { load destination, don't use a_load_reg_reg, that will add a move instruction
  433. that can confuse the reg allocator }
  434. list.concat(Taicpu.Op_reg_reg(A_MOV,S_L,NR_ESP,NR_EDI));
  435. { Allocate ESI and load it with source }
  436. getcpuregister(list,NR_ESI);
  437. a_loadaddr_ref_reg(list,ref,NR_ESI);
  438. { calculate size }
  439. opsize:=S_B;
  440. if elesize=8 then
  441. begin
  442. opsize:=S_L;
  443. { ECX is number of qwords, convert to dwords }
  444. list.concat(Taicpu.op_const_reg(A_SHL,S_L,1,NR_ECX))
  445. end
  446. else if elesize=4 then
  447. begin
  448. opsize:=S_L;
  449. { ECX is already number of dwords, so no need to SHL/SHR }
  450. end
  451. else if elesize=2 then
  452. begin
  453. opsize:=S_W;
  454. { ECX is already number of words, so no need to SHL/SHR }
  455. end
  456. else
  457. if (elesize and 3)=0 then
  458. begin
  459. opsize:=S_L;
  460. { ECX is number of bytes, convert to dwords }
  461. list.concat(Taicpu.op_const_reg(A_SHR,S_L,2,NR_ECX))
  462. end
  463. else
  464. if (elesize and 1)=0 then
  465. begin
  466. opsize:=S_W;
  467. { ECX is number of bytes, convert to words }
  468. list.concat(Taicpu.op_const_reg(A_SHR,S_L,1,NR_ECX))
  469. end;
  470. if ts_cld in current_settings.targetswitches then
  471. list.concat(Taicpu.op_none(A_CLD,S_NO));
  472. list.concat(Taicpu.op_none(A_REP,S_NO));
  473. case opsize of
  474. S_B : list.concat(Taicpu.Op_none(A_MOVSB,S_NO));
  475. S_W : list.concat(Taicpu.Op_none(A_MOVSW,S_NO));
  476. S_L : list.concat(Taicpu.Op_none(A_MOVSD,S_NO));
  477. else
  478. internalerror(2019050901);
  479. end;
  480. ungetcpuregister(list,NR_EDI);
  481. ungetcpuregister(list,NR_ECX);
  482. ungetcpuregister(list,NR_ESI);
  483. { patch the new address, but don't use a_load_reg_reg, that will add a move instruction
  484. that can confuse the reg allocator }
  485. list.concat(Taicpu.Op_reg_reg(A_MOV,S_L,NR_ESP,destreg));
  486. include(current_procinfo.flags,pi_has_stack_allocs);
  487. end;
  488. procedure tcg386.g_releasevaluepara_openarray(list : TAsmList;const l:tlocation);
  489. begin
  490. { Nothing to release }
  491. end;
  492. procedure tcg386.g_maybe_got_init(list: TAsmList);
  493. var
  494. i: longint;
  495. tmpreg: TRegister;
  496. begin
  497. { allocate PIC register }
  498. if (tf_pic_uses_got in target_info.flags) and
  499. (pi_needs_got in current_procinfo.flags) then
  500. begin
  501. if not (target_info.system in [system_i386_darwin,system_i386_iphonesim]) then
  502. begin
  503. { Use ECX as a temp register by default }
  504. if current_procinfo.got = NR_EBX then
  505. tmpreg:=NR_EBX
  506. else
  507. tmpreg:=NR_ECX;
  508. { Allocate registers used for parameters to make sure they
  509. never allocated during this PIC init code }
  510. for i:=0 to current_procinfo.procdef.paras.Count - 1 do
  511. with tparavarsym(current_procinfo.procdef.paras[i]).paraloc[calleeside].Location^ do
  512. if Loc in [LOC_REGISTER, LOC_CREGISTER] then begin
  513. a_reg_alloc(list, register);
  514. { If ECX is used for a parameter, use EBX as temp }
  515. if getsupreg(register) = RS_ECX then
  516. tmpreg:=NR_EBX;
  517. end;
  518. if tmpreg = NR_EBX then
  519. begin
  520. { Mark EBX as used in the proc }
  521. include(rg[R_INTREGISTER].used_in_proc,RS_EBX);
  522. current_module.requires_ebx_pic_helper:=true;
  523. a_call_name_static(list,'fpc_geteipasebx');
  524. end
  525. else
  526. begin
  527. current_module.requires_ecx_pic_helper:=true;
  528. a_call_name_static(list,'fpc_geteipasecx');
  529. end;
  530. list.concat(taicpu.op_sym_ofs_reg(A_ADD,S_L,current_asmdata.RefAsmSymbol('_GLOBAL_OFFSET_TABLE_',AT_DATA),0,tmpreg));
  531. list.concat(taicpu.op_reg_reg(A_MOV,S_L,tmpreg,current_procinfo.got));
  532. { Deallocate parameter registers }
  533. for i:=0 to current_procinfo.procdef.paras.Count - 1 do
  534. with tparavarsym(current_procinfo.procdef.paras[i]).paraloc[calleeside].Location^ do
  535. if Loc in [LOC_REGISTER, LOC_CREGISTER] then
  536. a_reg_dealloc(list, register);
  537. end
  538. else
  539. begin
  540. { call/pop is faster than call/ret/mov on Core Solo and later
  541. according to Apple's benchmarking -- and all Intel Macs
  542. have at least a Core Solo (furthermore, the i386 - Pentium 1
  543. don't have a return stack buffer) }
  544. a_call_name_static(list,current_procinfo.CurrGOTLabel.name);
  545. a_label(list,current_procinfo.CurrGotLabel);
  546. list.concat(taicpu.op_reg(A_POP,S_L,current_procinfo.got))
  547. end;
  548. end;
  549. end;
  550. { ************* 64bit operations ************ }
  551. procedure tcg64f386.get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  552. begin
  553. case op of
  554. OP_ADD :
  555. begin
  556. op1:=A_ADD;
  557. op2:=A_ADC;
  558. end;
  559. OP_SUB :
  560. begin
  561. op1:=A_SUB;
  562. op2:=A_SBB;
  563. end;
  564. OP_XOR :
  565. begin
  566. op1:=A_XOR;
  567. op2:=A_XOR;
  568. end;
  569. OP_OR :
  570. begin
  571. op1:=A_OR;
  572. op2:=A_OR;
  573. end;
  574. OP_AND :
  575. begin
  576. op1:=A_AND;
  577. op2:=A_AND;
  578. end;
  579. else
  580. internalerror(2002032408);
  581. end;
  582. end;
  583. procedure tcg64f386.a_op64_ref_reg(list : TAsmList;op:TOpCG;size : tcgsize;const ref : treference;reg : tregister64);
  584. var
  585. op1,op2 : TAsmOp;
  586. tempref : treference;
  587. begin
  588. if not(op in [OP_NEG,OP_NOT]) then
  589. begin
  590. get_64bit_ops(op,op1,op2);
  591. tempref:=ref;
  592. tcgx86(cg).make_simple_ref(list,tempref);
  593. if op in [OP_ADD,OP_SUB] then
  594. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  595. list.concat(taicpu.op_ref_reg(op1,S_L,tempref,reg.reglo));
  596. inc(tempref.offset,4);
  597. list.concat(taicpu.op_ref_reg(op2,S_L,tempref,reg.reghi));
  598. if op in [OP_ADD,OP_SUB] then
  599. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  600. end
  601. else
  602. begin
  603. a_load64_ref_reg(list,ref,reg);
  604. a_op64_reg_reg(list,op,size,reg,reg);
  605. end;
  606. end;
  607. procedure tcg64f386.a_op64_reg_ref(list : TAsmList;op:TOpCG;size : tcgsize;reg : tregister64; const ref: treference);
  608. var
  609. op1,op2 : TAsmOp;
  610. tempref : treference;
  611. tmpreg: TRegister;
  612. l1, l2: TAsmLabel;
  613. begin
  614. case op of
  615. OP_NOT,OP_NEG:
  616. inherited;
  617. OP_SHR,OP_SHL,OP_SAR:
  618. begin
  619. { load right operators in a register }
  620. cg.getcpuregister(list,NR_ECX);
  621. cg.a_load_reg_reg(list,OS_32,OS_32,reg.reglo,NR_ECX);
  622. tempref:=ref;
  623. tcgx86(cg).make_simple_ref(list,tempref);
  624. { the damned shift instructions work only til a count of 32 }
  625. { so we've to do some tricks here }
  626. current_asmdata.getjumplabel(l1);
  627. current_asmdata.getjumplabel(l2);
  628. list.Concat(taicpu.op_const_reg(A_TEST,S_B,32,NR_CL));
  629. cg.a_jmp_flags(list,F_E,l1);
  630. tmpreg:=cg.getintregister(list,OS_32);
  631. case op of
  632. OP_SHL:
  633. begin
  634. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  635. list.Concat(taicpu.op_reg_reg(A_SHL,S_L,NR_CL,tmpreg));
  636. inc(tempref.offset,4);
  637. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  638. dec(tempref.offset,4);
  639. cg.a_load_const_ref(list,OS_32,0,tempref);
  640. cg.a_jmp_always(list,l2);
  641. cg.a_label(list,l1);
  642. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  643. inc(tempref.offset,4);
  644. list.Concat(taicpu.op_reg_reg_ref(A_SHLD,S_L,NR_CL,tmpreg,tempref));
  645. dec(tempref.offset,4);
  646. if cs_opt_size in current_settings.optimizerswitches then
  647. list.concat(taicpu.op_reg_ref(A_SHL,S_L,NR_CL,tempref))
  648. else
  649. begin
  650. list.concat(taicpu.op_reg_reg(A_SHL,S_L,NR_CL,tmpreg));
  651. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  652. end;
  653. end;
  654. OP_SHR:
  655. begin
  656. inc(tempref.offset,4);
  657. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  658. list.Concat(taicpu.op_reg_reg(A_SHR,S_L,NR_CL,tmpreg));
  659. dec(tempref.offset,4);
  660. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  661. inc(tempref.offset,4);
  662. cg.a_load_const_ref(list,OS_32,0,tempref);
  663. cg.a_jmp_always(list,l2);
  664. cg.a_label(list,l1);
  665. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  666. dec(tempref.offset,4);
  667. list.Concat(taicpu.op_reg_reg_ref(A_SHRD,S_L,NR_CL,tmpreg,tempref));
  668. inc(tempref.offset,4);
  669. if cs_opt_size in current_settings.optimizerswitches then
  670. list.concat(taicpu.op_reg_ref(A_SHR,S_L,NR_CL,tempref))
  671. else
  672. begin
  673. list.concat(taicpu.op_reg_reg(A_SHR,S_L,NR_CL,tmpreg));
  674. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  675. end;
  676. end;
  677. OP_SAR:
  678. begin
  679. inc(tempref.offset,4);
  680. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  681. list.Concat(taicpu.op_reg_reg(A_SAR,S_L,NR_CL,tmpreg));
  682. dec(tempref.offset,4);
  683. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  684. inc(tempref.offset,4);
  685. list.Concat(taicpu.op_const_reg(A_SAR,S_L,31,tmpreg));
  686. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  687. cg.a_jmp_always(list,l2);
  688. cg.a_label(list,l1);
  689. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  690. dec(tempref.offset,4);
  691. list.Concat(taicpu.op_reg_reg_ref(A_SHRD,S_L,NR_CL,tmpreg,tempref));
  692. inc(tempref.offset,4);
  693. if cs_opt_size in current_settings.optimizerswitches then
  694. list.concat(taicpu.op_reg_ref(A_SAR,S_L,NR_CL,tempref))
  695. else
  696. begin
  697. list.concat(taicpu.op_reg_reg(A_SAR,S_L,NR_CL,tmpreg));
  698. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  699. end;
  700. end;
  701. else
  702. internalerror(2017041801);
  703. end;
  704. cg.a_label(list,l2);
  705. cg.ungetcpuregister(list,NR_ECX);
  706. exit;
  707. end;
  708. else
  709. begin
  710. get_64bit_ops(op,op1,op2);
  711. tempref:=ref;
  712. tcgx86(cg).make_simple_ref(list,tempref);
  713. if op in [OP_ADD,OP_SUB] then
  714. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  715. list.concat(taicpu.op_reg_ref(op1,S_L,reg.reglo,tempref));
  716. inc(tempref.offset,4);
  717. list.concat(taicpu.op_reg_ref(op2,S_L,reg.reghi,tempref));
  718. if op in [OP_ADD,OP_SUB] then
  719. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  720. end;
  721. end;
  722. end;
  723. procedure tcg64f386.a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);
  724. var
  725. op1,op2 : TAsmOp;
  726. l1, l2: TAsmLabel;
  727. begin
  728. case op of
  729. OP_NEG :
  730. begin
  731. if (regsrc.reglo<>regdst.reglo) then
  732. a_load64_reg_reg(list,regsrc,regdst);
  733. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reghi));
  734. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  735. list.concat(taicpu.op_reg(A_NEG,S_L,regdst.reglo));
  736. list.concat(taicpu.op_const_reg(A_SBB,S_L,-1,regdst.reghi));
  737. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  738. exit;
  739. end;
  740. OP_NOT :
  741. begin
  742. if (regsrc.reglo<>regdst.reglo) then
  743. a_load64_reg_reg(list,regsrc,regdst);
  744. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reghi));
  745. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reglo));
  746. exit;
  747. end;
  748. OP_SHR,OP_SHL,OP_SAR:
  749. begin
  750. { load right operators in a register }
  751. cg.getcpuregister(list,NR_ECX);
  752. cg.a_load_reg_reg(list,OS_32,OS_32,regsrc.reglo,NR_ECX);
  753. { the damned shift instructions work only til a count of 32 }
  754. { so we've to do some tricks here }
  755. current_asmdata.getjumplabel(l1);
  756. current_asmdata.getjumplabel(l2);
  757. list.Concat(taicpu.op_const_reg(A_TEST,S_B,32,NR_CL));
  758. cg.a_jmp_flags(list,F_E,l1);
  759. case op of
  760. OP_SHL:
  761. begin
  762. list.Concat(taicpu.op_reg_reg(A_SHL,S_L,NR_CL,regdst.reglo));
  763. cg.a_load_reg_reg(list,OS_32,OS_32,regdst.reglo,regdst.reghi);
  764. list.Concat(taicpu.op_reg_reg(A_XOR,S_L,regdst.reglo,regdst.reglo));
  765. cg.a_jmp_always(list,l2);
  766. cg.a_label(list,l1);
  767. list.Concat(taicpu.op_reg_reg_reg(A_SHLD,S_L,NR_CL,regdst.reglo,regdst.reghi));
  768. list.Concat(taicpu.op_reg_reg(A_SHL,S_L,NR_CL,regdst.reglo));
  769. end;
  770. OP_SHR:
  771. begin
  772. list.Concat(taicpu.op_reg_reg(A_SHR,S_L,NR_CL,regdst.reghi));
  773. cg.a_load_reg_reg(list,OS_32,OS_32,regdst.reghi,regdst.reglo);
  774. list.Concat(taicpu.op_reg_reg(A_XOR,S_L,regdst.reghi,regdst.reghi));
  775. cg.a_jmp_always(list,l2);
  776. cg.a_label(list,l1);
  777. list.Concat(taicpu.op_reg_reg_reg(A_SHRD,S_L,NR_CL,regdst.reghi,regdst.reglo));
  778. list.Concat(taicpu.op_reg_reg(A_SHR,S_L,NR_CL,regdst.reghi));
  779. end;
  780. OP_SAR:
  781. begin
  782. cg.a_load_reg_reg(list,OS_32,OS_32,regdst.reghi,regdst.reglo);
  783. list.Concat(taicpu.op_reg_reg(A_SAR,S_L,NR_CL,regdst.reglo));
  784. list.Concat(taicpu.op_const_reg(A_SAR,S_L,31,regdst.reghi));
  785. cg.a_jmp_always(list,l2);
  786. cg.a_label(list,l1);
  787. list.Concat(taicpu.op_reg_reg_reg(A_SHRD,S_L,NR_CL,regdst.reghi,regdst.reglo));
  788. list.Concat(taicpu.op_reg_reg(A_SAR,S_L,NR_CL,regdst.reghi));
  789. end;
  790. else
  791. internalerror(2017041802);
  792. end;
  793. cg.a_label(list,l2);
  794. cg.ungetcpuregister(list,NR_ECX);
  795. exit;
  796. end;
  797. else
  798. ;
  799. end;
  800. get_64bit_ops(op,op1,op2);
  801. if op in [OP_ADD,OP_SUB] then
  802. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  803. list.concat(taicpu.op_reg_reg(op1,S_L,regsrc.reglo,regdst.reglo));
  804. list.concat(taicpu.op_reg_reg(op2,S_L,regsrc.reghi,regdst.reghi));
  805. if op in [OP_ADD,OP_SUB] then
  806. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  807. end;
  808. procedure tcg64f386.a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);
  809. var
  810. op1,op2 : TAsmOp;
  811. begin
  812. case op of
  813. OP_AND,OP_OR,OP_XOR:
  814. begin
  815. cg.a_op_const_reg(list,op,OS_32,tcgint(lo(value)),reg.reglo);
  816. cg.a_op_const_reg(list,op,OS_32,tcgint(hi(value)),reg.reghi);
  817. end;
  818. OP_ADD, OP_SUB:
  819. begin
  820. // can't use a_op_const_ref because this may use dec/inc
  821. get_64bit_ops(op,op1,op2);
  822. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  823. list.concat(taicpu.op_const_reg(op1,S_L,aint(lo(value)),reg.reglo));
  824. list.concat(taicpu.op_const_reg(op2,S_L,aint(hi(value)),reg.reghi));
  825. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  826. end;
  827. OP_SHR,OP_SHL,OP_SAR:
  828. begin
  829. value:=value and 63;
  830. if value<>0 then
  831. begin
  832. if (value=1) and (op=OP_SHL) and
  833. (current_settings.optimizecputype<=cpu_486) and
  834. not (cs_opt_size in current_settings.optimizerswitches) then
  835. begin
  836. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  837. list.concat(taicpu.op_reg_reg(A_ADD,S_L,reg.reglo,reg.reglo));
  838. list.concat(taicpu.op_reg_reg(A_ADC,S_L,reg.reghi,reg.reghi));
  839. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  840. end
  841. else if (value=1) and (cs_opt_size in current_settings.optimizerswitches) then
  842. case op of
  843. OP_SHR:
  844. begin
  845. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  846. list.concat(taicpu.op_const_reg(A_SHR,S_L,value,reg.reghi));
  847. list.concat(taicpu.op_const_reg(A_RCR,S_L,value,reg.reglo));
  848. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  849. end;
  850. OP_SHL:
  851. begin
  852. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  853. list.concat(taicpu.op_const_reg(A_SHL,S_L,value,reg.reglo));
  854. list.concat(taicpu.op_const_reg(A_RCL,S_L,value,reg.reghi));
  855. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  856. end;
  857. OP_SAR:
  858. begin
  859. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  860. list.concat(taicpu.op_const_reg(A_SAR,S_L,value,reg.reghi));
  861. list.concat(taicpu.op_const_reg(A_RCR,S_L,value,reg.reglo));
  862. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  863. end;
  864. else
  865. internalerror(2019050902);
  866. end
  867. else if value>31 then
  868. case op of
  869. OP_SAR:
  870. begin
  871. cg.a_load_reg_reg(list,OS_32,OS_32,reg.reghi,reg.reglo);
  872. list.concat(taicpu.op_const_reg(A_SAR,S_L,31,reg.reghi));
  873. if (value and 31)<>0 then
  874. list.concat(taicpu.op_const_reg(A_SAR,S_L,value and 31,reg.reglo));
  875. end;
  876. OP_SHR:
  877. begin
  878. cg.a_load_reg_reg(list,OS_32,OS_32,reg.reghi,reg.reglo);
  879. list.concat(taicpu.op_reg_reg(A_XOR,S_L,reg.reghi,reg.reghi));
  880. if (value and 31)<>0 then
  881. list.concat(taicpu.op_const_reg(A_SHR,S_L,value and 31,reg.reglo));
  882. end;
  883. OP_SHL:
  884. begin
  885. cg.a_load_reg_reg(list,OS_32,OS_32,reg.reglo,reg.reghi);
  886. list.concat(taicpu.op_reg_reg(A_XOR,S_L,reg.reglo,reg.reglo));
  887. if (value and 31)<>0 then
  888. list.concat(taicpu.op_const_reg(A_SHL,S_L,value and 31,reg.reghi));
  889. end;
  890. else
  891. internalerror(2017041201);
  892. end
  893. else
  894. case op of
  895. OP_SAR:
  896. begin
  897. list.concat(taicpu.op_const_reg_reg(A_SHRD,S_L,value,reg.reghi,reg.reglo));
  898. list.concat(taicpu.op_const_reg(A_SAR,S_L,value,reg.reghi));
  899. end;
  900. OP_SHR:
  901. begin
  902. list.concat(taicpu.op_const_reg_reg(A_SHRD,S_L,value,reg.reghi,reg.reglo));
  903. list.concat(taicpu.op_const_reg(A_SHR,S_L,value,reg.reghi));
  904. end;
  905. OP_SHL:
  906. begin
  907. list.concat(taicpu.op_const_reg_reg(A_SHLD,S_L,value,reg.reglo,reg.reghi));
  908. list.concat(taicpu.op_const_reg(A_SHL,S_L,value,reg.reglo));
  909. end;
  910. else
  911. internalerror(2017041202);
  912. end;
  913. end;
  914. end;
  915. else
  916. internalerror(200204021);
  917. end;
  918. end;
  919. procedure tcg64f386.a_op64_const_ref(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;const ref : treference);
  920. var
  921. op1,op2 : TAsmOp;
  922. tempref : treference;
  923. tmpreg: TRegister;
  924. begin
  925. tempref:=ref;
  926. tcgx86(cg).make_simple_ref(list,tempref);
  927. case op of
  928. OP_AND,OP_OR,OP_XOR:
  929. begin
  930. cg.a_op_const_ref(list,op,OS_32,aint(lo(value)),tempref);
  931. inc(tempref.offset,4);
  932. cg.a_op_const_ref(list,op,OS_32,aint(hi(value)),tempref);
  933. end;
  934. OP_ADD, OP_SUB:
  935. begin
  936. get_64bit_ops(op,op1,op2);
  937. // can't use a_op_const_ref because this may use dec/inc
  938. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  939. list.concat(taicpu.op_const_ref(op1,S_L,aint(lo(value)),tempref));
  940. inc(tempref.offset,4);
  941. list.concat(taicpu.op_const_ref(op2,S_L,aint(hi(value)),tempref));
  942. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  943. end;
  944. OP_SHR,OP_SHL,OP_SAR:
  945. begin
  946. value:=value and 63;
  947. if value<>0 then
  948. begin
  949. if value=1 then
  950. case op of
  951. OP_SHR:
  952. begin
  953. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  954. inc(tempref.offset,4);
  955. list.concat(taicpu.op_const_ref(A_SHR,S_L,value,tempref));
  956. dec(tempref.offset,4);
  957. list.concat(taicpu.op_const_ref(A_RCR,S_L,value,tempref));
  958. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  959. end;
  960. OP_SHL:
  961. begin
  962. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  963. list.concat(taicpu.op_const_ref(A_SHL,S_L,value,tempref));
  964. inc(tempref.offset,4);
  965. list.concat(taicpu.op_const_ref(A_RCL,S_L,value,tempref));
  966. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  967. end;
  968. OP_SAR:
  969. begin
  970. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  971. inc(tempref.offset,4);
  972. list.concat(taicpu.op_const_ref(A_SAR,S_L,value,tempref));
  973. dec(tempref.offset,4);
  974. list.concat(taicpu.op_const_ref(A_RCR,S_L,value,tempref));
  975. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  976. end;
  977. else
  978. internalerror(2019050903);
  979. end
  980. else if value>31 then
  981. case op of
  982. OP_SHR,OP_SAR:
  983. begin
  984. tmpreg:=cg.getintregister(list,OS_32);
  985. inc(tempref.offset,4);
  986. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  987. if (value and 31)<>0 then
  988. if op=OP_SHR then
  989. list.concat(taicpu.op_const_reg(A_SHR,S_L,value and 31,tmpreg))
  990. else
  991. list.concat(taicpu.op_const_reg(A_SAR,S_L,value and 31,tmpreg));
  992. dec(tempref.offset,4);
  993. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  994. inc(tempref.offset,4);
  995. if op=OP_SHR then
  996. cg.a_load_const_ref(list,OS_32,0,tempref)
  997. else
  998. begin
  999. list.concat(taicpu.op_const_reg(A_SAR,S_L,31,tmpreg));
  1000. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  1001. end;
  1002. end;
  1003. OP_SHL:
  1004. begin
  1005. tmpreg:=cg.getintregister(list,OS_32);
  1006. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  1007. if (value and 31)<>0 then
  1008. list.concat(taicpu.op_const_reg(A_SHL,S_L,value and 31,tmpreg));
  1009. inc(tempref.offset,4);
  1010. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  1011. dec(tempref.offset,4);
  1012. cg.a_load_const_ref(list,OS_32,0,tempref);
  1013. end;
  1014. else
  1015. internalerror(2017041803);
  1016. end
  1017. else
  1018. case op of
  1019. OP_SHR,OP_SAR:
  1020. begin
  1021. tmpreg:=cg.getintregister(list,OS_32);
  1022. inc(tempref.offset,4);
  1023. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  1024. dec(tempref.offset,4);
  1025. list.concat(taicpu.op_const_reg_ref(A_SHRD,S_L,value,tmpreg,tempref));
  1026. inc(tempref.offset,4);
  1027. if cs_opt_size in current_settings.optimizerswitches then
  1028. begin
  1029. if op=OP_SHR then
  1030. list.concat(taicpu.op_const_ref(A_SHR,S_L,value,tempref))
  1031. else
  1032. list.concat(taicpu.op_const_ref(A_SAR,S_L,value,tempref));
  1033. end
  1034. else
  1035. begin
  1036. if op=OP_SHR then
  1037. list.concat(taicpu.op_const_reg(A_SHR,S_L,value,tmpreg))
  1038. else
  1039. list.concat(taicpu.op_const_reg(A_SAR,S_L,value,tmpreg));
  1040. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  1041. end;
  1042. end;
  1043. OP_SHL:
  1044. begin
  1045. tmpreg:=cg.getintregister(list,OS_32);
  1046. cg.a_load_ref_reg(list,OS_32,OS_32,tempref,tmpreg);
  1047. inc(tempref.offset,4);
  1048. list.concat(taicpu.op_const_reg_ref(A_SHLD,S_L,value,tmpreg,tempref));
  1049. dec(tempref.offset,4);
  1050. if cs_opt_size in current_settings.optimizerswitches then
  1051. list.concat(taicpu.op_const_ref(A_SHL,S_L,value,tempref))
  1052. else
  1053. begin
  1054. list.concat(taicpu.op_const_reg(A_SHL,S_L,value,tmpreg));
  1055. cg.a_load_reg_ref(list,OS_32,OS_32,tmpreg,tempref);
  1056. end;
  1057. end;
  1058. else
  1059. internalerror(2017041203);
  1060. end;
  1061. end;
  1062. end;
  1063. else
  1064. internalerror(200204022);
  1065. end;
  1066. end;
  1067. procedure tcg64f386.a_op64_ref(list: TAsmList; op: TOpCG; size: tcgsize; const ref: treference);
  1068. var
  1069. tempref : treference;
  1070. begin
  1071. case op of
  1072. OP_NOT:
  1073. begin
  1074. tempref:=ref;
  1075. tcgx86(cg).make_simple_ref(list,tempref);
  1076. list.concat(taicpu.op_ref(A_NOT,S_L,tempref));
  1077. inc(tempref.offset,4);
  1078. list.concat(taicpu.op_ref(A_NOT,S_L,tempref));
  1079. end;
  1080. OP_NEG:
  1081. begin
  1082. tempref:=ref;
  1083. tcgx86(cg).make_simple_ref(list,tempref);
  1084. inc(tempref.offset,4);
  1085. list.concat(taicpu.op_ref(A_NOT,S_L,tempref));
  1086. cg.a_reg_alloc(list,NR_DEFAULTFLAGS);
  1087. dec(tempref.offset,4);
  1088. list.concat(taicpu.op_ref(A_NEG,S_L,tempref));
  1089. inc(tempref.offset,4);
  1090. list.concat(taicpu.op_const_ref(A_SBB,S_L,-1,tempref));
  1091. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  1092. end;
  1093. else
  1094. internalerror(2020050708);
  1095. end;
  1096. end;
  1097. procedure create_codegen;
  1098. begin
  1099. cg := tcg386.create;
  1100. cg64 := tcg64f386.create;
  1101. end;
  1102. end.