cgcpu.pas 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612
  1. {
  2. $Id$
  3. Copyright (c) 1998-2002 by Florian Klaempfl
  4. This unit implements the code generator for the i386
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; if not, write to the Free Software
  15. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  16. ****************************************************************************
  17. }
  18. unit cgcpu;
  19. {$i fpcdefs.inc}
  20. interface
  21. uses
  22. globtype,
  23. cgbase,cgobj,cg64f32,cgx86,
  24. aasmbase,aasmtai,aasmcpu,
  25. cpubase,cpuinfo,parabase,
  26. node,symconst
  27. ;
  28. type
  29. tcg386 = class(tcgx86)
  30. procedure init_register_allocators;override;
  31. { passing parameter using push instead of mov }
  32. procedure a_param_reg(list : taasmoutput;size : tcgsize;r : tregister;const cgpara : tcgpara);override;
  33. procedure a_param_const(list : taasmoutput;size : tcgsize;a : aint;const cgpara : tcgpara);override;
  34. procedure a_param_ref(list : taasmoutput;size : tcgsize;const r : treference;const cgpara : tcgpara);override;
  35. procedure a_paramaddr_ref(list : taasmoutput;const r : treference;const cgpara : tcgpara);override;
  36. procedure g_save_all_registers(list : taasmoutput);override;
  37. procedure g_restore_all_registers(list : taasmoutput;const funcretparaloc:tcgpara);override;
  38. procedure g_proc_exit(list : taasmoutput;parasize:longint;nostackframe:boolean);override;
  39. procedure g_copyvaluepara_openarray(list : taasmoutput;const ref:treference;const lenloc:tlocation;elesize:aint;destreg:tregister);override;
  40. procedure g_exception_reason_save(list : taasmoutput; const href : treference);override;
  41. procedure g_exception_reason_save_const(list : taasmoutput; const href : treference; a: aint);override;
  42. procedure g_exception_reason_load(list : taasmoutput; const href : treference);override;
  43. end;
  44. tcg64f386 = class(tcg64f32)
  45. procedure a_op64_ref_reg(list : taasmoutput;op:TOpCG;const ref : treference;reg : tregister64);override;
  46. procedure a_op64_reg_reg(list : taasmoutput;op:TOpCG;regsrc,regdst : tregister64);override;
  47. procedure a_op64_const_reg(list : taasmoutput;op:TOpCG;value : int64;reg : tregister64);override;
  48. procedure a_op64_const_ref(list : taasmoutput;op:TOpCG;value : int64;const ref : treference);override;
  49. private
  50. procedure get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  51. end;
  52. implementation
  53. uses
  54. globals,verbose,systems,cutils,
  55. paramgr,procinfo,
  56. rgcpu,rgx86,tgobj,
  57. cgutils;
  58. procedure Tcg386.init_register_allocators;
  59. begin
  60. inherited init_register_allocators;
  61. if cs_create_pic in aktmoduleswitches then
  62. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,[RS_EAX,RS_EDX,RS_ECX,RS_ESI,RS_EDI],first_int_imreg,[RS_EBP,RS_EBX])
  63. else
  64. rg[R_INTREGISTER]:=trgcpu.create(R_INTREGISTER,R_SUBWHOLE,[RS_EAX,RS_EDX,RS_ECX,RS_EBX,RS_ESI,RS_EDI],first_int_imreg,[RS_EBP]);
  65. rg[R_MMXREGISTER]:=trgcpu.create(R_MMXREGISTER,R_SUBNONE,[RS_XMM0,RS_XMM1,RS_XMM2,RS_XMM3,RS_XMM4,RS_XMM5,RS_XMM6,RS_XMM7],first_mm_imreg,[]);
  66. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBNONE,[RS_XMM0,RS_XMM1,RS_XMM2,RS_XMM3,RS_XMM4,RS_XMM5,RS_XMM6,RS_XMM7],first_mm_imreg,[]);
  67. rgfpu:=Trgx86fpu.create;
  68. end;
  69. procedure tcg386.a_param_reg(list : taasmoutput;size : tcgsize;r : tregister;const cgpara : tcgpara);
  70. var
  71. pushsize : tcgsize;
  72. begin
  73. check_register_size(size,r);
  74. with cgpara do
  75. if assigned(location) and
  76. (location^.loc=LOC_REFERENCE) and
  77. (location^.reference.index=NR_STACK_POINTER_REG) then
  78. begin
  79. pushsize:=int_cgsize(alignment);
  80. list.concat(taicpu.op_reg(A_PUSH,tcgsize2opsize[pushsize],makeregsize(list,r,pushsize)));
  81. end
  82. else
  83. inherited a_param_reg(list,size,r,cgpara);
  84. end;
  85. procedure tcg386.a_param_const(list : taasmoutput;size : tcgsize;a : aint;const cgpara : tcgpara);
  86. var
  87. pushsize : tcgsize;
  88. begin
  89. with cgpara do
  90. if assigned(location) and
  91. (location^.loc=LOC_REFERENCE) and
  92. (location^.reference.index=NR_STACK_POINTER_REG) then
  93. begin
  94. pushsize:=int_cgsize(alignment);
  95. list.concat(taicpu.op_const(A_PUSH,tcgsize2opsize[pushsize],a));
  96. end
  97. else
  98. inherited a_param_const(list,size,a,cgpara);
  99. end;
  100. procedure tcg386.a_param_ref(list : taasmoutput;size : tcgsize;const r : treference;const cgpara : tcgpara);
  101. var
  102. pushsize : tcgsize;
  103. tmpreg : tregister;
  104. begin
  105. with cgpara do
  106. if assigned(location) and
  107. (location^.loc=LOC_REFERENCE) and
  108. (location^.reference.index=NR_STACK_POINTER_REG) then
  109. begin
  110. pushsize:=int_cgsize(alignment);
  111. if tcgsize2size[size]<alignment then
  112. begin
  113. tmpreg:=getintregister(list,pushsize);
  114. a_load_ref_reg(list,size,pushsize,r,tmpreg);
  115. list.concat(taicpu.op_reg(A_PUSH,TCgsize2opsize[pushsize],tmpreg));
  116. end
  117. else
  118. list.concat(taicpu.op_ref(A_PUSH,TCgsize2opsize[pushsize],r));
  119. end
  120. else
  121. inherited a_param_ref(list,size,r,cgpara);
  122. end;
  123. procedure tcg386.a_paramaddr_ref(list : taasmoutput;const r : treference;const cgpara : tcgpara);
  124. var
  125. tmpreg : tregister;
  126. opsize : topsize;
  127. begin
  128. with r do
  129. begin
  130. if (segment<>NR_NO) then
  131. cgmessage(cg_e_cant_use_far_pointer_there);
  132. with cgpara do
  133. if assigned(location) and
  134. (location^.loc=LOC_REFERENCE) and
  135. (location^.reference.index=NR_STACK_POINTER_REG) then
  136. begin
  137. opsize:=tcgsize2opsize[OS_ADDR];
  138. if (base=NR_NO) and (index=NR_NO) then
  139. begin
  140. if assigned(symbol) then
  141. list.concat(Taicpu.Op_sym_ofs(A_PUSH,opsize,symbol,offset))
  142. else
  143. list.concat(Taicpu.Op_const(A_PUSH,opsize,offset));
  144. end
  145. else if (base=NR_NO) and (index<>NR_NO) and
  146. (offset=0) and (scalefactor=0) and (symbol=nil) then
  147. list.concat(Taicpu.Op_reg(A_PUSH,opsize,index))
  148. else if (base<>NR_NO) and (index=NR_NO) and
  149. (offset=0) and (symbol=nil) then
  150. list.concat(Taicpu.Op_reg(A_PUSH,opsize,base))
  151. else
  152. begin
  153. tmpreg:=getaddressregister(list);
  154. a_loadaddr_ref_reg(list,r,tmpreg);
  155. list.concat(taicpu.op_reg(A_PUSH,opsize,tmpreg));
  156. end;
  157. end
  158. else
  159. inherited a_paramaddr_ref(list,r,cgpara);
  160. end;
  161. end;
  162. procedure tcg386.g_save_all_registers(list : taasmoutput);
  163. begin
  164. list.concat(Taicpu.Op_none(A_PUSHA,S_L));
  165. tg.GetTemp(list,sizeof(aint),tt_noreuse,current_procinfo.save_regs_ref);
  166. a_load_reg_ref(list,OS_ADDR,OS_ADDR,NR_STACK_POINTER_REG,current_procinfo.save_regs_ref);
  167. end;
  168. procedure tcg386.g_restore_all_registers(list : taasmoutput;const funcretparaloc:tcgpara);
  169. var
  170. href : treference;
  171. begin
  172. a_load_ref_reg(list,OS_ADDR,OS_ADDR,current_procinfo.save_regs_ref,NR_STACK_POINTER_REG);
  173. tg.UnGetTemp(list,current_procinfo.save_regs_ref);
  174. if assigned(funcretparaloc.location) and
  175. (funcretparaloc.location^.loc=LOC_REGISTER) then
  176. begin
  177. if funcretparaloc.size in [OS_64,OS_S64] then
  178. begin
  179. reference_reset_base(href,NR_STACK_POINTER_REG,20);
  180. a_load_reg_ref(list,OS_32,OS_32,NR_FUNCTION_RETURN64_HIGH_REG,href);
  181. reference_reset_base(href,NR_STACK_POINTER_REG,28);
  182. a_load_reg_ref(list,OS_32,OS_32,NR_FUNCTION_RETURN64_LOW_REG,href);
  183. end
  184. else
  185. begin
  186. reference_reset_base(href,NR_STACK_POINTER_REG,28);
  187. a_load_reg_ref(list,OS_32,OS_32,NR_FUNCTION_RETURN_REG,href);
  188. end;
  189. end;
  190. list.concat(Taicpu.Op_none(A_POPA,S_L));
  191. { We add a NOP because of the 386DX CPU bugs with POPAD }
  192. list.concat(taicpu.op_none(A_NOP,S_L));
  193. end;
  194. procedure tcg386.g_proc_exit(list : taasmoutput;parasize:longint;nostackframe:boolean);
  195. var
  196. stacksize : longint;
  197. begin
  198. { Release PIC register }
  199. if cs_create_pic in aktmoduleswitches then
  200. list.concat(tai_regalloc.dealloc(NR_PIC_OFFSET_REG,nil));
  201. { MMX needs to call EMMS }
  202. if assigned(rg[R_MMXREGISTER]) and
  203. (rg[R_MMXREGISTER].uses_registers) then
  204. list.concat(Taicpu.op_none(A_EMMS,S_NO));
  205. { remove stackframe }
  206. if not nostackframe then
  207. begin
  208. if (current_procinfo.framepointer=NR_STACK_POINTER_REG) then
  209. begin
  210. stacksize:=current_procinfo.calc_stackframe_size;
  211. if (stacksize<>0) then
  212. cg.a_op_const_reg(list,OP_ADD,OS_ADDR,stacksize,current_procinfo.framepointer);
  213. end
  214. else
  215. list.concat(Taicpu.op_none(A_LEAVE,S_NO));
  216. list.concat(tai_regalloc.dealloc(NR_FRAME_POINTER_REG,nil));
  217. end;
  218. { return from proc }
  219. if (po_interrupt in current_procinfo.procdef.procoptions) then
  220. begin
  221. if assigned(current_procinfo.procdef.funcret_paraloc[calleeside].location) and
  222. (current_procinfo.procdef.funcret_paraloc[calleeside].location^.loc=LOC_REGISTER) then
  223. list.concat(Taicpu.Op_const_reg(A_ADD,S_L,4,NR_ESP))
  224. else
  225. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EAX));
  226. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EBX));
  227. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_ECX));
  228. if assigned(current_procinfo.procdef.funcret_paraloc[calleeside].location) and
  229. assigned(current_procinfo.procdef.funcret_paraloc[calleeside].location^.next) and
  230. (current_procinfo.procdef.funcret_paraloc[calleeside].location^.next^.loc=LOC_REGISTER) then
  231. list.concat(Taicpu.Op_const_reg(A_ADD,S_L,4,NR_ESP))
  232. else
  233. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDX));
  234. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_ESI));
  235. list.concat(Taicpu.Op_reg(A_POP,S_L,NR_EDI));
  236. { .... also the segment registers }
  237. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_DS));
  238. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_ES));
  239. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_FS));
  240. list.concat(Taicpu.Op_reg(A_POP,S_W,NR_GS));
  241. { this restores the flags }
  242. list.concat(Taicpu.Op_none(A_IRET,S_NO));
  243. end
  244. { Routines with the poclearstack flag set use only a ret }
  245. else if current_procinfo.procdef.proccalloption in clearstack_pocalls then
  246. begin
  247. { complex return values are removed from stack in C code PM }
  248. if paramanager.ret_in_param(current_procinfo.procdef.rettype.def,
  249. current_procinfo.procdef.proccalloption) then
  250. list.concat(Taicpu.Op_const(A_RET,S_NO,sizeof(aint)))
  251. else
  252. list.concat(Taicpu.Op_none(A_RET,S_NO));
  253. end
  254. { ... also routines with parasize=0 }
  255. else if (parasize=0) then
  256. list.concat(Taicpu.Op_none(A_RET,S_NO))
  257. else
  258. begin
  259. { parameters are limited to 65535 bytes because ret allows only imm16 }
  260. if (parasize>65535) then
  261. CGMessage(cg_e_parasize_too_big);
  262. list.concat(Taicpu.Op_const(A_RET,S_NO,parasize));
  263. end;
  264. end;
  265. procedure tcg386.g_copyvaluepara_openarray(list : taasmoutput;const ref:treference;const lenloc:tlocation;elesize:aint;destreg:tregister);
  266. var
  267. power,len : longint;
  268. opsize : topsize;
  269. {$ifndef __NOWINPECOFF__}
  270. again,ok : tasmlabel;
  271. {$endif}
  272. begin
  273. { get stack space }
  274. getcpuregister(list,NR_EDI);
  275. a_load_loc_reg(list,OS_INT,lenloc,NR_EDI);
  276. list.concat(Taicpu.op_reg(A_INC,S_L,NR_EDI));
  277. if (elesize<>1) then
  278. begin
  279. if ispowerof2(elesize, power) then
  280. list.concat(Taicpu.op_const_reg(A_SHL,S_L,power,NR_EDI))
  281. else
  282. list.concat(Taicpu.op_const_reg(A_IMUL,S_L,elesize,NR_EDI));
  283. end;
  284. {$ifndef __NOWINPECOFF__}
  285. { windows guards only a few pages for stack growing, }
  286. { so we have to access every page first }
  287. if target_info.system=system_i386_win32 then
  288. begin
  289. objectlibrary.getlabel(again);
  290. objectlibrary.getlabel(ok);
  291. a_label(list,again);
  292. list.concat(Taicpu.op_const_reg(A_CMP,S_L,winstackpagesize,NR_EDI));
  293. a_jmp_cond(list,OC_B,ok);
  294. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize-4,NR_ESP));
  295. list.concat(Taicpu.op_reg(A_PUSH,S_L,NR_EDI));
  296. list.concat(Taicpu.op_const_reg(A_SUB,S_L,winstackpagesize,NR_EDI));
  297. a_jmp_always(list,again);
  298. a_label(list,ok);
  299. list.concat(Taicpu.op_reg_reg(A_SUB,S_L,NR_EDI,NR_ESP));
  300. ungetcpuregister(list,NR_EDI);
  301. { now reload EDI }
  302. getcpuregister(list,NR_EDI);
  303. a_load_loc_reg(list,OS_INT,lenloc,NR_EDI);
  304. list.concat(Taicpu.op_reg(A_INC,S_L,NR_EDI));
  305. if (elesize<>1) then
  306. begin
  307. if ispowerof2(elesize, power) then
  308. list.concat(Taicpu.op_const_reg(A_SHL,S_L,power,NR_EDI))
  309. else
  310. list.concat(Taicpu.op_const_reg(A_IMUL,S_L,elesize,NR_EDI));
  311. end;
  312. end
  313. else
  314. {$endif __NOWINPECOFF__}
  315. list.concat(Taicpu.op_reg_reg(A_SUB,S_L,NR_EDI,NR_ESP));
  316. { align stack on 4 bytes }
  317. list.concat(Taicpu.op_const_reg(A_AND,S_L,aint($fffffff4),NR_ESP));
  318. { load destination, don't use a_load_reg_reg, that will add a move instruction
  319. that can confuse the reg allocator }
  320. list.concat(Taicpu.Op_reg_reg(A_MOV,S_L,NR_ESP,NR_EDI));
  321. { Allocate other registers }
  322. getcpuregister(list,NR_ECX);
  323. getcpuregister(list,NR_ESI);
  324. { load count }
  325. a_load_loc_reg(list,OS_INT,lenloc,NR_ECX);
  326. { load source }
  327. a_loadaddr_ref_reg(list,ref,NR_ESI);
  328. { scheduled .... }
  329. list.concat(Taicpu.op_reg(A_INC,S_L,NR_ECX));
  330. { calculate size }
  331. len:=elesize;
  332. opsize:=S_B;
  333. if (len and 3)=0 then
  334. begin
  335. opsize:=S_L;
  336. len:=len shr 2;
  337. end
  338. else
  339. if (len and 1)=0 then
  340. begin
  341. opsize:=S_W;
  342. len:=len shr 1;
  343. end;
  344. if len<>0 then
  345. begin
  346. if ispowerof2(len, power) then
  347. list.concat(Taicpu.op_const_reg(A_SHL,S_L,power,NR_ECX))
  348. else
  349. list.concat(Taicpu.op_const_reg(A_IMUL,S_L,len,NR_ECX));
  350. end;
  351. list.concat(Taicpu.op_none(A_REP,S_NO));
  352. case opsize of
  353. S_B : list.concat(Taicpu.Op_none(A_MOVSB,S_NO));
  354. S_W : list.concat(Taicpu.Op_none(A_MOVSW,S_NO));
  355. S_L : list.concat(Taicpu.Op_none(A_MOVSD,S_NO));
  356. end;
  357. ungetcpuregister(list,NR_EDI);
  358. ungetcpuregister(list,NR_ECX);
  359. ungetcpuregister(list,NR_ESI);
  360. { patch the new address, but don't use a_load_reg_reg, that will add a move instruction
  361. that can confuse the reg allocator }
  362. list.concat(Taicpu.Op_reg_reg(A_MOV,S_L,NR_ESP,destreg));
  363. end;
  364. procedure tcg386.g_exception_reason_save(list : taasmoutput; const href : treference);
  365. begin
  366. list.concat(Taicpu.op_reg(A_PUSH,tcgsize2opsize[OS_INT],NR_FUNCTION_RESULT_REG));
  367. end;
  368. procedure tcg386.g_exception_reason_save_const(list : taasmoutput;const href : treference; a: aint);
  369. begin
  370. list.concat(Taicpu.op_const(A_PUSH,tcgsize2opsize[OS_INT],a));
  371. end;
  372. procedure tcg386.g_exception_reason_load(list : taasmoutput; const href : treference);
  373. begin
  374. list.concat(Taicpu.op_reg(A_POP,tcgsize2opsize[OS_INT],NR_FUNCTION_RESULT_REG));
  375. end;
  376. { ************* 64bit operations ************ }
  377. procedure tcg64f386.get_64bit_ops(op:TOpCG;var op1,op2:TAsmOp);
  378. begin
  379. case op of
  380. OP_ADD :
  381. begin
  382. op1:=A_ADD;
  383. op2:=A_ADC;
  384. end;
  385. OP_SUB :
  386. begin
  387. op1:=A_SUB;
  388. op2:=A_SBB;
  389. end;
  390. OP_XOR :
  391. begin
  392. op1:=A_XOR;
  393. op2:=A_XOR;
  394. end;
  395. OP_OR :
  396. begin
  397. op1:=A_OR;
  398. op2:=A_OR;
  399. end;
  400. OP_AND :
  401. begin
  402. op1:=A_AND;
  403. op2:=A_AND;
  404. end;
  405. else
  406. internalerror(200203241);
  407. end;
  408. end;
  409. procedure tcg64f386.a_op64_ref_reg(list : taasmoutput;op:TOpCG;const ref : treference;reg : tregister64);
  410. var
  411. op1,op2 : TAsmOp;
  412. tempref : treference;
  413. begin
  414. get_64bit_ops(op,op1,op2);
  415. list.concat(taicpu.op_ref_reg(op1,S_L,ref,reg.reglo));
  416. tempref:=ref;
  417. inc(tempref.offset,4);
  418. list.concat(taicpu.op_ref_reg(op2,S_L,tempref,reg.reghi));
  419. end;
  420. procedure tcg64f386.a_op64_reg_reg(list : taasmoutput;op:TOpCG;regsrc,regdst : tregister64);
  421. var
  422. op1,op2 : TAsmOp;
  423. begin
  424. case op of
  425. OP_NEG :
  426. begin
  427. if (regsrc.reglo<>regdst.reglo) then
  428. a_load64_reg_reg(list,regsrc,regdst);
  429. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reghi));
  430. list.concat(taicpu.op_reg(A_NEG,S_L,regdst.reglo));
  431. list.concat(taicpu.op_const_reg(A_SBB,S_L,-1,regdst.reghi));
  432. exit;
  433. end;
  434. OP_NOT :
  435. begin
  436. if (regsrc.reglo<>regdst.reglo) then
  437. a_load64_reg_reg(list,regsrc,regdst);
  438. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reghi));
  439. list.concat(taicpu.op_reg(A_NOT,S_L,regdst.reglo));
  440. exit;
  441. end;
  442. end;
  443. get_64bit_ops(op,op1,op2);
  444. list.concat(taicpu.op_reg_reg(op1,S_L,regsrc.reglo,regdst.reglo));
  445. list.concat(taicpu.op_reg_reg(op2,S_L,regsrc.reghi,regdst.reghi));
  446. end;
  447. procedure tcg64f386.a_op64_const_reg(list : taasmoutput;op:TOpCG;value : int64;reg : tregister64);
  448. var
  449. op1,op2 : TAsmOp;
  450. begin
  451. case op of
  452. OP_AND,OP_OR,OP_XOR:
  453. begin
  454. cg.a_op_const_reg(list,op,OS_32,aint(lo(value)),reg.reglo);
  455. cg.a_op_const_reg(list,op,OS_32,aint(hi(value)),reg.reghi);
  456. end;
  457. OP_ADD, OP_SUB:
  458. begin
  459. // can't use a_op_const_ref because this may use dec/inc
  460. get_64bit_ops(op,op1,op2);
  461. list.concat(taicpu.op_const_reg(op1,S_L,aint(lo(value)),reg.reglo));
  462. list.concat(taicpu.op_const_reg(op2,S_L,aint(hi(value)),reg.reghi));
  463. end;
  464. else
  465. internalerror(200204021);
  466. end;
  467. end;
  468. procedure tcg64f386.a_op64_const_ref(list : taasmoutput;op:TOpCG;value : int64;const ref : treference);
  469. var
  470. op1,op2 : TAsmOp;
  471. tempref : treference;
  472. begin
  473. case op of
  474. OP_AND,OP_OR,OP_XOR:
  475. begin
  476. cg.a_op_const_ref(list,op,OS_32,lo(value),ref);
  477. tempref:=ref;
  478. inc(tempref.offset,4);
  479. cg.a_op_const_ref(list,op,OS_32,hi(value),tempref);
  480. end;
  481. OP_ADD, OP_SUB:
  482. begin
  483. get_64bit_ops(op,op1,op2);
  484. // can't use a_op_const_ref because this may use dec/inc
  485. list.concat(taicpu.op_const_ref(op1,S_L,lo(value),ref));
  486. tempref:=ref;
  487. inc(tempref.offset,4);
  488. list.concat(taicpu.op_const_ref(op2,S_L,hi(value),tempref));
  489. end;
  490. else
  491. internalerror(200204022);
  492. end;
  493. end;
  494. begin
  495. cg := tcg386.create;
  496. cg64 := tcg64f386.create;
  497. end.
  498. {
  499. $Log$
  500. Revision 1.58 2004-10-24 11:44:28 peter
  501. * small regvar fixes
  502. * loadref parameter removed from concatcopy,incrrefcount,etc
  503. Revision 1.57 2004/10/15 09:16:21 mazen
  504. - remove $IFDEF DELPHI and related code
  505. - remove $IFDEF FPCPROCVAR and related code
  506. Revision 1.56 2004/10/13 21:12:51 peter
  507. * -Or fixes for open array
  508. Revision 1.55 2004/10/11 15:46:45 peter
  509. * length parameter for copyvaluearray changed to tlocation
  510. Revision 1.54 2004/10/05 20:41:01 peter
  511. * more spilling rewrites
  512. Revision 1.53 2004/09/25 14:23:54 peter
  513. * ungetregister is now only used for cpuregisters, renamed to
  514. ungetcpuregister
  515. * renamed (get|unget)explicitregister(s) to ..cpuregister
  516. * removed location-release/reference_release
  517. Revision 1.52 2004/09/21 17:25:12 peter
  518. * paraloc branch merged
  519. Revision 1.51.4.1 2004/08/31 20:43:06 peter
  520. * paraloc patch
  521. Revision 1.51 2004/07/09 23:30:13 jonas
  522. * changed first_sse_imreg to first_mm_imreg
  523. Revision 1.50 2004/06/20 08:55:31 florian
  524. * logs truncated
  525. Revision 1.49 2004/06/16 20:07:10 florian
  526. * dwarf branch merged
  527. Revision 1.48 2004/04/09 14:36:05 peter
  528. * A_MOVSL renamed to A_MOVSD
  529. Revision 1.47.2.9 2004/05/30 10:45:50 peter
  530. * merged fixes from main branch
  531. Revision 1.47.2.8 2004/05/02 21:34:01 florian
  532. * i386 compilation fixed
  533. Revision 1.47.2.7 2004/05/02 12:45:32 peter
  534. * enabled cpuhasfixedstack for x86-64 again
  535. * fixed size of temp allocation for parameters
  536. }