ncgutil.pas 88 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. Helper routines for all code generators
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit ncgutil;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. node,cpuinfo,
  22. globtype,
  23. cpubase,cgbase,parabase,cgutils,
  24. aasmbase,aasmtai,aasmdata,aasmcpu,
  25. symconst,symbase,symdef,symsym,symtype,symtable
  26. {$ifndef cpu64bitalu}
  27. ,cg64f32
  28. {$endif not cpu64bitalu}
  29. ;
  30. type
  31. tloadregvars = (lr_dont_load_regvars, lr_load_regvars);
  32. pusedregvars = ^tusedregvars;
  33. tusedregvars = record
  34. intregvars, fpuregvars, mmregvars: Tsuperregisterworklist;
  35. end;
  36. {
  37. Not used currently, implemented because I thought we had to
  38. synchronise around if/then/else as well, but not needed. May
  39. still be useful for SSA once we get around to implementing
  40. that (JM)
  41. pusedregvarscommon = ^tusedregvarscommon;
  42. tusedregvarscommon = record
  43. allregvars, commonregvars, myregvars: tusedregvars;
  44. end;
  45. }
  46. procedure firstcomplex(p : tbinarynode);
  47. procedure maketojumpbool(list:TAsmList; p : tnode; loadregvars: tloadregvars);
  48. // procedure remove_non_regvars_from_loc(const t: tlocation; var regs:Tsuperregisterset);
  49. procedure location_force_fpureg(list:TAsmList;var l: tlocation;maybeconst:boolean);
  50. procedure location_force_mmregscalar(list:TAsmList;var l: tlocation;maybeconst:boolean);
  51. procedure location_force_mmreg(list:TAsmList;var l: tlocation;maybeconst:boolean);
  52. procedure location_allocate_register(list:TAsmList;out l: tlocation;def: tdef;constant: boolean);
  53. { loads a cgpara into a tlocation; assumes that loc.loc is already
  54. initialised }
  55. procedure gen_load_cgpara_loc(list: TAsmList; vardef: tdef; const para: TCGPara; var destloc: tlocation; reusepara: boolean);
  56. { allocate registers for a tlocation; assumes that loc.loc is already
  57. set to LOC_CREGISTER/LOC_CFPUREGISTER/... }
  58. procedure gen_alloc_regloc(list:TAsmList;var loc: tlocation);
  59. procedure register_maybe_adjust_setbase(list: TAsmList; var l: tlocation; setbase: aint);
  60. function has_alias_name(pd:tprocdef;const s:string):boolean;
  61. procedure alloc_proc_symbol(pd: tprocdef);
  62. procedure gen_proc_symbol(list:TAsmList);
  63. procedure gen_proc_entry_code(list:TAsmList);
  64. procedure gen_proc_exit_code(list:TAsmList);
  65. procedure gen_stack_check_size_para(list:TAsmList);
  66. procedure gen_stack_check_call(list:TAsmList);
  67. procedure gen_save_used_regs(list:TAsmList);
  68. procedure gen_restore_used_regs(list:TAsmList);
  69. procedure gen_load_para_value(list:TAsmList);
  70. procedure gen_external_stub(list:TAsmList;pd:tprocdef;const externalname:string);
  71. procedure gen_intf_wrappers(list:TAsmList;st:TSymtable;nested:boolean);
  72. procedure gen_load_vmt_register(list:TAsmList;objdef:tobjectdef;selfloc:tlocation;var vmtreg:tregister);
  73. procedure get_used_regvars(n: tnode; var rv: tusedregvars);
  74. { adds the regvars used in n and its children to rv.allregvars,
  75. those which were already in rv.allregvars to rv.commonregvars and
  76. uses rv.myregvars as scratch (so that two uses of the same regvar
  77. in a single tree to make it appear in commonregvars). Useful to
  78. find out which regvars are used in two different node trees
  79. (e.g. in the "else" and "then" path, or in various case blocks }
  80. // procedure get_used_regvars_common(n: tnode; var rv: tusedregvarscommon);
  81. procedure gen_sync_regvars(list:TAsmList; var rv: tusedregvars);
  82. { if the result of n is a LOC_C(..)REGISTER, try to find the corresponding }
  83. { loadn and change its location to a new register (= SSA). In case reload }
  84. { is true, transfer the old to the new register }
  85. procedure maybechangeloadnodereg(list: TAsmList; var n: tnode; reload: boolean);
  86. {#
  87. Allocate the buffers for exception management and setjmp environment.
  88. Return a pointer to these buffers, send them to the utility routine
  89. so they are registered, and then call setjmp.
  90. Then compare the result of setjmp with 0, and if not equal
  91. to zero, then jump to exceptlabel.
  92. Also store the result of setjmp to a temporary space by calling g_save_exception_reason
  93. It is to note that this routine may be called *after* the stackframe of a
  94. routine has been called, therefore on machines where the stack cannot
  95. be modified, all temps should be allocated on the heap instead of the
  96. stack.
  97. }
  98. const
  99. EXCEPT_BUF_SIZE = 3*sizeof(pint);
  100. type
  101. texceptiontemps=record
  102. jmpbuf,
  103. envbuf,
  104. reasonbuf : treference;
  105. end;
  106. procedure get_exception_temps(list:TAsmList;var t:texceptiontemps);
  107. procedure unget_exception_temps(list:TAsmList;const t:texceptiontemps);
  108. procedure new_exception(list:TAsmList;const t:texceptiontemps;exceptlabel:tasmlabel);
  109. procedure free_exception(list:TAsmList;const t:texceptiontemps;a:aint;endexceptlabel:tasmlabel;onlyfree:boolean);
  110. procedure gen_alloc_symtable(list:TAsmList;pd:tprocdef;st:TSymtable);
  111. procedure gen_free_symtable(list:TAsmList;st:TSymtable);
  112. procedure location_free(list: TAsmList; const location : TLocation);
  113. function getprocalign : shortint;
  114. procedure gen_fpc_dummy(list : TAsmList);
  115. implementation
  116. uses
  117. version,
  118. cutils,cclasses,
  119. globals,systems,verbose,export,
  120. ppu,defutil,
  121. procinfo,paramgr,fmodule,
  122. regvars,dbgbase,
  123. pass_1,pass_2,
  124. nbas,ncon,nld,nmem,nutils,ngenutil,
  125. tgobj,cgobj,cgcpu,hlcgobj,hlcgcpu
  126. {$ifdef powerpc}
  127. , cpupi
  128. {$endif}
  129. {$ifdef powerpc64}
  130. , cpupi
  131. {$endif}
  132. {$ifdef SUPPORT_MMX}
  133. , cgx86
  134. {$endif SUPPORT_MMX}
  135. ;
  136. {*****************************************************************************
  137. Misc Helpers
  138. *****************************************************************************}
  139. {$if first_mm_imreg = 0}
  140. {$WARN 4044 OFF} { Comparison might be always false ... }
  141. {$endif}
  142. procedure location_free(list: TAsmList; const location : TLocation);
  143. begin
  144. case location.loc of
  145. LOC_VOID:
  146. ;
  147. LOC_REGISTER,
  148. LOC_CREGISTER:
  149. begin
  150. {$ifdef cpu64bitalu}
  151. { x86-64 system v abi:
  152. structs with up to 16 bytes are returned in registers }
  153. if location.size in [OS_128,OS_S128] then
  154. begin
  155. if getsupreg(location.register)<first_int_imreg then
  156. cg.ungetcpuregister(list,location.register);
  157. if getsupreg(location.registerhi)<first_int_imreg then
  158. cg.ungetcpuregister(list,location.registerhi);
  159. end
  160. {$else cpu64bitalu}
  161. if location.size in [OS_64,OS_S64] then
  162. begin
  163. if getsupreg(location.register64.reglo)<first_int_imreg then
  164. cg.ungetcpuregister(list,location.register64.reglo);
  165. if getsupreg(location.register64.reghi)<first_int_imreg then
  166. cg.ungetcpuregister(list,location.register64.reghi);
  167. end
  168. {$endif cpu64bitalu}
  169. else
  170. if getsupreg(location.register)<first_int_imreg then
  171. cg.ungetcpuregister(list,location.register);
  172. end;
  173. LOC_FPUREGISTER,
  174. LOC_CFPUREGISTER:
  175. begin
  176. if getsupreg(location.register)<first_fpu_imreg then
  177. cg.ungetcpuregister(list,location.register);
  178. end;
  179. LOC_MMREGISTER,
  180. LOC_CMMREGISTER :
  181. begin
  182. if getsupreg(location.register)<first_mm_imreg then
  183. cg.ungetcpuregister(list,location.register);
  184. end;
  185. LOC_REFERENCE,
  186. LOC_CREFERENCE :
  187. begin
  188. if paramanager.use_fixed_stack then
  189. location_freetemp(list,location);
  190. end;
  191. else
  192. internalerror(2004110211);
  193. end;
  194. end;
  195. procedure firstcomplex(p : tbinarynode);
  196. var
  197. fcl, fcr: longint;
  198. ncl, ncr: longint;
  199. begin
  200. { always calculate boolean AND and OR from left to right }
  201. if (p.nodetype in [orn,andn]) and
  202. is_boolean(p.left.resultdef) then
  203. begin
  204. if nf_swapped in p.flags then
  205. internalerror(200709253);
  206. end
  207. else
  208. begin
  209. fcl:=node_resources_fpu(p.left);
  210. fcr:=node_resources_fpu(p.right);
  211. ncl:=node_complexity(p.left);
  212. ncr:=node_complexity(p.right);
  213. { We swap left and right if
  214. a) right needs more floating point registers than left, and
  215. left needs more than 0 floating point registers (if it
  216. doesn't need any, swapping won't change the floating
  217. point register pressure)
  218. b) both left and right need an equal amount of floating
  219. point registers or right needs no floating point registers,
  220. and in addition right has a higher complexity than left
  221. (+- needs more integer registers, but not necessarily)
  222. }
  223. if ((fcr>fcl) and
  224. (fcl>0)) or
  225. (((fcr=fcl) or
  226. (fcr=0)) and
  227. (ncr>ncl)) then
  228. p.swapleftright
  229. end;
  230. end;
  231. procedure maketojumpbool(list:TAsmList; p : tnode; loadregvars: tloadregvars);
  232. {
  233. produces jumps to true respectively false labels using boolean expressions
  234. depending on whether the loading of regvars is currently being
  235. synchronized manually (such as in an if-node) or automatically (most of
  236. the other cases where this procedure is called), loadregvars can be
  237. "lr_load_regvars" or "lr_dont_load_regvars"
  238. }
  239. var
  240. opsize : tcgsize;
  241. storepos : tfileposinfo;
  242. tmpreg : tregister;
  243. begin
  244. if nf_error in p.flags then
  245. exit;
  246. storepos:=current_filepos;
  247. current_filepos:=p.fileinfo;
  248. if is_boolean(p.resultdef) then
  249. begin
  250. {$ifdef OLDREGVARS}
  251. if loadregvars = lr_load_regvars then
  252. load_all_regvars(list);
  253. {$endif OLDREGVARS}
  254. if is_constboolnode(p) then
  255. begin
  256. if Tordconstnode(p).value.uvalue<>0 then
  257. cg.a_jmp_always(list,current_procinfo.CurrTrueLabel)
  258. else
  259. cg.a_jmp_always(list,current_procinfo.CurrFalseLabel)
  260. end
  261. else
  262. begin
  263. opsize:=def_cgsize(p.resultdef);
  264. case p.location.loc of
  265. LOC_SUBSETREG,LOC_CSUBSETREG,
  266. LOC_SUBSETREF,LOC_CSUBSETREF:
  267. begin
  268. tmpreg := cg.getintregister(list,OS_INT);
  269. hlcg.a_load_loc_reg(list,p.resultdef,osuinttype,p.location,tmpreg);
  270. cg.a_cmp_const_reg_label(list,OS_INT,OC_NE,0,tmpreg,current_procinfo.CurrTrueLabel);
  271. cg.a_jmp_always(list,current_procinfo.CurrFalseLabel);
  272. end;
  273. LOC_CREGISTER,LOC_REGISTER,LOC_CREFERENCE,LOC_REFERENCE :
  274. begin
  275. {$ifdef cpu64bitalu}
  276. if opsize in [OS_128,OS_S128] then
  277. begin
  278. hlcg.location_force_reg(list,p.location,p.resultdef,hlcg.tcgsize2orddef(opsize),true);
  279. tmpreg:=cg.getintregister(list,OS_64);
  280. cg.a_op_reg_reg_reg(list,OP_OR,OS_64,p.location.register128.reglo,p.location.register128.reghi,tmpreg);
  281. location_reset(p.location,LOC_REGISTER,OS_64);
  282. p.location.register:=tmpreg;
  283. opsize:=OS_64;
  284. end;
  285. {$else cpu64bitalu}
  286. if opsize in [OS_64,OS_S64] then
  287. begin
  288. hlcg.location_force_reg(list,p.location,p.resultdef,hlcg.tcgsize2orddef(opsize),true);
  289. tmpreg:=cg.getintregister(list,OS_32);
  290. cg.a_op_reg_reg_reg(list,OP_OR,OS_32,p.location.register64.reglo,p.location.register64.reghi,tmpreg);
  291. location_reset(p.location,LOC_REGISTER,OS_32);
  292. p.location.register:=tmpreg;
  293. opsize:=OS_32;
  294. end;
  295. {$endif cpu64bitalu}
  296. cg.a_cmp_const_loc_label(list,opsize,OC_NE,0,p.location,current_procinfo.CurrTrueLabel);
  297. cg.a_jmp_always(list,current_procinfo.CurrFalseLabel);
  298. end;
  299. LOC_JUMP:
  300. ;
  301. {$ifdef cpuflags}
  302. LOC_FLAGS :
  303. begin
  304. cg.a_jmp_flags(list,p.location.resflags,current_procinfo.CurrTrueLabel);
  305. cg.a_reg_dealloc(list,NR_DEFAULTFLAGS);
  306. cg.a_jmp_always(list,current_procinfo.CurrFalseLabel);
  307. end;
  308. {$endif cpuflags}
  309. else
  310. begin
  311. printnode(output,p);
  312. internalerror(200308241);
  313. end;
  314. end;
  315. end;
  316. end
  317. else
  318. internalerror(200112305);
  319. current_filepos:=storepos;
  320. end;
  321. (*
  322. This code needs fixing. It is not safe to use rgint; on the m68000 it
  323. would be rgaddr.
  324. procedure remove_non_regvars_from_loc(const t: tlocation; var regs:Tsuperregisterset);
  325. begin
  326. case t.loc of
  327. LOC_REGISTER:
  328. begin
  329. { can't be a regvar, since it would be LOC_CREGISTER then }
  330. exclude(regs,getsupreg(t.register));
  331. if t.register64.reghi<>NR_NO then
  332. exclude(regs,getsupreg(t.register64.reghi));
  333. end;
  334. LOC_CREFERENCE,LOC_REFERENCE:
  335. begin
  336. if not(cs_opt_regvar in current_settings.optimizerswitches) or
  337. (getsupreg(t.reference.base) in cg.rgint.usableregs) then
  338. exclude(regs,getsupreg(t.reference.base));
  339. if not(cs_opt_regvar in current_settings.optimizerswitches) or
  340. (getsupreg(t.reference.index) in cg.rgint.usableregs) then
  341. exclude(regs,getsupreg(t.reference.index));
  342. end;
  343. end;
  344. end;
  345. *)
  346. {*****************************************************************************
  347. EXCEPTION MANAGEMENT
  348. *****************************************************************************}
  349. procedure get_exception_temps(list:TAsmList;var t:texceptiontemps);
  350. var
  351. srsym : ttypesym;
  352. begin
  353. if jmp_buf_size=-1 then
  354. begin
  355. srsym:=search_system_type('JMP_BUF');
  356. jmp_buf_size:=srsym.typedef.size;
  357. jmp_buf_align:=srsym.typedef.alignment;
  358. end;
  359. tg.GetTemp(list,EXCEPT_BUF_SIZE,sizeof(pint),tt_persistent,t.envbuf);
  360. tg.GetTemp(list,jmp_buf_size,jmp_buf_align,tt_persistent,t.jmpbuf);
  361. tg.GetTemp(list,sizeof(pint),sizeof(pint),tt_persistent,t.reasonbuf);
  362. end;
  363. procedure unget_exception_temps(list:TAsmList;const t:texceptiontemps);
  364. begin
  365. tg.Ungettemp(list,t.jmpbuf);
  366. tg.ungettemp(list,t.envbuf);
  367. tg.ungettemp(list,t.reasonbuf);
  368. end;
  369. procedure new_exception(list:TAsmList;const t:texceptiontemps;exceptlabel:tasmlabel);
  370. var
  371. paraloc1,paraloc2,paraloc3 : tcgpara;
  372. begin
  373. paraloc1.init;
  374. paraloc2.init;
  375. paraloc3.init;
  376. paramanager.getintparaloc(pocall_default,1,s32inttype,paraloc1);
  377. paramanager.getintparaloc(pocall_default,2,voidpointertype,paraloc2);
  378. paramanager.getintparaloc(pocall_default,3,voidpointertype,paraloc3);
  379. cg.a_loadaddr_ref_cgpara(list,t.envbuf,paraloc3);
  380. cg.a_loadaddr_ref_cgpara(list,t.jmpbuf,paraloc2);
  381. { push type of exceptionframe }
  382. cg.a_load_const_cgpara(list,OS_S32,1,paraloc1);
  383. paramanager.freecgpara(list,paraloc3);
  384. paramanager.freecgpara(list,paraloc2);
  385. paramanager.freecgpara(list,paraloc1);
  386. cg.allocallcpuregisters(list);
  387. cg.a_call_name(list,'FPC_PUSHEXCEPTADDR',false);
  388. cg.deallocallcpuregisters(list);
  389. paramanager.getintparaloc(pocall_default,1,search_system_type('PJMP_BUF').typedef,paraloc1);
  390. cg.a_load_reg_cgpara(list,OS_ADDR,NR_FUNCTION_RESULT_REG,paraloc1);
  391. paramanager.freecgpara(list,paraloc1);
  392. cg.allocallcpuregisters(list);
  393. cg.a_call_name(list,'FPC_SETJMP',false);
  394. cg.deallocallcpuregisters(list);
  395. cg.alloccpuregisters(list,R_INTREGISTER,[RS_FUNCTION_RESULT_REG]);
  396. cg.g_exception_reason_save(list, t.reasonbuf);
  397. cg.a_cmp_const_reg_label(list,OS_S32,OC_NE,0,cg.makeregsize(list,NR_FUNCTION_RESULT_REG,OS_S32),exceptlabel);
  398. cg.dealloccpuregisters(list,R_INTREGISTER,[RS_FUNCTION_RESULT_REG]);
  399. paraloc1.done;
  400. paraloc2.done;
  401. paraloc3.done;
  402. end;
  403. procedure free_exception(list:TAsmList;const t:texceptiontemps;a:aint;endexceptlabel:tasmlabel;onlyfree:boolean);
  404. begin
  405. cg.allocallcpuregisters(list);
  406. cg.a_call_name(list,'FPC_POPADDRSTACK',false);
  407. cg.deallocallcpuregisters(list);
  408. if not onlyfree then
  409. begin
  410. { g_exception_reason_load already allocates NR_FUNCTION_RESULT_REG }
  411. cg.g_exception_reason_load(list, t.reasonbuf);
  412. cg.a_cmp_const_reg_label(list,OS_INT,OC_EQ,a,NR_FUNCTION_RESULT_REG,endexceptlabel);
  413. cg.a_reg_dealloc(list,NR_FUNCTION_RESULT_REG);
  414. end;
  415. end;
  416. {*****************************************************************************
  417. TLocation
  418. *****************************************************************************}
  419. procedure location_force_fpureg(list:TAsmList;var l: tlocation;maybeconst:boolean);
  420. var
  421. reg : tregister;
  422. href : treference;
  423. begin
  424. if (l.loc<>LOC_FPUREGISTER) and
  425. ((l.loc<>LOC_CFPUREGISTER) or (not maybeconst)) then
  426. begin
  427. { if it's in an mm register, store to memory first }
  428. if (l.loc in [LOC_MMREGISTER,LOC_CMMREGISTER]) then
  429. begin
  430. tg.GetTemp(list,tcgsize2size[l.size],tcgsize2size[l.size],tt_normal,href);
  431. cg.a_loadmm_reg_ref(list,l.size,l.size,l.register,href,mms_movescalar);
  432. location_reset_ref(l,LOC_REFERENCE,l.size,0);
  433. l.reference:=href;
  434. end;
  435. reg:=cg.getfpuregister(list,l.size);
  436. cg.a_loadfpu_loc_reg(list,l.size,l,reg);
  437. location_freetemp(list,l);
  438. location_reset(l,LOC_FPUREGISTER,l.size);
  439. l.register:=reg;
  440. end;
  441. end;
  442. procedure location_force_mmregscalar(list:TAsmList;var l: tlocation;maybeconst:boolean);
  443. var
  444. reg : tregister;
  445. href : treference;
  446. newsize : tcgsize;
  447. begin
  448. if (l.loc<>LOC_MMREGISTER) and
  449. ((l.loc<>LOC_CMMREGISTER) or (not maybeconst)) then
  450. begin
  451. { if it's in an fpu register, store to memory first }
  452. if (l.loc in [LOC_FPUREGISTER,LOC_CFPUREGISTER]) then
  453. begin
  454. tg.GetTemp(list,tcgsize2size[l.size],tcgsize2size[l.size],tt_normal,href);
  455. cg.a_loadfpu_reg_ref(list,l.size,l.size,l.register,href);
  456. location_reset_ref(l,LOC_REFERENCE,l.size,0);
  457. l.reference:=href;
  458. end;
  459. {$ifndef cpu64bitalu}
  460. if (l.loc in [LOC_REGISTER,LOC_CREGISTER]) and
  461. (l.size in [OS_64,OS_S64]) then
  462. begin
  463. reg:=cg.getmmregister(list,OS_F64);
  464. cg64.a_loadmm_intreg64_reg(list,OS_F64,l.register64,reg);
  465. l.size:=OS_F64
  466. end
  467. else
  468. {$endif not cpu64bitalu}
  469. begin
  470. { on ARM, CFP values may be located in integer registers,
  471. and its second_int_to_real() also uses this routine to
  472. force integer (memory) values in an mmregister }
  473. if (l.size in [OS_32,OS_S32]) then
  474. newsize:=OS_F32
  475. else if (l.size in [OS_64,OS_S64]) then
  476. newsize:=OS_F64
  477. else
  478. newsize:=l.size;
  479. reg:=cg.getmmregister(list,newsize);
  480. hlcg.a_loadmm_loc_reg(list,l.size,newsize,l,reg,mms_movescalar);
  481. l.size:=newsize;
  482. end;
  483. location_freetemp(list,l);
  484. location_reset(l,LOC_MMREGISTER,l.size);
  485. l.register:=reg;
  486. end;
  487. end;
  488. procedure register_maybe_adjust_setbase(list: TAsmList; var l: tlocation; setbase: aint);
  489. var
  490. tmpreg: tregister;
  491. begin
  492. if (setbase<>0) then
  493. begin
  494. if not(l.loc in [LOC_REGISTER,LOC_CREGISTER]) then
  495. internalerror(2007091502);
  496. { subtract the setbase }
  497. case l.loc of
  498. LOC_CREGISTER:
  499. begin
  500. tmpreg := cg.getintregister(list,l.size);
  501. cg.a_op_const_reg_reg(list,OP_SUB,l.size,setbase,l.register,tmpreg);
  502. l.loc:=LOC_REGISTER;
  503. l.register:=tmpreg;
  504. end;
  505. LOC_REGISTER:
  506. begin
  507. cg.a_op_const_reg(list,OP_SUB,l.size,setbase,l.register);
  508. end;
  509. end;
  510. end;
  511. end;
  512. procedure location_force_mmreg(list:TAsmList;var l: tlocation;maybeconst:boolean);
  513. var
  514. reg : tregister;
  515. begin
  516. if (l.loc<>LOC_MMREGISTER) and
  517. ((l.loc<>LOC_CMMREGISTER) or (not maybeconst)) then
  518. begin
  519. reg:=cg.getmmregister(list,OS_VECTOR);
  520. hlcg.a_loadmm_loc_reg(list,l.size,OS_VECTOR,l,reg,nil);
  521. location_freetemp(list,l);
  522. location_reset(l,LOC_MMREGISTER,OS_VECTOR);
  523. l.register:=reg;
  524. end;
  525. end;
  526. procedure location_allocate_register(list: TAsmList;out l: tlocation;def: tdef;constant: boolean);
  527. begin
  528. l.size:=def_cgsize(def);
  529. if (def.typ=floatdef) and
  530. not(cs_fp_emulation in current_settings.moduleswitches) then
  531. begin
  532. if use_vectorfpu(def) then
  533. begin
  534. if constant then
  535. location_reset(l,LOC_CMMREGISTER,l.size)
  536. else
  537. location_reset(l,LOC_MMREGISTER,l.size);
  538. l.register:=cg.getmmregister(list,l.size);
  539. end
  540. else
  541. begin
  542. if constant then
  543. location_reset(l,LOC_CFPUREGISTER,l.size)
  544. else
  545. location_reset(l,LOC_FPUREGISTER,l.size);
  546. l.register:=cg.getfpuregister(list,l.size);
  547. end;
  548. end
  549. else
  550. begin
  551. if constant then
  552. location_reset(l,LOC_CREGISTER,l.size)
  553. else
  554. location_reset(l,LOC_REGISTER,l.size);
  555. {$ifdef cpu64bitalu}
  556. if l.size in [OS_128,OS_S128,OS_F128] then
  557. begin
  558. l.register128.reglo:=cg.getintregister(list,OS_64);
  559. l.register128.reghi:=cg.getintregister(list,OS_64);
  560. end
  561. else
  562. {$else cpu64bitalu}
  563. if l.size in [OS_64,OS_S64,OS_F64] then
  564. begin
  565. l.register64.reglo:=cg.getintregister(list,OS_32);
  566. l.register64.reghi:=cg.getintregister(list,OS_32);
  567. end
  568. else
  569. {$endif cpu64bitalu}
  570. l.register:=cg.getintregister(list,l.size);
  571. end;
  572. end;
  573. {****************************************************************************
  574. Init/Finalize Code
  575. ****************************************************************************}
  576. procedure copyvalueparas(p:TObject;arg:pointer);
  577. var
  578. href : treference;
  579. hreg : tregister;
  580. list : TAsmList;
  581. hsym : tparavarsym;
  582. l : longint;
  583. localcopyloc : tlocation;
  584. sizedef : tdef;
  585. begin
  586. list:=TAsmList(arg);
  587. if (tsym(p).typ=paravarsym) and
  588. (tparavarsym(p).varspez=vs_value) and
  589. (paramanager.push_addr_param(tparavarsym(p).varspez,tparavarsym(p).vardef,current_procinfo.procdef.proccalloption)) then
  590. begin
  591. { we have no idea about the alignment at the caller side }
  592. hlcg.location_get_data_ref(list,tparavarsym(p).vardef,tparavarsym(p).initialloc,href,true,1);
  593. if is_open_array(tparavarsym(p).vardef) or
  594. is_array_of_const(tparavarsym(p).vardef) then
  595. begin
  596. { cdecl functions don't have a high pointer so it is not possible to generate
  597. a local copy }
  598. if not(current_procinfo.procdef.proccalloption in cdecl_pocalls) then
  599. begin
  600. hsym:=tparavarsym(get_high_value_sym(tparavarsym(p)));
  601. if not assigned(hsym) then
  602. internalerror(200306061);
  603. hreg:=cg.getaddressregister(list);
  604. if not is_packed_array(tparavarsym(p).vardef) then
  605. hlcg.g_copyvaluepara_openarray(list,href,hsym.initialloc,tarraydef(tparavarsym(p).vardef),hreg)
  606. else
  607. internalerror(2006080401);
  608. // cg.g_copyvaluepara_packedopenarray(list,href,hsym.intialloc,tarraydef(tparavarsym(p).vardef).elepackedbitsize,hreg);
  609. sizedef:=getpointerdef(tparavarsym(p).vardef);
  610. hlcg.a_load_reg_loc(list,sizedef,sizedef,hreg,tparavarsym(p).initialloc);
  611. end;
  612. end
  613. else
  614. begin
  615. { Allocate space for the local copy }
  616. l:=tparavarsym(p).getsize;
  617. localcopyloc.loc:=LOC_REFERENCE;
  618. localcopyloc.size:=int_cgsize(l);
  619. tg.GetLocal(list,l,tparavarsym(p).vardef,localcopyloc.reference);
  620. { Copy data }
  621. if is_shortstring(tparavarsym(p).vardef) then
  622. begin
  623. { this code is only executed before the code for the body and the entry/exit code is generated
  624. so we're allowed to include pi_do_call here; after pass1 is run, this isn't allowed anymore
  625. }
  626. include(current_procinfo.flags,pi_do_call);
  627. hlcg.g_copyshortstring(list,href,localcopyloc.reference,tstringdef(tparavarsym(p).vardef));
  628. end
  629. else if tparavarsym(p).vardef.typ = variantdef then
  630. begin
  631. { this code is only executed before the code for the body and the entry/exit code is generated
  632. so we're allowed to include pi_do_call here; after pass1 is run, this isn't allowed anymore
  633. }
  634. include(current_procinfo.flags,pi_do_call);
  635. hlcg.g_copyvariant(list,href,localcopyloc.reference,tvariantdef(tparavarsym(p).vardef))
  636. end
  637. else
  638. begin
  639. { pass proper alignment info }
  640. localcopyloc.reference.alignment:=tparavarsym(p).vardef.alignment;
  641. cg.g_concatcopy(list,href,localcopyloc.reference,tparavarsym(p).vardef.size);
  642. end;
  643. { update localloc of varsym }
  644. tg.Ungetlocal(list,tparavarsym(p).localloc.reference);
  645. tparavarsym(p).localloc:=localcopyloc;
  646. tparavarsym(p).initialloc:=localcopyloc;
  647. end;
  648. end;
  649. end;
  650. { generates the code for incrementing the reference count of parameters and
  651. initialize out parameters }
  652. procedure init_paras(p:TObject;arg:pointer);
  653. var
  654. href : treference;
  655. hsym : tparavarsym;
  656. eldef : tdef;
  657. list : TAsmList;
  658. needs_inittable : boolean;
  659. begin
  660. list:=TAsmList(arg);
  661. if (tsym(p).typ=paravarsym) then
  662. begin
  663. needs_inittable:=is_managed_type(tparavarsym(p).vardef);
  664. if not needs_inittable then
  665. exit;
  666. case tparavarsym(p).varspez of
  667. vs_value :
  668. begin
  669. { variants are already handled by the call to fpc_variant_copy_overwrite if
  670. they are passed by reference }
  671. if not((tparavarsym(p).vardef.typ=variantdef) and
  672. paramanager.push_addr_param(tparavarsym(p).varspez,tparavarsym(p).vardef,current_procinfo.procdef.proccalloption)) then
  673. begin
  674. hlcg.location_get_data_ref(list,tparavarsym(p).vardef,tparavarsym(p).initialloc,href,is_open_array(tparavarsym(p).vardef),sizeof(pint));
  675. if is_open_array(tparavarsym(p).vardef) then
  676. begin
  677. { open arrays do not contain correct element count in their rtti,
  678. the actual count must be passed separately. }
  679. hsym:=tparavarsym(get_high_value_sym(tparavarsym(p)));
  680. eldef:=tarraydef(tparavarsym(p).vardef).elementdef;
  681. if not assigned(hsym) then
  682. internalerror(201003031);
  683. hlcg.g_array_rtti_helper(list,eldef,href,hsym.initialloc,'fpc_addref_array');
  684. end
  685. else
  686. hlcg.g_incrrefcount(list,tparavarsym(p).vardef,href);
  687. end;
  688. end;
  689. vs_out :
  690. begin
  691. { we have no idea about the alignment at the callee side,
  692. and the user also cannot specify "unaligned" here, so
  693. assume worst case }
  694. hlcg.location_get_data_ref(list,tparavarsym(p).vardef,tparavarsym(p).initialloc,href,true,1);
  695. if is_open_array(tparavarsym(p).vardef) then
  696. begin
  697. hsym:=tparavarsym(get_high_value_sym(tparavarsym(p)));
  698. eldef:=tarraydef(tparavarsym(p).vardef).elementdef;
  699. if not assigned(hsym) then
  700. internalerror(201103033);
  701. hlcg.g_array_rtti_helper(list,eldef,href,hsym.initialloc,'fpc_initialize_array');
  702. end
  703. else
  704. hlcg.g_initialize(list,tparavarsym(p).vardef,href);
  705. end;
  706. end;
  707. end;
  708. end;
  709. procedure gen_alloc_regloc(list:TAsmList;var loc: tlocation);
  710. begin
  711. case loc.loc of
  712. LOC_CREGISTER:
  713. begin
  714. {$ifdef cpu64bitalu}
  715. if loc.size in [OS_128,OS_S128] then
  716. begin
  717. loc.register128.reglo:=cg.getintregister(list,OS_64);
  718. loc.register128.reghi:=cg.getintregister(list,OS_64);
  719. end
  720. else
  721. {$else cpu64bitalu}
  722. if loc.size in [OS_64,OS_S64] then
  723. begin
  724. loc.register64.reglo:=cg.getintregister(list,OS_32);
  725. loc.register64.reghi:=cg.getintregister(list,OS_32);
  726. end
  727. else
  728. {$endif cpu64bitalu}
  729. loc.register:=cg.getintregister(list,loc.size);
  730. end;
  731. LOC_CFPUREGISTER:
  732. begin
  733. loc.register:=cg.getfpuregister(list,loc.size);
  734. end;
  735. LOC_CMMREGISTER:
  736. begin
  737. loc.register:=cg.getmmregister(list,loc.size);
  738. end;
  739. end;
  740. end;
  741. procedure gen_alloc_regvar(list:TAsmList;sym: tabstractnormalvarsym; allocreg: boolean);
  742. begin
  743. if allocreg then
  744. gen_alloc_regloc(list,sym.initialloc);
  745. if (pi_has_label in current_procinfo.flags) then
  746. begin
  747. { Allocate register already, to prevent first allocation to be
  748. inside a loop }
  749. {$ifdef cpu64bitalu}
  750. if sym.initialloc.size in [OS_128,OS_S128] then
  751. begin
  752. cg.a_reg_sync(list,sym.initialloc.register128.reglo);
  753. cg.a_reg_sync(list,sym.initialloc.register128.reghi);
  754. end
  755. else
  756. {$else cpu64bitalu}
  757. if sym.initialloc.size in [OS_64,OS_S64] then
  758. begin
  759. cg.a_reg_sync(list,sym.initialloc.register64.reglo);
  760. cg.a_reg_sync(list,sym.initialloc.register64.reghi);
  761. end
  762. else
  763. {$endif cpu64bitalu}
  764. cg.a_reg_sync(list,sym.initialloc.register);
  765. end;
  766. sym.localloc:=sym.initialloc;
  767. end;
  768. procedure gen_load_cgpara_loc(list: TAsmList; vardef: tdef; const para: TCGPara; var destloc: tlocation; reusepara: boolean);
  769. procedure unget_para(const paraloc:TCGParaLocation);
  770. begin
  771. case paraloc.loc of
  772. LOC_REGISTER :
  773. begin
  774. if getsupreg(paraloc.register)<first_int_imreg then
  775. cg.ungetcpuregister(list,paraloc.register);
  776. end;
  777. LOC_MMREGISTER :
  778. begin
  779. if getsupreg(paraloc.register)<first_mm_imreg then
  780. cg.ungetcpuregister(list,paraloc.register);
  781. end;
  782. LOC_FPUREGISTER :
  783. begin
  784. if getsupreg(paraloc.register)<first_fpu_imreg then
  785. cg.ungetcpuregister(list,paraloc.register);
  786. end;
  787. end;
  788. end;
  789. var
  790. paraloc : pcgparalocation;
  791. href : treference;
  792. sizeleft : aint;
  793. {$if defined(sparc) or defined(arm) or defined(mips)}
  794. tempref : treference;
  795. {$endif defined(sparc) or defined(arm) or defined(mips)}
  796. {$ifdef mips}
  797. tmpreg : tregister;
  798. {$endif mips}
  799. {$ifndef cpu64bitalu}
  800. tempreg : tregister;
  801. reg64 : tregister64;
  802. {$endif not cpu64bitalu}
  803. begin
  804. paraloc:=para.location;
  805. if not assigned(paraloc) then
  806. internalerror(200408203);
  807. { skip e.g. empty records }
  808. if (paraloc^.loc = LOC_VOID) then
  809. exit;
  810. case destloc.loc of
  811. LOC_REFERENCE :
  812. begin
  813. { If the parameter location is reused we don't need to copy
  814. anything }
  815. if not reusepara then
  816. begin
  817. href:=destloc.reference;
  818. sizeleft:=para.intsize;
  819. while assigned(paraloc) do
  820. begin
  821. if (paraloc^.size=OS_NO) then
  822. begin
  823. { Can only be a reference that contains the rest
  824. of the parameter }
  825. if (paraloc^.loc<>LOC_REFERENCE) or
  826. assigned(paraloc^.next) then
  827. internalerror(2005013010);
  828. cg.a_load_cgparaloc_ref(list,paraloc^,href,sizeleft,destloc.reference.alignment);
  829. inc(href.offset,sizeleft);
  830. sizeleft:=0;
  831. end
  832. else
  833. begin
  834. cg.a_load_cgparaloc_ref(list,paraloc^,href,tcgsize2size[paraloc^.size],destloc.reference.alignment);
  835. inc(href.offset,TCGSize2Size[paraloc^.size]);
  836. dec(sizeleft,TCGSize2Size[paraloc^.size]);
  837. end;
  838. unget_para(paraloc^);
  839. paraloc:=paraloc^.next;
  840. end;
  841. end;
  842. end;
  843. LOC_REGISTER,
  844. LOC_CREGISTER :
  845. begin
  846. {$ifdef cpu64bitalu}
  847. if (para.size in [OS_128,OS_S128,OS_F128]) and
  848. ({ in case of fpu emulation, or abi's that pass fpu values
  849. via integer registers }
  850. (vardef.typ=floatdef) or
  851. is_methodpointer(vardef)) then
  852. begin
  853. case paraloc^.loc of
  854. LOC_REGISTER:
  855. begin
  856. if not assigned(paraloc^.next) then
  857. internalerror(200410104);
  858. if (target_info.endian=ENDIAN_BIG) then
  859. begin
  860. { paraloc^ -> high
  861. paraloc^.next -> low }
  862. unget_para(paraloc^);
  863. gen_alloc_regloc(list,destloc);
  864. { reg->reg, alignment is irrelevant }
  865. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^,destloc.register128.reghi,8);
  866. unget_para(paraloc^.next^);
  867. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^.next^,destloc.register128.reglo,8);
  868. end
  869. else
  870. begin
  871. { paraloc^ -> low
  872. paraloc^.next -> high }
  873. unget_para(paraloc^);
  874. gen_alloc_regloc(list,destloc);
  875. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^,destloc.register128.reglo,8);
  876. unget_para(paraloc^.next^);
  877. cg.a_load_cgparaloc_anyreg(list,OS_64,paraloc^.next^,destloc.register128.reghi,8);
  878. end;
  879. end;
  880. LOC_REFERENCE:
  881. begin
  882. gen_alloc_regloc(list,destloc);
  883. reference_reset_base(href,paraloc^.reference.index,paraloc^.reference.offset,para.alignment);
  884. cg128.a_load128_ref_reg(list,href,destloc.register128);
  885. unget_para(paraloc^);
  886. end;
  887. else
  888. internalerror(2012090607);
  889. end
  890. end
  891. else
  892. {$else cpu64bitalu}
  893. if (para.size in [OS_64,OS_S64,OS_F64]) and
  894. (is_64bit(vardef) or
  895. { in case of fpu emulation, or abi's that pass fpu values
  896. via integer registers }
  897. (vardef.typ=floatdef) or
  898. is_methodpointer(vardef)) then
  899. begin
  900. case paraloc^.loc of
  901. LOC_REGISTER:
  902. begin
  903. if not assigned(paraloc^.next) then
  904. internalerror(200410104);
  905. if (target_info.endian=ENDIAN_BIG) then
  906. begin
  907. { paraloc^ -> high
  908. paraloc^.next -> low }
  909. unget_para(paraloc^);
  910. gen_alloc_regloc(list,destloc);
  911. { reg->reg, alignment is irrelevant }
  912. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^,destloc.register64.reghi,4);
  913. unget_para(paraloc^.next^);
  914. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^.next^,destloc.register64.reglo,4);
  915. end
  916. else
  917. begin
  918. { paraloc^ -> low
  919. paraloc^.next -> high }
  920. unget_para(paraloc^);
  921. gen_alloc_regloc(list,destloc);
  922. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^,destloc.register64.reglo,4);
  923. unget_para(paraloc^.next^);
  924. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^.next^,destloc.register64.reghi,4);
  925. end;
  926. end;
  927. LOC_REFERENCE:
  928. begin
  929. gen_alloc_regloc(list,destloc);
  930. reference_reset_base(href,paraloc^.reference.index,paraloc^.reference.offset,para.alignment);
  931. cg64.a_load64_ref_reg(list,href,destloc.register64);
  932. unget_para(paraloc^);
  933. end;
  934. else
  935. internalerror(2005101501);
  936. end
  937. end
  938. else
  939. {$endif cpu64bitalu}
  940. begin
  941. if assigned(paraloc^.next) then
  942. internalerror(200410105);
  943. unget_para(paraloc^);
  944. gen_alloc_regloc(list,destloc);
  945. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,sizeof(aint));
  946. end;
  947. end;
  948. LOC_FPUREGISTER,
  949. LOC_CFPUREGISTER :
  950. begin
  951. {$ifdef mips}
  952. if (destloc.size = paraloc^.Size) and
  953. (paraloc^.Loc in [LOC_FPUREGISTER,LOC_CFPUREGISTER]) then
  954. begin
  955. gen_alloc_regloc(list,destloc);
  956. cg.a_loadfpu_reg_reg(list,paraloc^.Size, destloc.size, paraloc^.register, destloc.register);
  957. end
  958. else if (destloc.size = OS_F32) and
  959. (paraloc^.Loc in [LOC_REGISTER,LOC_CREGISTER]) then
  960. begin
  961. gen_alloc_regloc(list,destloc);
  962. list.Concat(taicpu.op_reg_reg(A_MTC1,paraloc^.register,destloc.register));
  963. end
  964. else if (destloc.size = OS_F64) and
  965. (paraloc^.Loc in [LOC_REGISTER,LOC_CREGISTER]) and
  966. (paraloc^.next^.Loc in [LOC_REGISTER,LOC_CREGISTER]) then
  967. begin
  968. gen_alloc_regloc(list,destloc);
  969. tmpreg:=destloc.register;
  970. list.Concat(taicpu.op_reg_reg(A_MTC1,paraloc^.register,tmpreg));
  971. setsupreg(tmpreg,getsupreg(tmpreg)+1);
  972. list.Concat(taicpu.op_reg_reg(A_MTC1,paraloc^.Next^.register,tmpreg));
  973. end
  974. else
  975. begin
  976. sizeleft := TCGSize2Size[destloc.size];
  977. tg.GetTemp(list,sizeleft,sizeleft,tt_normal,tempref);
  978. href:=tempref;
  979. while assigned(paraloc) do
  980. begin
  981. unget_para(paraloc^);
  982. cg.a_load_cgparaloc_ref(list,paraloc^,href,sizeleft,destloc.reference.alignment);
  983. inc(href.offset,TCGSize2Size[paraloc^.size]);
  984. dec(sizeleft,TCGSize2Size[paraloc^.size]);
  985. paraloc:=paraloc^.next;
  986. end;
  987. gen_alloc_regloc(list,destloc);
  988. cg.a_loadfpu_ref_reg(list,destloc.size,destloc.size,tempref,destloc.register);
  989. tg.UnGetTemp(list,tempref);
  990. end;
  991. {$else mips}
  992. {$if defined(sparc) or defined(arm)}
  993. { Arm and Sparc passes floats in int registers, when loading to fpu register
  994. we need a temp }
  995. sizeleft := TCGSize2Size[destloc.size];
  996. tg.GetTemp(list,sizeleft,sizeleft,tt_normal,tempref);
  997. href:=tempref;
  998. while assigned(paraloc) do
  999. begin
  1000. unget_para(paraloc^);
  1001. cg.a_load_cgparaloc_ref(list,paraloc^,href,sizeleft,destloc.reference.alignment);
  1002. inc(href.offset,TCGSize2Size[paraloc^.size]);
  1003. dec(sizeleft,TCGSize2Size[paraloc^.size]);
  1004. paraloc:=paraloc^.next;
  1005. end;
  1006. gen_alloc_regloc(list,destloc);
  1007. cg.a_loadfpu_ref_reg(list,destloc.size,destloc.size,tempref,destloc.register);
  1008. tg.UnGetTemp(list,tempref);
  1009. {$else defined(sparc) or defined(arm)}
  1010. unget_para(paraloc^);
  1011. gen_alloc_regloc(list,destloc);
  1012. { from register to register -> alignment is irrelevant }
  1013. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,0);
  1014. if assigned(paraloc^.next) then
  1015. internalerror(200410109);
  1016. {$endif defined(sparc) or defined(arm)}
  1017. {$endif mips}
  1018. end;
  1019. LOC_MMREGISTER,
  1020. LOC_CMMREGISTER :
  1021. begin
  1022. {$ifndef cpu64bitalu}
  1023. { ARM vfp floats are passed in integer registers }
  1024. if (para.size=OS_F64) and
  1025. (paraloc^.size in [OS_32,OS_S32]) and
  1026. use_vectorfpu(vardef) then
  1027. begin
  1028. { we need 2x32bit reg }
  1029. if not assigned(paraloc^.next) or
  1030. assigned(paraloc^.next^.next) then
  1031. internalerror(2009112421);
  1032. unget_para(paraloc^.next^);
  1033. case paraloc^.next^.loc of
  1034. LOC_REGISTER:
  1035. tempreg:=paraloc^.next^.register;
  1036. LOC_REFERENCE:
  1037. begin
  1038. tempreg:=cg.getintregister(list,OS_32);
  1039. cg.a_load_cgparaloc_anyreg(list,OS_32,paraloc^.next^,tempreg,4);
  1040. end;
  1041. else
  1042. internalerror(2012051301);
  1043. end;
  1044. { don't free before the above, because then the getintregister
  1045. could reallocate this register and overwrite it }
  1046. unget_para(paraloc^);
  1047. gen_alloc_regloc(list,destloc);
  1048. if (target_info.endian=endian_big) then
  1049. { paraloc^ -> high
  1050. paraloc^.next -> low }
  1051. reg64:=joinreg64(tempreg,paraloc^.register)
  1052. else
  1053. reg64:=joinreg64(paraloc^.register,tempreg);
  1054. cg64.a_loadmm_intreg64_reg(list,OS_F64,reg64,destloc.register);
  1055. end
  1056. else
  1057. {$endif not cpu64bitalu}
  1058. begin
  1059. unget_para(paraloc^);
  1060. gen_alloc_regloc(list,destloc);
  1061. { from register to register -> alignment is irrelevant }
  1062. cg.a_load_cgparaloc_anyreg(list,destloc.size,paraloc^,destloc.register,0);
  1063. { data could come in two memory locations, for now
  1064. we simply ignore the sanity check (FK)
  1065. if assigned(paraloc^.next) then
  1066. internalerror(200410108);
  1067. }
  1068. end;
  1069. end;
  1070. else
  1071. internalerror(2010052903);
  1072. end;
  1073. end;
  1074. procedure gen_load_para_value(list:TAsmList);
  1075. procedure get_para(const paraloc:TCGParaLocation);
  1076. begin
  1077. case paraloc.loc of
  1078. LOC_REGISTER :
  1079. begin
  1080. if getsupreg(paraloc.register)<first_int_imreg then
  1081. cg.getcpuregister(list,paraloc.register);
  1082. end;
  1083. LOC_MMREGISTER :
  1084. begin
  1085. if getsupreg(paraloc.register)<first_mm_imreg then
  1086. cg.getcpuregister(list,paraloc.register);
  1087. end;
  1088. LOC_FPUREGISTER :
  1089. begin
  1090. if getsupreg(paraloc.register)<first_fpu_imreg then
  1091. cg.getcpuregister(list,paraloc.register);
  1092. end;
  1093. end;
  1094. end;
  1095. var
  1096. i : longint;
  1097. currpara : tparavarsym;
  1098. paraloc : pcgparalocation;
  1099. begin
  1100. if (po_assembler in current_procinfo.procdef.procoptions) or
  1101. { exceptfilters have a single hidden 'parentfp' parameter, which
  1102. is handled by tcg.g_proc_entry. }
  1103. (current_procinfo.procdef.proctypeoption=potype_exceptfilter) then
  1104. exit;
  1105. { Allocate registers used by parameters }
  1106. for i:=0 to current_procinfo.procdef.paras.count-1 do
  1107. begin
  1108. currpara:=tparavarsym(current_procinfo.procdef.paras[i]);
  1109. paraloc:=currpara.paraloc[calleeside].location;
  1110. while assigned(paraloc) do
  1111. begin
  1112. if paraloc^.loc in [LOC_REGISTER,LOC_FPUREGISTER,LOC_MMREGISTER] then
  1113. get_para(paraloc^);
  1114. paraloc:=paraloc^.next;
  1115. end;
  1116. end;
  1117. { Copy parameters to local references/registers }
  1118. for i:=0 to current_procinfo.procdef.paras.count-1 do
  1119. begin
  1120. currpara:=tparavarsym(current_procinfo.procdef.paras[i]);
  1121. gen_load_cgpara_loc(list,currpara.vardef,currpara.paraloc[calleeside],currpara.initialloc,paramanager.param_use_paraloc(currpara.paraloc[calleeside]));
  1122. { gen_load_cgpara_loc() already allocated the initialloc
  1123. -> don't allocate again }
  1124. if currpara.initialloc.loc in [LOC_CREGISTER,LOC_CFPUREGISTER,LOC_CMMREGISTER] then
  1125. gen_alloc_regvar(list,currpara,false);
  1126. end;
  1127. { generate copies of call by value parameters, must be done before
  1128. the initialization and body is parsed because the refcounts are
  1129. incremented using the local copies }
  1130. current_procinfo.procdef.parast.SymList.ForEachCall(@copyvalueparas,list);
  1131. {$ifdef powerpc}
  1132. { unget the register that contains the stack pointer before the procedure entry, }
  1133. { which is used to access the parameters in their original callee-side location }
  1134. if (tppcprocinfo(current_procinfo).needs_frame_pointer) then
  1135. cg.a_reg_dealloc(list,NR_R12);
  1136. {$endif powerpc}
  1137. {$ifdef powerpc64}
  1138. { unget the register that contains the stack pointer before the procedure entry, }
  1139. { which is used to access the parameters in their original callee-side location }
  1140. if (tppcprocinfo(current_procinfo).needs_frame_pointer) then
  1141. cg.a_reg_dealloc(list, NR_OLD_STACK_POINTER_REG);
  1142. {$endif powerpc64}
  1143. if not(po_assembler in current_procinfo.procdef.procoptions) then
  1144. begin
  1145. { initialize refcounted paras, and trash others. Needed here
  1146. instead of in gen_initialize_code, because when a reference is
  1147. intialised or trashed while the pointer to that reference is kept
  1148. in a regvar, we add a register move and that one again has to
  1149. come after the parameter loading code as far as the register
  1150. allocator is concerned }
  1151. current_procinfo.procdef.parast.SymList.ForEachCall(@init_paras,list);
  1152. end;
  1153. end;
  1154. {****************************************************************************
  1155. Entry/Exit
  1156. ****************************************************************************}
  1157. function has_alias_name(pd:tprocdef;const s:string):boolean;
  1158. var
  1159. item : TCmdStrListItem;
  1160. begin
  1161. result:=true;
  1162. if pd.mangledname=s then
  1163. exit;
  1164. item := TCmdStrListItem(pd.aliasnames.first);
  1165. while assigned(item) do
  1166. begin
  1167. if item.str=s then
  1168. exit;
  1169. item := TCmdStrListItem(item.next);
  1170. end;
  1171. result:=false;
  1172. end;
  1173. procedure alloc_proc_symbol(pd: tprocdef);
  1174. var
  1175. item : TCmdStrListItem;
  1176. begin
  1177. item := TCmdStrListItem(pd.aliasnames.first);
  1178. while assigned(item) do
  1179. begin
  1180. current_asmdata.DefineAsmSymbol(item.str,AB_GLOBAL,AT_FUNCTION);
  1181. item := TCmdStrListItem(item.next);
  1182. end;
  1183. end;
  1184. procedure gen_proc_symbol(list:TAsmList);
  1185. var
  1186. item,
  1187. previtem : TCmdStrListItem;
  1188. begin
  1189. previtem:=nil;
  1190. item := TCmdStrListItem(current_procinfo.procdef.aliasnames.first);
  1191. while assigned(item) do
  1192. begin
  1193. {$ifdef arm}
  1194. if current_settings.cputype in cpu_thumb2 then
  1195. list.concat(tai_thumb_func.create);
  1196. {$endif arm}
  1197. { "double link" all procedure entry symbols via .reference }
  1198. { directives on darwin, because otherwise the linker }
  1199. { sometimes strips the procedure if only on of the symbols }
  1200. { is referenced }
  1201. if assigned(previtem) and
  1202. (target_info.system in systems_darwin) then
  1203. list.concat(tai_directive.create(asd_reference,item.str));
  1204. if (cs_profile in current_settings.moduleswitches) or
  1205. (po_global in current_procinfo.procdef.procoptions) then
  1206. list.concat(Tai_symbol.createname_global(item.str,AT_FUNCTION,0))
  1207. else
  1208. list.concat(Tai_symbol.createname(item.str,AT_FUNCTION,0));
  1209. if assigned(previtem) and
  1210. (target_info.system in systems_darwin) then
  1211. list.concat(tai_directive.create(asd_reference,previtem.str));
  1212. if not(af_stabs_use_function_absolute_addresses in target_asm.flags) then
  1213. list.concat(Tai_function_name.create(item.str));
  1214. previtem:=item;
  1215. item := TCmdStrListItem(item.next);
  1216. end;
  1217. current_procinfo.procdef.procstarttai:=tai(list.last);
  1218. end;
  1219. procedure gen_proc_entry_code(list:TAsmList);
  1220. var
  1221. hitemp,
  1222. lotemp : longint;
  1223. begin
  1224. { generate call frame marker for dwarf call frame info }
  1225. current_asmdata.asmcfi.start_frame(list);
  1226. { All temps are know, write offsets used for information }
  1227. if (cs_asm_source in current_settings.globalswitches) then
  1228. begin
  1229. if tg.direction>0 then
  1230. begin
  1231. lotemp:=current_procinfo.tempstart;
  1232. hitemp:=tg.lasttemp;
  1233. end
  1234. else
  1235. begin
  1236. lotemp:=tg.lasttemp;
  1237. hitemp:=current_procinfo.tempstart;
  1238. end;
  1239. list.concat(Tai_comment.Create(strpnew('Temps allocated between '+std_regname(current_procinfo.framepointer)+
  1240. tostr_with_plus(lotemp)+' and '+std_regname(current_procinfo.framepointer)+tostr_with_plus(hitemp))));
  1241. end;
  1242. { generate target specific proc entry code }
  1243. hlcg.g_proc_entry(list,current_procinfo.calc_stackframe_size,(po_nostackframe in current_procinfo.procdef.procoptions));
  1244. end;
  1245. procedure gen_proc_exit_code(list:TAsmList);
  1246. var
  1247. parasize : longint;
  1248. begin
  1249. { c style clearstack does not need to remove parameters from the stack, only the
  1250. return value when it was pushed by arguments }
  1251. if current_procinfo.procdef.proccalloption in clearstack_pocalls then
  1252. begin
  1253. parasize:=0;
  1254. if paramanager.ret_in_param(current_procinfo.procdef.returndef,current_procinfo.procdef.proccalloption) then
  1255. inc(parasize,sizeof(pint));
  1256. end
  1257. else
  1258. begin
  1259. parasize:=current_procinfo.para_stack_size;
  1260. { the parent frame pointer para has to be removed by the caller in
  1261. case of Delphi-style parent frame pointer passing }
  1262. if not paramanager.use_fixed_stack and
  1263. (po_delphi_nested_cc in current_procinfo.procdef.procoptions) then
  1264. dec(parasize,sizeof(pint));
  1265. end;
  1266. { generate target specific proc exit code }
  1267. hlcg.g_proc_exit(list,parasize,(po_nostackframe in current_procinfo.procdef.procoptions));
  1268. { release return registers, needed for optimizer }
  1269. if not is_void(current_procinfo.procdef.returndef) then
  1270. paramanager.freecgpara(list,current_procinfo.procdef.funcretloc[calleeside]);
  1271. { end of frame marker for call frame info }
  1272. current_asmdata.asmcfi.end_frame(list);
  1273. end;
  1274. procedure gen_stack_check_size_para(list:TAsmList);
  1275. var
  1276. paraloc1 : tcgpara;
  1277. begin
  1278. paraloc1.init;
  1279. paramanager.getintparaloc(pocall_default,1,ptruinttype,paraloc1);
  1280. cg.a_load_const_cgpara(list,OS_INT,current_procinfo.calc_stackframe_size,paraloc1);
  1281. paramanager.freecgpara(list,paraloc1);
  1282. paraloc1.done;
  1283. end;
  1284. procedure gen_stack_check_call(list:TAsmList);
  1285. var
  1286. paraloc1 : tcgpara;
  1287. begin
  1288. paraloc1.init;
  1289. { Also alloc the register needed for the parameter }
  1290. paramanager.getintparaloc(pocall_default,1,ptruinttype,paraloc1);
  1291. paramanager.freecgpara(list,paraloc1);
  1292. { Call the helper }
  1293. cg.allocallcpuregisters(list);
  1294. cg.a_call_name(list,'FPC_STACKCHECK',false);
  1295. cg.deallocallcpuregisters(list);
  1296. paraloc1.done;
  1297. end;
  1298. procedure gen_save_used_regs(list:TAsmList);
  1299. begin
  1300. { Pure assembler routines need to save the registers themselves }
  1301. if (po_assembler in current_procinfo.procdef.procoptions) then
  1302. exit;
  1303. { oldfpccall expects all registers to be destroyed }
  1304. if current_procinfo.procdef.proccalloption<>pocall_oldfpccall then
  1305. cg.g_save_registers(list);
  1306. end;
  1307. procedure gen_restore_used_regs(list:TAsmList);
  1308. begin
  1309. { Pure assembler routines need to save the registers themselves }
  1310. if (po_assembler in current_procinfo.procdef.procoptions) then
  1311. exit;
  1312. { oldfpccall expects all registers to be destroyed }
  1313. if current_procinfo.procdef.proccalloption<>pocall_oldfpccall then
  1314. cg.g_restore_registers(list);
  1315. end;
  1316. {****************************************************************************
  1317. External handling
  1318. ****************************************************************************}
  1319. procedure gen_external_stub(list:TAsmList;pd:tprocdef;const externalname:string);
  1320. begin
  1321. create_hlcodegen;
  1322. { add the procedure to the al_procedures }
  1323. maybe_new_object_file(list);
  1324. new_section(list,sec_code,lower(pd.mangledname),current_settings.alignment.procalign);
  1325. list.concat(Tai_align.create(current_settings.alignment.procalign));
  1326. if (po_global in pd.procoptions) then
  1327. list.concat(Tai_symbol.createname_global(pd.mangledname,AT_FUNCTION,0))
  1328. else
  1329. list.concat(Tai_symbol.createname(pd.mangledname,AT_FUNCTION,0));
  1330. cg.g_external_wrapper(list,pd,externalname);
  1331. destroy_hlcodegen;
  1332. end;
  1333. {****************************************************************************
  1334. Const Data
  1335. ****************************************************************************}
  1336. procedure gen_alloc_symtable(list:TAsmList;pd:tprocdef;st:TSymtable);
  1337. procedure setlocalloc(vs:tabstractnormalvarsym);
  1338. begin
  1339. if cs_asm_source in current_settings.globalswitches then
  1340. begin
  1341. case vs.initialloc.loc of
  1342. LOC_REFERENCE :
  1343. begin
  1344. if not assigned(vs.initialloc.reference.symbol) then
  1345. list.concat(Tai_comment.Create(strpnew('Var '+vs.realname+' located at '+
  1346. std_regname(vs.initialloc.reference.base)+tostr_with_plus(vs.initialloc.reference.offset))));
  1347. end;
  1348. end;
  1349. end;
  1350. vs.localloc:=vs.initialloc;
  1351. end;
  1352. var
  1353. i : longint;
  1354. sym : tsym;
  1355. vs : tabstractnormalvarsym;
  1356. isaddr : boolean;
  1357. begin
  1358. for i:=0 to st.SymList.Count-1 do
  1359. begin
  1360. sym:=tsym(st.SymList[i]);
  1361. case sym.typ of
  1362. staticvarsym :
  1363. begin
  1364. vs:=tabstractnormalvarsym(sym);
  1365. { The code in loadnode.pass_generatecode will create the
  1366. LOC_REFERENCE instead for all none register variables. This is
  1367. required because we can't store an asmsymbol in the localloc because
  1368. the asmsymbol is invalid after an unit is compiled. This gives
  1369. problems when this procedure is inlined in another unit (PFV) }
  1370. if vs.is_regvar(false) then
  1371. begin
  1372. vs.initialloc.loc:=tvarregable2tcgloc[vs.varregable];
  1373. vs.initialloc.size:=def_cgsize(vs.vardef);
  1374. gen_alloc_regvar(list,vs,true);
  1375. setlocalloc(vs);
  1376. end;
  1377. end;
  1378. paravarsym :
  1379. begin
  1380. vs:=tabstractnormalvarsym(sym);
  1381. { Parameters passed to assembler procedures need to be kept
  1382. in the original location }
  1383. if (po_assembler in current_procinfo.procdef.procoptions) then
  1384. tparavarsym(vs).paraloc[calleeside].get_location(vs.initialloc)
  1385. { exception filters receive their frame pointer as a parameter }
  1386. else if (current_procinfo.procdef.proctypeoption=potype_exceptfilter) and
  1387. (vo_is_parentfp in vs.varoptions) then
  1388. begin
  1389. location_reset(vs.initialloc,LOC_REGISTER,OS_ADDR);
  1390. vs.initialloc.register:=NR_FRAME_POINTER_REG;
  1391. end
  1392. else
  1393. begin
  1394. isaddr:=paramanager.push_addr_param(vs.varspez,vs.vardef,current_procinfo.procdef.proccalloption);
  1395. if isaddr then
  1396. vs.initialloc.size:=OS_ADDR
  1397. else
  1398. vs.initialloc.size:=def_cgsize(vs.vardef);
  1399. if vs.is_regvar(isaddr) then
  1400. vs.initialloc.loc:=tvarregable2tcgloc[vs.varregable]
  1401. else
  1402. begin
  1403. vs.initialloc.loc:=LOC_REFERENCE;
  1404. { Reuse the parameter location for values to are at a single location on the stack }
  1405. if paramanager.param_use_paraloc(tparavarsym(sym).paraloc[calleeside]) then
  1406. begin
  1407. reference_reset_base(vs.initialloc.reference,tparavarsym(sym).paraloc[calleeside].location^.reference.index,
  1408. tparavarsym(sym).paraloc[calleeside].location^.reference.offset,tparavarsym(sym).paraloc[calleeside].alignment);
  1409. end
  1410. else
  1411. begin
  1412. if isaddr then
  1413. tg.GetLocal(list,sizeof(pint),voidpointertype,vs.initialloc.reference)
  1414. else
  1415. tg.GetLocal(list,vs.getsize,tparavarsym(sym).paraloc[calleeside].alignment,vs.vardef,vs.initialloc.reference);
  1416. end;
  1417. end;
  1418. end;
  1419. setlocalloc(vs);
  1420. end;
  1421. localvarsym :
  1422. begin
  1423. vs:=tabstractnormalvarsym(sym);
  1424. vs.initialloc.size:=def_cgsize(vs.vardef);
  1425. if ([po_assembler,po_nostackframe] * current_procinfo.procdef.procoptions = [po_assembler,po_nostackframe]) and
  1426. (vo_is_funcret in vs.varoptions) then
  1427. begin
  1428. paramanager.create_funcretloc_info(pd,calleeside);
  1429. if assigned(pd.funcretloc[calleeside].location^.next) then
  1430. begin
  1431. { can't replace references to "result" with a complex
  1432. location expression inside assembler code }
  1433. location_reset(vs.initialloc,LOC_INVALID,OS_NO);
  1434. end
  1435. else
  1436. pd.funcretloc[calleeside].get_location(vs.initialloc);
  1437. end
  1438. else if (m_delphi in current_settings.modeswitches) and
  1439. (po_assembler in current_procinfo.procdef.procoptions) and
  1440. (vo_is_funcret in vs.varoptions) and
  1441. (vs.refs=0) then
  1442. begin
  1443. { not referenced, so don't allocate. Use dummy to }
  1444. { avoid ie's later on because of LOC_INVALID }
  1445. vs.initialloc.loc:=LOC_REGISTER;
  1446. vs.initialloc.size:=OS_INT;
  1447. vs.initialloc.register:=NR_FUNCTION_RESULT_REG;
  1448. end
  1449. else if vs.is_regvar(false) then
  1450. begin
  1451. vs.initialloc.loc:=tvarregable2tcgloc[vs.varregable];
  1452. gen_alloc_regvar(list,vs,true);
  1453. end
  1454. else
  1455. begin
  1456. vs.initialloc.loc:=LOC_REFERENCE;
  1457. tg.GetLocal(list,vs.getsize,vs.vardef,vs.initialloc.reference);
  1458. end;
  1459. setlocalloc(vs);
  1460. end;
  1461. end;
  1462. end;
  1463. end;
  1464. procedure add_regvars(var rv: tusedregvars; const location: tlocation);
  1465. begin
  1466. case location.loc of
  1467. LOC_CREGISTER:
  1468. {$ifdef cpu64bitalu}
  1469. if location.size in [OS_128,OS_S128] then
  1470. begin
  1471. rv.intregvars.addnodup(getsupreg(location.register128.reglo));
  1472. rv.intregvars.addnodup(getsupreg(location.register128.reghi));
  1473. end
  1474. else
  1475. {$else cpu64bitalu}
  1476. if location.size in [OS_64,OS_S64] then
  1477. begin
  1478. rv.intregvars.addnodup(getsupreg(location.register64.reglo));
  1479. rv.intregvars.addnodup(getsupreg(location.register64.reghi));
  1480. end
  1481. else
  1482. {$endif cpu64bitalu}
  1483. rv.intregvars.addnodup(getsupreg(location.register));
  1484. LOC_CFPUREGISTER:
  1485. rv.fpuregvars.addnodup(getsupreg(location.register));
  1486. LOC_CMMREGISTER:
  1487. rv.mmregvars.addnodup(getsupreg(location.register));
  1488. end;
  1489. end;
  1490. function do_get_used_regvars(var n: tnode; arg: pointer): foreachnoderesult;
  1491. var
  1492. rv: pusedregvars absolute arg;
  1493. begin
  1494. case (n.nodetype) of
  1495. temprefn:
  1496. { We only have to synchronise a tempnode before a loop if it is }
  1497. { not created inside the loop, and only synchronise after the }
  1498. { loop if it's not destroyed inside the loop. If it's created }
  1499. { before the loop and not yet destroyed, then before the loop }
  1500. { is secondpassed tempinfo^.valid will be true, and we get the }
  1501. { correct registers. If it's not destroyed inside the loop, }
  1502. { then after the loop has been secondpassed tempinfo^.valid }
  1503. { be true and we also get the right registers. In other cases, }
  1504. { tempinfo^.valid will be false and so we do not add }
  1505. { unnecessary registers. This way, we don't have to look at }
  1506. { tempcreate and tempdestroy nodes to get this info (JM) }
  1507. if (ti_valid in ttemprefnode(n).tempinfo^.flags) then
  1508. add_regvars(rv^,ttemprefnode(n).tempinfo^.location);
  1509. loadn:
  1510. if (tloadnode(n).symtableentry.typ in [staticvarsym,localvarsym,paravarsym]) then
  1511. add_regvars(rv^,tabstractnormalvarsym(tloadnode(n).symtableentry).localloc);
  1512. vecn:
  1513. { range checks sometimes need the high parameter }
  1514. if (cs_check_range in current_settings.localswitches) and
  1515. (is_open_array(tvecnode(n).left.resultdef) or
  1516. is_array_of_const(tvecnode(n).left.resultdef)) and
  1517. not(current_procinfo.procdef.proccalloption in cdecl_pocalls) then
  1518. add_regvars(rv^,tabstractnormalvarsym(get_high_value_sym(tparavarsym(tloadnode(tvecnode(n).left).symtableentry))).localloc)
  1519. end;
  1520. result := fen_true;
  1521. end;
  1522. procedure get_used_regvars(n: tnode; var rv: tusedregvars);
  1523. begin
  1524. foreachnodestatic(n,@do_get_used_regvars,@rv);
  1525. end;
  1526. (*
  1527. See comments at declaration of pusedregvarscommon
  1528. function do_get_used_regvars_common(var n: tnode; arg: pointer): foreachnoderesult;
  1529. var
  1530. rv: pusedregvarscommon absolute arg;
  1531. begin
  1532. if (n.nodetype = loadn) and
  1533. (tloadnode(n).symtableentry.typ in [staticvarsym,localvarsym,paravarsym]) then
  1534. with tabstractnormalvarsym(tloadnode(n).symtableentry).localloc do
  1535. case loc of
  1536. LOC_CREGISTER:
  1537. { if not yet encountered in this node tree }
  1538. if (rv^.myregvars.intregvars.addnodup(getsupreg(register))) and
  1539. { but nevertheless already encountered somewhere }
  1540. not(rv^.allregvars.intregvars.addnodup(getsupreg(register))) then
  1541. { then it's a regvar used in two or more node trees }
  1542. rv^.commonregvars.intregvars.addnodup(getsupreg(register));
  1543. LOC_CFPUREGISTER:
  1544. if (rv^.myregvars.intregvars.addnodup(getsupreg(register))) and
  1545. not(rv^.allregvars.intregvars.addnodup(getsupreg(register))) then
  1546. rv^.commonregvars.intregvars.addnodup(getsupreg(register));
  1547. LOC_CMMREGISTER:
  1548. if (rv^.myregvars.intregvars.addnodup(getsupreg(register))) and
  1549. not(rv^.allregvars.intregvars.addnodup(getsupreg(register))) then
  1550. rv^.commonregvars.intregvars.addnodup(getsupreg(register));
  1551. end;
  1552. result := fen_true;
  1553. end;
  1554. procedure get_used_regvars_common(n: tnode; var rv: tusedregvarscommon);
  1555. begin
  1556. rv.myregvars.intregvars.clear;
  1557. rv.myregvars.fpuregvars.clear;
  1558. rv.myregvars.mmregvars.clear;
  1559. foreachnodestatic(n,@do_get_used_regvars_common,@rv);
  1560. end;
  1561. *)
  1562. procedure gen_sync_regvars(list:TAsmList; var rv: tusedregvars);
  1563. var
  1564. count: longint;
  1565. begin
  1566. for count := 1 to rv.intregvars.length do
  1567. cg.a_reg_sync(list,newreg(R_INTREGISTER,rv.intregvars.readidx(count-1),R_SUBWHOLE));
  1568. for count := 1 to rv.fpuregvars.length do
  1569. cg.a_reg_sync(list,newreg(R_FPUREGISTER,rv.fpuregvars.readidx(count-1),R_SUBWHOLE));
  1570. for count := 1 to rv.mmregvars.length do
  1571. cg.a_reg_sync(list,newreg(R_MMREGISTER,rv.mmregvars.readidx(count-1),R_SUBWHOLE));
  1572. end;
  1573. {*****************************************************************************
  1574. SSA support
  1575. *****************************************************************************}
  1576. type
  1577. preplaceregrec = ^treplaceregrec;
  1578. treplaceregrec = record
  1579. old, new: tregister;
  1580. oldhi, newhi: tregister;
  1581. ressym: tsym;
  1582. { moved sym }
  1583. sym : tabstractnormalvarsym;
  1584. end;
  1585. function doreplace(var n: tnode; para: pointer): foreachnoderesult;
  1586. var
  1587. rr: preplaceregrec absolute para;
  1588. begin
  1589. result := fen_false;
  1590. if (nf_is_funcret in n.flags) and (fc_exit in flowcontrol) then
  1591. exit;
  1592. case n.nodetype of
  1593. loadn:
  1594. begin
  1595. if (tloadnode(n).symtableentry.typ in [localvarsym,paravarsym,staticvarsym]) and
  1596. (tabstractvarsym(tloadnode(n).symtableentry).varoptions * [vo_is_dll_var, vo_is_thread_var] = []) and
  1597. not assigned(tloadnode(n).left) and
  1598. ((tloadnode(n).symtableentry <> rr^.ressym) or
  1599. not(fc_exit in flowcontrol)
  1600. ) and
  1601. (tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.loc in [LOC_CREGISTER,LOC_CFPUREGISTER,LOC_CMMXREGISTER,LOC_CMMREGISTER]) and
  1602. (tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.register = rr^.old) then
  1603. begin
  1604. {$ifdef cpu64bitalu}
  1605. { it's possible a 128 bit location was shifted and/xor typecasted }
  1606. { in a 64 bit value, so only 1 register was left in the location }
  1607. if (tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.size in [OS_128,OS_S128]) then
  1608. if (tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.register128.reghi = rr^.oldhi) then
  1609. tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.register128.reghi := rr^.newhi
  1610. else
  1611. exit;
  1612. {$else cpu64bitalu}
  1613. { it's possible a 64 bit location was shifted and/xor typecasted }
  1614. { in a 32 bit value, so only 1 register was left in the location }
  1615. if (tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.size in [OS_64,OS_S64]) then
  1616. if (tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.register64.reghi = rr^.oldhi) then
  1617. tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.register64.reghi := rr^.newhi
  1618. else
  1619. exit;
  1620. {$endif cpu64bitalu}
  1621. tabstractnormalvarsym(tloadnode(n).symtableentry).localloc.register := rr^.new;
  1622. rr^.sym := tabstractnormalvarsym(tloadnode(n).symtableentry);
  1623. result := fen_norecurse_true;
  1624. end;
  1625. end;
  1626. temprefn:
  1627. begin
  1628. if (ti_valid in ttemprefnode(n).tempinfo^.flags) and
  1629. (ttemprefnode(n).tempinfo^.location.loc in [LOC_CREGISTER,LOC_CFPUREGISTER,LOC_CMMXREGISTER,LOC_CMMREGISTER]) and
  1630. (ttemprefnode(n).tempinfo^.location.register = rr^.old) then
  1631. begin
  1632. {$ifdef cpu64bitalu}
  1633. { it's possible a 128 bit location was shifted and/xor typecasted }
  1634. { in a 64 bit value, so only 1 register was left in the location }
  1635. if (ttemprefnode(n).tempinfo^.location.size in [OS_128,OS_S128]) then
  1636. if (ttemprefnode(n).tempinfo^.location.register128.reghi = rr^.oldhi) then
  1637. ttemprefnode(n).tempinfo^.location.register128.reghi := rr^.newhi
  1638. else
  1639. exit;
  1640. {$else cpu64bitalu}
  1641. { it's possible a 64 bit location was shifted and/xor typecasted }
  1642. { in a 32 bit value, so only 1 register was left in the location }
  1643. if (ttemprefnode(n).tempinfo^.location.size in [OS_64,OS_S64]) then
  1644. if (ttemprefnode(n).tempinfo^.location.register64.reghi = rr^.oldhi) then
  1645. ttemprefnode(n).tempinfo^.location.register64.reghi := rr^.newhi
  1646. else
  1647. exit;
  1648. {$endif cpu64bitalu}
  1649. ttemprefnode(n).tempinfo^.location.register := rr^.new;
  1650. result := fen_norecurse_true;
  1651. end;
  1652. end;
  1653. { optimize the searching a bit }
  1654. derefn,addrn,
  1655. calln,inlinen,casen,
  1656. addn,subn,muln,
  1657. andn,orn,xorn,
  1658. ltn,lten,gtn,gten,equaln,unequaln,
  1659. slashn,divn,shrn,shln,notn,
  1660. inn,
  1661. asn,isn:
  1662. result := fen_norecurse_false;
  1663. end;
  1664. end;
  1665. procedure maybechangeloadnodereg(list: TAsmList; var n: tnode; reload: boolean);
  1666. var
  1667. rr: treplaceregrec;
  1668. varloc : tai_varloc;
  1669. begin
  1670. {$ifdef jvm}
  1671. exit;
  1672. {$endif}
  1673. if not (n.location.loc in [LOC_CREGISTER,LOC_CFPUREGISTER,LOC_CMMXREGISTER,LOC_CMMREGISTER]) or
  1674. ([fc_inflowcontrol,fc_gotolabel,fc_lefthandled] * flowcontrol <> []) then
  1675. exit;
  1676. rr.old := n.location.register;
  1677. rr.ressym := nil;
  1678. rr.sym := nil;
  1679. rr.oldhi := NR_NO;
  1680. case n.location.loc of
  1681. LOC_CREGISTER:
  1682. begin
  1683. {$ifdef cpu64bitalu}
  1684. if (n.location.size in [OS_128,OS_S128]) then
  1685. begin
  1686. rr.oldhi := n.location.register128.reghi;
  1687. rr.new := cg.getintregister(current_asmdata.CurrAsmList,OS_INT);
  1688. rr.newhi := cg.getintregister(current_asmdata.CurrAsmList,OS_INT);
  1689. end
  1690. else
  1691. {$else cpu64bitalu}
  1692. if (n.location.size in [OS_64,OS_S64]) then
  1693. begin
  1694. rr.oldhi := n.location.register64.reghi;
  1695. rr.new := cg.getintregister(current_asmdata.CurrAsmList,OS_INT);
  1696. rr.newhi := cg.getintregister(current_asmdata.CurrAsmList,OS_INT);
  1697. end
  1698. else
  1699. {$endif cpu64bitalu}
  1700. rr.new := cg.getintregister(current_asmdata.CurrAsmList,n.location.size);
  1701. end;
  1702. LOC_CFPUREGISTER:
  1703. rr.new := cg.getfpuregister(current_asmdata.CurrAsmList,n.location.size);
  1704. {$ifdef SUPPORT_MMX}
  1705. LOC_CMMXREGISTER:
  1706. rr.new := tcgx86(cg).getmmxregister(current_asmdata.CurrAsmList);
  1707. {$endif SUPPORT_MMX}
  1708. LOC_CMMREGISTER:
  1709. rr.new := cg.getmmregister(current_asmdata.CurrAsmList,n.location.size);
  1710. else
  1711. exit;
  1712. end;
  1713. if not is_void(current_procinfo.procdef.returndef) and
  1714. assigned(current_procinfo.procdef.funcretsym) and
  1715. (tabstractvarsym(current_procinfo.procdef.funcretsym).refs <> 0) then
  1716. if (current_procinfo.procdef.proctypeoption=potype_constructor) then
  1717. rr.ressym:=tsym(current_procinfo.procdef.parast.Find('self'))
  1718. else
  1719. rr.ressym:=current_procinfo.procdef.funcretsym;
  1720. if not foreachnodestatic(n,@doreplace,@rr) then
  1721. exit;
  1722. if reload then
  1723. case n.location.loc of
  1724. LOC_CREGISTER:
  1725. begin
  1726. {$ifdef cpu64bitalu}
  1727. if (n.location.size in [OS_128,OS_S128]) then
  1728. cg128.a_load128_reg_reg(list,n.location.register128,joinreg128(rr.new,rr.newhi))
  1729. else
  1730. {$else cpu64bitalu}
  1731. if (n.location.size in [OS_64,OS_S64]) then
  1732. cg64.a_load64_reg_reg(list,n.location.register64,joinreg64(rr.new,rr.newhi))
  1733. else
  1734. {$endif cpu64bitalu}
  1735. cg.a_load_reg_reg(list,n.location.size,n.location.size,n.location.register,rr.new);
  1736. end;
  1737. LOC_CFPUREGISTER:
  1738. cg.a_loadfpu_reg_reg(list,n.location.size,n.location.size,n.location.register,rr.new);
  1739. {$ifdef SUPPORT_MMX}
  1740. LOC_CMMXREGISTER:
  1741. cg.a_loadmm_reg_reg(list,OS_M64,OS_M64,n.location.register,rr.new,nil);
  1742. {$endif SUPPORT_MMX}
  1743. LOC_CMMREGISTER:
  1744. cg.a_loadmm_reg_reg(list,n.location.size,n.location.size,n.location.register,rr.new,nil);
  1745. else
  1746. internalerror(2006090920);
  1747. end;
  1748. { now that we've change the loadn/temp, also change the node result location }
  1749. {$ifdef cpu64bitalu}
  1750. if (n.location.size in [OS_128,OS_S128]) then
  1751. begin
  1752. n.location.register128.reglo := rr.new;
  1753. n.location.register128.reghi := rr.newhi;
  1754. if assigned(rr.sym) and
  1755. ((rr.sym.currentregloc.register<>rr.new) or
  1756. (rr.sym.currentregloc.registerhi<>rr.newhi)) then
  1757. begin
  1758. varloc:=tai_varloc.create128(rr.sym,rr.new,rr.newhi);
  1759. varloc.oldlocation:=rr.sym.currentregloc.register;
  1760. varloc.oldlocationhi:=rr.sym.currentregloc.registerhi;
  1761. rr.sym.currentregloc.register:=rr.new;
  1762. rr.sym.currentregloc.registerHI:=rr.newhi;
  1763. list.concat(varloc);
  1764. end;
  1765. end
  1766. else
  1767. {$else cpu64bitalu}
  1768. if (n.location.size in [OS_64,OS_S64]) then
  1769. begin
  1770. n.location.register64.reglo := rr.new;
  1771. n.location.register64.reghi := rr.newhi;
  1772. if assigned(rr.sym) and
  1773. ((rr.sym.currentregloc.register<>rr.new) or
  1774. (rr.sym.currentregloc.registerhi<>rr.newhi)) then
  1775. begin
  1776. varloc:=tai_varloc.create64(rr.sym,rr.new,rr.newhi);
  1777. varloc.oldlocation:=rr.sym.currentregloc.register;
  1778. varloc.oldlocationhi:=rr.sym.currentregloc.registerhi;
  1779. rr.sym.currentregloc.register:=rr.new;
  1780. rr.sym.currentregloc.registerHI:=rr.newhi;
  1781. list.concat(varloc);
  1782. end;
  1783. end
  1784. else
  1785. {$endif cpu64bitalu}
  1786. begin
  1787. n.location.register := rr.new;
  1788. if assigned(rr.sym) and (rr.sym.currentregloc.register<>rr.new) then
  1789. begin
  1790. varloc:=tai_varloc.create(rr.sym,rr.new);
  1791. varloc.oldlocation:=rr.sym.currentregloc.register;
  1792. rr.sym.currentregloc.register:=rr.new;
  1793. list.concat(varloc);
  1794. end;
  1795. end;
  1796. end;
  1797. procedure gen_free_symtable(list:TAsmList;st:TSymtable);
  1798. var
  1799. i : longint;
  1800. sym : tsym;
  1801. begin
  1802. for i:=0 to st.SymList.Count-1 do
  1803. begin
  1804. sym:=tsym(st.SymList[i]);
  1805. if (sym.typ in [staticvarsym,localvarsym,paravarsym]) then
  1806. begin
  1807. with tabstractnormalvarsym(sym) do
  1808. begin
  1809. { Note: We need to keep the data available in memory
  1810. for the sub procedures that can access local data
  1811. in the parent procedures }
  1812. case localloc.loc of
  1813. LOC_CREGISTER :
  1814. if (pi_has_label in current_procinfo.flags) then
  1815. {$ifdef cpu64bitalu}
  1816. if def_cgsize(vardef) in [OS_128,OS_S128] then
  1817. begin
  1818. cg.a_reg_sync(list,localloc.register128.reglo);
  1819. cg.a_reg_sync(list,localloc.register128.reghi);
  1820. end
  1821. else
  1822. {$else cpu64bitalu}
  1823. if def_cgsize(vardef) in [OS_64,OS_S64] then
  1824. begin
  1825. cg.a_reg_sync(list,localloc.register64.reglo);
  1826. cg.a_reg_sync(list,localloc.register64.reghi);
  1827. end
  1828. else
  1829. {$endif cpu64bitalu}
  1830. cg.a_reg_sync(list,localloc.register);
  1831. LOC_CFPUREGISTER,
  1832. LOC_CMMREGISTER:
  1833. if (pi_has_label in current_procinfo.flags) then
  1834. cg.a_reg_sync(list,localloc.register);
  1835. LOC_REFERENCE :
  1836. begin
  1837. if typ in [localvarsym,paravarsym] then
  1838. tg.Ungetlocal(list,localloc.reference);
  1839. end;
  1840. end;
  1841. end;
  1842. end;
  1843. end;
  1844. end;
  1845. procedure gen_intf_wrapper(list:TAsmList;_class:tobjectdef);
  1846. var
  1847. i,j : longint;
  1848. tmps : string;
  1849. pd : TProcdef;
  1850. ImplIntf : TImplementedInterface;
  1851. begin
  1852. for i:=0 to _class.ImplementedInterfaces.count-1 do
  1853. begin
  1854. ImplIntf:=TImplementedInterface(_class.ImplementedInterfaces[i]);
  1855. if (ImplIntf=ImplIntf.VtblImplIntf) and
  1856. assigned(ImplIntf.ProcDefs) then
  1857. begin
  1858. maybe_new_object_file(list);
  1859. for j:=0 to ImplIntf.ProcDefs.Count-1 do
  1860. begin
  1861. pd:=TProcdef(ImplIntf.ProcDefs[j]);
  1862. { we don't track method calls via interfaces yet ->
  1863. assume that every method called via an interface call
  1864. is reachable for now }
  1865. if (po_virtualmethod in pd.procoptions) and
  1866. not is_objectpascal_helper(tprocdef(pd).struct) then
  1867. tobjectdef(tprocdef(pd).struct).register_vmt_call(tprocdef(pd).extnumber);
  1868. tmps:=make_mangledname('WRPR',_class.owner,_class.objname^+'_$_'+
  1869. ImplIntf.IntfDef.objname^+'_$_'+tostr(j)+'_$_'+pd.mangledname);
  1870. { create wrapper code }
  1871. new_section(list,sec_code,tmps,0);
  1872. hlcg.init_register_allocators;
  1873. cg.g_intf_wrapper(list,pd,tmps,ImplIntf.ioffset);
  1874. hlcg.done_register_allocators;
  1875. end;
  1876. end;
  1877. end;
  1878. end;
  1879. procedure gen_intf_wrappers(list:TAsmList;st:TSymtable;nested:boolean);
  1880. var
  1881. i : longint;
  1882. def : tdef;
  1883. begin
  1884. if not nested then
  1885. create_hlcodegen;
  1886. for i:=0 to st.DefList.Count-1 do
  1887. begin
  1888. def:=tdef(st.DefList[i]);
  1889. { if def can contain nested types then handle it symtable }
  1890. if def.typ in [objectdef,recorddef] then
  1891. gen_intf_wrappers(list,tabstractrecorddef(def).symtable,true);
  1892. if is_class(def) then
  1893. gen_intf_wrapper(list,tobjectdef(def));
  1894. end;
  1895. if not nested then
  1896. destroy_hlcodegen;
  1897. end;
  1898. procedure gen_load_vmt_register(list:TAsmList;objdef:tobjectdef;selfloc:tlocation;var vmtreg:tregister);
  1899. var
  1900. href : treference;
  1901. selfdef: tdef;
  1902. begin
  1903. if is_object(objdef) then
  1904. begin
  1905. case selfloc.loc of
  1906. LOC_CREFERENCE,
  1907. LOC_REFERENCE:
  1908. begin
  1909. reference_reset_base(href,cg.getaddressregister(list),objdef.vmt_offset,sizeof(pint));
  1910. cg.a_loadaddr_ref_reg(list,selfloc.reference,href.base);
  1911. selfdef:=getpointerdef(objdef);
  1912. end;
  1913. else
  1914. internalerror(200305056);
  1915. end;
  1916. end
  1917. else
  1918. { This is also valid for Objective-C classes: vmt_offset is 0 there,
  1919. and the first "field" of an Objective-C class instance is a pointer
  1920. to its "meta-class". }
  1921. begin
  1922. selfdef:=objdef;
  1923. case selfloc.loc of
  1924. LOC_REGISTER:
  1925. begin
  1926. {$ifdef cpu_uses_separate_address_registers}
  1927. if getregtype(left.location.register)<>R_ADDRESSREGISTER then
  1928. begin
  1929. reference_reset_base(href,cg.getaddressregister(list),objdef.vmt_offset,sizeof(pint));
  1930. cg.a_load_reg_reg(list,OS_ADDR,OS_ADDR,selfloc.register,href.base);
  1931. end
  1932. else
  1933. {$endif cpu_uses_separate_address_registers}
  1934. reference_reset_base(href,selfloc.register,objdef.vmt_offset,sizeof(pint));
  1935. end;
  1936. LOC_CONSTANT,
  1937. LOC_CREGISTER,
  1938. LOC_CREFERENCE,
  1939. LOC_REFERENCE,
  1940. LOC_CSUBSETREG,
  1941. LOC_SUBSETREG,
  1942. LOC_CSUBSETREF,
  1943. LOC_SUBSETREF:
  1944. begin
  1945. reference_reset_base(href,cg.getaddressregister(list),objdef.vmt_offset,sizeof(pint));
  1946. { todo: pass actual vmt pointer type to hlcg }
  1947. hlcg.a_load_loc_reg(list,voidpointertype,voidpointertype,selfloc,href.base);
  1948. end;
  1949. else
  1950. internalerror(200305057);
  1951. end;
  1952. end;
  1953. vmtreg:=cg.getaddressregister(list);
  1954. hlcg.g_maybe_testself(list,selfdef,href.base);
  1955. cg.a_load_ref_reg(list,OS_ADDR,OS_ADDR,href,vmtreg);
  1956. { test validity of VMT }
  1957. if not(is_interface(objdef)) and
  1958. not(is_cppclass(objdef)) and
  1959. not(is_objc_class_or_protocol(objdef)) then
  1960. cg.g_maybe_testvmt(list,vmtreg,objdef);
  1961. end;
  1962. function getprocalign : shortint;
  1963. begin
  1964. { gprof uses 16 byte granularity }
  1965. if (cs_profile in current_settings.moduleswitches) then
  1966. result:=16
  1967. else
  1968. result:=current_settings.alignment.procalign;
  1969. end;
  1970. procedure gen_fpc_dummy(list : TAsmList);
  1971. begin
  1972. {$ifdef i386}
  1973. { fix me! }
  1974. list.concat(Taicpu.Op_const_reg(A_MOV,S_L,1,NR_EAX));
  1975. list.concat(Taicpu.Op_const(A_RET,S_W,12));
  1976. {$endif i386}
  1977. end;
  1978. end.