cgcpu.pas 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261
  1. {
  2. Copyright (c) 2014 by Jonas Maebe
  3. This unit implements the code generator for Xtensa
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,parabase,
  22. cgbase,cgutils,cgobj,
  23. aasmbase,aasmtai,aasmdata,aasmcpu,
  24. cpubase,cpuinfo,
  25. node,symconst,SymType,symdef,
  26. rgcpu,
  27. cg64f32;
  28. type
  29. tcgcpu=class(tcg)
  30. private
  31. procedure fixref(list : TAsmList; var ref : treference);
  32. procedure g_concatcopy_move(list : tasmlist; const Source,dest : treference; len : tcgint);
  33. public
  34. procedure init_register_allocators;override;
  35. procedure done_register_allocators;override;
  36. { move instructions }
  37. procedure a_load_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister);override;
  38. procedure a_load_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister;const ref: TReference);override;
  39. procedure a_load_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: TReference; reg: tregister);override;
  40. procedure a_load_const_reg(list: TAsmList; size: tcgsize; a: tcgint; reg: tregister);override;
  41. procedure a_loadaddr_ref_reg(list: TAsmList; const ref: TReference; r: tregister);override;
  42. procedure a_op_reg_reg(list: TAsmList; op: topcg; size: tcgsize; src, dst: tregister);override;
  43. procedure a_op_const_reg(list: TAsmList; op: topcg; size: tcgsize; a: tcgint; reg: tregister);override;
  44. procedure a_op_reg_reg_reg(list: TAsmList; op: topcg; size: tcgsize; src1, src2, dst: tregister);override;
  45. procedure a_op_const_reg_reg(list : TAsmList; op : TOpCg; size : tcgsize; a : tcgint; src,dst : tregister);override;
  46. procedure a_call_name(list:TAsmList;const s:string; weak: boolean);override;
  47. procedure a_call_reg(list:TAsmList;Reg:tregister);override;
  48. procedure a_jmp_name(list: TAsmList; const s: string);override;
  49. procedure a_jmp_flags(list: TAsmList; const f: TResFlags; l: tasmlabel);override;
  50. procedure g_proc_entry(list: TAsmList; localsize: longint; nostackframe: boolean);override;
  51. procedure g_proc_exit(list: TAsmList; parasize: longint; nostackframe: boolean);override;
  52. { comparison operations }
  53. procedure a_cmp_const_reg_label(list: TAsmList; size: tcgsize; cmp_op: topcmp; a: tcgint; reg: tregister; l: tasmlabel); override;
  54. procedure a_cmp_reg_reg_label(list: TAsmList; size: tcgsize; cmp_op: topcmp; reg1, reg2: tregister; l: tasmlabel);override;
  55. procedure a_jmp_always(list: TAsmList; l: TAsmLabel);override;
  56. procedure g_flags2reg(list: TAsmList; size: TCgSize; const f: tresflags; reg: TRegister);override;
  57. procedure g_concatcopy(list : TAsmList; const source,dest : treference; len : tcgint);override;
  58. procedure a_loadfpu_reg_reg(list: TAsmList; fromsize, tosize: tcgsize; reg1, reg2: tregister);override;
  59. procedure a_loadfpu_ref_reg(list: TAsmList; fromsize, tosize: tcgsize; const ref: treference; reg: tregister);override;
  60. procedure a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference); override;
  61. procedure maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  62. end;
  63. tcg64fxtensa = class(tcg64f32)
  64. procedure a_op64_reg_reg(list : TAsmList;op:TOpCG;size : tcgsize;regsrc,regdst : tregister64);override;
  65. procedure a_op64_const_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64);override;
  66. procedure a_op64_const_reg(list : TAsmList;op:TOpCG;size : tcgsize;value : int64;reg : tregister64);override;
  67. procedure a_op64_reg_reg_reg(list : TAsmList; op : TOpCG;size : tcgsize; regsrc1,regsrc2,regdst : tregister64);override;
  68. //procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;
  69. //procedure a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);override;
  70. //procedure a_op64_const_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;value : int64;regsrc,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  71. //procedure a_op64_reg_reg_reg_checkoverflow(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64;setflags : boolean;var ovloc : tlocation);override;
  72. //procedure a_loadmm_intreg64_reg(list: TAsmList; mmsize: tcgsize; intreg: tregister64; mmreg: tregister);override;
  73. //procedure a_loadmm_reg_intreg64(list: TAsmList; mmsize: tcgsize; mmreg: tregister; intreg: tregister64);override;
  74. end;
  75. procedure create_codegen;
  76. const
  77. TOpCG2AsmOp: array[topcg] of TAsmOp = (
  78. A_NONE,A_MOV,A_ADD,A_AND,A_NONE,A_NONE,A_MULL,A_MULL,A_NEG,A_NONE,A_OR,A_SRA,A_SLL,A_SRL,A_SUB,A_XOR,A_NONE,A_NONE
  79. );
  80. {
  81. );TOpCG2AsmOpReg: array[topcg] of TAsmOp = (
  82. A_NONE,A_MOV,A_ADD,A_AND,A_UDIV,A_SDIV,A_MUL,A_MUL,A_NEG,A_MVN,A_ORR,A_ASRV,A_LSLV,A_LSRV,A_SUB,A_EOR,A_NONE,A_RORV
  83. );
  84. TOpCG2AsmOpImm: array[topcg] of TAsmOp = (
  85. A_NONE,A_MOV,A_ADD,A_AND,A_UDIV,A_SDIV,A_MUL,A_MUL,A_NEG,A_MVN,A_ORR,A_ASR,A_LSL,A_LSR,A_SUB,A_EOR,A_NONE,A_ROR
  86. );
  87. TOpCmp2AsmCond: array[topcmp] of TAsmCond = (C_NONE,C_EQ,C_GT,
  88. C_LT,C_GE,C_LE,C_NE,C_LS,C_CC,C_CS,C_HI
  89. );
  90. }
  91. implementation
  92. uses
  93. globals,verbose,systems,cutils,
  94. paramgr,fmodule,
  95. symtable,symsym,
  96. tgobj,
  97. procinfo,cpupi;
  98. const
  99. TOpCmp2AsmCond: array[TOpCmp] of TAsmCond = (
  100. C_None,
  101. C_EQ,
  102. C_None,
  103. C_LT,
  104. C_GE,
  105. C_None,
  106. C_NE,
  107. C_None,
  108. C_LTU,
  109. C_GEU,
  110. C_None
  111. );
  112. procedure tcgcpu.init_register_allocators;
  113. begin
  114. inherited init_register_allocators;
  115. rg[R_INTREGISTER]:=trgintcpu.create(R_INTREGISTER,R_SUBWHOLE,
  116. [RS_A2,RS_A3,RS_A4,RS_A5,RS_A6,RS_A7,RS_A8,RS_A9,
  117. RS_A10,RS_A11,RS_A12,RS_A13,RS_A14,RS_A15],first_int_imreg,[]);
  118. rg[R_FPUREGISTER]:=trgcpu.create(R_FPUREGISTER,R_SUBNONE,
  119. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,RS_F8,RS_F9,
  120. RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15],first_fpu_imreg,[]);
  121. rg[R_SPECIALREGISTER]:=trgcpu.create(R_SPECIALREGISTER,R_SUBNONE,
  122. [RS_B0,RS_B1,RS_B2,RS_B3,RS_B4,RS_B5,RS_B6,RS_B7,RS_B8,RS_B9,
  123. RS_B10,RS_B11,RS_B12,RS_B13,RS_B14,RS_B15],first_flag_imreg,[]);
  124. end;
  125. procedure tcgcpu.done_register_allocators;
  126. begin
  127. rg[R_INTREGISTER].free;
  128. rg[R_FPUREGISTER].free;
  129. rg[R_SPECIALREGISTER].free;
  130. inherited done_register_allocators;
  131. end;
  132. procedure tcgcpu.a_load_reg_reg(list : TAsmList; fromsize,tosize : tcgsize;
  133. reg1,reg2 : tregister);
  134. var
  135. conv_done : Boolean;
  136. instr : taicpu;
  137. begin
  138. if (tcgsize2size[fromsize]>32) or (tcgsize2size[tosize]>32) or (fromsize=OS_NO) or (tosize=OS_NO) then
  139. internalerror(2020030710);
  140. conv_done:=false;
  141. if tosize<>fromsize then
  142. begin
  143. conv_done:=true;
  144. if tcgsize2size[tosize]<=tcgsize2size[fromsize] then
  145. fromsize:=tosize;
  146. case fromsize of
  147. OS_8:
  148. list.concat(taicpu.op_reg_reg_const_const(A_EXTUI,reg2,reg1,0,8));
  149. OS_S8:
  150. begin
  151. list.concat(taicpu.op_reg_reg_const(A_SEXT,reg2,reg1,7));
  152. if tosize=OS_16 then
  153. list.concat(taicpu.op_reg_reg_const_const(A_EXTUI,reg2,reg2,0,16));
  154. end;
  155. OS_16:
  156. list.concat(taicpu.op_reg_reg_const_const(A_EXTUI,reg2,reg1,0,16));
  157. OS_S16:
  158. list.concat(taicpu.op_reg_reg_const(A_SEXT,reg2,reg1,15));
  159. else
  160. conv_done:=false;
  161. end;
  162. end;
  163. if not conv_done and (reg1<>reg2) then
  164. begin
  165. { same size, only a register mov required }
  166. instr:=taicpu.op_reg_reg(A_MOV,reg2,reg1);
  167. list.Concat(instr);
  168. { Notify the register allocator that we have written a move instruction so
  169. it can try to eliminate it. }
  170. add_move_instruction(instr);
  171. end;
  172. end;
  173. procedure tcgcpu.a_load_reg_ref(list : TAsmList; fromsize,tosize : tcgsize;
  174. reg : tregister; const ref : TReference);
  175. var
  176. op: TAsmOp;
  177. href : treference;
  178. begin
  179. if (TCGSize2Size[FromSize] >= TCGSize2Size[ToSize]) then
  180. FromSize := ToSize;
  181. case tosize of
  182. { signed integer registers }
  183. OS_8,
  184. OS_S8:
  185. op:=A_S8I;
  186. OS_16,
  187. OS_S16:
  188. op:=A_S16I;
  189. OS_32,
  190. OS_S32:
  191. op:=A_S32I;
  192. else
  193. InternalError(2020030804);
  194. end;
  195. href:=ref;
  196. if assigned(href.symbol) or
  197. (href.index<>NR_NO) or
  198. ((op=A_S8I) and ((href.offset<0) or (href.offset>255))) or
  199. ((op=A_S16I) and ((href.offset<0) or (href.offset>510) or (href.offset mod 2<>0))) or
  200. ((op=A_S32I) and ((href.offset<0) or (href.offset>1020) or (href.offset mod 4<>0))) then
  201. fixref(list,href);
  202. list.concat(taicpu.op_reg_ref(op,reg,href));
  203. end;
  204. procedure tcgcpu.a_load_ref_reg(list : TAsmList; fromsize,tosize : tcgsize;
  205. const ref : TReference; reg : tregister);
  206. var
  207. href: treference;
  208. op: TAsmOp;
  209. tmpreg: TRegister;
  210. begin
  211. case fromsize of
  212. OS_8: op:=A_L8UI;
  213. OS_16: op:=A_L16UI;
  214. OS_S8: op:=A_L8UI;
  215. OS_S16: op:=A_L16SI;
  216. OS_64,OS_S64, { This only happens if tosize is smaller than fromsize }
  217. { We can therefore only consider the low 32-bit of the 64bit value }
  218. OS_32,
  219. OS_S32: op:=A_L32I;
  220. else
  221. internalerror(2020030801);
  222. end;
  223. href:=ref;
  224. if assigned(href.symbol) or
  225. (href.index<>NR_NO) or
  226. ((op=A_L8UI) and ((href.offset<0) or (href.offset>255))) or
  227. ((op in [A_L16SI,A_L16UI]) and ((href.offset<0) or (href.offset>510) or (href.offset mod 2<>0))) or
  228. ((op=A_L32I) and ((href.offset<0) or (href.offset>1020) or (href.offset mod 4<>0))) then
  229. fixref(list,href);
  230. list.concat(taicpu.op_reg_ref(op,reg,href));
  231. if (fromsize=OS_S8) and not(tosize in [OS_S8,OS_8]) then
  232. list.concat(taicpu.op_reg_reg_const(A_SEXT,reg,reg,7));
  233. if (fromsize<>tosize) and (not (tosize in [OS_SINT,OS_INT])) then
  234. a_load_reg_reg(list,fromsize,tosize,reg,reg);
  235. end;
  236. procedure tcgcpu.a_load_const_reg(list : TAsmList; size : tcgsize;
  237. a : tcgint; reg : tregister);
  238. var
  239. hr : treference;
  240. l : TAsmLabel;
  241. begin
  242. if (a>=-2048) and (a<=2047) then
  243. list.Concat(taicpu.op_reg_const(A_MOVI,reg,a))
  244. else
  245. begin
  246. reference_reset(hr,4,[]);
  247. current_asmdata.getjumplabel(l);
  248. cg.a_label(current_procinfo.aktlocaldata,l);
  249. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(longint(a)));
  250. hr.symbol:=l;
  251. list.concat(taicpu.op_reg_ref(A_L32R,reg,hr));
  252. end;
  253. end;
  254. procedure tcgcpu.fixref(list : TAsmList;var ref : treference);
  255. var
  256. tmpreg, tmpreg2 : tregister;
  257. tmpref : treference;
  258. l : tasmlabel;
  259. begin
  260. { create consts entry }
  261. if assigned(ref.symbol) or (ref.offset<-2048) or (ref.offset>2047) then
  262. begin
  263. reference_reset(tmpref,4,[]);
  264. current_asmdata.getjumplabel(l);
  265. cg.a_label(current_procinfo.aktlocaldata,l);
  266. tmpreg:=NR_NO;
  267. if assigned(ref.symbol) then
  268. current_procinfo.aktlocaldata.concat(tai_const.create_sym_offset(ref.symbol,ref.offset))
  269. else if ref.offset<>0 then
  270. current_procinfo.aktlocaldata.concat(tai_const.Create_32bit(ref.offset));
  271. { load consts entry }
  272. tmpreg:=getintregister(list,OS_INT);
  273. tmpref.symbol:=l;
  274. list.concat(taicpu.op_reg_ref(A_L32R,tmpreg,tmpref));
  275. if ref.base<>NR_NO then
  276. begin
  277. if ref.index<>NR_NO then
  278. begin
  279. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,tmpreg));
  280. ref.base:=tmpreg;
  281. end
  282. else
  283. ref.index:=tmpreg;
  284. end
  285. else
  286. ref.base:=tmpreg;
  287. end
  288. else if ref.offset<>0 then
  289. begin
  290. tmpreg:=getintregister(list,OS_INT);
  291. if (ref.offset>=-128) and (ref.offset<=127) then
  292. begin
  293. list.concat(taicpu.op_reg_reg_const(A_ADDI,tmpreg,ref.base,ref.offset));
  294. ref.base:=tmpreg;
  295. end
  296. else
  297. begin
  298. list.concat(taicpu.op_reg_const(A_MOVI,tmpreg,ref.offset));
  299. if ref.base<>NR_NO then
  300. begin
  301. if ref.index<>NR_NO then
  302. begin
  303. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,tmpreg));
  304. ref.base:=tmpreg;
  305. end
  306. else
  307. ref.index:=tmpreg;
  308. end
  309. else
  310. ref.base:=tmpreg;
  311. end;
  312. end;
  313. if ref.index<>NR_NO then
  314. begin
  315. if ref.base<>NR_NO then
  316. begin
  317. tmpreg:=getintregister(list,OS_INT);
  318. list.concat(taicpu.op_reg_reg_reg(A_ADD,tmpreg,ref.base,ref.index));
  319. ref.base:=tmpreg;
  320. end
  321. else
  322. ref.base:=ref.index;
  323. ref.index:=NR_NO;
  324. end;
  325. ref.offset:=0;
  326. ref.symbol:=nil;
  327. end;
  328. procedure tcgcpu.a_loadaddr_ref_reg(list : TAsmList;
  329. const ref : TReference; r : tregister);
  330. var
  331. b : byte;
  332. tmpref : treference;
  333. instr : taicpu;
  334. begin
  335. tmpref:=ref;
  336. { Be sure to have a base register }
  337. if tmpref.base=NR_NO then
  338. begin
  339. tmpref.base:=tmpref.index;
  340. tmpref.index:=NR_NO;
  341. end;
  342. if assigned(tmpref.symbol) then
  343. fixref(list,tmpref);
  344. { expect a base here if there is an index }
  345. if (tmpref.base=NR_NO) and (tmpref.index<>NR_NO) then
  346. internalerror(200312022);
  347. if tmpref.index<>NR_NO then
  348. begin
  349. a_op_reg_reg_reg(list,OP_ADD,OS_ADDR,tmpref.base,tmpref.index,r);
  350. if tmpref.offset<>0 then
  351. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,tmpref.offset,r,r);
  352. end
  353. else
  354. begin
  355. if tmpref.base=NR_NO then
  356. a_load_const_reg(list,OS_ADDR,tmpref.offset,r)
  357. else
  358. if tmpref.offset<>0 then
  359. a_op_const_reg_reg(list,OP_ADD,OS_ADDR,tmpref.offset,tmpref.base,r)
  360. else
  361. begin
  362. instr:=taicpu.op_reg_reg(A_MOV,r,tmpref.base);
  363. list.concat(instr);
  364. add_move_instruction(instr);
  365. end;
  366. end;
  367. end;
  368. procedure tcgcpu.a_op_reg_reg(list : TAsmList; op : topcg; size : tcgsize; src,dst : tregister);
  369. var
  370. tmpreg : TRegister;
  371. begin
  372. if op = OP_NEG then
  373. begin
  374. list.concat(taicpu.op_reg_reg(A_NEG,dst,src));
  375. maybeadjustresult(list,OP_NEG,size,dst);
  376. end
  377. else if op = OP_NOT then
  378. begin
  379. tmpreg:=getintregister(list,size);
  380. list.concat(taicpu.op_reg_const(A_MOVI,tmpreg,-1));
  381. list.concat(taicpu.op_reg_reg_reg(A_XOR,dst,tmpreg,src));
  382. maybeadjustresult(list,OP_NOT,size,dst);
  383. end
  384. else
  385. a_op_reg_reg_reg(list,op,size,src,dst,dst);
  386. end;
  387. procedure tcgcpu.a_op_const_reg_reg(list: TAsmList; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister);
  388. var
  389. l1 : longint;
  390. tmpreg : TRegister;
  391. begin
  392. optimize_op_const(size, op, a);
  393. case op of
  394. OP_NONE:
  395. begin
  396. if src <> dst then
  397. a_load_reg_reg(list, size, size, src, dst);
  398. exit;
  399. end;
  400. OP_MOVE:
  401. begin
  402. a_load_const_reg(list, size, a, dst);
  403. exit;
  404. end;
  405. else
  406. ;
  407. end;
  408. { there could be added some more sophisticated optimizations }
  409. if (op in [OP_IMUL,OP_IDIV]) and (a=-1) then
  410. a_op_reg_reg(list,OP_NEG,size,src,dst)
  411. { we do this here instead in the peephole optimizer because
  412. it saves us a register }
  413. else if (op in [OP_MUL,OP_IMUL]) and ispowerof2(a,l1) then
  414. a_op_const_reg_reg(list,OP_SHL,size,l1,src,dst)
  415. else if (op=OP_ADD) and (a>=-128) and (a<=127) then
  416. list.concat(taicpu.op_reg_reg_const(A_ADDI,dst,src,a))
  417. else if (op=OP_SUB) and (a>=-127) and (a<=128) then
  418. list.concat(taicpu.op_reg_reg_const(A_ADDI,dst,src,-a))
  419. else if (op=OP_SHL) and (a>=1) and (a<=31) then
  420. list.concat(taicpu.op_reg_reg_const(A_SLLI,dst,src,a))
  421. else if (op=OP_SHR) and (a>=0) and (a<=15) then
  422. list.concat(taicpu.op_reg_reg_const(A_SRLI,dst,src,a))
  423. else
  424. begin
  425. tmpreg:=getintregister(list,size);
  426. a_load_const_reg(list,size,a,tmpreg);
  427. a_op_reg_reg_reg(list,op,size,tmpreg,src,dst);
  428. end;
  429. maybeadjustresult(list,op,size,dst);
  430. end;
  431. procedure tcgcpu.a_op_const_reg(list : TAsmList; op : topcg; size : tcgsize; a : tcgint; reg : tregister);
  432. begin
  433. a_op_const_reg_reg(list,op,size,a,reg,reg);
  434. end;
  435. procedure tcgcpu.a_op_reg_reg_reg(list : TAsmList; op : topcg;
  436. size : tcgsize; src1,src2,dst : tregister);
  437. var
  438. tmpreg : TRegister;
  439. begin
  440. if op=OP_NOT then
  441. begin
  442. tmpreg:=getintregister(list,size);
  443. list.concat(taicpu.op_reg_const(A_MOVI,tmpreg,-1));
  444. maybeadjustresult(list,op,size,dst);
  445. end
  446. else if op=OP_NEG then
  447. begin
  448. list.concat(taicpu.op_reg_reg(A_NEG,dst,src1));
  449. maybeadjustresult(list,op,size,dst);
  450. end
  451. else if op in [OP_SAR,OP_SHL,OP_SHR] then
  452. begin
  453. if op=OP_SHL then
  454. list.concat(taicpu.op_reg(A_SSL,src1))
  455. else
  456. list.concat(taicpu.op_reg(A_SSR,src1));
  457. list.concat(taicpu.op_reg_reg(TOpCG2AsmOp[op],dst,src2));
  458. maybeadjustresult(list,op,size,dst);
  459. end
  460. else
  461. case op of
  462. OP_MOVE:
  463. a_load_reg_reg(list,size,size,src1,dst);
  464. else
  465. begin
  466. list.concat(taicpu.op_reg_reg_reg(TOpCG2AsmOp[op],dst,src2,src1));
  467. maybeadjustresult(list,op,size,dst);
  468. end;
  469. end;
  470. end;
  471. procedure tcgcpu.a_call_name(list : TAsmList; const s : string;
  472. weak : boolean);
  473. begin
  474. if not weak then
  475. list.concat(taicpu.op_sym(txtensaprocinfo(current_procinfo).callins,current_asmdata.RefAsmSymbol(s,AT_FUNCTION)))
  476. else
  477. list.concat(taicpu.op_sym(txtensaprocinfo(current_procinfo).callins,current_asmdata.WeakRefAsmSymbol(s,AT_FUNCTION)));
  478. end;
  479. procedure tcgcpu.a_call_reg(list : TAsmList; Reg : tregister);
  480. begin
  481. list.concat(taicpu.op_reg(txtensaprocinfo(current_procinfo).callxins,reg));
  482. end;
  483. procedure tcgcpu.a_jmp_name(list : TAsmList; const s : string);
  484. var
  485. ai : taicpu;
  486. begin
  487. ai:=TAiCpu.op_sym(A_J,current_asmdata.RefAsmSymbol(s,AT_FUNCTION));
  488. ai.is_jmp:=true;
  489. list.Concat(ai);
  490. end;
  491. procedure tcgcpu.a_jmp_flags(list: TAsmList; const f: TResFlags; l: tasmlabel);
  492. var
  493. instr: taicpu;
  494. begin
  495. instr:=taicpu.op_reg_sym(A_Bcc,f.register,l);
  496. instr.condition:=flags_to_cond(f.flag);
  497. list.concat(instr);
  498. end;
  499. procedure tcgcpu.g_proc_entry(list : TAsmList; localsize : longint;
  500. nostackframe : boolean);
  501. var
  502. ref : treference;
  503. r : byte;
  504. regs : tcpuregisterset;
  505. stackmisalignment : pint;
  506. regoffset : LongInt;
  507. stack_parameters : Boolean;
  508. registerarea : PtrInt;
  509. begin
  510. LocalSize:=align(LocalSize,4);
  511. stack_parameters:=current_procinfo.procdef.stack_tainting_parameter(calleeside);
  512. { call instruction does not put anything on the stack }
  513. registerarea:=0;
  514. if not(nostackframe) then
  515. begin
  516. regs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  517. a_reg_alloc(list,NR_STACK_POINTER_REG);
  518. case target_info.abi of
  519. abi_xtensa_call0:
  520. begin
  521. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  522. Include(regs,RS_A15);
  523. if pi_do_call in current_procinfo.flags then
  524. Include(regs,RS_A0);
  525. if regs<>[] then
  526. begin
  527. for r:=RS_A0 to RS_A15 do
  528. if r in regs then
  529. inc(registerarea,4);
  530. end;
  531. inc(localsize,registerarea);
  532. if LocalSize<>0 then
  533. begin
  534. localsize:=align(localsize,current_settings.alignment.localalignmax);
  535. a_reg_alloc(list,NR_STACK_POINTER_REG);
  536. list.concat(taicpu.op_reg_reg_const(A_ADDI,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,-localsize));
  537. end;
  538. reference_reset(ref,4,[]);
  539. ref.base:=NR_STACK_POINTER_REG;
  540. ref.offset:=localsize;
  541. if ref.offset>1024 then
  542. begin
  543. if ref.offset<=1024+32512 then
  544. begin
  545. list.concat(taicpu.op_reg_reg_const(A_ADDMI,NR_A8,NR_STACK_POINTER_REG,ref.offset and $fffffc00));
  546. ref.offset:=ref.offset and $3ff;
  547. ref.base:=NR_A8;
  548. end
  549. else
  550. { fix me! }
  551. Internalerror(2020031101);
  552. end;
  553. if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  554. begin
  555. dec(ref.offset,4);
  556. list.concat(taicpu.op_reg_ref(A_S32I,NR_A15,ref));
  557. a_reg_alloc(list,NR_FRAME_POINTER_REG);
  558. list.concat(taicpu.op_reg_reg(A_MOV,NR_A15,NR_STACK_POINTER_REG));
  559. end;
  560. if regs<>[] then
  561. begin
  562. for r:=RS_A14 downto RS_A0 do
  563. if r in regs then
  564. begin
  565. dec(ref.offset,4);
  566. list.concat(taicpu.op_reg_ref(A_S32I,newreg(R_INTREGISTER,r,R_SUBWHOLE),ref));
  567. end;
  568. end;
  569. end;
  570. abi_xtensa_windowed:
  571. begin
  572. if stack_parameters and (pi_estimatestacksize in current_procinfo.flags) then
  573. begin
  574. if localsize>txtensaprocinfo(current_procinfo).stackframesize then
  575. internalerror(2020031402)
  576. else
  577. localsize:=txtensaprocinfo(current_procinfo).stackframesize-registerarea;
  578. end
  579. else
  580. begin
  581. { default spill area }
  582. inc(localsize,4*4);
  583. { additional spill area? }
  584. if pi_do_call in current_procinfo.flags then
  585. inc(localsize,txtensaprocinfo(current_procinfo).maxcall*4);
  586. localsize:=align(localsize,current_settings.alignment.localalignmax);
  587. end;
  588. list.concat(taicpu.op_reg_const(A_ENTRY,NR_STACK_POINTER_REG,localsize));
  589. end;
  590. else
  591. Internalerror(2020031401);
  592. end;
  593. end;
  594. end;
  595. procedure tcgcpu.g_proc_exit(list : TAsmList; parasize : longint;
  596. nostackframe : boolean);
  597. begin
  598. case target_info.abi of
  599. abi_xtensa_windowed:
  600. list.Concat(taicpu.op_none(A_RETW));
  601. abi_xtensa_call0:
  602. list.Concat(taicpu.op_none(A_RET));
  603. else
  604. Internalerror(2020031403);
  605. end;
  606. end;
  607. procedure tcgcpu.a_cmp_const_reg_label(list: TAsmList; size: tcgsize; cmp_op: topcmp; a: tcgint; reg: tregister; l: tasmlabel);
  608. function is_b4const(v: tcgint): boolean;
  609. begin
  610. case v of
  611. -1,1,2,3,4,5,6,7,8,
  612. 10,12,16,32,64,128,256:
  613. result:=true;
  614. else
  615. result:=false;
  616. end;
  617. end;
  618. function is_b4constu(v: tcgint): boolean;
  619. begin
  620. case v of
  621. 32768,65536,
  622. 2,3,4,5,6,7,8,
  623. 10,12,16,32,64,128,256:
  624. result:=true;
  625. else
  626. result:=false;
  627. end;
  628. end;
  629. var
  630. op: TAsmCond;
  631. instr: taicpu;
  632. begin
  633. if (a=0) and (cmp_op in [OC_EQ,OC_NE,OC_LT,OC_GTE]) then
  634. begin
  635. case cmp_op of
  636. OC_EQ: op:=C_EQZ;
  637. OC_NE: op:=C_NEZ;
  638. OC_LT: op:=C_LTZ;
  639. OC_GTE: op:=C_GEZ;
  640. else
  641. Internalerror(2020030801);
  642. end;
  643. instr:=taicpu.op_reg_sym(A_Bcc,reg,l);
  644. instr.condition:=op;
  645. list.concat(instr);
  646. end
  647. else if is_b4const(a) and
  648. (cmp_op in [OC_EQ,OC_NE,OC_LT,OC_GTE]) then
  649. begin
  650. case cmp_op of
  651. OC_EQ: op:=C_EQI;
  652. OC_NE: op:=C_NEI;
  653. OC_LT: op:=C_LTI;
  654. OC_GTE: op:=C_GEI;
  655. else
  656. Internalerror(2020030801);
  657. end;
  658. instr:=taicpu.op_reg_const_sym(A_Bcc,reg,a,l);
  659. instr.condition:=op;
  660. list.concat(instr);
  661. end
  662. else if is_b4constu(a) and
  663. (cmp_op in [OC_B,OC_AE]) then
  664. begin
  665. case cmp_op of
  666. OC_B: op:=C_LTUI;
  667. OC_AE: op:=C_GEUI;
  668. else
  669. Internalerror(2020030801);
  670. end;
  671. instr:=taicpu.op_reg_const_sym(A_Bcc,reg,a,l);
  672. instr.condition:=op;
  673. list.concat(instr);
  674. end
  675. else
  676. inherited a_cmp_const_reg_label(list, size, cmp_op, a, reg, l);
  677. end;
  678. procedure tcgcpu.a_cmp_reg_reg_label(list : TAsmList; size : tcgsize;
  679. cmp_op : topcmp; reg1,reg2 : tregister; l : tasmlabel);
  680. var
  681. tmpreg: TRegister;
  682. instr: taicpu;
  683. begin
  684. if TOpCmp2AsmCond[cmp_op]=C_None then
  685. begin
  686. cmp_op:=swap_opcmp(cmp_op);
  687. tmpreg:=reg1;
  688. reg1:=reg2;
  689. reg2:=tmpreg;
  690. end;
  691. instr:=taicpu.op_reg_reg_sym(A_Bcc,reg2,reg1,l);
  692. instr.condition:=TOpCmp2AsmCond[cmp_op];
  693. list.concat(instr);
  694. end;
  695. procedure tcgcpu.a_jmp_always(list : TAsmList; l : TAsmLabel);
  696. var
  697. ai : taicpu;
  698. begin
  699. ai:=taicpu.op_sym(A_J,l);
  700. ai.is_jmp:=true;
  701. list.concat(ai);
  702. end;
  703. procedure tcgcpu.g_flags2reg(list: TAsmList; size: TCgSize; const f: tresflags; reg: TRegister);
  704. var
  705. hregister: TRegister;
  706. instr: taicpu;
  707. begin
  708. a_load_const_reg(list,size,0,reg);
  709. hregister:=getintregister(list,size);
  710. a_load_const_reg(list,size,1,hregister);
  711. instr:=taicpu.op_reg_reg_reg(A_MOV,reg,hregister,f.register);
  712. instr.condition:=flags_to_cond(f.flag);
  713. list.concat(instr);
  714. end;
  715. procedure tcgcpu.g_concatcopy_move(list: tasmlist; const Source, dest: treference; len: tcgint);
  716. var
  717. paraloc1, paraloc2, paraloc3: TCGPara;
  718. pd: tprocdef;
  719. begin
  720. pd:=search_system_proc('MOVE');
  721. paraloc1.init;
  722. paraloc2.init;
  723. paraloc3.init;
  724. paramanager.getcgtempparaloc(list, pd, 1, paraloc1);
  725. paramanager.getcgtempparaloc(list, pd, 2, paraloc2);
  726. paramanager.getcgtempparaloc(list, pd, 3, paraloc3);
  727. a_load_const_cgpara(list, OS_SINT, len, paraloc3);
  728. a_loadaddr_ref_cgpara(list, dest, paraloc2);
  729. a_loadaddr_ref_cgpara(list, Source, paraloc1);
  730. paramanager.freecgpara(list, paraloc3);
  731. paramanager.freecgpara(list, paraloc2);
  732. paramanager.freecgpara(list, paraloc1);
  733. alloccpuregisters(list, R_INTREGISTER, paramanager.get_volatile_registers_int(pocall_default));
  734. alloccpuregisters(list, R_FPUREGISTER, paramanager.get_volatile_registers_fpu(pocall_default));
  735. a_call_name(list, 'FPC_MOVE', false);
  736. dealloccpuregisters(list, R_FPUREGISTER, paramanager.get_volatile_registers_fpu(pocall_default));
  737. dealloccpuregisters(list, R_INTREGISTER, paramanager.get_volatile_registers_int(pocall_default));
  738. paraloc3.done;
  739. paraloc2.done;
  740. paraloc1.done;
  741. end;
  742. procedure tcgcpu.g_concatcopy(list : TAsmList;const source,dest : treference;len : tcgint);
  743. var
  744. tmpreg1, hreg, countreg: TRegister;
  745. src, dst, src2, dst2: TReference;
  746. lab: tasmlabel;
  747. Count, count2: aint;
  748. function reference_is_reusable(const ref: treference): boolean;
  749. begin
  750. result:=(ref.base<>NR_NO) and (ref.index=NR_NO) and
  751. (ref.symbol=nil);
  752. end;
  753. begin
  754. src2:=source;
  755. fixref(list,src2);
  756. dst2:=dest;
  757. fixref(list,dst2);
  758. if len > high(longint) then
  759. internalerror(2002072704);
  760. { A call (to FPC_MOVE) requires the outgoing parameter area to be properly
  761. allocated on stack. This can only be done before tmipsprocinfo.set_first_temp_offset,
  762. i.e. before secondpass. Other internal procedures request correct stack frame
  763. by setting pi_do_call during firstpass, but for this particular one it is impossible.
  764. Therefore, if the current procedure is a leaf one, we have to leave it that way. }
  765. { anybody wants to determine a good value here :)? }
  766. if (len > 100) and
  767. assigned(current_procinfo) and
  768. (pi_do_call in current_procinfo.flags) then
  769. g_concatcopy_move(list, src2, dst2, len)
  770. else
  771. begin
  772. Count := len div 4;
  773. if (count<=4) and reference_is_reusable(src2) then
  774. src:=src2
  775. else
  776. begin
  777. reference_reset(src,sizeof(aint),[]);
  778. { load the address of src2 into src.base }
  779. src.base := GetAddressRegister(list);
  780. a_loadaddr_ref_reg(list, src2, src.base);
  781. end;
  782. if (count<=4) and reference_is_reusable(dst2) then
  783. dst:=dst2
  784. else
  785. begin
  786. reference_reset(dst,sizeof(aint),[]);
  787. { load the address of dst2 into dst.base }
  788. dst.base := GetAddressRegister(list);
  789. a_loadaddr_ref_reg(list, dst2, dst.base);
  790. end;
  791. { generate a loop }
  792. if Count > 4 then
  793. begin
  794. countreg := GetIntRegister(list, OS_INT);
  795. tmpreg1 := GetIntRegister(list, OS_INT);
  796. a_load_const_reg(list, OS_INT, Count, countreg);
  797. current_asmdata.getjumplabel(lab);
  798. a_label(list, lab);
  799. list.concat(taicpu.op_reg_ref(A_L32I, tmpreg1, src));
  800. list.concat(taicpu.op_reg_ref(A_S32I, tmpreg1, dst));
  801. list.concat(taicpu.op_reg_reg_const(A_ADDI, src.base, src.base, 4));
  802. list.concat(taicpu.op_reg_reg_const(A_ADDI, dst.base, dst.base, 4));
  803. list.concat(taicpu.op_reg_reg_const(A_ADDI, countreg, countreg, -1));
  804. a_cmp_const_reg_label(list,OS_INT,OC_GT,0,countreg,lab);
  805. { keep the registers alive }
  806. list.concat(taicpu.op_reg_reg(A_MOV,countreg,countreg));
  807. list.concat(taicpu.op_reg_reg(A_MOV,src.base,src.base));
  808. list.concat(taicpu.op_reg_reg(A_MOV,dst.base,dst.base));
  809. len := len mod 4;
  810. end;
  811. { unrolled loop }
  812. Count := len div 4;
  813. if Count > 0 then
  814. begin
  815. tmpreg1 := GetIntRegister(list, OS_INT);
  816. for count2 := 1 to Count do
  817. begin
  818. list.concat(taicpu.op_reg_ref(A_L32I, tmpreg1, src));
  819. list.concat(taicpu.op_reg_ref(A_S32I, tmpreg1, dst));
  820. Inc(src.offset, 4);
  821. Inc(dst.offset, 4);
  822. end;
  823. len := len mod 4;
  824. end;
  825. if (len and 4) <> 0 then
  826. begin
  827. hreg := GetIntRegister(list, OS_INT);
  828. a_load_ref_reg(list, OS_32, OS_32, src, hreg);
  829. a_load_reg_ref(list, OS_32, OS_32, hreg, dst);
  830. Inc(src.offset, 4);
  831. Inc(dst.offset, 4);
  832. end;
  833. { copy the leftovers }
  834. if (len and 2) <> 0 then
  835. begin
  836. hreg := GetIntRegister(list, OS_INT);
  837. a_load_ref_reg(list, OS_16, OS_16, src, hreg);
  838. a_load_reg_ref(list, OS_16, OS_16, hreg, dst);
  839. Inc(src.offset, 2);
  840. Inc(dst.offset, 2);
  841. end;
  842. if (len and 1) <> 0 then
  843. begin
  844. hreg := GetIntRegister(list, OS_INT);
  845. a_load_ref_reg(list, OS_8, OS_8, src, hreg);
  846. a_load_reg_ref(list, OS_8, OS_8, hreg, dst);
  847. end;
  848. end;
  849. end;
  850. procedure tcgcpu.a_loadfpu_reg_reg(list: TAsmList; fromsize,tosize: tcgsize; reg1, reg2: tregister);
  851. begin
  852. if not(fromsize in [OS_32,OS_F32]) then
  853. InternalError(2020032603);
  854. list.concat(taicpu.op_reg_reg(A_MOV_S,reg2,reg1));
  855. end;
  856. procedure tcgcpu.a_loadfpu_ref_reg(list: TAsmList; fromsize,tosize: tcgsize; const ref: treference; reg: tregister);
  857. var
  858. href: treference;
  859. begin
  860. if not(fromsize in [OS_32,OS_F32]) then
  861. InternalError(2020032602);
  862. href:=ref;
  863. if assigned(href.symbol) or
  864. (href.index<>NR_NO) or
  865. (((href.offset<0) or (href.offset>1020) or (href.offset mod 4<>0))) then
  866. fixref(list,href);
  867. list.concat(taicpu.op_reg_ref(A_LSI,reg,href));
  868. if fromsize<>tosize then
  869. a_loadfpu_reg_reg(list,fromsize,tosize,reg,reg);
  870. end;
  871. procedure tcgcpu.a_loadfpu_reg_ref(list: TAsmList; fromsize, tosize: tcgsize; reg: tregister; const ref: treference);
  872. var
  873. href: treference;
  874. begin
  875. if not(fromsize in [OS_32,OS_F32]) then
  876. InternalError(2020032604);
  877. href:=ref;
  878. if assigned(href.symbol) or
  879. (href.index<>NR_NO) or
  880. (((href.offset<0) or (href.offset>1020) or (href.offset mod 4<>0))) then
  881. fixref(list,href);
  882. list.concat(taicpu.op_reg_ref(A_SSI,reg,href));
  883. end;
  884. procedure tcgcpu.maybeadjustresult(list : TAsmList; op : TOpCg; size : tcgsize; dst : tregister);
  885. const
  886. overflowops = [OP_MUL,OP_SHL,OP_ADD,OP_SUB,OP_NEG];
  887. begin
  888. if (op in overflowops) and
  889. (size in [OS_8,OS_S8,OS_16,OS_S16]) then
  890. a_load_reg_reg(list,OS_32,size,dst,dst);
  891. end;
  892. procedure tcg64fxtensa.a_op64_reg_reg_reg(list: TAsmList;op:TOpCG;size : tcgsize;regsrc1,regsrc2,regdst : tregister64);
  893. var
  894. signed: Boolean;
  895. tmplo, carry, tmphi, hreg: TRegister;
  896. instr: taicpu;
  897. no_carry: TAsmLabel;
  898. begin
  899. case op of
  900. OP_NEG,
  901. OP_NOT :
  902. internalerror(2020030810);
  903. else
  904. ;
  905. end;
  906. case op of
  907. OP_AND,OP_OR,OP_XOR:
  908. begin
  909. cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reglo,regsrc2.reglo,regdst.reglo);
  910. cg.a_op_reg_reg_reg(list,op,OS_32,regsrc1.reghi,regsrc2.reghi,regdst.reghi);
  911. end;
  912. OP_ADD:
  913. begin
  914. signed:=(size in [OS_S64]);
  915. tmplo := cg.GetIntRegister(list,OS_S32);
  916. carry := cg.GetIntRegister(list,OS_S32);
  917. list.concat(taicpu.op_reg_reg_reg(A_ADD, tmplo, regsrc2.reglo, regsrc1.reglo));
  918. if signed then
  919. begin
  920. list.concat(taicpu.op_reg_reg_reg(A_ADD, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  921. current_asmdata.getjumplabel(no_carry);
  922. instr:=taicpu.op_reg_reg_sym(A_Bcc,tmplo, regsrc2.reglo, no_carry);
  923. instr.condition:=C_GEU;
  924. list.concat(instr);
  925. list.concat(taicpu.op_reg_reg_const(A_ADDI, regdst.reghi, regdst.reghi, 1));
  926. cg.a_label(list,no_carry);
  927. end
  928. else
  929. begin
  930. cg.a_load_const_reg(list,OS_INT,1,carry);
  931. current_asmdata.getjumplabel(no_carry);
  932. cg.a_cmp_reg_reg_label(list,OS_INT,OC_B,tmplo, regsrc2.reglo,no_carry);
  933. cg.a_load_const_reg(list,OS_INT,0,carry);
  934. cg.a_label(list,no_carry);
  935. cg.a_load_reg_reg(list,OS_INT,OS_INT,tmplo,regdst.reglo);
  936. tmphi:=cg.GetIntRegister(list,OS_INT);
  937. hreg:=cg.GetIntRegister(list,OS_INT);
  938. cg.a_load_const_reg(list,OS_INT,$80000000,hreg);
  939. // first add carry to one of the addends
  940. list.concat(taicpu.op_reg_reg_reg(A_ADD, tmphi, regsrc2.reghi, carry));
  941. cg.a_load_const_reg(list,OS_INT,1,carry);
  942. current_asmdata.getjumplabel(no_carry);
  943. cg.a_cmp_reg_reg_label(list,OS_INT,OC_B,tmphi, regsrc2.reghi,no_carry);
  944. cg.a_load_const_reg(list,OS_INT,0,carry);
  945. cg.a_label(list,no_carry);
  946. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  947. // then add another addend
  948. list.concat(taicpu.op_reg_reg_reg(A_ADD, regdst.reghi, tmphi, regsrc1.reghi));
  949. end;
  950. end;
  951. OP_SUB:
  952. begin
  953. signed:=(size in [OS_S64]);
  954. tmplo := cg.GetIntRegister(list,OS_S32);
  955. carry := cg.GetIntRegister(list,OS_S32);
  956. list.concat(taicpu.op_reg_reg_reg(A_SUB, tmplo, regsrc2.reglo, regsrc1.reglo));
  957. if signed then
  958. begin
  959. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  960. current_asmdata.getjumplabel(no_carry);
  961. instr:=taicpu.op_reg_reg_sym(A_Bcc, regsrc2.reglo, tmplo, no_carry);
  962. instr.condition:=C_GEU;
  963. list.concat(instr);
  964. list.concat(taicpu.op_reg_reg_const(A_ADDI, regdst.reghi, regdst.reghi, -1));
  965. cg.a_label(list,no_carry);
  966. end
  967. else
  968. begin
  969. cg.a_load_const_reg(list,OS_INT,1,carry);
  970. current_asmdata.getjumplabel(no_carry);
  971. cg.a_cmp_reg_reg_label(list,OS_INT,OC_B, regsrc2.reglo, tmplo, no_carry);
  972. cg.a_load_const_reg(list,OS_INT,0,carry);
  973. cg.a_label(list,no_carry);
  974. cg.a_load_reg_reg(list,OS_INT,OS_INT,tmplo,regdst.reglo);
  975. tmphi:=cg.GetIntRegister(list,OS_INT);
  976. hreg:=cg.GetIntRegister(list,OS_INT);
  977. cg.a_load_const_reg(list,OS_INT,$80000000,hreg);
  978. // first add carry to one of the addends
  979. list.concat(taicpu.op_reg_reg_reg(A_SUB, regsrc2.reghi, tmplo, carry));
  980. cg.a_load_const_reg(list,OS_INT,1,carry);
  981. current_asmdata.getjumplabel(no_carry);
  982. cg.a_cmp_reg_reg_label(list,OS_INT,OC_B,tmphi, regsrc2.reghi,no_carry);
  983. cg.a_load_const_reg(list,OS_INT,0,carry);
  984. cg.a_label(list,no_carry);
  985. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  986. // then add another addend
  987. list.concat(taicpu.op_reg_reg_reg(A_SUB, regdst.reghi, tmphi, regsrc1.reghi));
  988. end;
  989. end;
  990. else
  991. internalerror(2020030813);
  992. end;
  993. end;
  994. procedure tcg64fxtensa.a_op64_reg_reg(list : TAsmList; op : TOpCG; size : tcgsize; regsrc,regdst : tregister64);
  995. var
  996. tmpreg : TRegister;
  997. instr : taicpu;
  998. begin
  999. case op of
  1000. OP_NEG:
  1001. begin
  1002. tmpreg:=cg.GetIntRegister(list, OS_INT);
  1003. list.concat(taicpu.op_reg_reg(A_NEG,regdst.reglo,regsrc.reglo));
  1004. list.concat(taicpu.op_reg_reg(A_NEG,regdst.reghi,regsrc.reghi));
  1005. list.concat(taicpu.op_reg_reg_const(A_ADDI,tmpreg,regdst.reghi,-1));
  1006. instr:=taicpu.op_reg_reg_reg(A_MOV,regdst.reghi,tmpreg,regdst.reglo);
  1007. instr.condition:=C_EQZ;
  1008. list.concat(instr);
  1009. end;
  1010. OP_NOT:
  1011. begin
  1012. cg.a_op_reg_reg(list,OP_NOT,OS_INT,regsrc.reglo,regdst.reglo);
  1013. cg.a_op_reg_reg(list,OP_NOT,OS_INT,regsrc.reghi,regdst.reghi);
  1014. end;
  1015. else
  1016. a_op64_reg_reg_reg(list,op,size,regsrc,regdst,regdst);
  1017. end;
  1018. end;
  1019. procedure tcg64fxtensa.a_op64_const_reg_reg(list : TAsmList; op : TOpCG; size : tcgsize; value : int64; regsrc,regdst : tregister64);
  1020. var
  1021. tmpreg,tmplo,carry,tmphi,hreg: tregister;
  1022. tmpreg64 : tregister64;
  1023. b : byte;
  1024. signed : Boolean;
  1025. no_carry : TAsmLabel;
  1026. instr : taicpu;
  1027. begin
  1028. case op of
  1029. OP_NEG,
  1030. OP_NOT :
  1031. internalerror(2020030904);
  1032. else
  1033. ;
  1034. end;
  1035. case op of
  1036. OP_AND,OP_OR,OP_XOR:
  1037. begin
  1038. cg.a_op_const_reg_reg(list,op,OS_32,aint(lo(value)),regsrc.reglo,regdst.reglo);
  1039. cg.a_op_const_reg_reg(list,op,OS_32,aint(hi(value)),regsrc.reghi,regdst.reghi);
  1040. end;
  1041. OP_ADD:
  1042. begin
  1043. { could do better here (hi(value) in 248..2047), for now we support only the simple cases }
  1044. if (value>=-2048) and (value<=2047) then
  1045. begin
  1046. signed:=(size in [OS_S64]);
  1047. tmplo := cg.GetIntRegister(list,OS_S32);
  1048. carry := cg.GetIntRegister(list,OS_S32);
  1049. list.concat(taicpu.op_reg_reg_const(A_ADDI, tmplo, regsrc.reglo, value));
  1050. if signed then
  1051. begin
  1052. list.concat(taicpu.op_reg_reg_const(A_ADDI, regdst.reghi, regsrc.reghi, 0));
  1053. current_asmdata.getjumplabel(no_carry);
  1054. instr:=taicpu.op_reg_reg_sym(A_Bcc,tmplo, regsrc.reglo, no_carry);
  1055. instr.condition:=C_GEU;
  1056. list.concat(instr);
  1057. list.concat(taicpu.op_reg_reg_const(A_ADDI, regdst.reghi, regdst.reghi, 1));
  1058. cg.a_label(list,no_carry);
  1059. end
  1060. else
  1061. begin
  1062. cg.a_load_const_reg(list,OS_INT,1,carry);
  1063. current_asmdata.getjumplabel(no_carry);
  1064. cg.a_cmp_reg_reg_label(list,OS_INT,OC_B,tmplo, regsrc.reglo,no_carry);
  1065. cg.a_load_const_reg(list,OS_INT,0,carry);
  1066. cg.a_label(list,no_carry);
  1067. cg.a_load_reg_reg(list,OS_INT,OS_INT,tmplo,regdst.reglo);
  1068. tmphi:=cg.GetIntRegister(list,OS_INT);
  1069. hreg:=cg.GetIntRegister(list,OS_INT);
  1070. cg.a_load_const_reg(list,OS_INT,$80000000,hreg);
  1071. // first add carry to one of the addends
  1072. list.concat(taicpu.op_reg_reg_reg(A_ADD, tmphi, regsrc.reghi, carry));
  1073. cg.a_load_const_reg(list,OS_INT,1,carry);
  1074. current_asmdata.getjumplabel(no_carry);
  1075. cg.a_cmp_reg_reg_label(list,OS_INT,OC_B,tmphi, regsrc.reghi,no_carry);
  1076. cg.a_load_const_reg(list,OS_INT,0,carry);
  1077. cg.a_label(list,no_carry);
  1078. list.concat(taicpu.op_reg_reg_reg(A_SUB, carry, hreg, carry));
  1079. // then add another addend
  1080. list.concat(taicpu.op_reg_reg_const(A_ADDI, regdst.reghi, tmphi, 0));
  1081. end
  1082. end
  1083. else
  1084. begin
  1085. tmpreg64.reglo := cg.GetIntRegister(list,OS_S32);
  1086. tmpreg64.reghi := cg.GetIntRegister(list,OS_S32);
  1087. a_load64_const_reg(list,value,tmpreg64);
  1088. a_op64_reg_reg_reg(list,op,size,tmpreg64,regsrc,regdst);
  1089. end;
  1090. end;
  1091. OP_SUB:
  1092. begin
  1093. { for now, we take the simple approach }
  1094. tmpreg64.reglo := cg.GetIntRegister(list,OS_S32);
  1095. tmpreg64.reghi := cg.GetIntRegister(list,OS_S32);
  1096. a_load64_const_reg(list,value,tmpreg64);
  1097. a_op64_reg_reg_reg(list,op,size,tmpreg64,regsrc,regdst);
  1098. end;
  1099. else
  1100. internalerror(2020030901);
  1101. end;
  1102. end;
  1103. procedure tcg64fxtensa.a_op64_const_reg(list : TAsmList; op : TOpCG; size : tcgsize; value : int64; reg : tregister64);
  1104. begin
  1105. a_op64_const_reg_reg(list,op,size,value,reg,reg);
  1106. end;
  1107. {$warnings off}
  1108. procedure create_codegen;
  1109. begin
  1110. cg:=tcgcpu.Create;
  1111. cg64:=tcg64fxtensa.Create;
  1112. end;
  1113. end.