aasmcpu.pas 96 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079
  1. {
  2. Copyright (c) 2003 by Florian Klaempfl
  3. Contains the assembler object for the ARM
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit aasmcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype,globals,verbose,
  22. aasmbase,aasmtai,aasmdata,aasmsym,
  23. ogbase,
  24. symtype,
  25. cpubase,cpuinfo,cgbase,cgutils;
  26. const
  27. { "mov reg,reg" source operand number }
  28. O_MOV_SOURCE = 1;
  29. { "mov reg,reg" source operand number }
  30. O_MOV_DEST = 0;
  31. { Operand types }
  32. OT_NONE = $00000000;
  33. OT_BITS8 = $00000001; { size, and other attributes, of the operand }
  34. OT_BITS16 = $00000002;
  35. OT_BITS32 = $00000004;
  36. OT_BITS64 = $00000008; { FPU only }
  37. OT_BITS80 = $00000010;
  38. OT_FAR = $00000020; { this means 16:16 or 16:32, like in CALL/JMP }
  39. OT_NEAR = $00000040;
  40. OT_SHORT = $00000080;
  41. OT_BITSTINY = $00000100; { fpu constant }
  42. OT_BITSSHIFTER =
  43. $00000200;
  44. OT_SIZE_MASK = $000003FF; { all the size attributes }
  45. OT_NON_SIZE = longint(not OT_SIZE_MASK);
  46. OT_SIGNED = $00000100; { the operand need to be signed -128-127 }
  47. OT_TO = $00000200; { operand is followed by a colon }
  48. { reverse effect in FADD, FSUB &c }
  49. OT_COLON = $00000400;
  50. OT_SHIFTEROP = $00000800;
  51. OT_REGISTER = $00001000;
  52. OT_IMMEDIATE = $00002000;
  53. OT_REGLIST = $00008000;
  54. OT_IMM8 = $00002001;
  55. OT_IMM24 = $00002002;
  56. OT_IMM32 = $00002004;
  57. OT_IMM64 = $00002008;
  58. OT_IMM80 = $00002010;
  59. OT_IMMTINY = $00002100;
  60. OT_IMMSHIFTER= $00002200;
  61. OT_IMMEDIATE24 = OT_IMM24;
  62. OT_SHIFTIMM = OT_SHIFTEROP or OT_IMMSHIFTER;
  63. OT_SHIFTIMMEDIATE = OT_SHIFTIMM;
  64. OT_IMMEDIATESHIFTER = OT_IMMSHIFTER;
  65. OT_IMMEDIATEFPU = OT_IMMTINY;
  66. OT_REGMEM = $00200000; { for r/m, ie EA, operands }
  67. OT_REGNORM = $00201000; { 'normal' reg, qualifies as EA }
  68. OT_REG8 = $00201001;
  69. OT_REG16 = $00201002;
  70. OT_REG32 = $00201004;
  71. OT_REG64 = $00201008;
  72. OT_VREG = $00201010; { vector register }
  73. OT_REGF = $00201020; { coproc register }
  74. OT_MEMORY = $00204000; { register number in 'basereg' }
  75. OT_MEM8 = $00204001;
  76. OT_MEM16 = $00204002;
  77. OT_MEM32 = $00204004;
  78. OT_MEM64 = $00204008;
  79. OT_MEM80 = $00204010;
  80. { word/byte load/store }
  81. OT_AM2 = $00010000;
  82. { misc ld/st operations }
  83. OT_AM3 = $00020000;
  84. { multiple ld/st operations }
  85. OT_AM4 = $00040000;
  86. { co proc. ld/st operations }
  87. OT_AM5 = $00080000;
  88. OT_AMMASK = $000f0000;
  89. { IT instruction }
  90. OT_CONDITION = $00100000;
  91. OT_MEMORYAM2 = OT_MEMORY or OT_AM2;
  92. OT_MEMORYAM3 = OT_MEMORY or OT_AM3;
  93. OT_MEMORYAM4 = OT_MEMORY or OT_AM4;
  94. OT_MEMORYAM5 = OT_MEMORY or OT_AM5;
  95. OT_FPUREG = $01000000; { floating point stack registers }
  96. OT_REG_SMASK = $00070000; { special register operands: these may be treated differently }
  97. { a mask for the following }
  98. OT_MEM_OFFS = $00604000; { special type of EA }
  99. { simple [address] offset }
  100. OT_ONENESS = $00800000; { special type of immediate operand }
  101. { so UNITY == IMMEDIATE | ONENESS }
  102. OT_UNITY = $00802000; { for shift/rotate instructions }
  103. instabentries = {$i armnop.inc}
  104. maxinfolen = 5;
  105. IF_NONE = $00000000;
  106. IF_ARMMASK = $000F0000;
  107. IF_ARM7 = $00070000;
  108. IF_FPMASK = $00F00000;
  109. IF_FPA = $00100000;
  110. { if the instruction can change in a second pass }
  111. IF_PASS2 = longint($80000000);
  112. type
  113. TInsTabCache=array[TasmOp] of longint;
  114. PInsTabCache=^TInsTabCache;
  115. tinsentry = record
  116. opcode : tasmop;
  117. ops : byte;
  118. optypes : array[0..3] of longint;
  119. code : array[0..maxinfolen] of char;
  120. flags : longint;
  121. end;
  122. pinsentry=^tinsentry;
  123. const
  124. InsTab : array[0..instabentries-1] of TInsEntry={$i armtab.inc}
  125. var
  126. InsTabCache : PInsTabCache;
  127. type
  128. taicpu = class(tai_cpu_abstract_sym)
  129. oppostfix : TOpPostfix;
  130. wideformat : boolean;
  131. roundingmode : troundingmode;
  132. procedure loadshifterop(opidx:longint;const so:tshifterop);
  133. procedure loadregset(opidx:longint; regsetregtype: tregistertype; regsetsubregtype: tsubregister; const s:tcpuregisterset; ausermode: boolean=false);
  134. procedure loadconditioncode(opidx:longint;const cond:tasmcond);
  135. procedure loadmodeflags(opidx:longint;const flags:tcpumodeflags);
  136. procedure loadspecialreg(opidx:longint;const areg:tregister; const aflags:tspecialregflags);
  137. constructor op_none(op : tasmop);
  138. constructor op_reg(op : tasmop;_op1 : tregister);
  139. constructor op_ref(op : tasmop;const _op1 : treference);
  140. constructor op_const(op : tasmop;_op1 : longint);
  141. constructor op_reg_reg(op : tasmop;_op1,_op2 : tregister);
  142. constructor op_reg_ref(op : tasmop;_op1 : tregister;const _op2 : treference);
  143. constructor op_reg_const(op:tasmop; _op1: tregister; _op2: aint);
  144. constructor op_regset(op:tasmop; regtype: tregistertype; subreg: tsubregister; _op1: tcpuregisterset);
  145. constructor op_ref_regset(op:tasmop; _op1: treference; regtype: tregistertype; subreg: tsubregister; _op2: tcpuregisterset);
  146. constructor op_reg_reg_reg(op : tasmop;_op1,_op2,_op3 : tregister);
  147. constructor op_reg_reg_const(op : tasmop;_op1,_op2 : tregister; _op3: aint);
  148. constructor op_reg_const_const(op : tasmop;_op1 : tregister; _op2,_op3: aint);
  149. constructor op_reg_reg_sym_ofs(op : tasmop;_op1,_op2 : tregister; _op3: tasmsymbol;_op3ofs: longint);
  150. constructor op_reg_reg_ref(op : tasmop;_op1,_op2 : tregister; const _op3: treference);
  151. constructor op_reg_reg_shifterop(op : tasmop;_op1,_op2 : tregister;_op3 : tshifterop);
  152. constructor op_reg_reg_reg_shifterop(op : tasmop;_op1,_op2,_op3 : tregister;_op4 : tshifterop);
  153. { SFM/LFM }
  154. constructor op_reg_const_ref(op : tasmop;_op1 : tregister;_op2 : aint;_op3 : treference);
  155. { ITxxx }
  156. constructor op_cond(op: tasmop; cond: tasmcond);
  157. { CPSxx }
  158. constructor op_modeflags(op: tasmop; flags: tcpumodeflags);
  159. constructor op_modeflags_const(op: tasmop; flags: tcpumodeflags; a: aint);
  160. { MSR }
  161. constructor op_specialreg_reg(op: tasmop; specialreg: tregister; specialregflags: tspecialregflags; _op2: tregister);
  162. { *M*LL }
  163. constructor op_reg_reg_reg_reg(op : tasmop;_op1,_op2,_op3,_op4 : tregister);
  164. { this is for Jmp instructions }
  165. constructor op_cond_sym(op : tasmop;cond:TAsmCond;_op1 : tasmsymbol);
  166. constructor op_sym(op : tasmop;_op1 : tasmsymbol);
  167. constructor op_sym_ofs(op : tasmop;_op1 : tasmsymbol;_op1ofs:longint);
  168. constructor op_reg_sym_ofs(op : tasmop;_op1 : tregister;_op2:tasmsymbol;_op2ofs : longint);
  169. constructor op_sym_ofs_ref(op : tasmop;_op1 : tasmsymbol;_op1ofs:longint;const _op2 : treference);
  170. function is_same_reg_move(regtype: Tregistertype):boolean; override;
  171. function spilling_get_operation_type(opnr: longint): topertype;override;
  172. { assembler }
  173. public
  174. { the next will reset all instructions that can change in pass 2 }
  175. procedure ResetPass1;override;
  176. procedure ResetPass2;override;
  177. function CheckIfValid:boolean;
  178. function GetString:string;
  179. function Pass1(objdata:TObjData):longint;override;
  180. procedure Pass2(objdata:TObjData);override;
  181. protected
  182. procedure ppuloadoper(ppufile:tcompilerppufile;var o:toper);override;
  183. procedure ppuwriteoper(ppufile:tcompilerppufile;const o:toper);override;
  184. procedure ppubuildderefimploper(var o:toper);override;
  185. procedure ppuderefoper(var o:toper);override;
  186. private
  187. { next fields are filled in pass1, so pass2 is faster }
  188. inssize : shortint;
  189. insoffset : longint;
  190. LastInsOffset : longint; { need to be public to be reset }
  191. insentry : PInsEntry;
  192. function InsEnd:longint;
  193. procedure create_ot(objdata:TObjData);
  194. function Matches(p:PInsEntry):longint;
  195. function calcsize(p:PInsEntry):shortint;
  196. procedure gencode(objdata:TObjData);
  197. function NeedAddrPrefix(opidx:byte):boolean;
  198. procedure Swapoperands;
  199. function FindInsentry(objdata:TObjData):boolean;
  200. end;
  201. tai_align = class(tai_align_abstract)
  202. { nothing to add }
  203. end;
  204. tai_thumb_func = class(tai)
  205. constructor create;
  206. end;
  207. function spilling_create_load(const ref:treference;r:tregister):Taicpu;
  208. function spilling_create_store(r:tregister; const ref:treference):Taicpu;
  209. function setoppostfix(i : taicpu;pf : toppostfix) : taicpu;
  210. function setroundingmode(i : taicpu;rm : troundingmode) : taicpu;
  211. function setcondition(i : taicpu;c : tasmcond) : taicpu;
  212. { inserts pc relative symbols at places where they are reachable
  213. and transforms special instructions to valid instruction encodings }
  214. procedure finalizearmcode(list,listtoinsert : TAsmList);
  215. { inserts .pdata section and dummy function prolog needed for arm-wince exception handling }
  216. procedure InsertPData;
  217. procedure InitAsm;
  218. procedure DoneAsm;
  219. implementation
  220. uses
  221. itcpugas,aoptcpu;
  222. procedure taicpu.loadshifterop(opidx:longint;const so:tshifterop);
  223. begin
  224. allocate_oper(opidx+1);
  225. with oper[opidx]^ do
  226. begin
  227. if typ<>top_shifterop then
  228. begin
  229. clearop(opidx);
  230. new(shifterop);
  231. end;
  232. shifterop^:=so;
  233. typ:=top_shifterop;
  234. if assigned(add_reg_instruction_hook) then
  235. add_reg_instruction_hook(self,shifterop^.rs);
  236. end;
  237. end;
  238. procedure taicpu.loadregset(opidx:longint; regsetregtype: tregistertype; regsetsubregtype: tsubregister; const s:tcpuregisterset; ausermode: boolean);
  239. var
  240. i : byte;
  241. begin
  242. allocate_oper(opidx+1);
  243. with oper[opidx]^ do
  244. begin
  245. if typ<>top_regset then
  246. begin
  247. clearop(opidx);
  248. new(regset);
  249. end;
  250. regset^:=s;
  251. regtyp:=regsetregtype;
  252. subreg:=regsetsubregtype;
  253. usermode:=ausermode;
  254. typ:=top_regset;
  255. case regsetregtype of
  256. R_INTREGISTER:
  257. for i:=RS_R0 to RS_R15 do
  258. begin
  259. if assigned(add_reg_instruction_hook) and (i in regset^) then
  260. add_reg_instruction_hook(self,newreg(R_INTREGISTER,i,regsetsubregtype));
  261. end;
  262. R_MMREGISTER:
  263. { both RS_S0 and RS_D0 range from 0 to 31 }
  264. for i:=RS_D0 to RS_D31 do
  265. begin
  266. if assigned(add_reg_instruction_hook) and (i in regset^) then
  267. add_reg_instruction_hook(self,newreg(R_MMREGISTER,i,regsetsubregtype));
  268. end;
  269. end;
  270. end;
  271. end;
  272. procedure taicpu.loadconditioncode(opidx:longint;const cond:tasmcond);
  273. begin
  274. allocate_oper(opidx+1);
  275. with oper[opidx]^ do
  276. begin
  277. if typ<>top_conditioncode then
  278. clearop(opidx);
  279. cc:=cond;
  280. typ:=top_conditioncode;
  281. end;
  282. end;
  283. procedure taicpu.loadmodeflags(opidx: longint; const flags: tcpumodeflags);
  284. begin
  285. allocate_oper(opidx+1);
  286. with oper[opidx]^ do
  287. begin
  288. if typ<>top_modeflags then
  289. clearop(opidx);
  290. modeflags:=flags;
  291. typ:=top_modeflags;
  292. end;
  293. end;
  294. procedure taicpu.loadspecialreg(opidx: longint; const areg: tregister; const aflags: tspecialregflags);
  295. begin
  296. allocate_oper(opidx+1);
  297. with oper[opidx]^ do
  298. begin
  299. if typ<>top_specialreg then
  300. clearop(opidx);
  301. specialreg:=areg;
  302. specialflags:=aflags;
  303. typ:=top_specialreg;
  304. end;
  305. end;
  306. {*****************************************************************************
  307. taicpu Constructors
  308. *****************************************************************************}
  309. constructor taicpu.op_none(op : tasmop);
  310. begin
  311. inherited create(op);
  312. end;
  313. { for pld }
  314. constructor taicpu.op_ref(op : tasmop;const _op1 : treference);
  315. begin
  316. inherited create(op);
  317. ops:=1;
  318. loadref(0,_op1);
  319. end;
  320. constructor taicpu.op_reg(op : tasmop;_op1 : tregister);
  321. begin
  322. inherited create(op);
  323. ops:=1;
  324. loadreg(0,_op1);
  325. end;
  326. constructor taicpu.op_const(op : tasmop;_op1 : longint);
  327. begin
  328. inherited create(op);
  329. ops:=1;
  330. loadconst(0,aint(_op1));
  331. end;
  332. constructor taicpu.op_reg_reg(op : tasmop;_op1,_op2 : tregister);
  333. begin
  334. inherited create(op);
  335. ops:=2;
  336. loadreg(0,_op1);
  337. loadreg(1,_op2);
  338. end;
  339. constructor taicpu.op_reg_const(op:tasmop; _op1: tregister; _op2: aint);
  340. begin
  341. inherited create(op);
  342. ops:=2;
  343. loadreg(0,_op1);
  344. loadconst(1,aint(_op2));
  345. end;
  346. constructor taicpu.op_regset(op: tasmop; regtype: tregistertype; subreg: tsubregister; _op1: tcpuregisterset);
  347. begin
  348. inherited create(op);
  349. ops:=1;
  350. loadregset(0,regtype,subreg,_op1);
  351. end;
  352. constructor taicpu.op_ref_regset(op:tasmop; _op1: treference; regtype: tregistertype; subreg: tsubregister; _op2: tcpuregisterset);
  353. begin
  354. inherited create(op);
  355. ops:=2;
  356. loadref(0,_op1);
  357. loadregset(1,regtype,subreg,_op2);
  358. end;
  359. constructor taicpu.op_reg_ref(op : tasmop;_op1 : tregister;const _op2 : treference);
  360. begin
  361. inherited create(op);
  362. ops:=2;
  363. loadreg(0,_op1);
  364. loadref(1,_op2);
  365. end;
  366. constructor taicpu.op_reg_reg_reg(op : tasmop;_op1,_op2,_op3 : tregister);
  367. begin
  368. inherited create(op);
  369. ops:=3;
  370. loadreg(0,_op1);
  371. loadreg(1,_op2);
  372. loadreg(2,_op3);
  373. end;
  374. constructor taicpu.op_reg_reg_reg_reg(op : tasmop;_op1,_op2,_op3,_op4 : tregister);
  375. begin
  376. inherited create(op);
  377. ops:=4;
  378. loadreg(0,_op1);
  379. loadreg(1,_op2);
  380. loadreg(2,_op3);
  381. loadreg(3,_op4);
  382. end;
  383. constructor taicpu.op_reg_reg_const(op : tasmop;_op1,_op2 : tregister; _op3: aint);
  384. begin
  385. inherited create(op);
  386. ops:=3;
  387. loadreg(0,_op1);
  388. loadreg(1,_op2);
  389. loadconst(2,aint(_op3));
  390. end;
  391. constructor taicpu.op_reg_const_const(op : tasmop;_op1 : tregister; _op2,_op3: aint);
  392. begin
  393. inherited create(op);
  394. ops:=3;
  395. loadreg(0,_op1);
  396. loadconst(1,aint(_op2));
  397. loadconst(2,aint(_op3));
  398. end;
  399. constructor taicpu.op_reg_const_ref(op : tasmop;_op1 : tregister;_op2 : aint;_op3 : treference);
  400. begin
  401. inherited create(op);
  402. ops:=3;
  403. loadreg(0,_op1);
  404. loadconst(1,_op2);
  405. loadref(2,_op3);
  406. end;
  407. constructor taicpu.op_cond(op: tasmop; cond: tasmcond);
  408. begin
  409. inherited create(op);
  410. ops:=1;
  411. loadconditioncode(0, cond);
  412. end;
  413. constructor taicpu.op_modeflags(op: tasmop; flags: tcpumodeflags);
  414. begin
  415. inherited create(op);
  416. ops := 1;
  417. loadmodeflags(0,flags);
  418. end;
  419. constructor taicpu.op_modeflags_const(op: tasmop; flags: tcpumodeflags; a: aint);
  420. begin
  421. inherited create(op);
  422. ops := 2;
  423. loadmodeflags(0,flags);
  424. loadconst(1,a);
  425. end;
  426. constructor taicpu.op_specialreg_reg(op: tasmop; specialreg: tregister; specialregflags: tspecialregflags; _op2: tregister);
  427. begin
  428. inherited create(op);
  429. ops:=2;
  430. loadspecialreg(0,specialreg,specialregflags);
  431. loadreg(1,_op2);
  432. end;
  433. constructor taicpu.op_reg_reg_sym_ofs(op : tasmop;_op1,_op2 : tregister; _op3: tasmsymbol;_op3ofs: longint);
  434. begin
  435. inherited create(op);
  436. ops:=3;
  437. loadreg(0,_op1);
  438. loadreg(1,_op2);
  439. loadsymbol(0,_op3,_op3ofs);
  440. end;
  441. constructor taicpu.op_reg_reg_ref(op : tasmop;_op1,_op2 : tregister; const _op3: treference);
  442. begin
  443. inherited create(op);
  444. ops:=3;
  445. loadreg(0,_op1);
  446. loadreg(1,_op2);
  447. loadref(2,_op3);
  448. end;
  449. constructor taicpu.op_reg_reg_shifterop(op : tasmop;_op1,_op2 : tregister;_op3 : tshifterop);
  450. begin
  451. inherited create(op);
  452. ops:=3;
  453. loadreg(0,_op1);
  454. loadreg(1,_op2);
  455. loadshifterop(2,_op3);
  456. end;
  457. constructor taicpu.op_reg_reg_reg_shifterop(op : tasmop;_op1,_op2,_op3 : tregister;_op4 : tshifterop);
  458. begin
  459. inherited create(op);
  460. ops:=4;
  461. loadreg(0,_op1);
  462. loadreg(1,_op2);
  463. loadreg(2,_op3);
  464. loadshifterop(3,_op4);
  465. end;
  466. constructor taicpu.op_cond_sym(op : tasmop;cond:TAsmCond;_op1 : tasmsymbol);
  467. begin
  468. inherited create(op);
  469. condition:=cond;
  470. ops:=1;
  471. loadsymbol(0,_op1,0);
  472. end;
  473. constructor taicpu.op_sym(op : tasmop;_op1 : tasmsymbol);
  474. begin
  475. inherited create(op);
  476. ops:=1;
  477. loadsymbol(0,_op1,0);
  478. end;
  479. constructor taicpu.op_sym_ofs(op : tasmop;_op1 : tasmsymbol;_op1ofs:longint);
  480. begin
  481. inherited create(op);
  482. ops:=1;
  483. loadsymbol(0,_op1,_op1ofs);
  484. end;
  485. constructor taicpu.op_reg_sym_ofs(op : tasmop;_op1 : tregister;_op2:tasmsymbol;_op2ofs : longint);
  486. begin
  487. inherited create(op);
  488. ops:=2;
  489. loadreg(0,_op1);
  490. loadsymbol(1,_op2,_op2ofs);
  491. end;
  492. constructor taicpu.op_sym_ofs_ref(op : tasmop;_op1 : tasmsymbol;_op1ofs:longint;const _op2 : treference);
  493. begin
  494. inherited create(op);
  495. ops:=2;
  496. loadsymbol(0,_op1,_op1ofs);
  497. loadref(1,_op2);
  498. end;
  499. function taicpu.is_same_reg_move(regtype: Tregistertype):boolean;
  500. begin
  501. { allow the register allocator to remove unnecessary moves }
  502. result:=(
  503. ((opcode=A_MOV) and (regtype = R_INTREGISTER)) or
  504. ((opcode=A_MVF) and (regtype = R_FPUREGISTER)) or
  505. ((opcode in [A_FCPYS, A_FCPYD]) and (regtype = R_MMREGISTER))
  506. ) and
  507. (oppostfix in [PF_None,PF_D]) and
  508. (condition=C_None) and
  509. (ops=2) and
  510. (oper[0]^.typ=top_reg) and
  511. (oper[1]^.typ=top_reg) and
  512. (oper[0]^.reg=oper[1]^.reg);
  513. end;
  514. function spilling_create_load(const ref:treference;r:tregister):Taicpu;
  515. var
  516. op: tasmop;
  517. begin
  518. case getregtype(r) of
  519. R_INTREGISTER :
  520. result:=taicpu.op_reg_ref(A_LDR,r,ref);
  521. R_FPUREGISTER :
  522. { use lfm because we don't know the current internal format
  523. and avoid exceptions
  524. }
  525. result:=taicpu.op_reg_const_ref(A_LFM,r,1,ref);
  526. R_MMREGISTER :
  527. begin
  528. case getsubreg(r) of
  529. R_SUBFD:
  530. op:=A_FLDD;
  531. R_SUBFS:
  532. op:=A_FLDS;
  533. R_SUBNONE:
  534. op:=A_VLDR;
  535. else
  536. internalerror(2009112905);
  537. end;
  538. result:=taicpu.op_reg_ref(op,r,ref);
  539. end;
  540. else
  541. internalerror(200401041);
  542. end;
  543. end;
  544. function spilling_create_store(r:tregister; const ref:treference):Taicpu;
  545. var
  546. op: tasmop;
  547. begin
  548. case getregtype(r) of
  549. R_INTREGISTER :
  550. result:=taicpu.op_reg_ref(A_STR,r,ref);
  551. R_FPUREGISTER :
  552. { use sfm because we don't know the current internal format
  553. and avoid exceptions
  554. }
  555. result:=taicpu.op_reg_const_ref(A_SFM,r,1,ref);
  556. R_MMREGISTER :
  557. begin
  558. case getsubreg(r) of
  559. R_SUBFD:
  560. op:=A_FSTD;
  561. R_SUBFS:
  562. op:=A_FSTS;
  563. R_SUBNONE:
  564. op:=A_VSTR;
  565. else
  566. internalerror(2009112904);
  567. end;
  568. result:=taicpu.op_reg_ref(op,r,ref);
  569. end;
  570. else
  571. internalerror(200401041);
  572. end;
  573. end;
  574. function taicpu.spilling_get_operation_type(opnr: longint): topertype;
  575. begin
  576. case opcode of
  577. A_ADC,A_ADD,A_AND,A_BIC,
  578. A_EOR,A_CLZ,A_RBIT,
  579. A_LDR,A_LDRB,A_LDRBT,A_LDRH,A_LDRSB,
  580. A_LDRSH,A_LDRT,
  581. A_MOV,A_MVN,A_MLA,A_MUL,
  582. A_ORR,A_RSB,A_RSC,A_SBC,A_SUB,
  583. A_SWP,A_SWPB,
  584. A_LDF,A_FLT,A_FIX,
  585. A_ADF,A_DVF,A_FDV,A_FML,
  586. A_RFS,A_RFC,A_RDF,
  587. A_RMF,A_RPW,A_RSF,A_SUF,A_ABS,A_ACS,A_ASN,A_ATN,A_COS,
  588. A_EXP,A_LOG,A_LGN,A_MVF,A_MNF,A_FRD,A_MUF,A_POL,A_RND,A_SIN,A_SQT,A_TAN,
  589. A_LFM,
  590. A_FLDS,A_FLDD,
  591. A_FMRX,A_FMXR,A_FMSTAT,
  592. A_FMSR,A_FMRS,A_FMDRR,
  593. A_FCPYS,A_FCPYD,A_FCVTSD,A_FCVTDS,
  594. A_FABSS,A_FABSD,A_FSQRTS,A_FSQRTD,A_FMULS,A_FMULD,
  595. A_FADDS,A_FADDD,A_FSUBS,A_FSUBD,A_FDIVS,A_FDIVD,
  596. A_FMACS,A_FMACD,A_FMSCS,A_FMSCD,A_FNMACS,A_FNMACD,
  597. A_FNMSCS,A_FNMSCD,A_FNMULS,A_FNMULD,
  598. A_FMDHR,A_FMRDH,A_FMDLR,A_FMRDL,
  599. A_FNEGS,A_FNEGD,
  600. A_FSITOS,A_FSITOD,A_FTOSIS,A_FTOSID,
  601. A_FTOUIS,A_FTOUID,A_FUITOS,A_FUITOD,
  602. A_SXTB16,A_UXTB16,
  603. A_UXTB,A_UXTH,A_SXTB,A_SXTH,
  604. A_NEG,
  605. A_VABS,A_VADD,A_VCVT,A_VDIV,A_VLDR,A_VMOV,A_VMUL,A_VNEG,A_VSQRT,A_VSUB:
  606. if opnr=0 then
  607. result:=operand_write
  608. else
  609. result:=operand_read;
  610. A_BKPT,A_B,A_BL,A_BLX,A_BX,
  611. A_CMN,A_CMP,A_TEQ,A_TST,
  612. A_CMF,A_CMFE,A_WFS,A_CNF,
  613. A_FCMPS,A_FCMPD,A_FCMPES,A_FCMPED,A_FCMPEZS,A_FCMPEZD,
  614. A_FCMPZS,A_FCMPZD,
  615. A_VCMP,A_VCMPE:
  616. result:=operand_read;
  617. A_SMLAL,A_UMLAL:
  618. if opnr in [0,1] then
  619. result:=operand_readwrite
  620. else
  621. result:=operand_read;
  622. A_SMULL,A_UMULL,
  623. A_FMRRD:
  624. if opnr in [0,1] then
  625. result:=operand_write
  626. else
  627. result:=operand_read;
  628. A_STR,A_STRB,A_STRBT,
  629. A_STRH,A_STRT,A_STF,A_SFM,
  630. A_FSTS,A_FSTD,
  631. A_VSTR:
  632. { important is what happens with the involved registers }
  633. if opnr=0 then
  634. result := operand_read
  635. else
  636. { check for pre/post indexed }
  637. result := operand_read;
  638. //Thumb2
  639. A_LSL, A_LSR, A_ROR, A_ASR, A_SDIV, A_UDIV, A_MOVW, A_MOVT, A_MLS, A_BFI:
  640. if opnr in [0] then
  641. result:=operand_write
  642. else
  643. result:=operand_read;
  644. A_BFC:
  645. if opnr in [0] then
  646. result:=operand_readwrite
  647. else
  648. result:=operand_read;
  649. A_LDREX:
  650. if opnr in [0] then
  651. result:=operand_write
  652. else
  653. result:=operand_read;
  654. A_STREX:
  655. if opnr in [0,1,2] then
  656. result:=operand_write;
  657. else
  658. internalerror(200403151);
  659. end;
  660. end;
  661. procedure BuildInsTabCache;
  662. var
  663. i : longint;
  664. begin
  665. new(instabcache);
  666. FillChar(instabcache^,sizeof(tinstabcache),$ff);
  667. i:=0;
  668. while (i<InsTabEntries) do
  669. begin
  670. if InsTabCache^[InsTab[i].Opcode]=-1 then
  671. InsTabCache^[InsTab[i].Opcode]:=i;
  672. inc(i);
  673. end;
  674. end;
  675. procedure InitAsm;
  676. begin
  677. if not assigned(instabcache) then
  678. BuildInsTabCache;
  679. end;
  680. procedure DoneAsm;
  681. begin
  682. if assigned(instabcache) then
  683. begin
  684. dispose(instabcache);
  685. instabcache:=nil;
  686. end;
  687. end;
  688. function setoppostfix(i : taicpu;pf : toppostfix) : taicpu;
  689. begin
  690. i.oppostfix:=pf;
  691. result:=i;
  692. end;
  693. function setroundingmode(i : taicpu;rm : troundingmode) : taicpu;
  694. begin
  695. i.roundingmode:=rm;
  696. result:=i;
  697. end;
  698. function setcondition(i : taicpu;c : tasmcond) : taicpu;
  699. begin
  700. i.condition:=c;
  701. result:=i;
  702. end;
  703. Function SimpleGetNextInstruction(Current: tai; Var Next: tai): Boolean;
  704. Begin
  705. Current:=tai(Current.Next);
  706. While Assigned(Current) And (Current.typ In SkipInstr) Do
  707. Current:=tai(Current.Next);
  708. Next:=Current;
  709. If Assigned(Next) And Not(Next.typ In SkipInstr) Then
  710. Result:=True
  711. Else
  712. Begin
  713. Next:=Nil;
  714. Result:=False;
  715. End;
  716. End;
  717. (*
  718. function armconstequal(hp1,hp2: tai): boolean;
  719. begin
  720. result:=false;
  721. if hp1.typ<>hp2.typ then
  722. exit;
  723. case hp1.typ of
  724. tai_const:
  725. result:=
  726. (tai_const(hp2).sym=tai_const(hp).sym) and
  727. (tai_const(hp2).value=tai_const(hp).value) and
  728. (tai(hp2.previous).typ=ait_label);
  729. tai_const:
  730. result:=
  731. (tai_const(hp2).sym=tai_const(hp).sym) and
  732. (tai_const(hp2).value=tai_const(hp).value) and
  733. (tai(hp2.previous).typ=ait_label);
  734. end;
  735. end;
  736. *)
  737. procedure insertpcrelativedata(list,listtoinsert : TAsmList);
  738. var
  739. curinspos,
  740. penalty,
  741. lastinspos,
  742. { increased for every data element > 4 bytes inserted }
  743. currentsize,
  744. extradataoffset,
  745. limit: longint;
  746. curop : longint;
  747. curtai : tai;
  748. ai_label : tai_label;
  749. curdatatai,hp,hp2 : tai;
  750. curdata : TAsmList;
  751. l : tasmlabel;
  752. doinsert,
  753. removeref : boolean;
  754. multiplier : byte;
  755. begin
  756. curdata:=TAsmList.create;
  757. lastinspos:=-1;
  758. curinspos:=0;
  759. extradataoffset:=0;
  760. if current_settings.cputype in cpu_thumb then
  761. begin
  762. multiplier:=2;
  763. limit:=504;
  764. end
  765. else
  766. begin
  767. limit:=1016;
  768. multiplier:=1;
  769. end;
  770. curtai:=tai(list.first);
  771. doinsert:=false;
  772. while assigned(curtai) do
  773. begin
  774. { instruction? }
  775. case curtai.typ of
  776. ait_instruction:
  777. begin
  778. { walk through all operand of the instruction }
  779. for curop:=0 to taicpu(curtai).ops-1 do
  780. begin
  781. { reference? }
  782. if (taicpu(curtai).oper[curop]^.typ=top_ref) then
  783. begin
  784. { pc relative symbol? }
  785. curdatatai:=tai(taicpu(curtai).oper[curop]^.ref^.symboldata);
  786. if assigned(curdatatai) then
  787. begin
  788. { create a new copy of a data entry on arm thumb if the entry has been inserted already
  789. before because arm thumb does not allow pc relative negative offsets }
  790. if (current_settings.cputype in cpu_thumb) and
  791. tai_label(curdatatai).inserted then
  792. begin
  793. current_asmdata.getjumplabel(l);
  794. hp:=tai_label.create(l);
  795. listtoinsert.Concat(hp);
  796. hp2:=tai(curdatatai.Next.GetCopy);
  797. hp2.Next:=nil;
  798. hp2.Previous:=nil;
  799. listtoinsert.Concat(hp2);
  800. taicpu(curtai).oper[curop]^.ref^.symboldata:=hp;
  801. taicpu(curtai).oper[curop]^.ref^.symbol:=l;
  802. curdatatai:=hp;
  803. end;
  804. { move only if we're at the first reference of a label }
  805. if not(tai_label(curdatatai).moved) then
  806. begin
  807. tai_label(curdatatai).moved:=true;
  808. { check if symbol already used. }
  809. { if yes, reuse the symbol }
  810. hp:=tai(curdatatai.next);
  811. removeref:=false;
  812. if assigned(hp) then
  813. begin
  814. case hp.typ of
  815. ait_const:
  816. begin
  817. if (tai_const(hp).consttype=aitconst_64bit) then
  818. inc(extradataoffset,multiplier);
  819. end;
  820. ait_comp_64bit,
  821. ait_real_64bit:
  822. begin
  823. inc(extradataoffset,multiplier);
  824. end;
  825. ait_real_80bit:
  826. begin
  827. inc(extradataoffset,2*multiplier);
  828. end;
  829. end;
  830. { check if the same constant has been already inserted into the currently handled list,
  831. if yes, reuse it }
  832. if (hp.typ=ait_const) then
  833. begin
  834. hp2:=tai(curdata.first);
  835. while assigned(hp2) do
  836. begin
  837. if (hp2.typ=ait_const) and (tai_const(hp2).sym=tai_const(hp).sym)
  838. and (tai_const(hp2).value=tai_const(hp).value) and (tai(hp2.previous).typ=ait_label)
  839. then
  840. begin
  841. with taicpu(curtai).oper[curop]^.ref^ do
  842. begin
  843. symboldata:=hp2.previous;
  844. symbol:=tai_label(hp2.previous).labsym;
  845. end;
  846. removeref:=true;
  847. break;
  848. end;
  849. hp2:=tai(hp2.next);
  850. end;
  851. end;
  852. end;
  853. { move or remove symbol reference }
  854. repeat
  855. hp:=tai(curdatatai.next);
  856. listtoinsert.remove(curdatatai);
  857. if removeref then
  858. curdatatai.free
  859. else
  860. curdata.concat(curdatatai);
  861. curdatatai:=hp;
  862. until (curdatatai=nil) or (curdatatai.typ=ait_label);
  863. if lastinspos=-1 then
  864. lastinspos:=curinspos;
  865. end;
  866. end;
  867. end;
  868. end;
  869. inc(curinspos,multiplier);
  870. end;
  871. ait_align:
  872. begin
  873. { code is always 4 byte aligned, so we don't have to take care of .align 2 which would
  874. requires also incrementing curinspos by 1 }
  875. inc(curinspos,(tai_align(curtai).aligntype div 4)*multiplier);
  876. end;
  877. ait_const:
  878. begin
  879. inc(curinspos,multiplier);
  880. if (tai_const(curtai).consttype=aitconst_64bit) then
  881. inc(curinspos,multiplier);
  882. end;
  883. ait_real_32bit:
  884. begin
  885. inc(curinspos,multiplier);
  886. end;
  887. ait_comp_64bit,
  888. ait_real_64bit:
  889. begin
  890. inc(curinspos,2*multiplier);
  891. end;
  892. ait_real_80bit:
  893. begin
  894. inc(curinspos,3*multiplier);
  895. end;
  896. end;
  897. { special case for case jump tables }
  898. if SimpleGetNextInstruction(curtai,hp) and
  899. (tai(hp).typ=ait_instruction) then
  900. begin
  901. case taicpu(hp).opcode of
  902. A_LDR:
  903. if (taicpu(hp).oper[0]^.typ=top_reg) and
  904. (taicpu(hp).oper[0]^.reg=NR_PC) then
  905. begin
  906. penalty:=multiplier;
  907. hp:=tai(hp.next);
  908. { skip register allocations and comments inserted by the optimizer }
  909. while assigned(hp) and (hp.typ in [ait_comment,ait_regalloc]) do
  910. hp:=tai(hp.next);
  911. while assigned(hp) and (hp.typ=ait_const) do
  912. begin
  913. inc(penalty,multiplier);
  914. hp:=tai(hp.next);
  915. end;
  916. end;
  917. A_IT:
  918. if current_settings.cputype in cpu_thumb2 then
  919. penalty:=multiplier;
  920. A_ITE,
  921. A_ITT:
  922. if current_settings.cputype in cpu_thumb2 then
  923. penalty:=2*multiplier;
  924. A_ITEE,
  925. A_ITTE,
  926. A_ITET,
  927. A_ITTT:
  928. if current_settings.cputype in cpu_thumb2 then
  929. penalty:=3*multiplier;
  930. A_ITEEE,
  931. A_ITTEE,
  932. A_ITETE,
  933. A_ITTTE,
  934. A_ITEET,
  935. A_ITTET,
  936. A_ITETT,
  937. A_ITTTT:
  938. if current_settings.cputype in cpu_thumb2 then
  939. penalty:=4*multiplier;
  940. else
  941. penalty:=0;
  942. end;
  943. end
  944. else
  945. penalty:=0;
  946. { FLD/FST VFP instructions have a limit of +/- 1024, not 4096 }
  947. if SimpleGetNextInstruction(curtai,hp) and
  948. (tai(hp).typ=ait_instruction) and
  949. ((taicpu(hp).opcode=A_FLDS) or
  950. (taicpu(hp).opcode=A_FLDD) or
  951. (taicpu(hp).opcode=A_VLDR)) then
  952. limit:=254;
  953. { don't miss an insert }
  954. doinsert:=doinsert or
  955. (not(curdata.empty) and
  956. (curinspos-lastinspos+penalty+extradataoffset>limit));
  957. { split only at real instructions else the test below fails }
  958. if doinsert and (curtai.typ=ait_instruction) and
  959. (
  960. { don't split loads of pc to lr and the following move }
  961. not(
  962. (taicpu(curtai).opcode=A_MOV) and
  963. (taicpu(curtai).oper[0]^.typ=top_reg) and
  964. (taicpu(curtai).oper[0]^.reg=NR_R14) and
  965. (taicpu(curtai).oper[1]^.typ=top_reg) and
  966. (taicpu(curtai).oper[1]^.reg=NR_PC)
  967. )
  968. ) and
  969. (
  970. { do not insert data after a B instruction due to their limited range }
  971. not((current_settings.cputype in cpu_thumb) and
  972. (taicpu(curtai).opcode=A_B)
  973. )
  974. ) then
  975. begin
  976. lastinspos:=-1;
  977. extradataoffset:=0;
  978. if current_settings.cputype in cpu_thumb then
  979. limit:=502
  980. else
  981. limit:=1016;
  982. { on arm thumb, insert the data always after all labels etc. following an instruction so it
  983. is prevent that a bxx yyy; bl xxx; yyyy: sequence gets separated ( we never insert on arm thumb after
  984. bxx) and the distance of bxx gets too long }
  985. if current_settings.cputype in cpu_thumb then
  986. while assigned(tai(curtai.Next)) and (tai(curtai.Next).typ in SkipInstr+[ait_label]) do
  987. curtai:=tai(curtai.next);
  988. doinsert:=false;
  989. current_asmdata.getjumplabel(l);
  990. { align thumb in thumb .text section to 4 bytes }
  991. if not(curdata.empty) and (current_settings.cputype in cpu_thumb) then
  992. curdata.Insert(tai_align.Create(4));
  993. curdata.insert(taicpu.op_sym(A_B,l));
  994. curdata.concat(tai_label.create(l));
  995. { mark all labels as inserted, arm thumb
  996. needs this, so data referencing an already inserted label can be
  997. duplicated because arm thumb does not allow negative pc relative offset }
  998. hp2:=tai(curdata.first);
  999. while assigned(hp2) do
  1000. begin
  1001. if hp2.typ=ait_label then
  1002. tai_label(hp2).inserted:=true;
  1003. hp2:=tai(hp2.next);
  1004. end;
  1005. { continue with the last inserted label because we use later
  1006. on SimpleGetNextInstruction, so if we used curtai.next (which
  1007. is then equal curdata.last.previous) we could over see one
  1008. instruction }
  1009. hp:=tai(curdata.Last);
  1010. list.insertlistafter(curtai,curdata);
  1011. curtai:=hp;
  1012. end
  1013. else
  1014. curtai:=tai(curtai.next);
  1015. end;
  1016. { align thumb in thumb .text section to 4 bytes }
  1017. if not(curdata.empty) and (current_settings.cputype in cpu_thumb+cpu_thumb2) then
  1018. curdata.Insert(tai_align.Create(4));
  1019. list.concatlist(curdata);
  1020. curdata.free;
  1021. end;
  1022. procedure ensurethumb2encodings(list: TAsmList);
  1023. var
  1024. curtai: tai;
  1025. op2reg: TRegister;
  1026. begin
  1027. { Do Thumb-2 16bit -> 32bit transformations }
  1028. curtai:=tai(list.first);
  1029. while assigned(curtai) do
  1030. begin
  1031. case curtai.typ of
  1032. ait_instruction:
  1033. begin
  1034. case taicpu(curtai).opcode of
  1035. A_ADD:
  1036. begin
  1037. { Set wide flag for ADD Rd,Rn,Rm where registers are over R7(high register set) }
  1038. if taicpu(curtai).ops = 3 then
  1039. begin
  1040. if taicpu(curtai).oper[2]^.typ in [top_reg,top_shifterop] then
  1041. begin
  1042. if taicpu(curtai).oper[2]^.typ = top_reg then
  1043. op2reg := taicpu(curtai).oper[2]^.reg
  1044. else if taicpu(curtai).oper[2]^.shifterop^.rs <> NR_NO then
  1045. op2reg := taicpu(curtai).oper[2]^.shifterop^.rs
  1046. else
  1047. op2reg := NR_NO;
  1048. if op2reg <> NR_NO then
  1049. begin
  1050. if (taicpu(curtai).oper[0]^.reg >= NR_R8) or
  1051. (taicpu(curtai).oper[1]^.reg >= NR_R8) or
  1052. (op2reg >= NR_R8) then
  1053. begin
  1054. taicpu(curtai).wideformat:=true;
  1055. { Handle special cases where register rules are violated by optimizer/user }
  1056. { if d == 13 || (d == 15 && S == ‘0’) || n == 15 || m IN [13,15] then UNPREDICTABLE; }
  1057. { Transform ADD.W Rx, Ry, R13 into ADD.W Rx, R13, Ry }
  1058. if (op2reg = NR_R13) and (taicpu(curtai).oper[2]^.typ = top_reg) then
  1059. begin
  1060. taicpu(curtai).oper[2]^.reg := taicpu(curtai).oper[1]^.reg;
  1061. taicpu(curtai).oper[1]^.reg := op2reg;
  1062. end;
  1063. end;
  1064. end;
  1065. end;
  1066. end;
  1067. end;
  1068. end;
  1069. end;
  1070. end;
  1071. curtai:=tai(curtai.Next);
  1072. end;
  1073. end;
  1074. function getMergedInstruction(FirstOp,LastOp:TAsmOp;InvertLast:boolean) : TAsmOp;
  1075. const
  1076. opTable: array[A_IT..A_ITTTT] of string =
  1077. ('T','TE','TT','TEE','TTE','TET','TTT',
  1078. 'TEEE','TTEE','TETE','TTTE',
  1079. 'TEET','TTET','TETT','TTTT');
  1080. invertedOpTable: array[A_IT..A_ITTTT] of string =
  1081. ('E','ET','EE','ETT','EET','ETE','EEE',
  1082. 'ETTT','EETT','ETET','EEET',
  1083. 'ETTE','EETE','ETEE','EEEE');
  1084. var
  1085. resStr : string;
  1086. i : TAsmOp;
  1087. begin
  1088. if InvertLast then
  1089. resStr := opTable[FirstOp]+invertedOpTable[LastOp]
  1090. else
  1091. resStr := opTable[FirstOp]+opTable[LastOp];
  1092. if length(resStr) > 4 then
  1093. internalerror(2012100805);
  1094. for i := low(opTable) to high(opTable) do
  1095. if opTable[i] = resStr then
  1096. exit(i);
  1097. internalerror(2012100806);
  1098. end;
  1099. procedure foldITInstructions(list: TAsmList);
  1100. var
  1101. curtai,hp1 : tai;
  1102. levels,i : LongInt;
  1103. begin
  1104. curtai:=tai(list.First);
  1105. while assigned(curtai) do
  1106. begin
  1107. case curtai.typ of
  1108. ait_instruction:
  1109. if IsIT(taicpu(curtai).opcode) then
  1110. begin
  1111. levels := GetITLevels(taicpu(curtai).opcode);
  1112. if levels < 4 then
  1113. begin
  1114. i:=levels;
  1115. hp1:=tai(curtai.Next);
  1116. while assigned(hp1) and
  1117. (i > 0) do
  1118. begin
  1119. if hp1.typ=ait_instruction then
  1120. begin
  1121. dec(i);
  1122. if (i = 0) and
  1123. mustbelast(hp1) then
  1124. begin
  1125. hp1:=nil;
  1126. break;
  1127. end;
  1128. end;
  1129. hp1:=tai(hp1.Next);
  1130. end;
  1131. if assigned(hp1) then
  1132. begin
  1133. // We are pointing at the first instruction after the IT block
  1134. while assigned(hp1) and
  1135. (hp1.typ<>ait_instruction) do
  1136. hp1:=tai(hp1.Next);
  1137. if assigned(hp1) and
  1138. (hp1.typ=ait_instruction) and
  1139. IsIT(taicpu(hp1).opcode) then
  1140. begin
  1141. if (levels+GetITLevels(taicpu(hp1).opcode) <= 4) and
  1142. ((taicpu(curtai).oper[0]^.cc=taicpu(hp1).oper[0]^.cc) or
  1143. (taicpu(curtai).oper[0]^.cc=inverse_cond(taicpu(hp1).oper[0]^.cc))) then
  1144. begin
  1145. taicpu(curtai).opcode:=getMergedInstruction(taicpu(curtai).opcode,
  1146. taicpu(hp1).opcode,
  1147. taicpu(curtai).oper[0]^.cc=inverse_cond(taicpu(hp1).oper[0]^.cc));
  1148. list.Remove(hp1);
  1149. hp1.Free;
  1150. end;
  1151. end;
  1152. end;
  1153. end;
  1154. end;
  1155. end;
  1156. curtai:=tai(curtai.Next);
  1157. end;
  1158. end;
  1159. procedure finalizearmcode(list, listtoinsert: TAsmList);
  1160. begin
  1161. { Do Thumb-2 16bit -> 32bit transformations }
  1162. if current_settings.cputype in cpu_thumb2 then
  1163. begin
  1164. ensurethumb2encodings(list);
  1165. foldITInstructions(list);
  1166. end;
  1167. insertpcrelativedata(list, listtoinsert);
  1168. end;
  1169. procedure InsertPData;
  1170. var
  1171. prolog: TAsmList;
  1172. begin
  1173. prolog:=TAsmList.create;
  1174. new_section(prolog,sec_code,'FPC_EH_PROLOG',sizeof(pint),secorder_begin);
  1175. prolog.concat(Tai_const.Createname('_ARM_ExceptionHandler', 0));
  1176. prolog.concat(Tai_const.Create_32bit(0));
  1177. prolog.concat(Tai_symbol.Createname_global('FPC_EH_CODE_START',AT_DATA,0));
  1178. { dummy function }
  1179. prolog.concat(taicpu.op_reg_reg(A_MOV,NR_R15,NR_R14));
  1180. current_asmdata.asmlists[al_start].insertList(prolog);
  1181. prolog.Free;
  1182. new_section(current_asmdata.asmlists[al_end],sec_pdata,'',sizeof(pint));
  1183. current_asmdata.asmlists[al_end].concat(Tai_const.Createname('FPC_EH_CODE_START', 0));
  1184. current_asmdata.asmlists[al_end].concat(Tai_const.Create_32bit(longint($ffffff01)));
  1185. end;
  1186. (*
  1187. Floating point instruction format information, taken from the linux kernel
  1188. ARM Floating Point Instruction Classes
  1189. | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | |
  1190. |c o n d|1 1 0 P|U|u|W|L| Rn |v| Fd |0|0|0|1| o f f s e t | CPDT
  1191. |c o n d|1 1 0 P|U|w|W|L| Rn |x| Fd |0|0|1|0| o f f s e t | CPDT (copro 2)
  1192. | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | |
  1193. |c o n d|1 1 1 0|a|b|c|d|e| Fn |j| Fd |0|0|0|1|f|g|h|0|i| Fm | CPDO
  1194. |c o n d|1 1 1 0|a|b|c|L|e| Fn | Rd |0|0|0|1|f|g|h|1|i| Fm | CPRT
  1195. |c o n d|1 1 1 0|a|b|c|1|e| Fn |1|1|1|1|0|0|0|1|f|g|h|1|i| Fm | comparisons
  1196. | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | |
  1197. CPDT data transfer instructions
  1198. LDF, STF, LFM (copro 2), SFM (copro 2)
  1199. CPDO dyadic arithmetic instructions
  1200. ADF, MUF, SUF, RSF, DVF, RDF,
  1201. POW, RPW, RMF, FML, FDV, FRD, POL
  1202. CPDO monadic arithmetic instructions
  1203. MVF, MNF, ABS, RND, SQT, LOG, LGN, EXP,
  1204. SIN, COS, TAN, ASN, ACS, ATN, URD, NRM
  1205. CPRT joint arithmetic/data transfer instructions
  1206. FIX (arithmetic followed by load/store)
  1207. FLT (load/store followed by arithmetic)
  1208. CMF, CNF CMFE, CNFE (comparisons)
  1209. WFS, RFS (write/read floating point status register)
  1210. WFC, RFC (write/read floating point control register)
  1211. cond condition codes
  1212. P pre/post index bit: 0 = postindex, 1 = preindex
  1213. U up/down bit: 0 = stack grows down, 1 = stack grows up
  1214. W write back bit: 1 = update base register (Rn)
  1215. L load/store bit: 0 = store, 1 = load
  1216. Rn base register
  1217. Rd destination/source register
  1218. Fd floating point destination register
  1219. Fn floating point source register
  1220. Fm floating point source register or floating point constant
  1221. uv transfer length (TABLE 1)
  1222. wx register count (TABLE 2)
  1223. abcd arithmetic opcode (TABLES 3 & 4)
  1224. ef destination size (rounding precision) (TABLE 5)
  1225. gh rounding mode (TABLE 6)
  1226. j dyadic/monadic bit: 0 = dyadic, 1 = monadic
  1227. i constant bit: 1 = constant (TABLE 6)
  1228. */
  1229. /*
  1230. TABLE 1
  1231. +-------------------------+---+---+---------+---------+
  1232. | Precision | u | v | FPSR.EP | length |
  1233. +-------------------------+---+---+---------+---------+
  1234. | Single | 0 | 0 | x | 1 words |
  1235. | Double | 1 | 1 | x | 2 words |
  1236. | Extended | 1 | 1 | x | 3 words |
  1237. | Packed decimal | 1 | 1 | 0 | 3 words |
  1238. | Expanded packed decimal | 1 | 1 | 1 | 4 words |
  1239. +-------------------------+---+---+---------+---------+
  1240. Note: x = don't care
  1241. */
  1242. /*
  1243. TABLE 2
  1244. +---+---+---------------------------------+
  1245. | w | x | Number of registers to transfer |
  1246. +---+---+---------------------------------+
  1247. | 0 | 1 | 1 |
  1248. | 1 | 0 | 2 |
  1249. | 1 | 1 | 3 |
  1250. | 0 | 0 | 4 |
  1251. +---+---+---------------------------------+
  1252. */
  1253. /*
  1254. TABLE 3: Dyadic Floating Point Opcodes
  1255. +---+---+---+---+----------+-----------------------+-----------------------+
  1256. | a | b | c | d | Mnemonic | Description | Operation |
  1257. +---+---+---+---+----------+-----------------------+-----------------------+
  1258. | 0 | 0 | 0 | 0 | ADF | Add | Fd := Fn + Fm |
  1259. | 0 | 0 | 0 | 1 | MUF | Multiply | Fd := Fn * Fm |
  1260. | 0 | 0 | 1 | 0 | SUF | Subtract | Fd := Fn - Fm |
  1261. | 0 | 0 | 1 | 1 | RSF | Reverse subtract | Fd := Fm - Fn |
  1262. | 0 | 1 | 0 | 0 | DVF | Divide | Fd := Fn / Fm |
  1263. | 0 | 1 | 0 | 1 | RDF | Reverse divide | Fd := Fm / Fn |
  1264. | 0 | 1 | 1 | 0 | POW | Power | Fd := Fn ^ Fm |
  1265. | 0 | 1 | 1 | 1 | RPW | Reverse power | Fd := Fm ^ Fn |
  1266. | 1 | 0 | 0 | 0 | RMF | Remainder | Fd := IEEE rem(Fn/Fm) |
  1267. | 1 | 0 | 0 | 1 | FML | Fast Multiply | Fd := Fn * Fm |
  1268. | 1 | 0 | 1 | 0 | FDV | Fast Divide | Fd := Fn / Fm |
  1269. | 1 | 0 | 1 | 1 | FRD | Fast reverse divide | Fd := Fm / Fn |
  1270. | 1 | 1 | 0 | 0 | POL | Polar angle (ArcTan2) | Fd := arctan2(Fn,Fm) |
  1271. | 1 | 1 | 0 | 1 | | undefined instruction | trap |
  1272. | 1 | 1 | 1 | 0 | | undefined instruction | trap |
  1273. | 1 | 1 | 1 | 1 | | undefined instruction | trap |
  1274. +---+---+---+---+----------+-----------------------+-----------------------+
  1275. Note: POW, RPW, POL are deprecated, and are available for backwards
  1276. compatibility only.
  1277. */
  1278. /*
  1279. TABLE 4: Monadic Floating Point Opcodes
  1280. +---+---+---+---+----------+-----------------------+-----------------------+
  1281. | a | b | c | d | Mnemonic | Description | Operation |
  1282. +---+---+---+---+----------+-----------------------+-----------------------+
  1283. | 0 | 0 | 0 | 0 | MVF | Move | Fd := Fm |
  1284. | 0 | 0 | 0 | 1 | MNF | Move negated | Fd := - Fm |
  1285. | 0 | 0 | 1 | 0 | ABS | Absolute value | Fd := abs(Fm) |
  1286. | 0 | 0 | 1 | 1 | RND | Round to integer | Fd := int(Fm) |
  1287. | 0 | 1 | 0 | 0 | SQT | Square root | Fd := sqrt(Fm) |
  1288. | 0 | 1 | 0 | 1 | LOG | Log base 10 | Fd := log10(Fm) |
  1289. | 0 | 1 | 1 | 0 | LGN | Log base e | Fd := ln(Fm) |
  1290. | 0 | 1 | 1 | 1 | EXP | Exponent | Fd := e ^ Fm |
  1291. | 1 | 0 | 0 | 0 | SIN | Sine | Fd := sin(Fm) |
  1292. | 1 | 0 | 0 | 1 | COS | Cosine | Fd := cos(Fm) |
  1293. | 1 | 0 | 1 | 0 | TAN | Tangent | Fd := tan(Fm) |
  1294. | 1 | 0 | 1 | 1 | ASN | Arc Sine | Fd := arcsin(Fm) |
  1295. | 1 | 1 | 0 | 0 | ACS | Arc Cosine | Fd := arccos(Fm) |
  1296. | 1 | 1 | 0 | 1 | ATN | Arc Tangent | Fd := arctan(Fm) |
  1297. | 1 | 1 | 1 | 0 | URD | Unnormalized round | Fd := int(Fm) |
  1298. | 1 | 1 | 1 | 1 | NRM | Normalize | Fd := norm(Fm) |
  1299. +---+---+---+---+----------+-----------------------+-----------------------+
  1300. Note: LOG, LGN, EXP, SIN, COS, TAN, ASN, ACS, ATN are deprecated, and are
  1301. available for backwards compatibility only.
  1302. */
  1303. /*
  1304. TABLE 5
  1305. +-------------------------+---+---+
  1306. | Rounding Precision | e | f |
  1307. +-------------------------+---+---+
  1308. | IEEE Single precision | 0 | 0 |
  1309. | IEEE Double precision | 0 | 1 |
  1310. | IEEE Extended precision | 1 | 0 |
  1311. | undefined (trap) | 1 | 1 |
  1312. +-------------------------+---+---+
  1313. */
  1314. /*
  1315. TABLE 5
  1316. +---------------------------------+---+---+
  1317. | Rounding Mode | g | h |
  1318. +---------------------------------+---+---+
  1319. | Round to nearest (default) | 0 | 0 |
  1320. | Round toward plus infinity | 0 | 1 |
  1321. | Round toward negative infinity | 1 | 0 |
  1322. | Round toward zero | 1 | 1 |
  1323. +---------------------------------+---+---+
  1324. *)
  1325. function taicpu.GetString:string;
  1326. var
  1327. i : longint;
  1328. s : string;
  1329. addsize : boolean;
  1330. begin
  1331. s:='['+gas_op2str[opcode];
  1332. for i:=0 to ops-1 do
  1333. begin
  1334. with oper[i]^ do
  1335. begin
  1336. if i=0 then
  1337. s:=s+' '
  1338. else
  1339. s:=s+',';
  1340. { type }
  1341. addsize:=false;
  1342. if (ot and OT_VREG)=OT_VREG then
  1343. s:=s+'vreg'
  1344. else
  1345. if (ot and OT_FPUREG)=OT_FPUREG then
  1346. s:=s+'fpureg'
  1347. else
  1348. if (ot and OT_REGISTER)=OT_REGISTER then
  1349. begin
  1350. s:=s+'reg';
  1351. addsize:=true;
  1352. end
  1353. else
  1354. if (ot and OT_REGLIST)=OT_REGLIST then
  1355. begin
  1356. s:=s+'reglist';
  1357. addsize:=false;
  1358. end
  1359. else
  1360. if (ot and OT_IMMEDIATE)=OT_IMMEDIATE then
  1361. begin
  1362. s:=s+'imm';
  1363. addsize:=true;
  1364. end
  1365. else
  1366. if (ot and OT_MEMORY)=OT_MEMORY then
  1367. begin
  1368. s:=s+'mem';
  1369. addsize:=true;
  1370. if (ot and OT_AM2)<>0 then
  1371. s:=s+' am2 ';
  1372. end
  1373. else
  1374. s:=s+'???';
  1375. { size }
  1376. if addsize then
  1377. begin
  1378. if (ot and OT_BITS8)<>0 then
  1379. s:=s+'8'
  1380. else
  1381. if (ot and OT_BITS16)<>0 then
  1382. s:=s+'24'
  1383. else
  1384. if (ot and OT_BITS32)<>0 then
  1385. s:=s+'32'
  1386. else
  1387. if (ot and OT_BITSSHIFTER)<>0 then
  1388. s:=s+'shifter'
  1389. else
  1390. s:=s+'??';
  1391. { signed }
  1392. if (ot and OT_SIGNED)<>0 then
  1393. s:=s+'s';
  1394. end;
  1395. end;
  1396. end;
  1397. GetString:=s+']';
  1398. end;
  1399. procedure taicpu.ResetPass1;
  1400. begin
  1401. { we need to reset everything here, because the choosen insentry
  1402. can be invalid for a new situation where the previously optimized
  1403. insentry is not correct }
  1404. InsEntry:=nil;
  1405. InsSize:=0;
  1406. LastInsOffset:=-1;
  1407. end;
  1408. procedure taicpu.ResetPass2;
  1409. begin
  1410. { we are here in a second pass, check if the instruction can be optimized }
  1411. if assigned(InsEntry) and
  1412. ((InsEntry^.flags and IF_PASS2)<>0) then
  1413. begin
  1414. InsEntry:=nil;
  1415. InsSize:=0;
  1416. end;
  1417. LastInsOffset:=-1;
  1418. end;
  1419. function taicpu.CheckIfValid:boolean;
  1420. begin
  1421. Result:=False; { unimplemented }
  1422. end;
  1423. function taicpu.Pass1(objdata:TObjData):longint;
  1424. var
  1425. ldr2op : array[PF_B..PF_T] of tasmop = (
  1426. A_LDRB,A_LDRSB,A_LDRBT,A_LDRH,A_LDRSH,A_LDRT);
  1427. str2op : array[PF_B..PF_T] of tasmop = (
  1428. A_STRB,A_None,A_STRBT,A_STRH,A_None,A_STRT);
  1429. begin
  1430. Pass1:=0;
  1431. { Save the old offset and set the new offset }
  1432. InsOffset:=ObjData.CurrObjSec.Size;
  1433. { Error? }
  1434. if (Insentry=nil) and (InsSize=-1) then
  1435. exit;
  1436. { set the file postion }
  1437. current_filepos:=fileinfo;
  1438. { tranlate LDR+postfix to complete opcode }
  1439. if (opcode=A_LDR) and (oppostfix<>PF_None) then
  1440. begin
  1441. if (oppostfix in [low(ldr2op)..high(ldr2op)]) then
  1442. opcode:=ldr2op[oppostfix]
  1443. else
  1444. internalerror(2005091001);
  1445. if opcode=A_None then
  1446. internalerror(2005091004);
  1447. { postfix has been added to opcode }
  1448. oppostfix:=PF_None;
  1449. end
  1450. else if (opcode=A_STR) and (oppostfix<>PF_None) then
  1451. begin
  1452. if (oppostfix in [low(str2op)..high(str2op)]) then
  1453. opcode:=str2op[oppostfix]
  1454. else
  1455. internalerror(2005091002);
  1456. if opcode=A_None then
  1457. internalerror(2005091003);
  1458. { postfix has been added to opcode }
  1459. oppostfix:=PF_None;
  1460. end;
  1461. { Get InsEntry }
  1462. if FindInsEntry(objdata) then
  1463. begin
  1464. InsSize:=4;
  1465. LastInsOffset:=InsOffset;
  1466. Pass1:=InsSize;
  1467. exit;
  1468. end;
  1469. LastInsOffset:=-1;
  1470. end;
  1471. procedure taicpu.Pass2(objdata:TObjData);
  1472. begin
  1473. { error in pass1 ? }
  1474. if insentry=nil then
  1475. exit;
  1476. current_filepos:=fileinfo;
  1477. { Generate the instruction }
  1478. GenCode(objdata);
  1479. end;
  1480. procedure taicpu.ppuloadoper(ppufile:tcompilerppufile;var o:toper);
  1481. begin
  1482. end;
  1483. procedure taicpu.ppuwriteoper(ppufile:tcompilerppufile;const o:toper);
  1484. begin
  1485. end;
  1486. procedure taicpu.ppubuildderefimploper(var o:toper);
  1487. begin
  1488. end;
  1489. procedure taicpu.ppuderefoper(var o:toper);
  1490. begin
  1491. end;
  1492. function taicpu.InsEnd:longint;
  1493. begin
  1494. Result:=0; { unimplemented }
  1495. end;
  1496. procedure taicpu.create_ot(objdata:TObjData);
  1497. var
  1498. i,l,relsize : longint;
  1499. dummy : byte;
  1500. currsym : TObjSymbol;
  1501. begin
  1502. if ops=0 then
  1503. exit;
  1504. { update oper[].ot field }
  1505. for i:=0 to ops-1 do
  1506. with oper[i]^ do
  1507. begin
  1508. case typ of
  1509. top_regset:
  1510. begin
  1511. ot:=OT_REGLIST;
  1512. end;
  1513. top_reg :
  1514. begin
  1515. case getregtype(reg) of
  1516. R_INTREGISTER:
  1517. ot:=OT_REG32 or OT_SHIFTEROP;
  1518. R_FPUREGISTER:
  1519. ot:=OT_FPUREG;
  1520. else
  1521. internalerror(2005090901);
  1522. end;
  1523. end;
  1524. top_ref :
  1525. begin
  1526. if ref^.refaddr=addr_no then
  1527. begin
  1528. { create ot field }
  1529. { we should get the size here dependend on the
  1530. instruction }
  1531. if (ot and OT_SIZE_MASK)=0 then
  1532. ot:=OT_MEMORY or OT_BITS32
  1533. else
  1534. ot:=OT_MEMORY or (ot and OT_SIZE_MASK);
  1535. if (ref^.base=NR_NO) and (ref^.index=NR_NO) then
  1536. ot:=ot or OT_MEM_OFFS;
  1537. { if we need to fix a reference, we do it here }
  1538. { pc relative addressing }
  1539. if (ref^.base=NR_NO) and
  1540. (ref^.index=NR_NO) and
  1541. (ref^.shiftmode=SM_None)
  1542. { at least we should check if the destination symbol
  1543. is in a text section }
  1544. { and
  1545. (ref^.symbol^.owner="text") } then
  1546. ref^.base:=NR_PC;
  1547. { determine possible address modes }
  1548. if (ref^.base<>NR_NO) and
  1549. (
  1550. (
  1551. (ref^.index=NR_NO) and
  1552. (ref^.shiftmode=SM_None) and
  1553. (ref^.offset>=-4097) and
  1554. (ref^.offset<=4097)
  1555. ) or
  1556. (
  1557. (ref^.shiftmode=SM_None) and
  1558. (ref^.offset=0)
  1559. ) or
  1560. (
  1561. (ref^.index<>NR_NO) and
  1562. (ref^.shiftmode<>SM_None) and
  1563. (ref^.shiftimm<=31) and
  1564. (ref^.offset=0)
  1565. )
  1566. ) then
  1567. ot:=ot or OT_AM2;
  1568. if (ref^.index<>NR_NO) and
  1569. (oppostfix in [PF_IA,PF_IB,PF_DA,PF_DB,PF_FD,PF_FA,PF_ED,PF_EA]) and
  1570. (
  1571. (ref^.base=NR_NO) and
  1572. (ref^.shiftmode=SM_None) and
  1573. (ref^.offset=0)
  1574. ) then
  1575. ot:=ot or OT_AM4;
  1576. end
  1577. else
  1578. begin
  1579. l:=ref^.offset;
  1580. currsym:=ObjData.symbolref(ref^.symbol);
  1581. if assigned(currsym) then
  1582. inc(l,currsym.address);
  1583. relsize:=(InsOffset+2)-l;
  1584. if (relsize<-33554428) or (relsize>33554428) then
  1585. ot:=OT_IMM32
  1586. else
  1587. ot:=OT_IMM24;
  1588. end;
  1589. end;
  1590. top_local :
  1591. begin
  1592. { we should get the size here dependend on the
  1593. instruction }
  1594. if (ot and OT_SIZE_MASK)=0 then
  1595. ot:=OT_MEMORY or OT_BITS32
  1596. else
  1597. ot:=OT_MEMORY or (ot and OT_SIZE_MASK);
  1598. end;
  1599. top_const :
  1600. begin
  1601. ot:=OT_IMMEDIATE;
  1602. if is_shifter_const(val,dummy) then
  1603. ot:=OT_IMMSHIFTER
  1604. else
  1605. ot:=OT_IMM32
  1606. end;
  1607. top_none :
  1608. begin
  1609. { generated when there was an error in the
  1610. assembler reader. It never happends when generating
  1611. assembler }
  1612. end;
  1613. top_shifterop:
  1614. begin
  1615. ot:=OT_SHIFTEROP;
  1616. end;
  1617. else
  1618. internalerror(200402261);
  1619. end;
  1620. end;
  1621. end;
  1622. function taicpu.Matches(p:PInsEntry):longint;
  1623. { * IF_SM stands for Size Match: any operand whose size is not
  1624. * explicitly specified by the template is `really' intended to be
  1625. * the same size as the first size-specified operand.
  1626. * Non-specification is tolerated in the input instruction, but
  1627. * _wrong_ specification is not.
  1628. *
  1629. * IF_SM2 invokes Size Match on only the first _two_ operands, for
  1630. * three-operand instructions such as SHLD: it implies that the
  1631. * first two operands must match in size, but that the third is
  1632. * required to be _unspecified_.
  1633. *
  1634. * IF_SB invokes Size Byte: operands with unspecified size in the
  1635. * template are really bytes, and so no non-byte specification in
  1636. * the input instruction will be tolerated. IF_SW similarly invokes
  1637. * Size Word, and IF_SD invokes Size Doubleword.
  1638. *
  1639. * (The default state if neither IF_SM nor IF_SM2 is specified is
  1640. * that any operand with unspecified size in the template is
  1641. * required to have unspecified size in the instruction too...)
  1642. }
  1643. var
  1644. i{,j,asize,oprs} : longint;
  1645. {siz : array[0..3] of longint;}
  1646. begin
  1647. Matches:=100;
  1648. writeln(getstring,'---');
  1649. { Check the opcode and operands }
  1650. if (p^.opcode<>opcode) or (p^.ops<>ops) then
  1651. begin
  1652. Matches:=0;
  1653. exit;
  1654. end;
  1655. { Check that no spurious colons or TOs are present }
  1656. for i:=0 to p^.ops-1 do
  1657. if (oper[i]^.ot and (not p^.optypes[i]) and (OT_COLON or OT_TO))<>0 then
  1658. begin
  1659. Matches:=0;
  1660. exit;
  1661. end;
  1662. { Check that the operand flags all match up }
  1663. for i:=0 to p^.ops-1 do
  1664. begin
  1665. if ((p^.optypes[i] and (not oper[i]^.ot)) or
  1666. ((p^.optypes[i] and OT_SIZE_MASK) and
  1667. ((p^.optypes[i] xor oper[i]^.ot) and OT_SIZE_MASK)))<>0 then
  1668. begin
  1669. if ((p^.optypes[i] and (not oper[i]^.ot) and OT_NON_SIZE) or
  1670. (oper[i]^.ot and OT_SIZE_MASK))<>0 then
  1671. begin
  1672. Matches:=0;
  1673. exit;
  1674. end
  1675. else
  1676. Matches:=1;
  1677. end;
  1678. end;
  1679. { check postfixes:
  1680. the existance of a certain postfix requires a
  1681. particular code }
  1682. { update condition flags
  1683. or floating point single }
  1684. if (oppostfix=PF_S) and
  1685. not(p^.code[0] in [#$04]) then
  1686. begin
  1687. Matches:=0;
  1688. exit;
  1689. end;
  1690. { floating point size }
  1691. if (oppostfix in [PF_D,PF_E,PF_P,PF_EP]) and
  1692. not(p^.code[0] in []) then
  1693. begin
  1694. Matches:=0;
  1695. exit;
  1696. end;
  1697. { multiple load/store address modes }
  1698. if (oppostfix in [PF_IA,PF_IB,PF_DA,PF_DB,PF_FD,PF_FA,PF_ED,PF_EA]) and
  1699. not(p^.code[0] in [
  1700. // ldr,str,ldrb,strb
  1701. #$17,
  1702. // stm,ldm
  1703. #$26
  1704. ]) then
  1705. begin
  1706. Matches:=0;
  1707. exit;
  1708. end;
  1709. { we shouldn't see any opsize prefixes here }
  1710. if (oppostfix in [PF_B,PF_SB,PF_BT,PF_H,PF_SH,PF_T]) then
  1711. begin
  1712. Matches:=0;
  1713. exit;
  1714. end;
  1715. if (roundingmode<>RM_None) and not(p^.code[0] in []) then
  1716. begin
  1717. Matches:=0;
  1718. exit;
  1719. end;
  1720. { Check operand sizes }
  1721. { as default an untyped size can get all the sizes, this is different
  1722. from nasm, but else we need to do a lot checking which opcodes want
  1723. size or not with the automatic size generation }
  1724. (*
  1725. asize:=longint($ffffffff);
  1726. if (p^.flags and IF_SB)<>0 then
  1727. asize:=OT_BITS8
  1728. else if (p^.flags and IF_SW)<>0 then
  1729. asize:=OT_BITS16
  1730. else if (p^.flags and IF_SD)<>0 then
  1731. asize:=OT_BITS32;
  1732. if (p^.flags and IF_ARMASK)<>0 then
  1733. begin
  1734. siz[0]:=0;
  1735. siz[1]:=0;
  1736. siz[2]:=0;
  1737. if (p^.flags and IF_AR0)<>0 then
  1738. siz[0]:=asize
  1739. else if (p^.flags and IF_AR1)<>0 then
  1740. siz[1]:=asize
  1741. else if (p^.flags and IF_AR2)<>0 then
  1742. siz[2]:=asize;
  1743. end
  1744. else
  1745. begin
  1746. { we can leave because the size for all operands is forced to be
  1747. the same
  1748. but not if IF_SB IF_SW or IF_SD is set PM }
  1749. if asize=-1 then
  1750. exit;
  1751. siz[0]:=asize;
  1752. siz[1]:=asize;
  1753. siz[2]:=asize;
  1754. end;
  1755. if (p^.flags and (IF_SM or IF_SM2))<>0 then
  1756. begin
  1757. if (p^.flags and IF_SM2)<>0 then
  1758. oprs:=2
  1759. else
  1760. oprs:=p^.ops;
  1761. for i:=0 to oprs-1 do
  1762. if ((p^.optypes[i] and OT_SIZE_MASK) <> 0) then
  1763. begin
  1764. for j:=0 to oprs-1 do
  1765. siz[j]:=p^.optypes[i] and OT_SIZE_MASK;
  1766. break;
  1767. end;
  1768. end
  1769. else
  1770. oprs:=2;
  1771. { Check operand sizes }
  1772. for i:=0 to p^.ops-1 do
  1773. begin
  1774. if ((p^.optypes[i] and OT_SIZE_MASK)=0) and
  1775. ((oper[i]^.ot and OT_SIZE_MASK and (not siz[i]))<>0) and
  1776. { Immediates can always include smaller size }
  1777. ((oper[i]^.ot and OT_IMMEDIATE)=0) and
  1778. (((p^.optypes[i] and OT_SIZE_MASK) or siz[i])<(oper[i]^.ot and OT_SIZE_MASK)) then
  1779. Matches:=2;
  1780. end;
  1781. *)
  1782. end;
  1783. function taicpu.calcsize(p:PInsEntry):shortint;
  1784. begin
  1785. result:=4;
  1786. end;
  1787. function taicpu.NeedAddrPrefix(opidx:byte):boolean;
  1788. begin
  1789. Result:=False; { unimplemented }
  1790. end;
  1791. procedure taicpu.Swapoperands;
  1792. begin
  1793. end;
  1794. function taicpu.FindInsentry(objdata:TObjData):boolean;
  1795. var
  1796. i : longint;
  1797. begin
  1798. result:=false;
  1799. { Things which may only be done once, not when a second pass is done to
  1800. optimize }
  1801. if (Insentry=nil) or ((InsEntry^.flags and IF_PASS2)<>0) then
  1802. begin
  1803. { create the .ot fields }
  1804. create_ot(objdata);
  1805. { set the file postion }
  1806. current_filepos:=fileinfo;
  1807. end
  1808. else
  1809. begin
  1810. { we've already an insentry so it's valid }
  1811. result:=true;
  1812. exit;
  1813. end;
  1814. { Lookup opcode in the table }
  1815. InsSize:=-1;
  1816. i:=instabcache^[opcode];
  1817. if i=-1 then
  1818. begin
  1819. Message1(asmw_e_opcode_not_in_table,gas_op2str[opcode]);
  1820. exit;
  1821. end;
  1822. insentry:=@instab[i];
  1823. while (insentry^.opcode=opcode) do
  1824. begin
  1825. if matches(insentry)=100 then
  1826. begin
  1827. result:=true;
  1828. exit;
  1829. end;
  1830. inc(i);
  1831. insentry:=@instab[i];
  1832. end;
  1833. Message1(asmw_e_invalid_opcode_and_operands,GetString);
  1834. { No instruction found, set insentry to nil and inssize to -1 }
  1835. insentry:=nil;
  1836. inssize:=-1;
  1837. end;
  1838. procedure taicpu.gencode(objdata:TObjData);
  1839. var
  1840. bytes : dword;
  1841. i_field : byte;
  1842. procedure setshifterop(op : byte);
  1843. begin
  1844. case oper[op]^.typ of
  1845. top_const:
  1846. begin
  1847. i_field:=1;
  1848. bytes:=bytes or dword(oper[op]^.val and $fff);
  1849. end;
  1850. top_reg:
  1851. begin
  1852. i_field:=0;
  1853. bytes:=bytes or (getsupreg(oper[op]^.reg) shl 16);
  1854. { does a real shifter op follow? }
  1855. if (op+1<=op) and (oper[op+1]^.typ=top_shifterop) then
  1856. begin
  1857. end;
  1858. end;
  1859. else
  1860. internalerror(2005091103);
  1861. end;
  1862. end;
  1863. begin
  1864. bytes:=$0;
  1865. { evaluate and set condition code }
  1866. { condition code allowed? }
  1867. { setup rest of the instruction }
  1868. case insentry^.code[0] of
  1869. #$08:
  1870. begin
  1871. { set instruction code }
  1872. bytes:=bytes or (ord(insentry^.code[1]) shl 26);
  1873. bytes:=bytes or (ord(insentry^.code[2]) shl 21);
  1874. { set destination }
  1875. bytes:=bytes or (getsupreg(oper[0]^.reg) shl 12);
  1876. { create shifter op }
  1877. setshifterop(1);
  1878. { set i field }
  1879. bytes:=bytes or (i_field shl 25);
  1880. { set s if necessary }
  1881. if oppostfix=PF_S then
  1882. bytes:=bytes or (1 shl 20);
  1883. end;
  1884. #$ff:
  1885. internalerror(2005091101);
  1886. else
  1887. internalerror(2005091102);
  1888. end;
  1889. { we're finished, write code }
  1890. objdata.writebytes(bytes,sizeof(bytes));
  1891. end;
  1892. {$ifdef dummy}
  1893. (*
  1894. static void gencode (long segment, long offset, int bits,
  1895. insn *ins, char *codes, long insn_end)
  1896. {
  1897. int has_S_code; /* S - setflag */
  1898. int has_B_code; /* B - setflag */
  1899. int has_T_code; /* T - setflag */
  1900. int has_W_code; /* ! => W flag */
  1901. int has_F_code; /* ^ => S flag */
  1902. int keep;
  1903. unsigned char c;
  1904. unsigned char bytes[4];
  1905. long data, size;
  1906. static int cc_code[] = /* bit pattern of cc */
  1907. { /* order as enum in */
  1908. 0x0E, 0x03, 0x02, 0x00, /* nasm.h */
  1909. 0x0A, 0x0C, 0x08, 0x0D,
  1910. 0x09, 0x0B, 0x04, 0x01,
  1911. 0x05, 0x07, 0x06,
  1912. };
  1913. #ifdef DEBUG
  1914. static char *CC[] =
  1915. { /* condition code names */
  1916. "AL", "CC", "CS", "EQ",
  1917. "GE", "GT", "HI", "LE",
  1918. "LS", "LT", "MI", "NE",
  1919. "PL", "VC", "VS", "",
  1920. "S"
  1921. };
  1922. has_S_code = (ins->condition & C_SSETFLAG);
  1923. has_B_code = (ins->condition & C_BSETFLAG);
  1924. has_T_code = (ins->condition & C_TSETFLAG);
  1925. has_W_code = (ins->condition & C_EXSETFLAG);
  1926. has_F_code = (ins->condition & C_FSETFLAG);
  1927. ins->condition = (ins->condition & 0x0F);
  1928. if (rt_debug)
  1929. {
  1930. printf ("gencode: instruction: %s%s", insn_names[ins->opcode],
  1931. CC[ins->condition & 0x0F]);
  1932. if (has_S_code)
  1933. printf ("S");
  1934. if (has_B_code)
  1935. printf ("B");
  1936. if (has_T_code)
  1937. printf ("T");
  1938. if (has_W_code)
  1939. printf ("!");
  1940. if (has_F_code)
  1941. printf ("^");
  1942. printf ("\n");
  1943. c = *codes;
  1944. printf (" (%d) decode - '0x%02X'\n", ins->operands, c);
  1945. bytes[0] = 0xB;
  1946. bytes[1] = 0xE;
  1947. bytes[2] = 0xE;
  1948. bytes[3] = 0xF;
  1949. }
  1950. // First condition code in upper nibble
  1951. if (ins->condition < C_NONE)
  1952. {
  1953. c = cc_code[ins->condition] << 4;
  1954. }
  1955. else
  1956. {
  1957. c = cc_code[C_AL] << 4; // is often ALWAYS but not always
  1958. }
  1959. switch (keep = *codes)
  1960. {
  1961. case 1:
  1962. // B, BL
  1963. ++codes;
  1964. c |= *codes++;
  1965. bytes[0] = c;
  1966. if (ins->oprs[0].segment != segment)
  1967. {
  1968. // fais une relocation
  1969. c = 1;
  1970. data = 0; // Let the linker locate ??
  1971. }
  1972. else
  1973. {
  1974. c = 0;
  1975. data = ins->oprs[0].offset - (offset + 8);
  1976. if (data % 4)
  1977. {
  1978. errfunc (ERR_NONFATAL, "offset not aligned on 4 bytes");
  1979. }
  1980. }
  1981. if (data >= 0x1000)
  1982. {
  1983. errfunc (ERR_NONFATAL, "too long offset");
  1984. }
  1985. data = data >> 2;
  1986. bytes[1] = (data >> 16) & 0xFF;
  1987. bytes[2] = (data >> 8) & 0xFF;
  1988. bytes[3] = (data ) & 0xFF;
  1989. if (c == 1)
  1990. {
  1991. // out (offset, segment, &bytes[0], OUT_RAWDATA+1, NO_SEG, NO_SEG);
  1992. out (offset, segment, &bytes[0], OUT_REL3ADR+4, ins->oprs[0].segment, NO_SEG);
  1993. }
  1994. else
  1995. {
  1996. out (offset, segment, &bytes[0], OUT_RAWDATA+4, NO_SEG, NO_SEG);
  1997. }
  1998. return;
  1999. case 2:
  2000. // SWI
  2001. ++codes;
  2002. c |= *codes++;
  2003. bytes[0] = c;
  2004. data = ins->oprs[0].offset;
  2005. bytes[1] = (data >> 16) & 0xFF;
  2006. bytes[2] = (data >> 8) & 0xFF;
  2007. bytes[3] = (data) & 0xFF;
  2008. out (offset, segment, &bytes, OUT_RAWDATA+4, NO_SEG, NO_SEG);
  2009. return;
  2010. case 3:
  2011. // BX
  2012. ++codes;
  2013. c |= *codes++;
  2014. bytes[0] = c;
  2015. bytes[1] = *codes++;
  2016. bytes[2] = *codes++;
  2017. bytes[3] = *codes++;
  2018. c = regval (&ins->oprs[0],1);
  2019. if (c == 15) // PC
  2020. {
  2021. errfunc (ERR_WARNING, "'BX' with R15 has undefined behaviour");
  2022. }
  2023. else if (c > 15)
  2024. {
  2025. errfunc (ERR_NONFATAL, "Illegal register specified for 'BX'");
  2026. }
  2027. bytes[3] |= (c & 0x0F);
  2028. out (offset, segment, bytes, OUT_RAWDATA+4, NO_SEG, NO_SEG);
  2029. return;
  2030. case 4: // AND Rd,Rn,Rm
  2031. case 5: // AND Rd,Rn,Rm,<shift>Rs
  2032. case 6: // AND Rd,Rn,Rm,<shift>imm
  2033. case 7: // AND Rd,Rn,<shift>imm
  2034. ++codes;
  2035. #ifdef DEBUG
  2036. if (rt_debug)
  2037. {
  2038. printf (" decode - '0x%02X'\n", keep);
  2039. printf (" code - '0x%02X'\n", (unsigned char) ( *codes));
  2040. }
  2041. #endif
  2042. bytes[0] = c | *codes;
  2043. ++codes;
  2044. bytes[1] = *codes;
  2045. if (has_S_code)
  2046. bytes[1] |= 0x10;
  2047. c = regval (&ins->oprs[1],1);
  2048. // Rn in low nibble
  2049. bytes[1] |= c;
  2050. // Rd in high nibble
  2051. bytes[2] = regval (&ins->oprs[0],1) << 4;
  2052. if (keep != 7)
  2053. {
  2054. // Rm in low nibble
  2055. bytes[3] = regval (&ins->oprs[2],1);
  2056. }
  2057. // Shifts if any
  2058. if (keep == 5 || keep == 6)
  2059. {
  2060. // Shift in bytes 2 and 3
  2061. if (keep == 5)
  2062. {
  2063. // Rs
  2064. c = regval (&ins->oprs[3],1);
  2065. bytes[2] |= c;
  2066. c = 0x10; // Set bit 4 in byte[3]
  2067. }
  2068. if (keep == 6)
  2069. {
  2070. c = (ins->oprs[3].offset) & 0x1F;
  2071. // #imm
  2072. bytes[2] |= c >> 1;
  2073. if (c & 0x01)
  2074. {
  2075. bytes[3] |= 0x80;
  2076. }
  2077. c = 0; // Clr bit 4 in byte[3]
  2078. }
  2079. // <shift>
  2080. c |= shiftval (&ins->oprs[3]) << 5;
  2081. bytes[3] |= c;
  2082. }
  2083. // reg,reg,imm
  2084. if (keep == 7)
  2085. {
  2086. int shimm;
  2087. shimm = imm_shift (ins->oprs[2].offset);
  2088. if (shimm == -1)
  2089. {
  2090. errfunc (ERR_NONFATAL, "cannot create that constant");
  2091. }
  2092. bytes[3] = shimm & 0xFF;
  2093. bytes[2] |= (shimm & 0xF00) >> 8;
  2094. }
  2095. out (offset, segment, bytes, OUT_RAWDATA+4, NO_SEG, NO_SEG);
  2096. return;
  2097. case 8: // MOV Rd,Rm
  2098. case 9: // MOV Rd,Rm,<shift>Rs
  2099. case 0xA: // MOV Rd,Rm,<shift>imm
  2100. case 0xB: // MOV Rd,<shift>imm
  2101. ++codes;
  2102. #ifdef DEBUG
  2103. if (rt_debug)
  2104. {
  2105. printf (" decode - '0x%02X'\n", keep);
  2106. printf (" code - '0x%02X'\n", (unsigned char) ( *codes));
  2107. }
  2108. #endif
  2109. bytes[0] = c | *codes;
  2110. ++codes;
  2111. bytes[1] = *codes;
  2112. if (has_S_code)
  2113. bytes[1] |= 0x10;
  2114. // Rd in high nibble
  2115. bytes[2] = regval (&ins->oprs[0],1) << 4;
  2116. if (keep != 0x0B)
  2117. {
  2118. // Rm in low nibble
  2119. bytes[3] = regval (&ins->oprs[1],1);
  2120. }
  2121. // Shifts if any
  2122. if (keep == 0x09 || keep == 0x0A)
  2123. {
  2124. // Shift in bytes 2 and 3
  2125. if (keep == 0x09)
  2126. {
  2127. // Rs
  2128. c = regval (&ins->oprs[2],1);
  2129. bytes[2] |= c;
  2130. c = 0x10; // Set bit 4 in byte[3]
  2131. }
  2132. if (keep == 0x0A)
  2133. {
  2134. c = (ins->oprs[2].offset) & 0x1F;
  2135. // #imm
  2136. bytes[2] |= c >> 1;
  2137. if (c & 0x01)
  2138. {
  2139. bytes[3] |= 0x80;
  2140. }
  2141. c = 0; // Clr bit 4 in byte[3]
  2142. }
  2143. // <shift>
  2144. c |= shiftval (&ins->oprs[2]) << 5;
  2145. bytes[3] |= c;
  2146. }
  2147. // reg,imm
  2148. if (keep == 0x0B)
  2149. {
  2150. int shimm;
  2151. shimm = imm_shift (ins->oprs[1].offset);
  2152. if (shimm == -1)
  2153. {
  2154. errfunc (ERR_NONFATAL, "cannot create that constant");
  2155. }
  2156. bytes[3] = shimm & 0xFF;
  2157. bytes[2] |= (shimm & 0xF00) >> 8;
  2158. }
  2159. out (offset, segment, bytes, OUT_RAWDATA+4, NO_SEG, NO_SEG);
  2160. return;
  2161. case 0xC: // CMP Rn,Rm
  2162. case 0xD: // CMP Rn,Rm,<shift>Rs
  2163. case 0xE: // CMP Rn,Rm,<shift>imm
  2164. case 0xF: // CMP Rn,<shift>imm
  2165. ++codes;
  2166. bytes[0] = c | *codes++;
  2167. bytes[1] = *codes;
  2168. // Implicit S code
  2169. bytes[1] |= 0x10;
  2170. c = regval (&ins->oprs[0],1);
  2171. // Rn in low nibble
  2172. bytes[1] |= c;
  2173. // No destination
  2174. bytes[2] = 0;
  2175. if (keep != 0x0B)
  2176. {
  2177. // Rm in low nibble
  2178. bytes[3] = regval (&ins->oprs[1],1);
  2179. }
  2180. // Shifts if any
  2181. if (keep == 0x0D || keep == 0x0E)
  2182. {
  2183. // Shift in bytes 2 and 3
  2184. if (keep == 0x0D)
  2185. {
  2186. // Rs
  2187. c = regval (&ins->oprs[2],1);
  2188. bytes[2] |= c;
  2189. c = 0x10; // Set bit 4 in byte[3]
  2190. }
  2191. if (keep == 0x0E)
  2192. {
  2193. c = (ins->oprs[2].offset) & 0x1F;
  2194. // #imm
  2195. bytes[2] |= c >> 1;
  2196. if (c & 0x01)
  2197. {
  2198. bytes[3] |= 0x80;
  2199. }
  2200. c = 0; // Clr bit 4 in byte[3]
  2201. }
  2202. // <shift>
  2203. c |= shiftval (&ins->oprs[2]) << 5;
  2204. bytes[3] |= c;
  2205. }
  2206. // reg,imm
  2207. if (keep == 0x0F)
  2208. {
  2209. int shimm;
  2210. shimm = imm_shift (ins->oprs[1].offset);
  2211. if (shimm == -1)
  2212. {
  2213. errfunc (ERR_NONFATAL, "cannot create that constant");
  2214. }
  2215. bytes[3] = shimm & 0xFF;
  2216. bytes[2] |= (shimm & 0xF00) >> 8;
  2217. }
  2218. out (offset, segment, bytes, OUT_RAWDATA+4, NO_SEG, NO_SEG);
  2219. return;
  2220. case 0x10: // MRS Rd,<psr>
  2221. ++codes;
  2222. bytes[0] = c | *codes++;
  2223. bytes[1] = *codes++;
  2224. // Rd
  2225. c = regval (&ins->oprs[0],1);
  2226. bytes[2] = c << 4;
  2227. bytes[3] = 0;
  2228. c = ins->oprs[1].basereg;
  2229. if (c == R_CPSR || c == R_SPSR)
  2230. {
  2231. if (c == R_SPSR)
  2232. {
  2233. bytes[1] |= 0x40;
  2234. }
  2235. }
  2236. else
  2237. {
  2238. errfunc (ERR_NONFATAL, "CPSR or SPSR expected");
  2239. }
  2240. out (offset, segment, bytes, OUT_RAWDATA+4, NO_SEG, NO_SEG);
  2241. return;
  2242. case 0x11: // MSR <psr>,Rm
  2243. case 0x12: // MSR <psrf>,Rm
  2244. case 0x13: // MSR <psrf>,#expression
  2245. ++codes;
  2246. bytes[0] = c | *codes++;
  2247. bytes[1] = *codes++;
  2248. bytes[2] = *codes;
  2249. if (keep == 0x11 || keep == 0x12)
  2250. {
  2251. // Rm
  2252. c = regval (&ins->oprs[1],1);
  2253. bytes[3] = c;
  2254. }
  2255. else
  2256. {
  2257. int shimm;
  2258. shimm = imm_shift (ins->oprs[1].offset);
  2259. if (shimm == -1)
  2260. {
  2261. errfunc (ERR_NONFATAL, "cannot create that constant");
  2262. }
  2263. bytes[3] = shimm & 0xFF;
  2264. bytes[2] |= (shimm & 0xF00) >> 8;
  2265. }
  2266. c = ins->oprs[0].basereg;
  2267. if ( keep == 0x11)
  2268. {
  2269. if ( c == R_CPSR || c == R_SPSR)
  2270. {
  2271. if ( c== R_SPSR)
  2272. {
  2273. bytes[1] |= 0x40;
  2274. }
  2275. }
  2276. else
  2277. {
  2278. errfunc (ERR_NONFATAL, "CPSR or SPSR expected");
  2279. }
  2280. }
  2281. else
  2282. {
  2283. if ( c == R_CPSR_FLG || c == R_SPSR_FLG)
  2284. {
  2285. if ( c== R_SPSR_FLG)
  2286. {
  2287. bytes[1] |= 0x40;
  2288. }
  2289. }
  2290. else
  2291. {
  2292. errfunc (ERR_NONFATAL, "CPSR_flg or SPSR_flg expected");
  2293. }
  2294. }
  2295. break;
  2296. case 0x14: // MUL Rd,Rm,Rs
  2297. case 0x15: // MULA Rd,Rm,Rs,Rn
  2298. ++codes;
  2299. bytes[0] = c | *codes++;
  2300. bytes[1] = *codes++;
  2301. bytes[3] = *codes;
  2302. // Rd
  2303. bytes[1] |= regval (&ins->oprs[0],1);
  2304. if (has_S_code)
  2305. bytes[1] |= 0x10;
  2306. // Rm
  2307. bytes[3] |= regval (&ins->oprs[1],1);
  2308. // Rs
  2309. bytes[2] = regval (&ins->oprs[2],1);
  2310. if (keep == 0x15)
  2311. {
  2312. bytes[2] |= regval (&ins->oprs[3],1) << 4;
  2313. }
  2314. break;
  2315. case 0x16: // SMLAL RdHi,RdLo,Rm,Rs
  2316. ++codes;
  2317. bytes[0] = c | *codes++;
  2318. bytes[1] = *codes++;
  2319. bytes[3] = *codes;
  2320. // RdHi
  2321. bytes[1] |= regval (&ins->oprs[1],1);
  2322. if (has_S_code)
  2323. bytes[1] |= 0x10;
  2324. // RdLo
  2325. bytes[2] = regval (&ins->oprs[0],1) << 4;
  2326. // Rm
  2327. bytes[3] |= regval (&ins->oprs[2],1);
  2328. // Rs
  2329. bytes[2] |= regval (&ins->oprs[3],1);
  2330. break;
  2331. case 0x17: // LDR Rd, expression
  2332. ++codes;
  2333. bytes[0] = c | *codes++;
  2334. bytes[1] = *codes++;
  2335. // Rd
  2336. bytes[2] = regval (&ins->oprs[0],1) << 4;
  2337. if (has_B_code)
  2338. bytes[1] |= 0x40;
  2339. if (has_T_code)
  2340. {
  2341. errfunc (ERR_NONFATAL, "'T' not allowed in pre-index mode");
  2342. }
  2343. if (has_W_code)
  2344. {
  2345. errfunc (ERR_NONFATAL, "'!' not allowed");
  2346. }
  2347. // Rn - implicit R15
  2348. bytes[1] |= 0xF;
  2349. if (ins->oprs[1].segment != segment)
  2350. {
  2351. errfunc (ERR_NONFATAL, "label not in same segment");
  2352. }
  2353. data = ins->oprs[1].offset - (offset + 8);
  2354. if (data < 0)
  2355. {
  2356. data = -data;
  2357. }
  2358. else
  2359. {
  2360. bytes[1] |= 0x80;
  2361. }
  2362. if (data >= 0x1000)
  2363. {
  2364. errfunc (ERR_NONFATAL, "too long offset");
  2365. }
  2366. bytes[2] |= ((data & 0xF00) >> 8);
  2367. bytes[3] = data & 0xFF;
  2368. break;
  2369. case 0x18: // LDR Rd, [Rn]
  2370. ++codes;
  2371. bytes[0] = c | *codes++;
  2372. bytes[1] = *codes++;
  2373. // Rd
  2374. bytes[2] = regval (&ins->oprs[0],1) << 4;
  2375. if (has_B_code)
  2376. bytes[1] |= 0x40;
  2377. if (has_T_code)
  2378. {
  2379. bytes[1] |= 0x20; // write-back
  2380. }
  2381. else
  2382. {
  2383. bytes[0] |= 0x01; // implicit pre-index mode
  2384. }
  2385. if (has_W_code)
  2386. {
  2387. bytes[1] |= 0x20; // write-back
  2388. }
  2389. // Rn
  2390. c = regval (&ins->oprs[1],1);
  2391. bytes[1] |= c;
  2392. if (c == 0x15) // R15
  2393. data = -8;
  2394. else
  2395. data = 0;
  2396. if (data < 0)
  2397. {
  2398. data = -data;
  2399. }
  2400. else
  2401. {
  2402. bytes[1] |= 0x80;
  2403. }
  2404. bytes[2] |= ((data & 0xF00) >> 8);
  2405. bytes[3] = data & 0xFF;
  2406. break;
  2407. case 0x19: // LDR Rd, [Rn,#expression]
  2408. case 0x20: // LDR Rd, [Rn,Rm]
  2409. case 0x21: // LDR Rd, [Rn,Rm,shift]
  2410. ++codes;
  2411. bytes[0] = c | *codes++;
  2412. bytes[1] = *codes++;
  2413. // Rd
  2414. bytes[2] = regval (&ins->oprs[0],1) << 4;
  2415. if (has_B_code)
  2416. bytes[1] |= 0x40;
  2417. // Rn
  2418. c = regval (&ins->oprs[1],1);
  2419. bytes[1] |= c;
  2420. if (ins->oprs[ins->operands-1].bracket) // FIXME: Bracket on last operand -> pre-index <--
  2421. {
  2422. bytes[0] |= 0x01; // pre-index mode
  2423. if (has_W_code)
  2424. {
  2425. bytes[1] |= 0x20;
  2426. }
  2427. if (has_T_code)
  2428. {
  2429. errfunc (ERR_NONFATAL, "'T' not allowed in pre-index mode");
  2430. }
  2431. }
  2432. else
  2433. {
  2434. if (has_T_code) // Forced write-back in post-index mode
  2435. {
  2436. bytes[1] |= 0x20;
  2437. }
  2438. if (has_W_code)
  2439. {
  2440. errfunc (ERR_NONFATAL, "'!' not allowed in post-index mode");
  2441. }
  2442. }
  2443. if (keep == 0x19)
  2444. {
  2445. data = ins->oprs[2].offset;
  2446. if (data < 0)
  2447. {
  2448. data = -data;
  2449. }
  2450. else
  2451. {
  2452. bytes[1] |= 0x80;
  2453. }
  2454. if (data >= 0x1000)
  2455. {
  2456. errfunc (ERR_NONFATAL, "too long offset");
  2457. }
  2458. bytes[2] |= ((data & 0xF00) >> 8);
  2459. bytes[3] = data & 0xFF;
  2460. }
  2461. else
  2462. {
  2463. if (ins->oprs[2].minus == 0)
  2464. {
  2465. bytes[1] |= 0x80;
  2466. }
  2467. c = regval (&ins->oprs[2],1);
  2468. bytes[3] = c;
  2469. if (keep == 0x21)
  2470. {
  2471. c = ins->oprs[3].offset;
  2472. if (c > 0x1F)
  2473. {
  2474. errfunc (ERR_NONFATAL, "too large shiftvalue");
  2475. c = c & 0x1F;
  2476. }
  2477. bytes[2] |= c >> 1;
  2478. if (c & 0x01)
  2479. {
  2480. bytes[3] |= 0x80;
  2481. }
  2482. bytes[3] |= shiftval (&ins->oprs[3]) << 5;
  2483. }
  2484. }
  2485. break;
  2486. case 0x22: // LDRH Rd, expression
  2487. ++codes;
  2488. bytes[0] = c | 0x01; // Implicit pre-index
  2489. bytes[1] = *codes++;
  2490. // Rd
  2491. bytes[2] = regval (&ins->oprs[0],1) << 4;
  2492. // Rn - implicit R15
  2493. bytes[1] |= 0xF;
  2494. if (ins->oprs[1].segment != segment)
  2495. {
  2496. errfunc (ERR_NONFATAL, "label not in same segment");
  2497. }
  2498. data = ins->oprs[1].offset - (offset + 8);
  2499. if (data < 0)
  2500. {
  2501. data = -data;
  2502. }
  2503. else
  2504. {
  2505. bytes[1] |= 0x80;
  2506. }
  2507. if (data >= 0x100)
  2508. {
  2509. errfunc (ERR_NONFATAL, "too long offset");
  2510. }
  2511. bytes[3] = *codes++;
  2512. bytes[2] |= ((data & 0xF0) >> 4);
  2513. bytes[3] |= data & 0xF;
  2514. break;
  2515. case 0x23: // LDRH Rd, Rn
  2516. ++codes;
  2517. bytes[0] = c | 0x01; // Implicit pre-index
  2518. bytes[1] = *codes++;
  2519. // Rd
  2520. bytes[2] = regval (&ins->oprs[0],1) << 4;
  2521. // Rn
  2522. c = regval (&ins->oprs[1],1);
  2523. bytes[1] |= c;
  2524. if (c == 0x15) // R15
  2525. data = -8;
  2526. else
  2527. data = 0;
  2528. if (data < 0)
  2529. {
  2530. data = -data;
  2531. }
  2532. else
  2533. {
  2534. bytes[1] |= 0x80;
  2535. }
  2536. if (data >= 0x100)
  2537. {
  2538. errfunc (ERR_NONFATAL, "too long offset");
  2539. }
  2540. bytes[3] = *codes++;
  2541. bytes[2] |= ((data & 0xF0) >> 4);
  2542. bytes[3] |= data & 0xF;
  2543. break;
  2544. case 0x24: // LDRH Rd, Rn, expression
  2545. case 0x25: // LDRH Rd, Rn, Rm
  2546. ++codes;
  2547. bytes[0] = c;
  2548. bytes[1] = *codes++;
  2549. // Rd
  2550. bytes[2] = regval (&ins->oprs[0],1) << 4;
  2551. // Rn
  2552. c = regval (&ins->oprs[1],1);
  2553. bytes[1] |= c;
  2554. if (ins->oprs[ins->operands-1].bracket) // FIXME: Bracket on last operand -> pre-index <--
  2555. {
  2556. bytes[0] |= 0x01; // pre-index mode
  2557. if (has_W_code)
  2558. {
  2559. bytes[1] |= 0x20;
  2560. }
  2561. }
  2562. else
  2563. {
  2564. if (has_W_code)
  2565. {
  2566. errfunc (ERR_NONFATAL, "'!' not allowed in post-index mode");
  2567. }
  2568. }
  2569. bytes[3] = *codes++;
  2570. if (keep == 0x24)
  2571. {
  2572. data = ins->oprs[2].offset;
  2573. if (data < 0)
  2574. {
  2575. data = -data;
  2576. }
  2577. else
  2578. {
  2579. bytes[1] |= 0x80;
  2580. }
  2581. if (data >= 0x100)
  2582. {
  2583. errfunc (ERR_NONFATAL, "too long offset");
  2584. }
  2585. bytes[2] |= ((data & 0xF0) >> 4);
  2586. bytes[3] |= data & 0xF;
  2587. }
  2588. else
  2589. {
  2590. if (ins->oprs[2].minus == 0)
  2591. {
  2592. bytes[1] |= 0x80;
  2593. }
  2594. c = regval (&ins->oprs[2],1);
  2595. bytes[3] |= c;
  2596. }
  2597. break;
  2598. case 0x26: // LDM/STM Rn, {reg-list}
  2599. ++codes;
  2600. bytes[0] = c;
  2601. bytes[0] |= ( *codes >> 4) & 0xF;
  2602. bytes[1] = ( *codes << 4) & 0xF0;
  2603. ++codes;
  2604. if (has_W_code)
  2605. {
  2606. bytes[1] |= 0x20;
  2607. }
  2608. if (has_F_code)
  2609. {
  2610. bytes[1] |= 0x40;
  2611. }
  2612. // Rn
  2613. bytes[1] |= regval (&ins->oprs[0],1);
  2614. data = ins->oprs[1].basereg;
  2615. bytes[2] = ((data >> 8) & 0xFF);
  2616. bytes[3] = (data & 0xFF);
  2617. break;
  2618. case 0x27: // SWP Rd, Rm, [Rn]
  2619. ++codes;
  2620. bytes[0] = c;
  2621. bytes[0] |= *codes++;
  2622. bytes[1] = regval (&ins->oprs[2],1);
  2623. if (has_B_code)
  2624. {
  2625. bytes[1] |= 0x40;
  2626. }
  2627. bytes[2] = regval (&ins->oprs[0],1) << 4;
  2628. bytes[3] = *codes++;
  2629. bytes[3] |= regval (&ins->oprs[1],1);
  2630. break;
  2631. default:
  2632. errfunc (ERR_FATAL, "unknown decoding of instruction");
  2633. bytes[0] = c;
  2634. // And a fix nibble
  2635. ++codes;
  2636. bytes[0] |= *codes++;
  2637. if ( *codes == 0x01) // An I bit
  2638. {
  2639. }
  2640. if ( *codes == 0x02) // An I bit
  2641. {
  2642. }
  2643. ++codes;
  2644. }
  2645. out (offset, segment, bytes, OUT_RAWDATA+4, NO_SEG, NO_SEG);
  2646. }
  2647. *)
  2648. {$endif dummy}
  2649. constructor tai_thumb_func.create;
  2650. begin
  2651. inherited create;
  2652. typ:=ait_thumb_func;
  2653. end;
  2654. begin
  2655. cai_align:=tai_align;
  2656. end.