nx86mat.pas 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816
  1. {
  2. Copyright (c) 1998-2002 by Florian Klaempfl
  3. Generate x86 code for math nodes
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit nx86mat;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. node,ncgmat;
  22. type
  23. tx86unaryminusnode = class(tcgunaryminusnode)
  24. {$ifdef SUPPORT_MMX}
  25. procedure second_mmx;override;
  26. {$endif SUPPORT_MMX}
  27. procedure second_float;override;
  28. function pass_1:tnode;override;
  29. end;
  30. tx86notnode = class(tcgnotnode)
  31. procedure second_boolean;override;
  32. {$ifdef SUPPORT_MMX}
  33. procedure second_mmx;override;
  34. {$endif SUPPORT_MMX}
  35. end;
  36. tx86moddivnode = class(tcgmoddivnode)
  37. procedure pass_generate_code;override;
  38. end;
  39. tx86shlshrnode = class(tcgshlshrnode)
  40. {$ifdef SUPPORT_MMX}
  41. procedure second_mmx;override;
  42. {$endif SUPPORT_MMX}
  43. end;
  44. implementation
  45. uses
  46. globtype,
  47. constexp,
  48. cutils,verbose,globals,
  49. symconst,symdef,
  50. aasmbase,aasmtai,aasmcpu,aasmdata,defutil,
  51. cgbase,pass_1,pass_2,
  52. ncon,
  53. cpubase,cpuinfo,
  54. cga,cgobj,hlcgobj,cgx86,cgutils,
  55. tgobj;
  56. {*****************************************************************************
  57. TI386UNARYMINUSNODE
  58. *****************************************************************************}
  59. function tx86unaryminusnode.pass_1 : tnode;
  60. begin
  61. result:=nil;
  62. firstpass(left);
  63. if codegenerror then
  64. exit;
  65. if (left.resultdef.typ=floatdef) then
  66. begin
  67. if use_vectorfpu(left.resultdef) then
  68. expectloc:=LOC_MMREGISTER
  69. else
  70. expectloc:=LOC_FPUREGISTER;
  71. end
  72. {$ifdef SUPPORT_MMX}
  73. else
  74. if (cs_mmx in current_settings.localswitches) and
  75. is_mmx_able_array(left.resultdef) then
  76. begin
  77. expectloc:=LOC_MMXREGISTER;
  78. end
  79. {$endif SUPPORT_MMX}
  80. else
  81. inherited pass_1;
  82. end;
  83. {$ifdef SUPPORT_MMX}
  84. procedure tx86unaryminusnode.second_mmx;
  85. var
  86. op : tasmop;
  87. hreg : tregister;
  88. begin
  89. op:=A_NONE;
  90. secondpass(left);
  91. location_reset(location,LOC_MMXREGISTER,OS_NO);
  92. hreg:=tcgx86(cg).getmmxregister(current_asmdata.CurrAsmList);
  93. emit_reg_reg(A_PXOR,S_NO,hreg,hreg);
  94. case left.location.loc of
  95. LOC_MMXREGISTER:
  96. begin
  97. location.register:=left.location.register;
  98. end;
  99. LOC_CMMXREGISTER:
  100. begin
  101. location.register:=tcgx86(cg).getmmxregister(current_asmdata.CurrAsmList);
  102. emit_reg_reg(A_MOVQ,S_NO,left.location.register,location.register);
  103. end;
  104. LOC_REFERENCE,
  105. LOC_CREFERENCE:
  106. begin
  107. location.register:=tcgx86(cg).getmmxregister(current_asmdata.CurrAsmList);
  108. emit_ref_reg(A_MOVQ,S_NO,left.location.reference,location.register);
  109. end;
  110. else
  111. internalerror(200203225);
  112. end;
  113. if cs_mmx_saturation in current_settings.localswitches then
  114. case mmx_type(resultdef) of
  115. mmxs8bit:
  116. op:=A_PSUBSB;
  117. mmxu8bit:
  118. op:=A_PSUBUSB;
  119. mmxs16bit,mmxfixed16:
  120. op:=A_PSUBSW;
  121. mmxu16bit:
  122. op:=A_PSUBUSW;
  123. else
  124. ;
  125. end
  126. else
  127. case mmx_type(resultdef) of
  128. mmxs8bit,mmxu8bit:
  129. op:=A_PSUBB;
  130. mmxs16bit,mmxu16bit,mmxfixed16:
  131. op:=A_PSUBW;
  132. mmxs32bit,mmxu32bit:
  133. op:=A_PSUBD;
  134. else
  135. ;
  136. end;
  137. if op = A_NONE then
  138. internalerror(201408202);
  139. emit_reg_reg(op,S_NO,location.register,hreg);
  140. emit_reg_reg(A_MOVQ,S_NO,hreg,location.register);
  141. end;
  142. {$endif SUPPORT_MMX}
  143. procedure tx86unaryminusnode.second_float;
  144. var
  145. l1: TAsmLabel;
  146. href: treference;
  147. reg: tregister;
  148. begin
  149. secondpass(left);
  150. if expectloc=LOC_MMREGISTER then
  151. begin
  152. if cs_opt_fastmath in current_settings.optimizerswitches then
  153. begin
  154. if not(left.location.loc in [LOC_MMREGISTER,LOC_CMMREGISTER,LOC_CREFERENCE,LOC_REFERENCE]) then
  155. hlcg.location_force_mmregscalar(current_asmdata.CurrAsmList,left.location,left.resultdef,true);
  156. location_reset(location,LOC_MMREGISTER,def_cgsize(resultdef));
  157. location.register:=cg.getmmregister(current_asmdata.CurrAsmList,def_cgsize(resultdef));
  158. cg.a_opmm_reg_reg(current_asmdata.CurrAsmList,OP_XOR,location.size,location.register,location.register,nil);
  159. cg.a_opmm_loc_reg(current_asmdata.CurrAsmList,OP_SUB,location.size,left.location,location.register,mms_movescalar);
  160. end
  161. else
  162. begin
  163. location_reset(location,LOC_MMREGISTER,def_cgsize(resultdef));
  164. current_asmdata.getglobaldatalabel(l1);
  165. new_section(current_asmdata.asmlists[al_typedconsts],sec_rodata_norel,l1.name,const_align(16));
  166. current_asmdata.asmlists[al_typedconsts].concat(Tai_label.Create(l1));
  167. case def_cgsize(resultdef) of
  168. OS_F32:
  169. current_asmdata.asmlists[al_typedconsts].concat(tai_const.create_32bit(longint(1 shl 31)));
  170. OS_F64:
  171. begin
  172. current_asmdata.asmlists[al_typedconsts].concat(tai_const.create_32bit(0));
  173. current_asmdata.asmlists[al_typedconsts].concat(tai_const.create_32bit(-(1 shl 31)));
  174. end
  175. else
  176. internalerror(2004110215);
  177. end;
  178. reference_reset_symbol(href,l1,0,resultdef.alignment,[]);
  179. if UseAVX then
  180. begin
  181. if not(left.location.loc in [LOC_MMREGISTER,LOC_CMMREGISTER]) then
  182. hlcg.location_force_mmregscalar(current_asmdata.CurrAsmList,left.location,left.resultdef,true);
  183. location.register:=cg.getmmregister(current_asmdata.CurrAsmList,def_cgsize(resultdef));
  184. cg.a_opmm_ref_reg_reg(current_asmdata.CurrAsmList,OP_XOR,left.location.size,href,left.location.register,location.register,nil)
  185. end
  186. else
  187. begin
  188. if not(left.location.loc=LOC_MMREGISTER) then
  189. hlcg.location_force_mmregscalar(current_asmdata.CurrAsmList,left.location,left.resultdef,false);
  190. location.register:=left.location.register;
  191. cg.a_opmm_ref_reg(current_asmdata.CurrAsmList,OP_XOR,left.location.size,href,location.register,mms_movescalar);
  192. end;
  193. end;
  194. end
  195. else
  196. begin
  197. location_reset(location,LOC_FPUREGISTER,def_cgsize(resultdef));
  198. case left.location.loc of
  199. LOC_REFERENCE,
  200. LOC_CREFERENCE:
  201. begin
  202. location.register:=NR_ST;
  203. cg.a_loadfpu_ref_reg(current_asmdata.CurrAsmList,
  204. left.location.size,location.size,
  205. left.location.reference,location.register);
  206. emit_none(A_FCHS,S_NO);
  207. end;
  208. LOC_FPUREGISTER,
  209. LOC_CFPUREGISTER:
  210. begin
  211. { "load st,st" is ignored by the code generator }
  212. cg.a_loadfpu_reg_reg(current_asmdata.CurrAsmList,left.location.size,location.size,left.location.register,NR_ST);
  213. location.register:=NR_ST;
  214. emit_none(A_FCHS,S_NO);
  215. end;
  216. else
  217. internalerror(200312241);
  218. end;
  219. end;
  220. end;
  221. {*****************************************************************************
  222. TX86NOTNODE
  223. *****************************************************************************}
  224. procedure tx86notnode.second_boolean;
  225. var
  226. opsize : tcgsize;
  227. {$if defined(cpu32bitalu) or defined(cpu16bitalu)}
  228. hreg: tregister;
  229. {$endif}
  230. begin
  231. opsize:=def_cgsize(resultdef);
  232. secondpass(left);
  233. if not handle_locjump then
  234. begin
  235. case left.location.loc of
  236. LOC_FLAGS :
  237. begin
  238. location_reset(location,LOC_FLAGS,OS_NO);
  239. location.resflags:=left.location.resflags;
  240. inverse_flags(location.resflags);
  241. end;
  242. LOC_CREFERENCE,
  243. LOC_REFERENCE:
  244. begin
  245. {$if defined(cpu32bitalu)}
  246. if is_64bit(resultdef) then
  247. begin
  248. hreg:=cg.GetIntRegister(current_asmdata.CurrAsmList,OS_32);
  249. tcgx86(cg).make_simple_ref(current_asmdata.CurrAsmList,left.location.reference);
  250. cg.a_load_ref_reg(current_asmdata.CurrAsmList,OS_32,OS_32,left.location.reference,hreg);
  251. inc(left.location.reference.offset,4);
  252. cg.a_op_ref_reg(current_asmdata.CurrAsmList,OP_OR,OS_32,left.location.reference,hreg);
  253. end
  254. else
  255. {$elseif defined(cpu16bitalu)}
  256. if is_64bit(resultdef) then
  257. begin
  258. hreg:=cg.GetIntRegister(current_asmdata.CurrAsmList,OS_16);
  259. tcgx86(cg).make_simple_ref(current_asmdata.CurrAsmList,left.location.reference);
  260. cg.a_load_ref_reg(current_asmdata.CurrAsmList,OS_16,OS_16,left.location.reference,hreg);
  261. inc(left.location.reference.offset,2);
  262. cg.a_op_ref_reg(current_asmdata.CurrAsmList,OP_OR,OS_16,left.location.reference,hreg);
  263. inc(left.location.reference.offset,2);
  264. cg.a_op_ref_reg(current_asmdata.CurrAsmList,OP_OR,OS_16,left.location.reference,hreg);
  265. inc(left.location.reference.offset,2);
  266. cg.a_op_ref_reg(current_asmdata.CurrAsmList,OP_OR,OS_16,left.location.reference,hreg);
  267. end
  268. else if is_32bit(resultdef) then
  269. begin
  270. hreg:=cg.GetIntRegister(current_asmdata.CurrAsmList,OS_16);
  271. tcgx86(cg).make_simple_ref(current_asmdata.CurrAsmList,left.location.reference);
  272. cg.a_load_ref_reg(current_asmdata.CurrAsmList,OS_16,OS_16,left.location.reference,hreg);
  273. inc(left.location.reference.offset,2);
  274. cg.a_op_ref_reg(current_asmdata.CurrAsmList,OP_OR,OS_16,left.location.reference,hreg);
  275. end
  276. else
  277. {$endif}
  278. emit_const_ref(A_CMP, TCGSize2Opsize[opsize], 0, left.location.reference);
  279. location_reset(location,LOC_FLAGS,OS_NO);
  280. location.resflags:=F_E;
  281. end;
  282. LOC_CONSTANT,
  283. LOC_REGISTER,
  284. LOC_CREGISTER,
  285. LOC_SUBSETREG,
  286. LOC_CSUBSETREG,
  287. LOC_SUBSETREF,
  288. LOC_CSUBSETREF :
  289. begin
  290. {$if defined(cpu32bitalu)}
  291. if is_64bit(resultdef) then
  292. begin
  293. hlcg.location_force_reg(current_asmdata.CurrAsmList,left.location,left.resultdef,resultdef,false);
  294. emit_reg_reg(A_OR,S_L,left.location.register64.reghi,left.location.register64.reglo);
  295. end
  296. else
  297. {$elseif defined(cpu16bitalu)}
  298. if is_64bit(resultdef) then
  299. begin
  300. hlcg.location_force_reg(current_asmdata.CurrAsmList,left.location,left.resultdef,resultdef,false);
  301. emit_reg_reg(A_OR,S_W,cg.GetNextReg(left.location.register64.reghi),left.location.register64.reghi);
  302. emit_reg_reg(A_OR,S_W,cg.GetNextReg(left.location.register64.reglo),left.location.register64.reglo);
  303. emit_reg_reg(A_OR,S_W,left.location.register64.reghi,left.location.register64.reglo);
  304. end
  305. else if is_32bit(resultdef) then
  306. begin
  307. hlcg.location_force_reg(current_asmdata.CurrAsmList,left.location,left.resultdef,resultdef,false);
  308. emit_reg_reg(A_OR,S_L,cg.GetNextReg(left.location.register),left.location.register);
  309. end
  310. else
  311. {$endif}
  312. begin
  313. hlcg.location_force_reg(current_asmdata.CurrAsmList,left.location,left.resultdef,resultdef,true);
  314. emit_reg_reg(A_TEST,TCGSize2Opsize[opsize],left.location.register,left.location.register);
  315. end;
  316. location_reset(location,LOC_FLAGS,OS_NO);
  317. location.resflags:=F_E;
  318. end;
  319. else
  320. internalerror(200203224);
  321. end;
  322. end;
  323. end;
  324. {$ifdef SUPPORT_MMX}
  325. procedure tx86notnode.second_mmx;
  326. var hreg,r:Tregister;
  327. begin
  328. secondpass(left);
  329. location_reset(location,LOC_MMXREGISTER,OS_NO);
  330. r:=cg.getintregister(current_asmdata.CurrAsmList,OS_INT);
  331. emit_const_reg(A_MOV,S_L,longint($ffffffff),r);
  332. { load operand }
  333. case left.location.loc of
  334. LOC_MMXREGISTER:
  335. location_copy(location,left.location);
  336. LOC_CMMXREGISTER:
  337. begin
  338. location.register:=tcgx86(cg).getmmxregister(current_asmdata.CurrAsmList);
  339. emit_reg_reg(A_MOVQ,S_NO,left.location.register,location.register);
  340. end;
  341. LOC_REFERENCE,
  342. LOC_CREFERENCE:
  343. begin
  344. location.register:=tcgx86(cg).getmmxregister(current_asmdata.CurrAsmList);
  345. emit_ref_reg(A_MOVQ,S_NO,left.location.reference,location.register);
  346. end;
  347. else
  348. internalerror(2019050906);
  349. end;
  350. { load mask }
  351. hreg:=tcgx86(cg).getmmxregister(current_asmdata.CurrAsmList);
  352. emit_reg_reg(A_MOVD,S_NO,r,hreg);
  353. { lower 32 bit }
  354. emit_reg_reg(A_PXOR,S_NO,hreg,location.register);
  355. { shift mask }
  356. emit_const_reg(A_PSLLQ,S_B,32,hreg);
  357. { higher 32 bit }
  358. emit_reg_reg(A_PXOR,S_NO,hreg,location.register);
  359. end;
  360. {$endif SUPPORT_MMX}
  361. {*****************************************************************************
  362. TX86MODDIVNODE
  363. *****************************************************************************}
  364. procedure tx86moddivnode.pass_generate_code;
  365. var
  366. hreg1,hreg2,hreg3,rega,regd,tempreg:Tregister;
  367. power:longint;
  368. instr:TAiCpu;
  369. op:Tasmop;
  370. cgsize:TCgSize;
  371. opsize:topsize;
  372. e, sm: aint;
  373. d,m: aword;
  374. m_add, invertsign: boolean;
  375. s: byte;
  376. label
  377. DefaultDiv;
  378. begin
  379. secondpass(left);
  380. if codegenerror then
  381. exit;
  382. secondpass(right);
  383. if codegenerror then
  384. exit;
  385. { put numerator in register }
  386. cgsize:=def_cgsize(resultdef);
  387. opsize:=TCGSize2OpSize[cgsize];
  388. rega:=newreg(R_INTREGISTER,RS_EAX,cgsize2subreg(R_INTREGISTER,cgsize));
  389. if cgsize in [OS_8,OS_S8] then
  390. regd:=NR_AH
  391. else
  392. regd:=newreg(R_INTREGISTER,RS_EDX,cgsize2subreg(R_INTREGISTER,cgsize));
  393. location_reset(location,LOC_REGISTER,cgsize);
  394. hlcg.location_force_reg(current_asmdata.CurrAsmList,left.location,left.resultdef,resultdef,false);
  395. hreg1:=left.location.register;
  396. if (nodetype=divn) and (right.nodetype=ordconstn) then
  397. begin
  398. if isabspowerof2(tordconstnode(right).value,power) then
  399. begin
  400. { for signed numbers, the numerator must be adjusted before the
  401. shift instruction, but not with unsigned numbers! Otherwise,
  402. "Cardinal($ffffffff) div 16" overflows! (JM) }
  403. if is_signed(left.resultdef) Then
  404. begin
  405. invertsign:=tordconstnode(right).value<0;
  406. { use a sequence without jumps, saw this in
  407. comp.compilers (JM) }
  408. { no jumps, but more operations }
  409. hreg2:=cg.getintregister(current_asmdata.CurrAsmList,cgsize);
  410. emit_reg_reg(A_MOV,opsize,hreg1,hreg2);
  411. if power=1 then
  412. begin
  413. {If the left value is negative, hreg2=(1 shl power)-1=1, otherwise 0.}
  414. cg.a_op_const_reg(current_asmdata.CurrAsmList,OP_SHR,cgsize,resultdef.size*8-1,hreg2);
  415. end
  416. else
  417. begin
  418. {If the left value is negative, hreg2=$ffffffff, otherwise 0.}
  419. cg.a_op_const_reg(current_asmdata.CurrAsmList,OP_SAR,cgsize,resultdef.size*8-1,hreg2);
  420. {If negative, hreg2=(1 shl power)-1, otherwise 0.}
  421. { (don't use emit_const_reg, because if value>high(longint)
  422. then it must first be loaded into a register) }
  423. cg.a_op_const_reg(current_asmdata.CurrAsmList,OP_AND,cgsize,(aint(1) shl power)-1,hreg2);
  424. end;
  425. { add to the left value }
  426. emit_reg_reg(A_ADD,opsize,hreg2,hreg1);
  427. { do the shift }
  428. cg.a_op_const_reg(current_asmdata.CurrAsmList,OP_SAR,cgsize,power,hreg1);
  429. if invertsign then
  430. emit_reg(A_NEG,opsize,hreg1);
  431. end
  432. else
  433. cg.a_op_const_reg(current_asmdata.CurrAsmList,OP_SHR,cgsize,power,hreg1);
  434. location.register:=hreg1;
  435. end
  436. else
  437. begin
  438. if is_signed(left.resultdef) then
  439. begin
  440. e:=tordconstnode(right).value.svalue;
  441. calc_divconst_magic_signed(resultdef.size*8,e,sm,s);
  442. cg.getcpuregister(current_asmdata.CurrAsmList,rega);
  443. emit_const_reg(A_MOV,opsize,sm,rega);
  444. cg.getcpuregister(current_asmdata.CurrAsmList,regd);
  445. emit_reg(A_IMUL,opsize,hreg1);
  446. { only the high half of result is used }
  447. cg.ungetcpuregister(current_asmdata.CurrAsmList,rega);
  448. { add or subtract dividend }
  449. if (e>0) and (sm<0) then
  450. emit_reg_reg(A_ADD,opsize,hreg1,regd)
  451. else if (e<0) and (sm>0) then
  452. emit_reg_reg(A_SUB,opsize,hreg1,regd);
  453. { shift if necessary }
  454. if (s<>0) then
  455. emit_const_reg(A_SAR,opsize,s,regd);
  456. { extract and add the sign bit }
  457. if (e<0) then
  458. emit_reg_reg(A_MOV,opsize,regd,hreg1);
  459. { if e>=0, hreg1 still contains dividend }
  460. emit_const_reg(A_SHR,opsize,left.resultdef.size*8-1,hreg1);
  461. emit_reg_reg(A_ADD,opsize,hreg1,regd);
  462. cg.ungetcpuregister(current_asmdata.CurrAsmList,regd);
  463. location.register:=cg.getintregister(current_asmdata.CurrAsmList,cgsize);
  464. cg.a_load_reg_reg(current_asmdata.CurrAsmList,cgsize,cgsize,regd,location.register)
  465. end
  466. else
  467. begin
  468. d:=tordconstnode(right).value.uvalue;
  469. if d>=aword(1) shl (left.resultdef.size*8-1) then
  470. begin
  471. location.register:=cg.getintregister(current_asmdata.CurrAsmList,cgsize);
  472. { Ensure that the whole register is 0, since SETcc only sets the lowest byte }
  473. { If the operands are 64 bits, this XOR routine will be shrunk by the
  474. peephole optimizer. [Kit] }
  475. emit_reg_reg(A_XOR,opsize,location.register,location.register);
  476. cg.a_reg_alloc(current_asmdata.CurrAsmList,NR_DEFAULTFLAGS);
  477. if (cgsize in [OS_64,OS_S64]) then { Cannot use 64-bit constants in CMP }
  478. begin
  479. hreg2:=cg.getintregister(current_asmdata.CurrAsmList,cgsize);
  480. emit_const_reg(A_MOV,opsize,aint(d),hreg2);
  481. emit_reg_reg(A_CMP,opsize,hreg2,hreg1);
  482. end
  483. else
  484. emit_const_reg(A_CMP,opsize,aint(d),hreg1);
  485. { NOTE: SBB and SETAE are both 3 bytes long without the REX prefix,
  486. both use an ALU for their execution and take a single cycle to
  487. run. The only difference is that SETAE does not modify the flags,
  488. allowing for some possible reuse. [Kit] }
  489. { Emit a SETcc instruction that depends on the carry bit being zero,
  490. that is, the numerator is greater than or equal to the denominator. }
  491. tempreg:=cg.makeregsize(current_asmdata.CurrAsmList,location.register,OS_8);
  492. instr:=TAiCpu.op_reg(A_SETcc,S_B,tempreg);
  493. instr.condition:=C_AE;
  494. current_asmdata.CurrAsmList.concat(instr);
  495. cg.a_reg_dealloc(current_asmdata.CurrAsmList,NR_DEFAULTFLAGS);
  496. end
  497. else
  498. begin
  499. calc_divconst_magic_unsigned(resultdef.size*8,d,m,m_add,s);
  500. cg.getcpuregister(current_asmdata.CurrAsmList,rega);
  501. emit_const_reg(A_MOV,opsize,aint(m),rega);
  502. cg.getcpuregister(current_asmdata.CurrAsmList,regd);
  503. emit_reg(A_MUL,opsize,hreg1);
  504. cg.ungetcpuregister(current_asmdata.CurrAsmList,rega);
  505. if m_add then
  506. begin
  507. { addition can overflow, shift first bit considering carry,
  508. then shift remaining bits in regular way. }
  509. emit_reg_reg(A_ADD,opsize,hreg1,regd);
  510. emit_const_reg(A_RCR,opsize,1,regd);
  511. dec(s);
  512. end;
  513. if s<>0 then
  514. emit_const_reg(A_SHR,opsize,aint(s),regd);
  515. cg.ungetcpuregister(current_asmdata.CurrAsmList,regd);
  516. location.register:=cg.getintregister(current_asmdata.CurrAsmList,cgsize);
  517. cg.a_load_reg_reg(current_asmdata.CurrAsmList,cgsize,cgsize,regd,location.register)
  518. end;
  519. end;
  520. end;
  521. end
  522. else if (nodetype=modn) and (right.nodetype=ordconstn) and not(is_signed(left.resultdef)) then
  523. begin
  524. { unsigned modulus by a (+/-)power-of-2 constant? }
  525. if isabspowerof2(tordconstnode(right).value,power) then
  526. begin
  527. emit_const_reg(A_AND,opsize,(aint(1) shl power)-1,hreg1);
  528. location.register:=hreg1;
  529. end
  530. else
  531. begin
  532. d:=tordconstnode(right).value.svalue;
  533. if d>=aword(1) shl (left.resultdef.size*8-1) then
  534. begin
  535. if not (CPUX86_HAS_CMOV in cpu_capabilities[current_settings.cputype]) then
  536. goto DefaultDiv;
  537. location.register:=cg.getintregister(current_asmdata.CurrAsmList,cgsize);
  538. hreg3:=cg.getintregister(current_asmdata.CurrAsmList,cgsize);
  539. m := aword(-aint(d)); { Two's complement of d }
  540. if (cgsize in [OS_64,OS_S64]) then { Cannot use 64-bit constants in CMP }
  541. begin
  542. hreg2:=cg.getintregister(current_asmdata.CurrAsmList,cgsize);
  543. emit_const_reg(A_MOV,opsize,aint(d),hreg2);
  544. emit_const_reg(A_MOV,opsize,aint(m),hreg3);
  545. emit_reg_reg(A_XOR,opsize,location.register,location.register);
  546. cg.a_reg_alloc(current_asmdata.CurrAsmList,NR_DEFAULTFLAGS);
  547. emit_reg_reg(A_CMP,opsize,hreg2,hreg1);
  548. end
  549. else
  550. begin
  551. emit_const_reg(A_MOV,opsize,aint(m),hreg3);
  552. emit_reg_reg(A_XOR,opsize,location.register,location.register);
  553. cg.a_reg_alloc(current_asmdata.CurrAsmList,NR_DEFAULTFLAGS);
  554. emit_const_reg(A_CMP,opsize,aint(d),hreg1);
  555. end;
  556. { Emit conditional move that depends on the carry flag being zero,
  557. that is, the comparison result is above or equal }
  558. instr:=TAiCpu.op_reg_reg(A_CMOVcc,opsize,hreg3,location.register);
  559. instr.condition := C_AE;
  560. current_asmdata.CurrAsmList.concat(instr);
  561. cg.a_reg_dealloc(current_asmdata.CurrAsmList,NR_DEFAULTFLAGS);
  562. emit_reg_reg(A_ADD,opsize,hreg1,location.register);
  563. end
  564. else
  565. begin
  566. { Convert the division to a multiplication }
  567. calc_divconst_magic_unsigned(resultdef.size*8,d,m,m_add,s);
  568. cg.getcpuregister(current_asmdata.CurrAsmList,rega);
  569. emit_const_reg(A_MOV,opsize,aint(m),rega);
  570. cg.getcpuregister(current_asmdata.CurrAsmList,regd);
  571. emit_reg(A_MUL,opsize,hreg1);
  572. cg.ungetcpuregister(current_asmdata.CurrAsmList,rega);
  573. hreg2:=cg.getintregister(current_asmdata.CurrAsmList,cgsize);
  574. emit_reg_reg(A_MOV,opsize,hreg1,hreg2);
  575. if m_add then
  576. begin
  577. { addition can overflow, shift first bit considering carry,
  578. then shift remaining bits in regular way. }
  579. cg.a_reg_alloc(current_asmdata.CurrAsmList,NR_DEFAULTFLAGS);
  580. emit_reg_reg(A_ADD,opsize,hreg1,regd);
  581. emit_const_reg(A_RCR,opsize,1,regd);
  582. cg.a_reg_dealloc(current_asmdata.CurrAsmList,NR_DEFAULTFLAGS);
  583. dec(s);
  584. end;
  585. if s<>0 then
  586. emit_const_reg(A_SHR,opsize,aint(s),regd); { R/EDX now contains the quotient }
  587. { Now multiply the quotient by the original denominator and
  588. subtract the product from the original numerator to get
  589. the remainder. }
  590. if (cgsize in [OS_64,OS_S64]) then { Cannot use 64-bit constants in IMUL }
  591. begin
  592. hreg3:=cg.getintregister(current_asmdata.CurrAsmList,cgsize);
  593. emit_const_reg(A_MOV,opsize,aint(d),hreg3);
  594. emit_reg_reg(A_IMUL,opsize,hreg3,regd);
  595. end
  596. else
  597. emit_const_reg(A_IMUL,opsize,aint(d),regd);
  598. emit_reg_reg(A_SUB,opsize,regd,hreg2);
  599. cg.ungetcpuregister(current_asmdata.CurrAsmList,regd);
  600. location.register:=hreg2;
  601. end;
  602. end;
  603. end
  604. else if (nodetype=modn) and (right.nodetype=ordconstn) and (is_signed(left.resultdef)) and isabspowerof2(tordconstnode(right).value,power) then
  605. begin
  606. hreg2:=cg.getintregister(current_asmdata.CurrAsmList,cgsize);
  607. if power=1 then
  608. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList,OP_SHR,cgsize,resultdef.size*8-power,hreg1,hreg2)
  609. else
  610. begin
  611. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList,OP_SAR,cgsize,resultdef.size*8-1,hreg1,hreg2);
  612. cg.a_op_const_reg_reg(current_asmdata.CurrAsmList,OP_SHR,cgsize,resultdef.size*8-power,hreg2,hreg2);
  613. end;
  614. emit_reg_reg(A_ADD,opsize,hreg1,hreg2);
  615. cg.a_op_const_reg(current_asmdata.CurrAsmList,OP_AND,cgsize,not((aint(1) shl power)-1),hreg2);
  616. emit_reg_reg(A_SUB,opsize,hreg2,hreg1);
  617. location.register:=hreg1;
  618. end
  619. else
  620. begin
  621. DefaultDiv:
  622. {Bring denominator to a register.}
  623. cg.getcpuregister(current_asmdata.CurrAsmList,rega);
  624. emit_reg_reg(A_MOV,opsize,hreg1,rega);
  625. cg.getcpuregister(current_asmdata.CurrAsmList,regd);
  626. {Sign extension depends on the left type.}
  627. if is_signed(left.resultdef) then
  628. case left.resultdef.size of
  629. {$ifdef x86_64}
  630. 8:
  631. emit_none(A_CQO,S_NO);
  632. {$endif x86_64}
  633. 4:
  634. emit_none(A_CDQ,S_NO);
  635. else
  636. internalerror(2013102704);
  637. end
  638. else
  639. emit_reg_reg(A_XOR,opsize,regd,regd);
  640. { Division depends on the result type }
  641. if is_signed(resultdef) then
  642. op:=A_IDIV
  643. else
  644. op:=A_DIV;
  645. if right.location.loc in [LOC_REFERENCE,LOC_CREFERENCE] then
  646. emit_ref(op,opsize,right.location.reference)
  647. else if right.location.loc in [LOC_REGISTER,LOC_CREGISTER] then
  648. emit_reg(op,opsize,right.location.register)
  649. else
  650. begin
  651. hreg1:=cg.getintregister(current_asmdata.CurrAsmList,right.location.size);
  652. hlcg.a_load_loc_reg(current_asmdata.CurrAsmList,right.resultdef,right.resultdef,right.location,hreg1);
  653. emit_reg(op,opsize,hreg1);
  654. end;
  655. { Copy the result into a new register. Release R/EAX & R/EDX.}
  656. cg.ungetcpuregister(current_asmdata.CurrAsmList,regd);
  657. cg.ungetcpuregister(current_asmdata.CurrAsmList,rega);
  658. location.register:=cg.getintregister(current_asmdata.CurrAsmList,cgsize);
  659. if nodetype=divn then
  660. cg.a_load_reg_reg(current_asmdata.CurrAsmList,cgsize,cgsize,rega,location.register)
  661. else
  662. cg.a_load_reg_reg(current_asmdata.CurrAsmList,cgsize,cgsize,regd,location.register);
  663. end;
  664. end;
  665. {$ifdef SUPPORT_MMX}
  666. procedure tx86shlshrnode.second_mmx;
  667. var
  668. op : TAsmOp;
  669. mmxbase : tmmxtype;
  670. hregister : tregister;
  671. begin
  672. secondpass(left);
  673. if codegenerror then
  674. exit;
  675. secondpass(right);
  676. if codegenerror then
  677. exit;
  678. op:=A_NOP;
  679. mmxbase:=mmx_type(left.resultdef);
  680. location_reset(location,LOC_MMXREGISTER,def_cgsize(resultdef));
  681. case nodetype of
  682. shrn :
  683. case mmxbase of
  684. mmxs16bit,mmxu16bit,mmxfixed16:
  685. op:=A_PSRLW;
  686. mmxs32bit,mmxu32bit:
  687. op:=A_PSRLD;
  688. mmxs64bit,mmxu64bit:
  689. op:=A_PSRLQ;
  690. else
  691. Internalerror(2018022504);
  692. end;
  693. shln :
  694. case mmxbase of
  695. mmxs16bit,mmxu16bit,mmxfixed16:
  696. op:=A_PSLLW;
  697. mmxs32bit,mmxu32bit:
  698. op:=A_PSLLD;
  699. mmxs64bit,mmxu64bit:
  700. op:=A_PSLLD;
  701. else
  702. Internalerror(2018022503);
  703. end;
  704. else
  705. internalerror(2018022502);
  706. end;
  707. { left and right no register? }
  708. { then one must be demanded }
  709. if (left.location.loc<>LOC_MMXREGISTER) then
  710. begin
  711. { register variable ? }
  712. if (left.location.loc=LOC_CMMXREGISTER) then
  713. begin
  714. hregister:=tcgx86(cg).getmmxregister(current_asmdata.CurrAsmList);
  715. emit_reg_reg(A_MOVQ,S_NO,left.location.register,hregister);
  716. end
  717. else
  718. begin
  719. if not(left.location.loc in [LOC_REFERENCE,LOC_CREFERENCE]) then
  720. internalerror(2018022505);
  721. hregister:=tcgx86(cg).getmmxregister(current_asmdata.CurrAsmList);
  722. tcgx86(cg).make_simple_ref(current_asmdata.CurrAsmList,left.location.reference);
  723. emit_ref_reg(A_MOVQ,S_NO,left.location.reference,hregister);
  724. end;
  725. location_reset(left.location,LOC_MMXREGISTER,OS_NO);
  726. left.location.register:=hregister;
  727. end;
  728. { at this point, left.location.loc should be LOC_MMXREGISTER }
  729. case right.location.loc of
  730. LOC_MMXREGISTER,LOC_CMMXREGISTER:
  731. begin
  732. emit_reg_reg(op,S_NO,right.location.register,left.location.register);
  733. location.register:=left.location.register;
  734. end;
  735. LOC_CONSTANT:
  736. emit_const_reg(op,S_NO,right.location.value,left.location.register);
  737. LOC_REFERENCE,LOC_CREFERENCE:
  738. begin
  739. tcgx86(cg).make_simple_ref(current_asmdata.CurrAsmList,right.location.reference);
  740. emit_ref_reg(op,S_NO,right.location.reference,left.location.register);
  741. end;
  742. else
  743. internalerror(2018022506);
  744. end;
  745. location.register:=left.location.register;
  746. location_freetemp(current_asmdata.CurrAsmList,right.location);
  747. end;
  748. {$endif SUPPORT_MMX}
  749. end.