cgcpu.pas 71 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115
  1. {
  2. Copyright (c) 1998-2012 by Florian Klaempfl and David Zhang
  3. This unit implements the code generator for MIPS
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the Free Software
  14. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  15. ****************************************************************************
  16. }
  17. unit cgcpu;
  18. {$i fpcdefs.inc}
  19. interface
  20. uses
  21. globtype, parabase,
  22. cgbase, cgutils, cgobj, cg64f32, cpupara,
  23. aasmbase, aasmtai, aasmcpu, aasmdata,
  24. cpubase, cpuinfo,
  25. node, symconst, SymType, symdef,
  26. rgcpu;
  27. type
  28. TCGMIPS = class(tcg)
  29. public
  30. procedure init_register_allocators; override;
  31. procedure done_register_allocators; override;
  32. function getfpuregister(list: tasmlist; size: Tcgsize): Tregister; override;
  33. /// { needed by cg64 }
  34. procedure make_simple_ref(list: tasmlist; var ref: treference);
  35. procedure make_simple_ref_fpu(list: tasmlist; var ref: treference);
  36. procedure handle_load_store(list: tasmlist; isstore: boolean; op: tasmop; reg: tregister; ref: treference);
  37. procedure handle_load_store_fpu(list: tasmlist; isstore: boolean; op: tasmop; reg: tregister; ref: treference);
  38. procedure handle_reg_const_reg(list: tasmlist; op: Tasmop; src: tregister; a: tcgint; dst: tregister);
  39. procedure maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  40. { parameter }
  41. procedure a_load_const_cgpara(list: tasmlist; size: tcgsize; a: tcgint; const paraloc: TCGPara); override;
  42. procedure a_load_ref_cgpara(list: tasmlist; sz: tcgsize; const r: TReference; const paraloc: TCGPara); override;
  43. procedure a_loadaddr_ref_cgpara(list: tasmlist; const r: TReference; const paraloc: TCGPara); override;
  44. procedure a_loadfpu_reg_cgpara(list: tasmlist; size: tcgsize; const r: tregister; const paraloc: TCGPara); override;
  45. procedure a_loadfpu_ref_cgpara(list: tasmlist; size: tcgsize; const ref: treference; const paraloc: TCGPara); override;
  46. procedure a_call_name(list: tasmlist; const s: string; weak : boolean); override;
  47. procedure a_call_reg(list: tasmlist; Reg: TRegister); override;
  48. { General purpose instructions }
  49. procedure a_op_const_reg(list: tasmlist; Op: TOpCG; size: tcgsize; a: tcgint; reg: TRegister); override;
  50. procedure a_op_reg_reg(list: tasmlist; Op: TOpCG; size: TCGSize; src, dst: TRegister); override;
  51. procedure a_op_const_reg_reg(list: tasmlist; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister); override;
  52. procedure a_op_reg_reg_reg(list: tasmlist; op: TOpCg; size: tcgsize; src1, src2, dst: tregister); override;
  53. procedure a_op_const_reg_reg_checkoverflow(list: tasmlist; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister; setflags: boolean; var ovloc: tlocation); override;
  54. procedure a_op_reg_reg_reg_checkoverflow(list: tasmlist; op: TOpCg; size: tcgsize; src1, src2, dst: tregister; setflags: boolean; var ovloc: tlocation); override;
  55. { move instructions }
  56. procedure a_load_const_reg(list: tasmlist; size: tcgsize; a: tcgint; reg: tregister); override;
  57. procedure a_load_const_ref(list: tasmlist; size: tcgsize; a: tcgint; const ref: TReference); override;
  58. procedure a_load_reg_ref(list: tasmlist; FromSize, ToSize: TCgSize; reg: TRegister; const ref: TReference); override;
  59. procedure a_load_ref_reg(list: tasmlist; FromSize, ToSize: TCgSize; const ref: TReference; reg: tregister); override;
  60. procedure a_load_reg_reg(list: tasmlist; FromSize, ToSize: TCgSize; reg1, reg2: tregister); override;
  61. procedure a_loadaddr_ref_reg(list: tasmlist; const ref: TReference; r: tregister); override;
  62. { fpu move instructions }
  63. procedure a_loadfpu_reg_reg(list: tasmlist; fromsize, tosize: tcgsize; reg1, reg2: tregister); override;
  64. procedure a_loadfpu_ref_reg(list: tasmlist; fromsize, tosize: tcgsize; const ref: TReference; reg: tregister); override;
  65. procedure a_loadfpu_reg_ref(list: tasmlist; fromsize, tosize: tcgsize; reg: tregister; const ref: TReference); override;
  66. { comparison operations }
  67. procedure a_cmp_const_reg_label(list: tasmlist; size: tcgsize; cmp_op: topcmp; a: tcgint; reg: tregister; l: tasmlabel); override;
  68. procedure a_cmp_reg_reg_label(list: tasmlist; size: tcgsize; cmp_op: topcmp; reg1, reg2: tregister; l: tasmlabel); override;
  69. procedure a_jmp_always(List: tasmlist; l: TAsmLabel); override;
  70. procedure a_jmp_name(list: tasmlist; const s: string); override;
  71. procedure a_jmp_cond(list: tasmlist; cond: TOpCmp; l: tasmlabel); { override;}
  72. procedure g_overflowCheck(List: tasmlist; const Loc: TLocation; def: TDef); override;
  73. procedure g_overflowCheck_loc(List: tasmlist; const Loc: TLocation; def: TDef; ovloc: tlocation); override;
  74. procedure g_proc_entry(list: tasmlist; localsize: longint; nostackframe: boolean); override;
  75. procedure g_proc_exit(list: tasmlist; parasize: longint; nostackframe: boolean); override;
  76. procedure g_concatcopy(list: tasmlist; const Source, dest: treference; len: tcgint); override;
  77. procedure g_concatcopy_unaligned(list: tasmlist; const Source, dest: treference; len: tcgint); override;
  78. procedure g_concatcopy_move(list: tasmlist; const Source, dest: treference; len: tcgint);
  79. procedure g_intf_wrapper(list: tasmlist; procdef: tprocdef; const labelname: string; ioffset: longint); override;
  80. { Transform unsupported methods into Internal errors }
  81. procedure a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; size: TCGSize; src, dst: TRegister); override;
  82. procedure g_stackpointer_alloc(list : TAsmList;localsize : longint);override;
  83. end;
  84. TCg64MPSel = class(tcg64f32)
  85. public
  86. procedure a_load64_reg_ref(list: tasmlist; reg: tregister64; const ref: treference); override;
  87. procedure a_load64_ref_reg(list: tasmlist; const ref: treference; reg: tregister64); override;
  88. procedure a_load64_ref_cgpara(list: tasmlist; const r: treference; const paraloc: tcgpara); override;
  89. procedure a_op64_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; regsrc, regdst: TRegister64); override;
  90. procedure a_op64_const_reg(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regdst: TRegister64); override;
  91. procedure a_op64_const_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regsrc, regdst: tregister64); override;
  92. procedure a_op64_reg_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; regsrc1, regsrc2, regdst: tregister64); override;
  93. procedure a_op64_const_reg_reg_checkoverflow(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regsrc, regdst: tregister64; setflags: boolean; var ovloc: tlocation); override;
  94. procedure a_op64_reg_reg_reg_checkoverflow(list: tasmlist; op: TOpCG; size: tcgsize; regsrc1, regsrc2, regdst: tregister64; setflags: boolean; var ovloc: tlocation); override;
  95. end;
  96. procedure create_codegen;
  97. const
  98. TOpCmp2AsmCond : array[topcmp] of TAsmCond=(C_NONE,
  99. C_EQ,C_GT,C_LT,C_GE,C_LE,C_NE,C_LEU,C_LTU,C_GEU,C_GTU
  100. );
  101. implementation
  102. uses
  103. globals, verbose, systems, cutils,
  104. paramgr, fmodule,
  105. tgobj,
  106. procinfo, cpupi;
  107. var
  108. cgcpu_calc_stackframe_size: aint;
  109. function f_TOpCG2AsmOp(op: TOpCG; size: tcgsize): TAsmOp;
  110. begin
  111. if size = OS_32 then
  112. case op of
  113. OP_ADD: { simple addition }
  114. f_TOpCG2AsmOp := A_ADDU;
  115. OP_AND: { simple logical and }
  116. f_TOpCG2AsmOp := A_AND;
  117. OP_DIV: { simple unsigned division }
  118. f_TOpCG2AsmOp := A_DIVU;
  119. OP_IDIV: { simple signed division }
  120. f_TOpCG2AsmOp := A_DIV;
  121. OP_IMUL: { simple signed multiply }
  122. f_TOpCG2AsmOp := A_MULT;
  123. OP_MUL: { simple unsigned multiply }
  124. f_TOpCG2AsmOp := A_MULTU;
  125. OP_NEG: { simple negate }
  126. f_TOpCG2AsmOp := A_NEGU;
  127. OP_NOT: { simple logical not }
  128. f_TOpCG2AsmOp := A_NOT;
  129. OP_OR: { simple logical or }
  130. f_TOpCG2AsmOp := A_OR;
  131. OP_SAR: { arithmetic shift-right }
  132. f_TOpCG2AsmOp := A_SRA;
  133. OP_SHL: { logical shift left }
  134. f_TOpCG2AsmOp := A_SLL;
  135. OP_SHR: { logical shift right }
  136. f_TOpCG2AsmOp := A_SRL;
  137. OP_SUB: { simple subtraction }
  138. f_TOpCG2AsmOp := A_SUBU;
  139. OP_XOR: { simple exclusive or }
  140. f_TOpCG2AsmOp := A_XOR;
  141. else
  142. InternalError(2007070401);
  143. end{ case }
  144. else
  145. case op of
  146. OP_ADD: { simple addition }
  147. f_TOpCG2AsmOp := A_ADDU;
  148. OP_AND: { simple logical and }
  149. f_TOpCG2AsmOp := A_AND;
  150. OP_DIV: { simple unsigned division }
  151. f_TOpCG2AsmOp := A_DIVU;
  152. OP_IDIV: { simple signed division }
  153. f_TOpCG2AsmOp := A_DIV;
  154. OP_IMUL: { simple signed multiply }
  155. f_TOpCG2AsmOp := A_MULT;
  156. OP_MUL: { simple unsigned multiply }
  157. f_TOpCG2AsmOp := A_MULTU;
  158. OP_NEG: { simple negate }
  159. f_TOpCG2AsmOp := A_NEGU;
  160. OP_NOT: { simple logical not }
  161. f_TOpCG2AsmOp := A_NOT;
  162. OP_OR: { simple logical or }
  163. f_TOpCG2AsmOp := A_OR;
  164. OP_SAR: { arithmetic shift-right }
  165. f_TOpCG2AsmOp := A_SRA;
  166. OP_SHL: { logical shift left }
  167. f_TOpCG2AsmOp := A_SLL;
  168. OP_SHR: { logical shift right }
  169. f_TOpCG2AsmOp := A_SRL;
  170. OP_SUB: { simple subtraction }
  171. f_TOpCG2AsmOp := A_SUBU;
  172. OP_XOR: { simple exclusive or }
  173. f_TOpCG2AsmOp := A_XOR;
  174. else
  175. InternalError(2007010701);
  176. end;{ case }
  177. end;
  178. function f_TOpCG2AsmOp_ovf(op: TOpCG; size: tcgsize): TAsmOp;
  179. begin
  180. if size = OS_32 then
  181. case op of
  182. OP_ADD: { simple addition }
  183. f_TOpCG2AsmOp_ovf := A_ADD;
  184. OP_AND: { simple logical and }
  185. f_TOpCG2AsmOp_ovf := A_AND;
  186. OP_DIV: { simple unsigned division }
  187. f_TOpCG2AsmOp_ovf := A_DIVU;
  188. OP_IDIV: { simple signed division }
  189. f_TOpCG2AsmOp_ovf := A_DIV;
  190. OP_IMUL: { simple signed multiply }
  191. f_TOpCG2AsmOp_ovf := A_MULO;
  192. OP_MUL: { simple unsigned multiply }
  193. f_TOpCG2AsmOp_ovf := A_MULOU;
  194. OP_NEG: { simple negate }
  195. f_TOpCG2AsmOp_ovf := A_NEG;
  196. OP_NOT: { simple logical not }
  197. f_TOpCG2AsmOp_ovf := A_NOT;
  198. OP_OR: { simple logical or }
  199. f_TOpCG2AsmOp_ovf := A_OR;
  200. OP_SAR: { arithmetic shift-right }
  201. f_TOpCG2AsmOp_ovf := A_SRA;
  202. OP_SHL: { logical shift left }
  203. f_TOpCG2AsmOp_ovf := A_SLL;
  204. OP_SHR: { logical shift right }
  205. f_TOpCG2AsmOp_ovf := A_SRL;
  206. OP_SUB: { simple subtraction }
  207. f_TOpCG2AsmOp_ovf := A_SUB;
  208. OP_XOR: { simple exclusive or }
  209. f_TOpCG2AsmOp_ovf := A_XOR;
  210. else
  211. InternalError(2007070403);
  212. end{ case }
  213. else
  214. case op of
  215. OP_ADD: { simple addition }
  216. f_TOpCG2AsmOp_ovf := A_ADD;
  217. OP_AND: { simple logical and }
  218. f_TOpCG2AsmOp_ovf := A_AND;
  219. OP_DIV: { simple unsigned division }
  220. f_TOpCG2AsmOp_ovf := A_DIVU;
  221. OP_IDIV: { simple signed division }
  222. f_TOpCG2AsmOp_ovf := A_DIV;
  223. OP_IMUL: { simple signed multiply }
  224. f_TOpCG2AsmOp_ovf := A_MULO;
  225. OP_MUL: { simple unsigned multiply }
  226. f_TOpCG2AsmOp_ovf := A_MULOU;
  227. OP_NEG: { simple negate }
  228. f_TOpCG2AsmOp_ovf := A_NEG;
  229. OP_NOT: { simple logical not }
  230. f_TOpCG2AsmOp_ovf := A_NOT;
  231. OP_OR: { simple logical or }
  232. f_TOpCG2AsmOp_ovf := A_OR;
  233. OP_SAR: { arithmetic shift-right }
  234. f_TOpCG2AsmOp_ovf := A_SRA;
  235. OP_SHL: { logical shift left }
  236. f_TOpCG2AsmOp_ovf := A_SLL;
  237. OP_SHR: { logical shift right }
  238. f_TOpCG2AsmOp_ovf := A_SRL;
  239. OP_SUB: { simple subtraction }
  240. f_TOpCG2AsmOp_ovf := A_SUB;
  241. OP_XOR: { simple exclusive or }
  242. f_TOpCG2AsmOp_ovf := A_XOR;
  243. else
  244. InternalError(2007010703);
  245. end;{ case }
  246. end;
  247. function f_TOp64CG2AsmOp(op: TOpCG): TAsmOp;
  248. begin
  249. case op of
  250. OP_ADD: { simple addition }
  251. f_TOp64CG2AsmOp := A_DADDU;
  252. OP_AND: { simple logical and }
  253. f_TOp64CG2AsmOp := A_AND;
  254. OP_DIV: { simple unsigned division }
  255. f_TOp64CG2AsmOp := A_DDIVU;
  256. OP_IDIV: { simple signed division }
  257. f_TOp64CG2AsmOp := A_DDIV;
  258. OP_IMUL: { simple signed multiply }
  259. f_TOp64CG2AsmOp := A_DMULO;
  260. OP_MUL: { simple unsigned multiply }
  261. f_TOp64CG2AsmOp := A_DMULOU;
  262. OP_NEG: { simple negate }
  263. f_TOp64CG2AsmOp := A_DNEGU;
  264. OP_NOT: { simple logical not }
  265. f_TOp64CG2AsmOp := A_NOT;
  266. OP_OR: { simple logical or }
  267. f_TOp64CG2AsmOp := A_OR;
  268. OP_SAR: { arithmetic shift-right }
  269. f_TOp64CG2AsmOp := A_DSRA;
  270. OP_SHL: { logical shift left }
  271. f_TOp64CG2AsmOp := A_DSLL;
  272. OP_SHR: { logical shift right }
  273. f_TOp64CG2AsmOp := A_DSRL;
  274. OP_SUB: { simple subtraction }
  275. f_TOp64CG2AsmOp := A_DSUBU;
  276. OP_XOR: { simple exclusive or }
  277. f_TOp64CG2AsmOp := A_XOR;
  278. else
  279. InternalError(2007010702);
  280. end;{ case }
  281. end;
  282. procedure TCGMIPS.make_simple_ref(list: tasmlist; var ref: treference);
  283. var
  284. tmpreg, tmpreg1: tregister;
  285. tmpref: treference;
  286. begin
  287. tmpreg := NR_NO;
  288. { Be sure to have a base register }
  289. if (ref.base = NR_NO) then
  290. begin
  291. ref.base := ref.index;
  292. ref.index := NR_NO;
  293. end;
  294. if (cs_create_pic in current_settings.moduleswitches) and
  295. assigned(ref.symbol) then
  296. begin
  297. tmpreg := cg.GetIntRegister(list, OS_INT);
  298. reference_reset(tmpref,sizeof(aint));
  299. tmpref.symbol := ref.symbol;
  300. tmpref.refaddr := addr_pic;
  301. if not (pi_needs_got in current_procinfo.flags) then
  302. internalerror(200501161);
  303. tmpref.index := current_procinfo.got;
  304. list.concat(taicpu.op_reg_ref(A_LW, tmpreg, tmpref));
  305. ref.symbol := nil;
  306. if (ref.index <> NR_NO) then
  307. begin
  308. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg, ref.index, tmpreg));
  309. ref.index := tmpreg;
  310. end
  311. else
  312. begin
  313. if ref.base <> NR_NO then
  314. ref.index := tmpreg
  315. else
  316. ref.base := tmpreg;
  317. end;
  318. end;
  319. { When need to use LUI, do it first }
  320. if assigned(ref.symbol) or
  321. (ref.offset < simm16lo) or
  322. (ref.offset > simm16hi) then
  323. begin
  324. tmpreg := GetIntRegister(list, OS_INT);
  325. reference_reset(tmpref,sizeof(aint));
  326. tmpref.symbol := ref.symbol;
  327. tmpref.offset := ref.offset;
  328. tmpref.refaddr := addr_high;
  329. list.concat(taicpu.op_reg_ref(A_LUI, tmpreg, tmpref));
  330. if (ref.offset = 0) and (ref.index = NR_NO) and
  331. (ref.base = NR_NO) then
  332. begin
  333. ref.refaddr := addr_low;
  334. end
  335. else
  336. begin
  337. { Load the low part is left }
  338. tmpref.refaddr := addr_low;
  339. list.concat(taicpu.op_reg_reg_ref(A_ADDIU, tmpreg, tmpreg, tmpref));
  340. ref.offset := 0;
  341. { symbol is loaded }
  342. ref.symbol := nil;
  343. end;
  344. if (ref.index <> NR_NO) then
  345. begin
  346. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg, ref.index, tmpreg));
  347. ref.index := tmpreg;
  348. end
  349. else
  350. begin
  351. if ref.base <> NR_NO then
  352. ref.index := tmpreg
  353. else
  354. ref.base := tmpreg;
  355. end;
  356. end;
  357. if (ref.base <> NR_NO) then
  358. begin
  359. if (ref.index <> NR_NO) and (ref.offset = 0) then
  360. begin
  361. tmpreg1 := GetIntRegister(list, OS_INT);
  362. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg1, ref.base, ref.index));
  363. ref.base := tmpreg1;
  364. ref.index := NR_NO;
  365. end
  366. else if (ref.index <> NR_NO) and
  367. ((ref.offset <> 0) or assigned(ref.symbol)) then
  368. begin
  369. if tmpreg = NR_NO then
  370. tmpreg := GetIntRegister(list, OS_INT);
  371. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg, ref.base, ref.index));
  372. ref.base := tmpreg;
  373. ref.index := NR_NO;
  374. end;
  375. end;
  376. end;
  377. procedure TCGMIPS.make_simple_ref_fpu(list: tasmlist; var ref: treference);
  378. var
  379. tmpreg, tmpreg1: tregister;
  380. tmpref: treference;
  381. begin
  382. tmpreg := NR_NO;
  383. { Be sure to have a base register }
  384. if (ref.base = NR_NO) then
  385. begin
  386. ref.base := ref.index;
  387. ref.index := NR_NO;
  388. end;
  389. if (cs_create_pic in current_settings.moduleswitches) and
  390. assigned(ref.symbol) then
  391. begin
  392. tmpreg := GetIntRegister(list, OS_INT);
  393. reference_reset(tmpref,sizeof(aint));
  394. tmpref.symbol := ref.symbol;
  395. tmpref.refaddr := addr_pic;
  396. if not (pi_needs_got in current_procinfo.flags) then
  397. internalerror(200501161);
  398. tmpref.index := current_procinfo.got;
  399. list.concat(taicpu.op_reg_ref(A_LW, tmpreg, tmpref));
  400. ref.symbol := nil;
  401. if (ref.index <> NR_NO) then
  402. begin
  403. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg, ref.index, tmpreg));
  404. ref.index := tmpreg;
  405. end
  406. else
  407. begin
  408. if ref.base <> NR_NO then
  409. ref.index := tmpreg
  410. else
  411. ref.base := tmpreg;
  412. end;
  413. end;
  414. { When need to use LUI, do it first }
  415. if (not assigned(ref.symbol)) and (ref.index = NR_NO) and
  416. (ref.offset > simm16lo + 1000) and (ref.offset < simm16hi - 1000)
  417. then
  418. exit;
  419. tmpreg1 := GetIntRegister(list, OS_INT);
  420. if assigned(ref.symbol) then
  421. begin
  422. reference_reset(tmpref,sizeof(aint));
  423. tmpref.symbol := ref.symbol;
  424. tmpref.offset := ref.offset;
  425. tmpref.refaddr := addr_high;
  426. list.concat(taicpu.op_reg_ref(A_LUI, tmpreg1, tmpref));
  427. { Load the low part }
  428. tmpref.refaddr := addr_low;
  429. list.concat(taicpu.op_reg_reg_ref(A_ADDIU, tmpreg1, tmpreg1, tmpref));
  430. { symbol is loaded }
  431. ref.symbol := nil;
  432. end
  433. else
  434. list.concat(taicpu.op_reg_const(A_LI, tmpreg1, ref.offset));
  435. if (ref.index <> NR_NO) then
  436. begin
  437. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg1, ref.index, tmpreg1));
  438. ref.index := NR_NO
  439. end;
  440. if ref.base <> NR_NO then
  441. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg1, ref.base, tmpreg1));
  442. ref.base := tmpreg1;
  443. ref.offset := 0;
  444. end;
  445. procedure TCGMIPS.handle_load_store(list: tasmlist; isstore: boolean; op: tasmop; reg: tregister; ref: treference);
  446. begin
  447. make_simple_ref(list, ref);
  448. list.concat(taicpu.op_reg_ref(op, reg, ref));
  449. end;
  450. procedure TCGMIPS.handle_load_store_fpu(list: tasmlist; isstore: boolean; op: tasmop; reg: tregister; ref: treference);
  451. begin
  452. make_simple_ref_fpu(list, ref);
  453. list.concat(taicpu.op_reg_ref(op, reg, ref));
  454. end;
  455. procedure TCGMIPS.handle_reg_const_reg(list: tasmlist; op: Tasmop; src: tregister; a: tcgint; dst: tregister);
  456. var
  457. tmpreg: tregister;
  458. begin
  459. if (a < simm16lo) or
  460. (a > simm16hi) then
  461. begin
  462. tmpreg := GetIntRegister(list, OS_INT);
  463. a_load_const_reg(list, OS_INT, a, tmpreg);
  464. list.concat(taicpu.op_reg_reg_reg(op, dst, src, tmpreg));
  465. end
  466. else
  467. list.concat(taicpu.op_reg_reg_const(op, dst, src, a));
  468. end;
  469. {****************************************************************************
  470. Assembler code
  471. ****************************************************************************}
  472. procedure TCGMIPS.init_register_allocators;
  473. begin
  474. inherited init_register_allocators;
  475. if (cs_create_pic in current_settings.moduleswitches) and assigned(current_procinfo) and
  476. (pi_needs_got in current_procinfo.flags) then
  477. begin
  478. current_procinfo.got := NR_GP;
  479. rg[R_INTREGISTER] := Trgcpu.Create(R_INTREGISTER, R_SUBD,
  480. [RS_R2,RS_R3,RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,RS_R9,
  481. RS_R10,RS_R11,RS_R12,RS_R13,RS_R14,RS_R15,RS_R16,RS_R17,RS_R18,RS_R19,
  482. RS_R20,RS_R21,RS_R22,RS_R23,RS_R24,RS_R25],
  483. first_int_imreg, []);
  484. end
  485. else
  486. rg[R_INTREGISTER] := trgcpu.Create(R_INTREGISTER, R_SUBD,
  487. [RS_R2,RS_R3,RS_R4,RS_R5,RS_R6,RS_R7,RS_R8,RS_R9,
  488. RS_R10,RS_R11,RS_R12,RS_R13,RS_R14,RS_R15,RS_R16,RS_R17,RS_R18,RS_R19,
  489. RS_R20,RS_R21,RS_R22,RS_R23,RS_R24,RS_R25],
  490. first_int_imreg, []);
  491. {
  492. rg[R_FPUREGISTER] := trgcpu.Create(R_FPUREGISTER, R_SUBFS,
  493. [RS_F0,RS_F1,RS_F2,RS_F3,RS_F4,RS_F5,RS_F6,RS_F7,
  494. RS_F8,RS_F9,RS_F10,RS_F11,RS_F12,RS_F13,RS_F14,RS_F15,
  495. RS_F16,RS_F17,RS_F18,RS_F19,RS_F20,RS_F21,RS_F22,RS_F23,
  496. RS_F24,RS_F25,RS_F26,RS_F27,RS_F28,RS_F29,RS_F30,RS_F31],
  497. first_fpu_imreg, []);
  498. }
  499. rg[R_FPUREGISTER] := trgcpu.Create(R_FPUREGISTER, R_SUBFS,
  500. [RS_F0,RS_F2,RS_F4,RS_F6, RS_F8,RS_F10,RS_F12,RS_F14,
  501. RS_F16,RS_F18,RS_F20,RS_F22, RS_F24,RS_F26,RS_F28,RS_F30],
  502. first_fpu_imreg, []);
  503. { needs at least one element for rgobj not to crash }
  504. rg[R_MMREGISTER]:=trgcpu.create(R_MMREGISTER,R_SUBNONE,
  505. [RS_R0],first_mm_imreg,[]);
  506. end;
  507. procedure TCGMIPS.done_register_allocators;
  508. begin
  509. rg[R_INTREGISTER].Free;
  510. rg[R_FPUREGISTER].Free;
  511. rg[R_MMREGISTER].Free;
  512. inherited done_register_allocators;
  513. end;
  514. function TCGMIPS.getfpuregister(list: tasmlist; size: Tcgsize): Tregister;
  515. begin
  516. if size = OS_F64 then
  517. Result := rg[R_FPUREGISTER].getregister(list, R_SUBFD)
  518. else
  519. Result := rg[R_FPUREGISTER].getregister(list, R_SUBFS);
  520. end;
  521. procedure TCGMIPS.a_load_const_cgpara(list: tasmlist; size: tcgsize; a: tcgint; const paraloc: TCGPara);
  522. var
  523. Ref: TReference;
  524. begin
  525. paraloc.check_simple_location;
  526. paramanager.allocparaloc(list,paraloc.location);
  527. case paraloc.location^.loc of
  528. LOC_REGISTER, LOC_CREGISTER:
  529. a_load_const_reg(list, size, a, paraloc.location^.Register);
  530. LOC_REFERENCE:
  531. begin
  532. with paraloc.location^.Reference do
  533. begin
  534. if (Index = NR_SP) and (Offset < 0) then
  535. InternalError(2002081104);
  536. reference_reset_base(ref, index, offset, sizeof(aint));
  537. end;
  538. a_load_const_ref(list, size, a, ref);
  539. end;
  540. else
  541. InternalError(2002122200);
  542. end;
  543. end;
  544. procedure TCGMIPS.a_load_ref_cgpara(list: tasmlist; sz: TCgSize; const r: TReference; const paraloc: TCGPara);
  545. var
  546. href, href2: treference;
  547. hloc: pcgparalocation;
  548. begin
  549. href := r;
  550. hloc := paraloc.location;
  551. while assigned(hloc) do
  552. begin
  553. paramanager.allocparaloc(list,hloc);
  554. case hloc^.loc of
  555. LOC_REGISTER,LOC_CREGISTER:
  556. a_load_ref_reg(list, hloc^.size, hloc^.size, href, hloc^.Register);
  557. LOC_FPUREGISTER,LOC_CFPUREGISTER :
  558. a_loadfpu_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  559. LOC_REFERENCE:
  560. begin
  561. reference_reset_base(href2, hloc^.reference.index, hloc^.reference.offset, sizeof(aint));
  562. a_load_ref_ref(list, hloc^.size, hloc^.size, href, href2);
  563. end
  564. else
  565. internalerror(200408241);
  566. end;
  567. Inc(href.offset, tcgsize2size[hloc^.size]);
  568. hloc := hloc^.Next;
  569. end;
  570. end;
  571. procedure TCGMIPS.a_loadaddr_ref_cgpara(list: tasmlist; const r: TReference; const paraloc: TCGPara);
  572. var
  573. Ref: TReference;
  574. TmpReg: TRegister;
  575. begin
  576. paraloc.check_simple_location;
  577. paramanager.allocparaloc(list,paraloc.location);
  578. with paraloc.location^ do
  579. begin
  580. case loc of
  581. LOC_REGISTER, LOC_CREGISTER:
  582. a_loadaddr_ref_reg(list, r, Register);
  583. LOC_REFERENCE:
  584. begin
  585. reference_reset(ref,sizeof(aint));
  586. ref.base := reference.index;
  587. ref.offset := reference.offset;
  588. tmpreg := GetAddressRegister(list);
  589. a_loadaddr_ref_reg(list, r, tmpreg);
  590. a_load_reg_ref(list, OS_ADDR, OS_ADDR, tmpreg, ref);
  591. end;
  592. else
  593. internalerror(2002080701);
  594. end;
  595. end;
  596. end;
  597. procedure TCGMIPS.a_loadfpu_ref_cgpara(list: tasmlist; size: tcgsize; const ref: treference; const paraloc: TCGPara);
  598. var
  599. href, href2: treference;
  600. hloc: pcgparalocation;
  601. begin
  602. href := ref;
  603. hloc := paraloc.location;
  604. while assigned(hloc) do
  605. begin
  606. paramanager.allocparaloc(list,hloc);
  607. case hloc^.loc of
  608. LOC_REGISTER:
  609. a_load_ref_reg(list, hloc^.size, hloc^.size, href, hloc^.Register);
  610. LOC_FPUREGISTER,LOC_CFPUREGISTER :
  611. a_loadfpu_ref_reg(list,hloc^.size,hloc^.size,href,hloc^.register);
  612. LOC_REFERENCE:
  613. begin
  614. reference_reset_base(href2, hloc^.reference.index, hloc^.reference.offset, sizeof(aint));
  615. a_load_ref_ref(list, hloc^.size, hloc^.size, href, href2);
  616. end;
  617. else
  618. internalerror(200408241);
  619. end;
  620. Inc(href.offset, tcgsize2size[hloc^.size]);
  621. hloc := hloc^.Next;
  622. end;
  623. end;
  624. procedure TCGMIPS.a_loadfpu_reg_cgpara(list: tasmlist; size: tcgsize; const r: tregister; const paraloc: TCGPara);
  625. var
  626. href: treference;
  627. begin
  628. tg.GetTemp(list, TCGSize2Size[size], sizeof(aint), tt_normal, href);
  629. a_loadfpu_reg_ref(list, size, size, r, href);
  630. a_loadfpu_ref_cgpara(list, size, href, paraloc);
  631. tg.Ungettemp(list, href);
  632. end;
  633. procedure TCGMIPS.a_call_name(list: tasmlist; const s: string; weak: boolean);
  634. var
  635. href: treference;
  636. begin
  637. if (cs_create_pic in current_settings.moduleswitches) then
  638. begin
  639. reference_reset(href,sizeof(aint));
  640. href.symbol:=current_asmdata.RefAsmSymbol(s);
  641. a_loadaddr_ref_reg(list,href,NR_PIC_FUNC);
  642. list.concat(taicpu.op_reg(A_JALR,NR_PIC_FUNC));
  643. end
  644. else
  645. list.concat(taicpu.op_sym(A_JAL,current_asmdata.RefAsmSymbol(s)));
  646. { Delay slot }
  647. list.concat(taicpu.op_none(A_NOP));
  648. end;
  649. procedure TCGMIPS.a_call_reg(list: tasmlist; Reg: TRegister);
  650. begin
  651. if (cs_create_pic in current_settings.moduleswitches) and
  652. (Reg <> NR_PIC_FUNC) then
  653. list.concat(taicpu.op_reg_reg(A_MOVE, reg, NR_PIC_FUNC));
  654. list.concat(taicpu.op_reg(A_JALR, reg));
  655. { Delay slot }
  656. list.concat(taicpu.op_none(A_NOP));
  657. end;
  658. {********************** load instructions ********************}
  659. procedure TCGMIPS.a_load_const_reg(list: tasmlist; size: TCGSize; a: tcgint; reg: TRegister);
  660. begin
  661. if (a = 0) then
  662. list.concat(taicpu.op_reg_reg(A_MOVE, reg, NR_R0))
  663. { LUI allows to set the upper 16 bits, so we'll take full advantage of it }
  664. else if (a and aint($ffff)) = 0 then
  665. list.concat(taicpu.op_reg_const(A_LUI, reg, aint(a) shr 16))
  666. else if (a >= simm16lo) and (a <= simm16hi) then
  667. list.concat(taicpu.op_reg_reg_const(A_ADDIU, reg, NR_R0, a))
  668. else if (a>=0) and (a <= 65535) then
  669. list.concat(taicpu.op_reg_reg_const(A_ORI, reg, NR_R0, a))
  670. else
  671. begin
  672. list.concat(taicpu.op_reg_const(A_LI, reg, aint(a) ));
  673. end;
  674. end;
  675. procedure TCGMIPS.a_load_const_ref(list: tasmlist; size: tcgsize; a: tcgint; const ref: TReference);
  676. begin
  677. if a = 0 then
  678. a_load_reg_ref(list, size, size, NR_R0, ref)
  679. else
  680. inherited a_load_const_ref(list, size, a, ref);
  681. end;
  682. procedure TCGMIPS.a_load_reg_ref(list: tasmlist; FromSize, ToSize: TCGSize; reg: tregister; const Ref: TReference);
  683. var
  684. op: tasmop;
  685. begin
  686. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  687. fromsize := tosize;
  688. case fromsize of
  689. { signed integer registers }
  690. OS_8,
  691. OS_S8:
  692. Op := A_SB;
  693. OS_16,
  694. OS_S16:
  695. Op := A_SH;
  696. OS_32,
  697. OS_S32:
  698. Op := A_SW;
  699. else
  700. InternalError(2002122100);
  701. end;
  702. handle_load_store(list, True, op, reg, ref);
  703. end;
  704. procedure TCGMIPS.a_load_ref_reg(list: tasmlist; FromSize, ToSize: TCgSize; const ref: TReference; reg: tregister);
  705. var
  706. op: tasmop;
  707. begin
  708. if (TCGSize2Size[fromsize] >= TCGSize2Size[tosize]) then
  709. fromsize := tosize;
  710. case fromsize of
  711. OS_S8:
  712. Op := A_LB;{Load Signed Byte}
  713. OS_8:
  714. Op := A_LBU;{Load Unsigned Byte}
  715. OS_S16:
  716. Op := A_LH;{Load Signed Halfword}
  717. OS_16:
  718. Op := A_LHU;{Load Unsigned Halfword}
  719. OS_S32:
  720. Op := A_LW;{Load Word}
  721. OS_32:
  722. Op := A_LW;//A_LWU;{Load Unsigned Word}
  723. OS_S64,
  724. OS_64:
  725. Op := A_LD;{Load a Long Word}
  726. else
  727. InternalError(2002122101);
  728. end;
  729. handle_load_store(list, False, op, reg, ref);
  730. if (fromsize=OS_S8) and (tosize=OS_16) then
  731. a_load_reg_reg(list,fromsize,tosize,reg,reg);
  732. end;
  733. procedure TCGMIPS.a_load_reg_reg(list: tasmlist; fromsize, tosize: tcgsize; reg1, reg2: tregister);
  734. var
  735. instr: taicpu;
  736. begin
  737. if (tcgsize2size[tosize] < tcgsize2size[fromsize]) or
  738. (
  739. (tcgsize2size[tosize] = tcgsize2size[fromsize]) and (tosize <> fromsize)
  740. ) or ((fromsize = OS_S8) and
  741. (tosize = OS_16)) then
  742. begin
  743. case tosize of
  744. OS_8:
  745. a_op_const_reg_reg(list, OP_AND, tosize, $ff, reg1, reg2);
  746. OS_16:
  747. a_op_const_reg_reg(list, OP_AND, tosize, $ffff, reg1, reg2);
  748. OS_32,
  749. OS_S32:
  750. begin
  751. instr := taicpu.op_reg_reg(A_MOVE, reg2, reg1);
  752. list.Concat(instr);
  753. { Notify the register allocator that we have written a move instruction so
  754. it can try to eliminate it. }
  755. add_move_instruction(instr);
  756. end;
  757. OS_S8:
  758. begin
  759. list.concat(taicpu.op_reg_reg_const(A_SLL, reg2, reg1, 24));
  760. list.concat(taicpu.op_reg_reg_const(A_SRA, reg2, reg2, 24));
  761. end;
  762. OS_S16:
  763. begin
  764. list.concat(taicpu.op_reg_reg_const(A_SLL, reg2, reg1, 16));
  765. list.concat(taicpu.op_reg_reg_const(A_SRA, reg2, reg2, 16));
  766. end;
  767. else
  768. internalerror(2002090901);
  769. end;
  770. end
  771. else
  772. begin
  773. if reg1 <> reg2 then
  774. begin
  775. { same size, only a register mov required }
  776. instr := taicpu.op_reg_reg(A_MOVE, reg2, reg1);
  777. list.Concat(instr);
  778. // { Notify the register allocator that we have written a move instruction so
  779. // it can try to eliminate it. }
  780. add_move_instruction(instr);
  781. end;
  782. end;
  783. end;
  784. procedure TCGMIPS.a_loadaddr_ref_reg(list: tasmlist; const ref: TReference; r: tregister);
  785. var
  786. tmpref, href: treference;
  787. hreg, tmpreg: tregister;
  788. r_used: boolean;
  789. begin
  790. r_used := false;
  791. href := ref;
  792. if (href.base = NR_NO) and (href.index <> NR_NO) then
  793. internalerror(200306171);
  794. if (cs_create_pic in current_settings.moduleswitches) and
  795. assigned(href.symbol) then
  796. begin
  797. tmpreg := r; //GetIntRegister(list, OS_ADDR);
  798. r_used := true;
  799. reference_reset(tmpref,sizeof(aint));
  800. tmpref.symbol := href.symbol;
  801. tmpref.refaddr := addr_pic;
  802. if not (pi_needs_got in current_procinfo.flags) then
  803. internalerror(200501161);
  804. tmpref.base := current_procinfo.got;
  805. list.concat(taicpu.op_reg_ref(A_LW, tmpreg, tmpref));
  806. href.symbol := nil;
  807. if (href.index <> NR_NO) then
  808. begin
  809. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg, href.index, tmpreg));
  810. href.index := tmpreg;
  811. end
  812. else
  813. begin
  814. if href.base <> NR_NO then
  815. href.index := tmpreg
  816. else
  817. href.base := tmpreg;
  818. end;
  819. end;
  820. if assigned(href.symbol) or
  821. (href.offset < simm16lo) or
  822. (href.offset > simm16hi) then
  823. begin
  824. if (href.base = NR_NO) and (href.index = NR_NO) then
  825. hreg := r
  826. else
  827. hreg := GetAddressRegister(list);
  828. reference_reset(tmpref,sizeof(aint));
  829. tmpref.symbol := href.symbol;
  830. tmpref.offset := href.offset;
  831. tmpref.refaddr := addr_high;
  832. list.concat(taicpu.op_reg_ref(A_LUI, hreg, tmpref));
  833. { Only the low part is left }
  834. tmpref.refaddr := addr_low;
  835. list.concat(taicpu.op_reg_reg_ref(A_ADDIU, hreg, hreg, tmpref));
  836. if href.base <> NR_NO then
  837. begin
  838. if href.index <> NR_NO then
  839. begin
  840. list.concat(taicpu.op_reg_reg_reg(A_ADDU, hreg, href.base, hreg));
  841. list.concat(taicpu.op_reg_reg_reg(A_ADDU, r, hreg, href.index));
  842. end
  843. else
  844. list.concat(taicpu.op_reg_reg_reg(A_ADDU, r, hreg, href.base));
  845. end;
  846. end
  847. else
  848. { At least small offset, maybe base and maybe index }
  849. if (href.offset >= simm16lo) and
  850. (href.offset <= simm16hi) then
  851. begin
  852. if href.index <> NR_NO then { Both base and index }
  853. begin
  854. if href.offset = 0 then
  855. begin
  856. list.concat(taicpu.op_reg_reg_reg(A_ADDU, r, href.base, href.index));
  857. end
  858. else
  859. begin
  860. if r_used then
  861. hreg := GetAddressRegister(list)
  862. else
  863. hreg := r;
  864. list.concat(taicpu.op_reg_reg_const(A_ADDIU, hreg, href.base, href.offset));
  865. list.concat(taicpu.op_reg_reg_reg(A_ADDU, r, hreg, href.index));
  866. end
  867. end
  868. else if href.base <> NR_NO then { Only base }
  869. begin
  870. list.concat(taicpu.op_reg_reg_const(A_ADDIU, r, href.base, href.offset));
  871. end
  872. else
  873. { only offset, can be generated by absolute }
  874. a_load_const_reg(list, OS_ADDR, href.offset, r);
  875. end
  876. else
  877. internalerror(200703111);
  878. end;
  879. procedure TCGMIPS.a_loadfpu_reg_reg(list: tasmlist; fromsize, tosize: tcgsize; reg1, reg2: tregister);
  880. const
  881. FpuMovInstr: array[OS_F32..OS_F64,OS_F32..OS_F64] of TAsmOp =
  882. ((A_MOV_S, A_CVT_D_S),(A_CVT_S_D,A_MOV_D));
  883. var
  884. instr: taicpu;
  885. begin
  886. if (reg1 <> reg2) or (fromsize<>tosize) then
  887. begin
  888. instr := taicpu.op_reg_reg(fpumovinstr[fromsize,tosize], reg2, reg1);
  889. list.Concat(instr);
  890. { Notify the register allocator that we have written a move instruction so
  891. it can try to eliminate it. }
  892. if (fromsize=tosize) then
  893. add_move_instruction(instr);
  894. end;
  895. end;
  896. procedure TCGMIPS.a_loadfpu_ref_reg(list: tasmlist; fromsize, tosize: tcgsize; const ref: TReference; reg: tregister);
  897. var
  898. tmpref: treference;
  899. tmpreg: tregister;
  900. begin
  901. case fromsize of
  902. OS_F32:
  903. handle_load_store_fpu(list, False, A_LWC1, reg, ref);
  904. OS_F64:
  905. handle_load_store_fpu(list, False, A_LDC1, reg, ref);
  906. else
  907. InternalError(2007042701);
  908. end;
  909. if tosize<>fromsize then
  910. a_loadfpu_reg_reg(list,fromsize,tosize,reg,reg);
  911. end;
  912. procedure TCGMIPS.a_loadfpu_reg_ref(list: tasmlist; fromsize, tosize: tcgsize; reg: tregister; const ref: TReference);
  913. var
  914. tmpref: treference;
  915. tmpreg: tregister;
  916. begin
  917. if tosize<>fromsize then
  918. a_loadfpu_reg_reg(list,fromsize,tosize,reg,reg);
  919. case tosize of
  920. OS_F32:
  921. handle_load_store_fpu(list, True, A_SWC1, reg, ref);
  922. OS_F64:
  923. handle_load_store_fpu(list, True, A_SDC1, reg, ref);
  924. else
  925. InternalError(2007042702);
  926. end;
  927. end;
  928. procedure TCGMIPS.maybeadjustresult(list: TAsmList; op: TOpCg; size: tcgsize; dst: tregister);
  929. const
  930. overflowops = [OP_MUL,OP_SHL,OP_ADD,OP_SUB,OP_NOT,OP_NEG];
  931. begin
  932. if (op in overflowops) and
  933. (size in [OS_8,OS_S8,OS_16,OS_S16]) then
  934. a_load_reg_reg(list,OS_32,size,dst,dst);
  935. end;
  936. procedure TCGMIPS.a_op_const_reg(list: tasmlist; Op: TOpCG; size: tcgsize; a: tcgint; reg: TRegister);
  937. var
  938. power: longint;
  939. tmpreg1: tregister;
  940. begin
  941. if ((op = OP_MUL) or (op = OP_IMUL)) then
  942. begin
  943. if ispowerof2(a, power) then
  944. begin
  945. { can be done with a shift }
  946. if power < 32 then
  947. begin
  948. list.concat(taicpu.op_reg_reg_const(A_SLL, reg, reg, power));
  949. exit;
  950. end;
  951. end;
  952. end;
  953. if ((op = OP_SUB) or (op = OP_ADD)) then
  954. begin
  955. if (a = 0) then
  956. exit;
  957. end;
  958. if Op in [OP_NEG, OP_NOT] then
  959. internalerror(200306011);
  960. if (a = 0) then
  961. begin
  962. if (Op = OP_IMUL) or (Op = OP_MUL) then
  963. list.concat(taicpu.op_reg_reg(A_MOVE, reg, NR_R0))
  964. else
  965. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp(op, size), reg, reg, NR_R0))
  966. end
  967. else
  968. begin
  969. if op = OP_IMUL then
  970. begin
  971. tmpreg1 := GetIntRegister(list, OS_INT);
  972. a_load_const_reg(list, OS_INT, a, tmpreg1);
  973. list.concat(taicpu.op_reg_reg(A_MULT, reg, tmpreg1));
  974. list.concat(taicpu.op_reg(A_MFLO, reg));
  975. end
  976. else if op = OP_MUL then
  977. begin
  978. tmpreg1 := GetIntRegister(list, OS_INT);
  979. a_load_const_reg(list, OS_INT, a, tmpreg1);
  980. list.concat(taicpu.op_reg_reg(A_MULTU, reg, tmpreg1));
  981. list.concat(taicpu.op_reg(A_MFLO, reg));
  982. end
  983. else
  984. handle_reg_const_reg(list, f_TOpCG2AsmOp(op, size), reg, a, reg);
  985. end;
  986. maybeadjustresult(list,op,size,reg);
  987. end;
  988. procedure TCGMIPS.a_op_reg_reg(list: tasmlist; Op: TOpCG; size: TCGSize; src, dst: TRegister);
  989. var
  990. a: aint;
  991. begin
  992. case Op of
  993. OP_NEG:
  994. { discard overflow checking }
  995. list.concat(taicpu.op_reg_reg(A_NEGU{A_NEG}, dst, src));
  996. OP_NOT:
  997. begin
  998. list.concat(taicpu.op_reg_reg(A_NOT, dst, src));
  999. end;
  1000. else
  1001. begin
  1002. if op = OP_IMUL then
  1003. begin
  1004. list.concat(taicpu.op_reg_reg(A_MULT, dst, src));
  1005. list.concat(taicpu.op_reg(A_MFLO, dst));
  1006. end
  1007. else if op = OP_MUL then
  1008. begin
  1009. list.concat(taicpu.op_reg_reg(A_MULTU, dst, src));
  1010. list.concat(taicpu.op_reg(A_MFLO, dst));
  1011. end
  1012. else
  1013. begin
  1014. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp(op, size), dst, dst, src));
  1015. end;
  1016. end;
  1017. end;
  1018. maybeadjustresult(list,op,size,dst);
  1019. end;
  1020. procedure TCGMIPS.a_op_const_reg_reg(list: tasmlist; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister);
  1021. var
  1022. power: longint;
  1023. tmpreg1: tregister;
  1024. begin
  1025. case op of
  1026. OP_MUL,
  1027. OP_IMUL:
  1028. begin
  1029. if ispowerof2(a, power) then
  1030. begin
  1031. { can be done with a shift }
  1032. if power < 32 then
  1033. list.concat(taicpu.op_reg_reg_const(A_SLL, dst, src, power))
  1034. else
  1035. inherited a_op_const_reg_reg(list, op, size, a, src, dst);
  1036. exit;
  1037. end;
  1038. end;
  1039. OP_SUB,
  1040. OP_ADD:
  1041. begin
  1042. if (a = 0) then
  1043. begin
  1044. a_load_reg_reg(list, size, size, src, dst);
  1045. exit;
  1046. end;
  1047. end;
  1048. end;
  1049. if op = OP_IMUL then
  1050. begin
  1051. tmpreg1 := GetIntRegister(list, OS_INT);
  1052. a_load_const_reg(list, OS_INT, a, tmpreg1);
  1053. list.concat(taicpu.op_reg_reg(A_MULT, src, tmpreg1));
  1054. list.concat(taicpu.op_reg(A_MFLO, dst));
  1055. end
  1056. else if op = OP_MUL then
  1057. begin
  1058. tmpreg1 := GetIntRegister(list, OS_INT);
  1059. a_load_const_reg(list, OS_INT, a, tmpreg1);
  1060. list.concat(taicpu.op_reg_reg(A_MULTU, src, tmpreg1));
  1061. list.concat(taicpu.op_reg(A_MFLO, dst));
  1062. end
  1063. else
  1064. handle_reg_const_reg(list, f_TOpCG2AsmOp(op, size), src, a, dst);
  1065. maybeadjustresult(list,op,size,dst);
  1066. end;
  1067. procedure TCGMIPS.a_op_reg_reg_reg(list: tasmlist; op: TOpCg; size: tcgsize; src1, src2, dst: tregister);
  1068. begin
  1069. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp(op, size), dst, src2, src1));
  1070. maybeadjustresult(list,op,size,dst);
  1071. end;
  1072. procedure TCGMIPS.a_op_const_reg_reg_checkoverflow(list: tasmlist; op: TOpCg; size: tcgsize; a: tcgint; src, dst: tregister; setflags: boolean; var ovloc: tlocation);
  1073. var
  1074. tmpreg1: tregister;
  1075. begin
  1076. ovloc.loc := LOC_VOID;
  1077. case op of
  1078. OP_SUB,
  1079. OP_ADD:
  1080. begin
  1081. if (a = 0) then
  1082. begin
  1083. a_load_reg_reg(list, size, size, src, dst);
  1084. exit;
  1085. end;
  1086. end;
  1087. end;{case}
  1088. case op of
  1089. OP_ADD:
  1090. begin
  1091. if setflags then
  1092. handle_reg_const_reg(list, f_TOpCG2AsmOp_ovf(op, size), src, a, dst)
  1093. else
  1094. handle_reg_const_reg(list, f_TOpCG2AsmOp(op, size), src, a, dst);
  1095. end;
  1096. OP_SUB:
  1097. begin
  1098. if setflags then
  1099. handle_reg_const_reg(list, f_TOpCG2AsmOp_ovf(op, size), src, a, dst)
  1100. else
  1101. handle_reg_const_reg(list, f_TOpCG2AsmOp(op, size), src, a, dst);
  1102. end;
  1103. OP_MUL:
  1104. begin
  1105. if setflags then
  1106. handle_reg_const_reg(list, f_TOpCG2AsmOp_ovf(op, size), src, a, dst)
  1107. else
  1108. begin
  1109. tmpreg1 := GetIntRegister(list, OS_INT);
  1110. a_load_const_reg(list, OS_INT, a, tmpreg1);
  1111. list.concat(taicpu.op_reg_reg(f_TOpCG2AsmOp(op, size),src, tmpreg1));
  1112. list.concat(taicpu.op_reg(A_MFLO, dst));
  1113. end;
  1114. end;
  1115. OP_IMUL:
  1116. begin
  1117. if setflags then
  1118. handle_reg_const_reg(list, f_TOpCG2AsmOp_ovf(op, size), src, a, dst)
  1119. else
  1120. begin
  1121. tmpreg1 := GetIntRegister(list, OS_INT);
  1122. a_load_const_reg(list, OS_INT, a, tmpreg1);
  1123. list.concat(taicpu.op_reg_reg(f_TOpCG2AsmOp(op, size),src, tmpreg1));
  1124. list.concat(taicpu.op_reg(A_MFLO, dst));
  1125. end;
  1126. end;
  1127. OP_XOR, OP_OR, OP_AND:
  1128. begin
  1129. handle_reg_const_reg(list, f_TOpCG2AsmOp_ovf(op, size), src, a, dst);
  1130. end;
  1131. else
  1132. internalerror(2007012601);
  1133. end;
  1134. maybeadjustresult(list,op,size,dst);
  1135. end;
  1136. procedure TCGMIPS.a_op_reg_reg_reg_checkoverflow(list: tasmlist; op: TOpCg; size: tcgsize; src1, src2, dst: tregister; setflags: boolean; var ovloc: tlocation);
  1137. begin
  1138. ovloc.loc := LOC_VOID;
  1139. case op of
  1140. OP_ADD:
  1141. begin
  1142. if setflags then
  1143. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp_ovf(op, size), dst, src2, src1))
  1144. else
  1145. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp(op, size), dst, src2, src1));
  1146. end;
  1147. OP_SUB:
  1148. begin
  1149. if setflags then
  1150. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp_ovf(op, size), dst, src2, src1))
  1151. else
  1152. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp(op, size), dst, src2, src1));
  1153. end;
  1154. OP_MUL:
  1155. begin
  1156. if setflags then
  1157. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp_ovf(op, size), dst, src2, src1))
  1158. else
  1159. begin
  1160. list.concat(taicpu.op_reg_reg(f_TOpCG2AsmOp(op, size), src2, src1));
  1161. list.concat(taicpu.op_reg(A_MFLO, dst));
  1162. end;
  1163. end;
  1164. OP_IMUL:
  1165. begin
  1166. if setflags then
  1167. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp_ovf(op, size), dst, src2, src1))
  1168. else
  1169. begin
  1170. list.concat(taicpu.op_reg_reg(f_TOpCG2AsmOp(op, size), src2, src1));
  1171. list.concat(taicpu.op_reg(A_MFLO, dst));
  1172. end;
  1173. end;
  1174. OP_XOR, OP_OR, OP_AND:
  1175. begin
  1176. list.concat(taicpu.op_reg_reg_reg(f_TOpCG2AsmOp_ovf(op, size), dst, src2, src1));
  1177. end;
  1178. else
  1179. internalerror(2007012602);
  1180. end;
  1181. maybeadjustresult(list,op,size,dst);
  1182. end;
  1183. {*************** compare instructructions ****************}
  1184. procedure TCGMIPS.a_cmp_const_reg_label(list: tasmlist; size: tcgsize; cmp_op: topcmp; a: tcgint; reg: tregister; l: tasmlabel);
  1185. var
  1186. tmpreg: tregister;
  1187. ai : Taicpu;
  1188. begin
  1189. if a = 0 then
  1190. tmpreg := NR_R0
  1191. else
  1192. begin
  1193. tmpreg := GetIntRegister(list, OS_INT);
  1194. list.concat(taicpu.op_reg_const(A_LI, tmpreg, a));
  1195. end;
  1196. ai := taicpu.op_reg_reg_sym(A_BC, reg, tmpreg, l);
  1197. ai.SetCondition(TOpCmp2AsmCond[cmp_op]);
  1198. list.concat(ai);
  1199. list.Concat(TAiCpu.Op_none(A_NOP));
  1200. end;
  1201. procedure TCGMIPS.a_cmp_reg_reg_label(list: tasmlist; size: tcgsize; cmp_op: topcmp; reg1, reg2: tregister; l: tasmlabel);
  1202. var
  1203. ai : Taicpu;
  1204. begin
  1205. ai := taicpu.op_reg_reg_sym(A_BC, reg2, reg1, l);
  1206. ai.SetCondition(TOpCmp2AsmCond[cmp_op]);
  1207. list.concat(ai);
  1208. list.Concat(TAiCpu.Op_none(A_NOP));
  1209. end;
  1210. procedure TCGMIPS.a_jmp_always(List: tasmlist; l: TAsmLabel);
  1211. var
  1212. ai : Taicpu;
  1213. begin
  1214. ai := taicpu.op_sym(A_BA, l);
  1215. list.concat(ai);
  1216. list.Concat(TAiCpu.Op_none(A_NOP));
  1217. end;
  1218. procedure TCGMIPS.a_jmp_name(list: tasmlist; const s: string);
  1219. begin
  1220. List.Concat(TAiCpu.op_sym(A_BA, current_asmdata.RefAsmSymbol(s)));
  1221. { Delay slot }
  1222. list.Concat(TAiCpu.Op_none(A_NOP));
  1223. end;
  1224. procedure TCGMIPS.a_jmp_cond(list: tasmlist; cond: TOpCmp; l: TAsmLabel);
  1225. begin
  1226. internalerror(200701181);
  1227. end;
  1228. procedure TCGMIPS.g_overflowCheck(List: tasmlist; const Loc: TLocation; def: TDef);
  1229. begin
  1230. // this is an empty procedure
  1231. end;
  1232. procedure TCGMIPS.g_overflowCheck_loc(List: tasmlist; const Loc: TLocation; def: TDef; ovloc: tlocation);
  1233. begin
  1234. // this is an empty procedure
  1235. end;
  1236. { *********** entry/exit code and address loading ************ }
  1237. procedure TCGMIPS.g_proc_entry(list: tasmlist; localsize: longint; nostackframe: boolean);
  1238. var
  1239. lastintoffset,lastfpuoffset,
  1240. nextoffset : aint;
  1241. i : longint;
  1242. ra_save,framesave,gp_save : taicpu;
  1243. fmask,mask : dword;
  1244. saveregs : tcpuregisterset;
  1245. StoreOp : TAsmOp;
  1246. href: treference;
  1247. usesfpr, usesgpr, gotgot : boolean;
  1248. reg : Tsuperregister;
  1249. helplist : TAsmList;
  1250. begin
  1251. a_reg_alloc(list,NR_STACK_POINTER_REG);
  1252. if nostackframe then
  1253. exit;
  1254. if (TMIPSProcinfo(current_procinfo).needs_frame_pointer) then
  1255. a_reg_alloc(list,NR_FRAME_POINTER_REG);
  1256. helplist:=TAsmList.Create;
  1257. cgcpu_calc_stackframe_size := LocalSize;
  1258. reference_reset(href,0);
  1259. href.base:=NR_STACK_POINTER_REG;
  1260. usesfpr:=false;
  1261. fmask:=0;
  1262. nextoffset:=TMIPSProcInfo(current_procinfo).floatregstart;
  1263. lastfpuoffset:=LocalSize;
  1264. for reg := RS_F0 to RS_F30 do { to check: what if F30 is double? }
  1265. begin
  1266. if reg in (rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall)) then
  1267. begin
  1268. usesfpr:=true;
  1269. fmask:=fmask or (1 shl ord(reg));
  1270. href.offset:=nextoffset;
  1271. lastfpuoffset:=nextoffset;
  1272. if cs_asm_source in current_settings.globalswitches then
  1273. helplist.concat(tai_comment.Create(strpnew(std_regname(newreg(R_FPUREGISTER,reg,R_SUBFS))+' register saved.')));
  1274. helplist.concat(taicpu.op_reg_ref(A_SWC1,newreg(R_FPUREGISTER,reg,R_SUBFS),href));
  1275. inc(nextoffset,4);
  1276. end;
  1277. end;
  1278. usesgpr:=false;
  1279. mask:=0;
  1280. nextoffset:=TMIPSProcInfo(current_procinfo).intregstart;
  1281. saveregs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  1282. include(saveregs,RS_R31);
  1283. if (TMIPSProcinfo(current_procinfo).needs_frame_pointer) then
  1284. include(saveregs,RS_FRAME_POINTER_REG);
  1285. if (cs_create_pic in current_settings.moduleswitches) and
  1286. (pi_needs_got in current_procinfo.flags) then
  1287. include(saveregs,RS_GP);
  1288. lastintoffset:=LocalSize;
  1289. framesave:=nil;
  1290. gp_save:=nil;
  1291. for reg:=RS_R1 to RS_R31 do
  1292. begin
  1293. if reg in saveregs then
  1294. begin
  1295. usesgpr:=true;
  1296. mask:=mask or (1 shl ord(reg));
  1297. href.offset:=nextoffset;
  1298. lastintoffset:=nextoffset;
  1299. if (reg=RS_FRAME_POINTER_REG) then
  1300. framesave:=taicpu.op_reg_ref(A_SW,newreg(R_INTREGISTER,reg,R_SUBWHOLE),href)
  1301. else if (reg=RS_R31) then
  1302. ra_save:=taicpu.op_reg_ref(A_SW,newreg(R_INTREGISTER,reg,R_SUBWHOLE),href)
  1303. else if (reg=RS_GP) and
  1304. (cs_create_pic in current_settings.moduleswitches) and
  1305. (pi_needs_got in current_procinfo.flags) then
  1306. gp_save:=taicpu.op_const(A_P_CPRESTORE,nextoffset)
  1307. else
  1308. begin
  1309. if cs_asm_source in current_settings.globalswitches then
  1310. helplist.concat(tai_comment.Create(strpnew(
  1311. std_regname(newreg(R_INTREGISTER,reg,R_SUBWHOLE))+' register saved.')));
  1312. helplist.concat(taicpu.op_reg_ref(A_SW,newreg(R_INTREGISTER,reg,R_SUBWHOLE),href));
  1313. end;
  1314. inc(nextoffset,4);
  1315. end;
  1316. end;
  1317. //list.concat(Taicpu.Op_reg_reg_const(A_ADDIU,NR_FRAME_POINTER_REG,NR_STACK_POINTER_REG,current_procinfo.para_stack_size));
  1318. list.concat(Taicpu.op_none(A_P_SET_NOMIPS16));
  1319. list.concat(Taicpu.op_reg_const_reg(A_P_FRAME,current_procinfo.framepointer,LocalSize,NR_R31));
  1320. list.concat(Taicpu.op_const_const(A_P_MASK,mask,-(LocalSize-lastintoffset)));
  1321. list.concat(Taicpu.op_const_const(A_P_FMASK,Fmask,-(LocalSize-lastfpuoffset)));
  1322. if (cs_create_pic in current_settings.moduleswitches) and
  1323. (pi_needs_got in current_procinfo.flags) then
  1324. begin
  1325. list.concat(Taicpu.op_reg(A_P_CPLOAD,NR_PIC_FUNC));
  1326. end;
  1327. list.concat(Taicpu.op_none(A_P_SET_NOREORDER));
  1328. list.concat(Taicpu.op_none(A_P_SET_NOMACRO));
  1329. if (-LocalSize >= simm16lo) and (-LocalSize <= simm16hi) then
  1330. begin
  1331. if cs_asm_source in current_settings.globalswitches then
  1332. begin
  1333. list.concat(tai_comment.Create(strpnew('Stack register updated substract '+tostr(LocalSize)+' for local size')));
  1334. list.concat(tai_comment.Create(strpnew(' 0-'+
  1335. tostr(TMIPSProcInfo(current_procinfo).maxpushedparasize)+' for called function parameters')));
  1336. list.concat(tai_comment.Create(strpnew('Register save area at '+
  1337. tostr(TMIPSProcInfo(current_procinfo).intregstart))));
  1338. list.concat(tai_comment.Create(strpnew('FPU register save area at '+
  1339. tostr(TMIPSProcInfo(current_procinfo).floatregstart))));
  1340. end;
  1341. list.concat(Taicpu.Op_reg_reg_const(A_ADDIU,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,-LocalSize));
  1342. if cs_asm_source in current_settings.globalswitches then
  1343. list.concat(tai_comment.Create(strpnew('RA register saved.')));
  1344. list.concat(ra_save);
  1345. if assigned(framesave) then
  1346. begin
  1347. if cs_asm_source in current_settings.globalswitches then
  1348. list.concat(tai_comment.Create(strpnew('Frame S8/FP register saved.')));
  1349. list.concat(framesave);
  1350. if cs_asm_source in current_settings.globalswitches then
  1351. list.concat(tai_comment.Create(strpnew('New frame FP register set to $sp+'+ToStr(LocalSize))));
  1352. list.concat(Taicpu.op_reg_reg_const(A_ADDIU,NR_FRAME_POINTER_REG,
  1353. NR_STACK_POINTER_REG,LocalSize));
  1354. end;
  1355. end
  1356. else
  1357. begin
  1358. if cs_asm_source in current_settings.globalswitches then
  1359. list.concat(tai_comment.Create(strpnew('Stack register updated substract '+tostr(LocalSize)+' for local size using R1 register')));
  1360. list.concat(Taicpu.Op_reg_const(A_LI,NR_R1,-LocalSize));
  1361. list.concat(Taicpu.Op_reg_reg_reg(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R1));
  1362. if cs_asm_source in current_settings.globalswitches then
  1363. list.concat(tai_comment.Create(strpnew('RA register saved.')));
  1364. list.concat(ra_save);
  1365. if assigned(framesave) then
  1366. begin
  1367. if cs_asm_source in current_settings.globalswitches then
  1368. list.concat(tai_comment.Create(strpnew('Frame register saved.')));
  1369. list.concat(framesave);
  1370. if cs_asm_source in current_settings.globalswitches then
  1371. list.concat(tai_comment.Create(strpnew('Frame register updated to $SP+R1 value')));
  1372. list.concat(Taicpu.op_reg_reg_reg(A_ADDU,NR_FRAME_POINTER_REG,
  1373. NR_STACK_POINTER_REG,NR_R1));
  1374. end;
  1375. end;
  1376. if assigned(gp_save) then
  1377. begin
  1378. if cs_asm_source in current_settings.globalswitches then
  1379. list.concat(tai_comment.Create(strpnew('GOT register saved.')));
  1380. list.concat(Taicpu.op_none(A_P_SET_MACRO));
  1381. list.concat(gp_save);
  1382. list.concat(Taicpu.op_none(A_P_SET_NOMACRO));
  1383. end;
  1384. with TMIPSProcInfo(current_procinfo) do
  1385. begin
  1386. href.offset:=0;
  1387. //if current_procinfo.framepointer<>NR_STACK_POINTER_REG then
  1388. href.base:=NR_FRAME_POINTER_REG;
  1389. for i:=0 to MIPS_MAX_REGISTERS_USED_IN_CALL-1 do
  1390. if (register_used[i]) then
  1391. begin
  1392. reg:=parasupregs[i];
  1393. if register_offset[i]=-1 then
  1394. comment(V_warning,'Register parameter has offset -1 in TCGMIPS.g_proc_entry');
  1395. //if current_procinfo.framepointer=NR_STACK_POINTER_REG then
  1396. // href.offset:=register_offset[i]+Localsize
  1397. //else
  1398. href.offset:=register_offset[i];
  1399. {$ifdef MIPSEL}
  1400. if cs_asm_source in current_settings.globalswitches then
  1401. list.concat(tai_comment.Create(strpnew('Var '+
  1402. register_name[i]+' Register '+std_regname(newreg(R_INTREGISTER,reg,R_SUBWHOLE))
  1403. +' saved to offset '+tostr(href.offset))));
  1404. list.concat(taicpu.op_reg_ref(A_SW, newreg(R_INTREGISTER,reg,R_SUBWHOLE), href));
  1405. {$else not MIPSEL, for big endian, size matters}
  1406. case register_size[i] of
  1407. OS_8,
  1408. OS_S8:
  1409. StoreOp := A_SB;
  1410. OS_16,
  1411. OS_S16:
  1412. StoreOp := A_SH;
  1413. OS_32,
  1414. OS_NO,
  1415. OS_F32,
  1416. OS_S32:
  1417. StoreOp := A_SW;
  1418. OS_F64,
  1419. OS_64,
  1420. OS_S64:
  1421. begin
  1422. {$ifdef cpu64bitalu}
  1423. StoreOp:=A_SD;
  1424. {$else not cpu64bitalu}
  1425. StoreOp:= A_SW;
  1426. {$endif not cpu64bitalu}
  1427. end
  1428. else
  1429. internalerror(2012061801);
  1430. end;
  1431. if cs_asm_source in current_settings.globalswitches then
  1432. list.concat(tai_comment.Create(strpnew('Var '+
  1433. register_name[i]+' Register '+std_regname(newreg(R_INTREGISTER,reg,R_SUBWHOLE))
  1434. +' saved to offset '+tostr(href.offset))));
  1435. list.concat(taicpu.op_reg_ref(StoreOp, newreg(R_INTREGISTER,reg,R_SUBWHOLE), href));
  1436. {$endif}
  1437. end;
  1438. end;
  1439. if (cs_create_pic in current_settings.moduleswitches) and
  1440. (pi_needs_got in current_procinfo.flags) then
  1441. begin
  1442. current_procinfo.got := NR_GP;
  1443. end;
  1444. list.concatList(helplist);
  1445. helplist.Free;
  1446. end;
  1447. procedure TCGMIPS.g_proc_exit(list: tasmlist; parasize: longint; nostackframe: boolean);
  1448. var
  1449. href : treference;
  1450. stacksize : aint;
  1451. saveregs : tcpuregisterset;
  1452. nextoffset : aint;
  1453. reg : Tsuperregister;
  1454. begin
  1455. stacksize:=current_procinfo.calc_stackframe_size;
  1456. if nostackframe then
  1457. begin
  1458. list.concat(taicpu.op_reg(A_JR, NR_R31));
  1459. list.concat(Taicpu.op_none(A_NOP));
  1460. list.concat(Taicpu.op_none(A_P_SET_MACRO));
  1461. list.concat(Taicpu.op_none(A_P_SET_REORDER));
  1462. end
  1463. else
  1464. begin
  1465. reference_reset(href,0);
  1466. href.base:=NR_STACK_POINTER_REG;
  1467. nextoffset:=TMIPSProcInfo(current_procinfo).floatregstart;
  1468. for reg := RS_F0 to RS_F30 do
  1469. begin
  1470. if reg in (rg[R_FPUREGISTER].used_in_proc-paramanager.get_volatile_registers_fpu(pocall_stdcall)) then
  1471. begin
  1472. href.offset:=nextoffset;
  1473. list.concat(taicpu.op_reg_ref(A_LWC1,newreg(R_FPUREGISTER,reg,R_SUBFS),href));
  1474. inc(nextoffset,4);
  1475. end;
  1476. end;
  1477. nextoffset:=TMIPSProcInfo(current_procinfo).intregstart;
  1478. saveregs:=rg[R_INTREGISTER].used_in_proc-paramanager.get_volatile_registers_int(pocall_stdcall);
  1479. include(saveregs,RS_R31);
  1480. if (TMIPSProcinfo(current_procinfo).needs_frame_pointer) then
  1481. include(saveregs,RS_FRAME_POINTER_REG);
  1482. for reg:=RS_R1 to RS_R31 do
  1483. begin
  1484. if reg in saveregs then
  1485. begin
  1486. href.offset:=nextoffset;
  1487. list.concat(taicpu.op_reg_ref(A_LW,newreg(R_INTREGISTER,reg,R_SUBWHOLE),href));
  1488. inc(nextoffset,sizeof(aint));
  1489. end;
  1490. end;
  1491. if (-stacksize >= simm16lo) and (-stacksize <= simm16hi) then
  1492. begin
  1493. list.concat(taicpu.op_reg(A_JR, NR_R31));
  1494. { correct stack pointer in the delay slot }
  1495. list.concat(Taicpu.Op_reg_reg_const(A_ADDIU, NR_STACK_POINTER_REG, NR_STACK_POINTER_REG, stacksize));
  1496. end
  1497. else
  1498. begin
  1499. a_load_const_reg(list,OS_32,stacksize,NR_R1);
  1500. list.concat(taicpu.op_reg(A_JR, NR_R31));
  1501. { correct stack pointer in the delay slot }
  1502. list.concat(taicpu.op_reg_reg_reg(A_ADD,NR_STACK_POINTER_REG,NR_STACK_POINTER_REG,NR_R1));
  1503. end;
  1504. list.concat(Taicpu.op_none(A_P_SET_MACRO));
  1505. list.concat(Taicpu.op_none(A_P_SET_REORDER));
  1506. end;
  1507. end;
  1508. { ************* concatcopy ************ }
  1509. procedure TCGMIPS.g_concatcopy_move(list: tasmlist; const Source, dest: treference; len: tcgint);
  1510. var
  1511. paraloc1, paraloc2, paraloc3: TCGPara;
  1512. begin
  1513. paraloc1.init;
  1514. paraloc2.init;
  1515. paraloc3.init;
  1516. paramanager.getintparaloc(pocall_default, 1, voidpointertype, paraloc1);
  1517. paramanager.getintparaloc(pocall_default, 2, voidpointertype, paraloc2);
  1518. paramanager.getintparaloc(pocall_default, 3, ptrsinttype, paraloc3);
  1519. a_load_const_cgpara(list, OS_SINT, len, paraloc3);
  1520. a_loadaddr_ref_cgpara(list, dest, paraloc2);
  1521. a_loadaddr_ref_cgpara(list, Source, paraloc1);
  1522. paramanager.freecgpara(list, paraloc3);
  1523. paramanager.freecgpara(list, paraloc2);
  1524. paramanager.freecgpara(list, paraloc1);
  1525. alloccpuregisters(list, R_INTREGISTER, paramanager.get_volatile_registers_int(pocall_default));
  1526. alloccpuregisters(list, R_FPUREGISTER, paramanager.get_volatile_registers_fpu(pocall_default));
  1527. a_call_name(list, 'FPC_MOVE', false);
  1528. dealloccpuregisters(list, R_FPUREGISTER, paramanager.get_volatile_registers_fpu(pocall_default));
  1529. dealloccpuregisters(list, R_INTREGISTER, paramanager.get_volatile_registers_int(pocall_default));
  1530. paraloc3.done;
  1531. paraloc2.done;
  1532. paraloc1.done;
  1533. end;
  1534. procedure TCGMIPS.g_concatcopy(list: tasmlist; const Source, dest: treference; len: tcgint);
  1535. var
  1536. tmpreg1, hreg, countreg: TRegister;
  1537. src, dst: TReference;
  1538. lab: tasmlabel;
  1539. Count, count2: aint;
  1540. ai : TaiCpu;
  1541. begin
  1542. if len > high(longint) then
  1543. internalerror(2002072704);
  1544. { anybody wants to determine a good value here :)? }
  1545. if len > 100 then
  1546. g_concatcopy_move(list, Source, dest, len)
  1547. else
  1548. begin
  1549. reference_reset(src,sizeof(aint));
  1550. reference_reset(dst,sizeof(aint));
  1551. { load the address of source into src.base }
  1552. src.base := GetAddressRegister(list);
  1553. a_loadaddr_ref_reg(list, Source, src.base);
  1554. { load the address of dest into dst.base }
  1555. dst.base := GetAddressRegister(list);
  1556. a_loadaddr_ref_reg(list, dest, dst.base);
  1557. { generate a loop }
  1558. Count := len div 4;
  1559. if Count > 4 then
  1560. begin
  1561. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1562. { have to be set to 8. I put an Inc there so debugging may be }
  1563. { easier (should offset be different from zero here, it will be }
  1564. { easy to notice in the generated assembler }
  1565. countreg := GetIntRegister(list, OS_INT);
  1566. tmpreg1 := GetIntRegister(list, OS_INT);
  1567. a_load_const_reg(list, OS_INT, Count, countreg);
  1568. { explicitely allocate R_O0 since it can be used safely here }
  1569. { (for holding date that's being copied) }
  1570. current_asmdata.getjumplabel(lab);
  1571. a_label(list, lab);
  1572. list.concat(taicpu.op_reg_ref(A_LW, tmpreg1, src));
  1573. list.concat(taicpu.op_reg_ref(A_SW, tmpreg1, dst));
  1574. list.concat(taicpu.op_reg_reg_const(A_ADDIU, src.base, src.base, 4));
  1575. list.concat(taicpu.op_reg_reg_const(A_ADDIU, dst.base, dst.base, 4));
  1576. list.concat(taicpu.op_reg_reg_const(A_ADDIU, countreg, countreg, -1));
  1577. //list.concat(taicpu.op_reg_sym(A_BGTZ, countreg, lab));
  1578. ai := taicpu.op_reg_reg_sym(A_BC,countreg, NR_R0, lab);
  1579. ai.setcondition(C_GT);
  1580. list.concat(ai);
  1581. list.concat(taicpu.op_none(A_NOP));
  1582. len := len mod 4;
  1583. end;
  1584. { unrolled loop }
  1585. Count := len div 4;
  1586. if Count > 0 then
  1587. begin
  1588. tmpreg1 := GetIntRegister(list, OS_INT);
  1589. for count2 := 1 to Count do
  1590. begin
  1591. list.concat(taicpu.op_reg_ref(A_LW, tmpreg1, src));
  1592. list.concat(taicpu.op_reg_ref(A_SW, tmpreg1, dst));
  1593. Inc(src.offset, 4);
  1594. Inc(dst.offset, 4);
  1595. end;
  1596. len := len mod 4;
  1597. end;
  1598. if (len and 4) <> 0 then
  1599. begin
  1600. hreg := GetIntRegister(list, OS_INT);
  1601. a_load_ref_reg(list, OS_32, OS_32, src, hreg);
  1602. a_load_reg_ref(list, OS_32, OS_32, hreg, dst);
  1603. Inc(src.offset, 4);
  1604. Inc(dst.offset, 4);
  1605. end;
  1606. { copy the leftovers }
  1607. if (len and 2) <> 0 then
  1608. begin
  1609. hreg := GetIntRegister(list, OS_INT);
  1610. a_load_ref_reg(list, OS_16, OS_16, src, hreg);
  1611. a_load_reg_ref(list, OS_16, OS_16, hreg, dst);
  1612. Inc(src.offset, 2);
  1613. Inc(dst.offset, 2);
  1614. end;
  1615. if (len and 1) <> 0 then
  1616. begin
  1617. hreg := GetIntRegister(list, OS_INT);
  1618. a_load_ref_reg(list, OS_8, OS_8, src, hreg);
  1619. a_load_reg_ref(list, OS_8, OS_8, hreg, dst);
  1620. end;
  1621. end;
  1622. end;
  1623. procedure TCGMIPS.g_concatcopy_unaligned(list: tasmlist; const Source, dest: treference; len: tcgint);
  1624. var
  1625. src, dst: TReference;
  1626. tmpreg1, countreg: TRegister;
  1627. i: aint;
  1628. lab: tasmlabel;
  1629. ai : TaiCpu;
  1630. begin
  1631. if len > 31 then
  1632. g_concatcopy_move(list, Source, dest, len)
  1633. else
  1634. begin
  1635. reference_reset(src,sizeof(aint));
  1636. reference_reset(dst,sizeof(aint));
  1637. { load the address of source into src.base }
  1638. src.base := GetAddressRegister(list);
  1639. a_loadaddr_ref_reg(list, Source, src.base);
  1640. { load the address of dest into dst.base }
  1641. dst.base := GetAddressRegister(list);
  1642. a_loadaddr_ref_reg(list, dest, dst.base);
  1643. { generate a loop }
  1644. if len > 4 then
  1645. begin
  1646. { the offsets are zero after the a_loadaddress_ref_reg and just }
  1647. { have to be set to 8. I put an Inc there so debugging may be }
  1648. { easier (should offset be different from zero here, it will be }
  1649. { easy to notice in the generated assembler }
  1650. countreg := cg.GetIntRegister(list, OS_INT);
  1651. tmpreg1 := cg.GetIntRegister(list, OS_INT);
  1652. a_load_const_reg(list, OS_INT, len, countreg);
  1653. { explicitely allocate R_O0 since it can be used safely here }
  1654. { (for holding date that's being copied) }
  1655. current_asmdata.getjumplabel(lab);
  1656. a_label(list, lab);
  1657. list.concat(taicpu.op_reg_ref(A_LBU, tmpreg1, src));
  1658. list.concat(taicpu.op_reg_ref(A_SB, tmpreg1, dst));
  1659. list.concat(taicpu.op_reg_reg_const(A_ADDIU, src.base, src.base, 1));
  1660. list.concat(taicpu.op_reg_reg_const(A_ADDIU, dst.base, dst.base, 1));
  1661. list.concat(taicpu.op_reg_reg_const(A_ADDIU, countreg, countreg, -1));
  1662. //list.concat(taicpu.op_reg_sym(A_BGTZ, countreg, lab));
  1663. ai := taicpu.op_reg_reg_sym(A_BC,countreg, NR_R0, lab);
  1664. ai.setcondition(C_GT);
  1665. list.concat(ai);
  1666. list.concat(taicpu.op_none(A_NOP));
  1667. end
  1668. else
  1669. begin
  1670. { unrolled loop }
  1671. tmpreg1 := cg.GetIntRegister(list, OS_INT);
  1672. for i := 1 to len do
  1673. begin
  1674. list.concat(taicpu.op_reg_ref(A_LBU, tmpreg1, src));
  1675. list.concat(taicpu.op_reg_ref(A_SB, tmpreg1, dst));
  1676. Inc(src.offset);
  1677. Inc(dst.offset);
  1678. end;
  1679. end;
  1680. end;
  1681. end;
  1682. procedure TCGMIPS.g_intf_wrapper(list: tasmlist; procdef: tprocdef; const labelname: string; ioffset: longint);
  1683. procedure loadvmttorvmt;
  1684. var
  1685. href: treference;
  1686. begin
  1687. reference_reset_base(href, NR_R2, 0, sizeof(aint)); { return value }
  1688. cg.a_load_ref_reg(list, OS_ADDR, OS_ADDR, href, NR_VMT);
  1689. end;
  1690. procedure op_onrvmtmethodaddr;
  1691. var
  1692. href : treference;
  1693. reg : tregister;
  1694. begin
  1695. if (procdef.extnumber=$ffff) then
  1696. Internalerror(200006139);
  1697. { call/jmp vmtoffs(%eax) ; method offs }
  1698. reference_reset_base(href, NR_VMT, tobjectdef(procdef.struct).vmtmethodoffset(procdef.extnumber), sizeof(aint));
  1699. if (cs_create_pic in current_settings.moduleswitches) then
  1700. reg:=NR_PIC_FUNC
  1701. else
  1702. reg:=NR_VMT;
  1703. cg.a_load_ref_reg(list, OS_ADDR, OS_ADDR, href, reg);
  1704. list.concat(taicpu.op_reg(A_JR, reg));
  1705. end;
  1706. var
  1707. make_global: boolean;
  1708. href: treference;
  1709. begin
  1710. if not(procdef.proctypeoption in [potype_function,potype_procedure]) then
  1711. Internalerror(200006137);
  1712. if not assigned(procdef.struct) or
  1713. (procdef.procoptions * [po_classmethod, po_staticmethod,
  1714. po_methodpointer, po_interrupt, po_iocheck] <> []) then
  1715. Internalerror(200006138);
  1716. if procdef.owner.symtabletype <> objectsymtable then
  1717. Internalerror(200109191);
  1718. make_global := False;
  1719. if (not current_module.is_unit) or create_smartlink or
  1720. (procdef.owner.defowner.owner.symtabletype = globalsymtable) then
  1721. make_global := True;
  1722. if make_global then
  1723. List.concat(Tai_symbol.Createname_global(labelname, AT_FUNCTION, 0))
  1724. else
  1725. List.concat(Tai_symbol.Createname(labelname, AT_FUNCTION, 0));
  1726. { set param1 interface to self }
  1727. g_adjust_self_value(list, procdef, ioffset);
  1728. if (po_virtualmethod in procdef.procoptions) and
  1729. not is_objectpascal_helper(procdef.struct) then
  1730. begin
  1731. loadvmttorvmt;
  1732. op_onrvmtmethodaddr;
  1733. end
  1734. else
  1735. list.concat(taicpu.op_sym(A_J,current_asmdata.RefAsmSymbol(procdef.mangledname)));
  1736. { Delay slot }
  1737. list.Concat(TAiCpu.Op_none(A_NOP));
  1738. List.concat(Tai_symbol_end.Createname(labelname));
  1739. end;
  1740. procedure TCGMIPS.g_stackpointer_alloc(list : TAsmList;localsize : longint);
  1741. begin
  1742. Comment(V_Error,'TCgMPSel.g_stackpointer_alloc method not implemented');
  1743. end;
  1744. procedure TCGMIPS.a_bit_scan_reg_reg(list: TAsmList; reverse: boolean; size: TCGSize; src, dst: TRegister);
  1745. begin
  1746. Comment(V_Error,'TCgMPSel.a_bit_scan_reg_reg method not implemented');
  1747. end;
  1748. {****************************************************************************
  1749. TCG64_MIPSel
  1750. ****************************************************************************}
  1751. procedure TCg64MPSel.a_load64_reg_ref(list: tasmlist; reg: tregister64; const ref: treference);
  1752. var
  1753. tmpref: treference;
  1754. tmpreg: tregister;
  1755. begin
  1756. { Override this function to prevent loading the reference twice }
  1757. if target_info.endian = endian_big then
  1758. begin
  1759. tmpreg := reg.reglo;
  1760. reg.reglo := reg.reghi;
  1761. reg.reghi := tmpreg;
  1762. end;
  1763. tmpref := ref;
  1764. cg.a_load_reg_ref(list, OS_S32, OS_S32, reg.reglo, tmpref);
  1765. Inc(tmpref.offset, 4);
  1766. cg.a_load_reg_ref(list, OS_S32, OS_S32, reg.reghi, tmpref);
  1767. end;
  1768. procedure TCg64MPSel.a_load64_ref_reg(list: tasmlist; const ref: treference; reg: tregister64);
  1769. var
  1770. tmpref: treference;
  1771. tmpreg: tregister;
  1772. begin
  1773. { Override this function to prevent loading the reference twice }
  1774. if target_info.endian = endian_big then
  1775. begin
  1776. tmpreg := reg.reglo;
  1777. reg.reglo := reg.reghi;
  1778. reg.reghi := tmpreg;
  1779. end;
  1780. tmpref := ref;
  1781. cg.a_load_ref_reg(list, OS_S32, OS_S32, tmpref, reg.reglo);
  1782. Inc(tmpref.offset, 4);
  1783. cg.a_load_ref_reg(list, OS_S32, OS_S32, tmpref, reg.reghi);
  1784. end;
  1785. procedure TCg64MPSel.a_load64_ref_cgpara(list: tasmlist; const r: treference; const paraloc: tcgpara);
  1786. var
  1787. hreg64: tregister64;
  1788. begin
  1789. { Override this function to prevent loading the reference twice.
  1790. Use here some extra registers, but those are optimized away by the RA }
  1791. hreg64.reglo := cg.GetIntRegister(list, OS_S32);
  1792. hreg64.reghi := cg.GetIntRegister(list, OS_S32);
  1793. a_load64_ref_reg(list, r, hreg64);
  1794. a_load64_reg_cgpara(list, hreg64, paraloc);
  1795. end;
  1796. procedure TCg64MPSel.a_op64_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; regsrc, regdst: TRegister64);
  1797. var
  1798. op1, op2, op_call64: TAsmOp;
  1799. tmpreg1, tmpreg2: TRegister;
  1800. begin
  1801. tmpreg1 := cg.GetIntRegister(list, OS_INT);
  1802. tmpreg2 := cg.GetIntRegister(list, OS_INT);
  1803. case op of
  1804. OP_ADD:
  1805. begin
  1806. list.concat(taicpu.op_reg_reg_reg(A_ADDU, regdst.reglo, regsrc.reglo, regdst.reglo));
  1807. list.concat(taicpu.op_reg_reg_reg(A_SLTU, tmpreg1, regdst.reglo, regsrc.reglo));
  1808. list.concat(taicpu.op_reg_reg_reg(A_ADDU, tmpreg2, regsrc.reghi, regdst.reghi));
  1809. list.concat(taicpu.op_reg_reg_reg(A_ADDU, regdst.reghi, tmpreg1, tmpreg2));
  1810. exit;
  1811. end;
  1812. OP_AND:
  1813. begin
  1814. list.concat(taicpu.op_reg_reg_reg(A_AND, regdst.reglo, regsrc.reglo, regdst.reglo));
  1815. list.concat(taicpu.op_reg_reg_reg(A_AND, regdst.reghi, regsrc.reghi, regdst.reghi));
  1816. exit;
  1817. end;
  1818. OP_NEG:
  1819. begin
  1820. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reglo, NR_R0, regsrc.reglo));
  1821. list.concat(taicpu.op_reg_reg_reg(A_SLTU, tmpreg1, NR_R0, regdst.reglo));
  1822. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reghi, NR_R0, regsrc.reghi));
  1823. list.concat(taicpu.op_reg_reg_reg(A_SUBU, tmpreg1, regdst.reghi, tmpreg1));
  1824. list.concat(Taicpu.Op_reg_reg(A_MOVE, regdst.reghi, tmpreg1));
  1825. exit;
  1826. end;
  1827. OP_NOT:
  1828. begin
  1829. list.concat(taicpu.op_reg_reg_reg(A_NOR, regdst.reglo, NR_R0, regsrc.reglo));
  1830. list.concat(taicpu.op_reg_reg_reg(A_NOR, regdst.reghi, NR_R0, regsrc.reghi));
  1831. exit;
  1832. end;
  1833. OP_OR:
  1834. begin
  1835. list.concat(taicpu.op_reg_reg_reg(A_OR, regdst.reglo, regsrc.reglo, regdst.reglo));
  1836. list.concat(taicpu.op_reg_reg_reg(A_OR, regdst.reghi, regsrc.reghi, regdst.reghi));
  1837. exit;
  1838. end;
  1839. OP_SUB:
  1840. begin
  1841. list.concat(taicpu.op_reg_reg_reg(A_SUBU, tmpreg1, regdst.reglo, regsrc.reglo));
  1842. list.concat(taicpu.op_reg_reg_reg(A_SLTU, tmpreg2, regdst.reglo, tmpreg1));
  1843. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reghi, regdst.reghi, regsrc.reghi));
  1844. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reghi, regdst.reghi, tmpreg2));
  1845. list.concat(Taicpu.Op_reg_reg(A_MOVE, regdst.reglo, tmpreg1));
  1846. exit;
  1847. end;
  1848. OP_XOR:
  1849. begin
  1850. list.concat(taicpu.op_reg_reg_reg(A_XOR, regdst.reglo, regdst.reglo, regsrc.reglo));
  1851. list.concat(taicpu.op_reg_reg_reg(A_XOR, regdst.reghi, regsrc.reghi, regdst.reghi));
  1852. exit;
  1853. end;
  1854. else
  1855. internalerror(200306017);
  1856. end; {case}
  1857. end;
  1858. procedure TCg64MPSel.a_op64_const_reg(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regdst: TRegister64);
  1859. begin
  1860. a_op64_const_reg_reg(list, op, size, value, regdst, regdst);
  1861. end;
  1862. procedure TCg64MPSel.a_op64_const_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regsrc, regdst: tregister64);
  1863. var
  1864. l: tlocation;
  1865. begin
  1866. a_op64_const_reg_reg_checkoverflow(list, op, size, Value, regsrc, regdst, False, l);
  1867. end;
  1868. procedure TCg64MPSel.a_op64_reg_reg_reg(list: tasmlist; op: TOpCG; size: tcgsize; regsrc1, regsrc2, regdst: tregister64);
  1869. var
  1870. l: tlocation;
  1871. begin
  1872. a_op64_reg_reg_reg_checkoverflow(list, op, size, regsrc1, regsrc2, regdst, False, l);
  1873. end;
  1874. procedure TCg64MPSel.a_op64_const_reg_reg_checkoverflow(list: tasmlist; op: TOpCG; size: tcgsize; Value: int64; regsrc, regdst: tregister64; setflags: boolean; var ovloc: tlocation);
  1875. var
  1876. tmpreg64: TRegister64;
  1877. begin
  1878. tmpreg64.reglo := cg.GetIntRegister(list, OS_S32);
  1879. tmpreg64.reghi := cg.GetIntRegister(list, OS_S32);
  1880. list.concat(taicpu.op_reg_const(A_LI, tmpreg64.reglo, aint(lo(Value))));
  1881. list.concat(taicpu.op_reg_const(A_LI, tmpreg64.reghi, aint(hi(Value))));
  1882. a_op64_reg_reg_reg_checkoverflow(list, op, size, tmpreg64, regsrc, regdst, False, ovloc);
  1883. end;
  1884. procedure TCg64MPSel.a_op64_reg_reg_reg_checkoverflow(list: tasmlist; op: TOpCG; size: tcgsize; regsrc1, regsrc2, regdst: tregister64; setflags: boolean; var ovloc: tlocation);
  1885. var
  1886. op1, op2: TAsmOp;
  1887. tmpreg1, tmpreg2: TRegister;
  1888. begin
  1889. case op of
  1890. OP_ADD:
  1891. begin
  1892. tmpreg1 := cg.GetIntRegister(list,OS_S32);
  1893. list.concat(taicpu.op_reg_reg_reg(A_ADDU, regdst.reglo, regsrc2.reglo, regsrc1.reglo));
  1894. list.concat(taicpu.op_reg_reg_reg(A_SLTU, tmpreg1, regdst.reglo, regsrc2.reglo));
  1895. list.concat(taicpu.op_reg_reg_reg(A_ADDU, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  1896. list.concat(taicpu.op_reg_reg_reg(A_ADDU, regdst.reghi, regdst.reghi, tmpreg1));
  1897. exit;
  1898. end;
  1899. OP_AND:
  1900. begin
  1901. list.concat(taicpu.op_reg_reg_reg(A_AND, regdst.reglo, regsrc2.reglo, regsrc1.reglo));
  1902. list.concat(taicpu.op_reg_reg_reg(A_AND, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  1903. exit;
  1904. end;
  1905. OP_OR:
  1906. begin
  1907. list.concat(taicpu.op_reg_reg_reg(A_OR, regdst.reglo, regsrc2.reglo, regsrc1.reglo));
  1908. list.concat(taicpu.op_reg_reg_reg(A_OR, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  1909. exit;
  1910. end;
  1911. OP_SUB:
  1912. begin
  1913. tmpreg1 := cg.GetIntRegister(list,OS_S32);
  1914. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reglo, regsrc2.reglo, regsrc1.reglo));
  1915. list.concat(taicpu.op_reg_reg_reg(A_SLTU, tmpreg1, regsrc2.reglo, regdst.reglo));
  1916. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  1917. list.concat(taicpu.op_reg_reg_reg(A_SUBU, regdst.reghi, regdst.reghi, tmpreg1));
  1918. exit;
  1919. end;
  1920. OP_XOR:
  1921. begin
  1922. list.concat(taicpu.op_reg_reg_reg(A_XOR, regdst.reglo, regsrc2.reglo, regsrc1.reglo));
  1923. list.concat(taicpu.op_reg_reg_reg(A_XOR, regdst.reghi, regsrc2.reghi, regsrc1.reghi));
  1924. exit;
  1925. end;
  1926. else
  1927. internalerror(200306017);
  1928. end; {case}
  1929. end;
  1930. procedure create_codegen;
  1931. begin
  1932. cg:=TCGMIPS.Create;
  1933. cg64:=TCg64MPSel.Create;
  1934. end;
  1935. end.